blob: 3f9eb07d83de556c1a3588944236d0e755fd6ce8 [file] [log] [blame]
Daniel Dunbar40eb7f02010-02-21 21:54:14 +00001//===-- X86AsmBackend.cpp - X86 Assembler Backend -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Chengb2531002011-07-25 19:33:48 +000010#include "MCTargetDesc/X86BaseInfo.h"
Evan Cheng7e763d82011-07-25 18:43:53 +000011#include "MCTargetDesc/X86FixupKinds.h"
Jim Grosbach664d1482013-11-16 00:52:57 +000012#include "llvm/ADT/StringSwitch.h"
Craig Topperb25fda92012-03-17 18:46:09 +000013#include "llvm/MC/MCAsmBackend.h"
Daniel Dunbarf0517ef2010-03-19 09:28:12 +000014#include "llvm/MC/MCAssembler.h"
Rafael Espindolaf0e24d42010-12-17 16:59:53 +000015#include "llvm/MC/MCELFObjectWriter.h"
Daniel Dunbar358b29c2010-05-06 20:34:01 +000016#include "llvm/MC/MCExpr.h"
Daniel Dunbar0c9d9fd2010-12-16 03:20:06 +000017#include "llvm/MC/MCFixupKindInfo.h"
Daniel Dunbar73b87132010-12-16 16:08:33 +000018#include "llvm/MC/MCMachObjectWriter.h"
Daniel Dunbar86face82010-03-23 03:13:05 +000019#include "llvm/MC/MCObjectWriter.h"
Michael J. Spencerf8270bd2010-07-27 06:46:15 +000020#include "llvm/MC/MCSectionCOFF.h"
Daniel Dunbarc5084cc2010-03-19 09:29:03 +000021#include "llvm/MC/MCSectionELF.h"
Daniel Dunbarfe8d8662010-03-15 21:56:50 +000022#include "llvm/MC/MCSectionMachO.h"
Daniel Dunbara86188b2011-04-28 21:23:31 +000023#include "llvm/Support/CommandLine.h"
Wesley Peck18510902010-10-22 15:52:49 +000024#include "llvm/Support/ELF.h"
Daniel Dunbare0c43572010-03-23 01:39:09 +000025#include "llvm/Support/ErrorHandling.h"
Charles Davis8bdfafd2013-09-01 04:28:48 +000026#include "llvm/Support/MachO.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000027#include "llvm/Support/TargetRegistry.h"
Daniel Dunbare0c43572010-03-23 01:39:09 +000028#include "llvm/Support/raw_ostream.h"
Daniel Dunbar40eb7f02010-02-21 21:54:14 +000029using namespace llvm;
30
Daniel Dunbara86188b2011-04-28 21:23:31 +000031// Option to allow disabling arithmetic relaxation to workaround PR9807, which
32// is useful when running bitwise comparison experiments on Darwin. We should be
33// able to remove this once PR9807 is resolved.
34static cl::opt<bool>
35MCDisableArithRelaxation("mc-x86-disable-arith-relaxation",
36 cl::desc("Disable relaxation of arithmetic instruction for X86"));
37
Daniel Dunbarf0517ef2010-03-19 09:28:12 +000038static unsigned getFixupKindLog2Size(unsigned Kind) {
39 switch (Kind) {
Rafael Espindola83752532014-04-21 21:00:58 +000040 default:
41 llvm_unreachable("invalid fixup kind!");
Rafael Espindola8a3a7922010-11-28 14:17:56 +000042 case FK_PCRel_1:
Rafael Espindolaa56ab0ed2011-12-24 14:47:52 +000043 case FK_SecRel_1:
Rafael Espindola83752532014-04-21 21:00:58 +000044 case FK_Data_1:
45 return 0;
Rafael Espindola8a3a7922010-11-28 14:17:56 +000046 case FK_PCRel_2:
Rafael Espindolaa56ab0ed2011-12-24 14:47:52 +000047 case FK_SecRel_2:
Rafael Espindola83752532014-04-21 21:00:58 +000048 case FK_Data_2:
49 return 1;
Rafael Espindola8a3a7922010-11-28 14:17:56 +000050 case FK_PCRel_4:
Daniel Dunbarf0517ef2010-03-19 09:28:12 +000051 case X86::reloc_riprel_4byte:
52 case X86::reloc_riprel_4byte_movq_load:
Rafael Espindola70d6e0e2010-09-30 03:11:42 +000053 case X86::reloc_signed_4byte:
Rafael Espindola800fd352010-10-24 17:35:42 +000054 case X86::reloc_global_offset_table:
Rafael Espindolaa56ab0ed2011-12-24 14:47:52 +000055 case FK_SecRel_4:
Rafael Espindola83752532014-04-21 21:00:58 +000056 case FK_Data_4:
57 return 2;
Rafael Espindola2ac83552010-12-27 00:36:05 +000058 case FK_PCRel_8:
Rafael Espindolaa56ab0ed2011-12-24 14:47:52 +000059 case FK_SecRel_8:
Rafael Espindola83752532014-04-21 21:00:58 +000060 case FK_Data_8:
Rafael Espindola6c76d1d2014-04-21 21:15:45 +000061 case X86::reloc_global_offset_table8:
Rafael Espindola83752532014-04-21 21:00:58 +000062 return 3;
Daniel Dunbarf0517ef2010-03-19 09:28:12 +000063 }
64}
65
Chris Lattnerac588122010-07-07 22:27:31 +000066namespace {
Daniel Dunbar8888a962010-12-16 16:09:19 +000067
Rafael Espindola6b5e56c2010-12-17 17:45:22 +000068class X86ELFObjectWriter : public MCELFObjectTargetWriter {
69public:
Rafael Espindola1ad40952011-12-21 17:00:36 +000070 X86ELFObjectWriter(bool is64Bit, uint8_t OSABI, uint16_t EMachine,
71 bool HasRelocationAddend, bool foobar)
72 : MCELFObjectTargetWriter(is64Bit, OSABI, EMachine, HasRelocationAddend) {}
Rafael Espindola6b5e56c2010-12-17 17:45:22 +000073};
74
Evan Cheng5928e692011-07-25 23:24:55 +000075class X86AsmBackend : public MCAsmBackend {
Roman Divacky5dd4ccb2012-09-18 16:08:49 +000076 StringRef CPU;
Rafael Espindolaa834e302013-11-25 20:50:03 +000077 bool HasNopl;
Daniel Dunbar40eb7f02010-02-21 21:54:14 +000078public:
Roman Divacky5dd4ccb2012-09-18 16:08:49 +000079 X86AsmBackend(const Target &T, StringRef _CPU)
Rafael Espindolaa834e302013-11-25 20:50:03 +000080 : MCAsmBackend(), CPU(_CPU) {
81 HasNopl = CPU != "generic" && CPU != "i386" && CPU != "i486" &&
82 CPU != "i586" && CPU != "pentium" && CPU != "pentium-mmx" &&
83 CPU != "i686" && CPU != "k6" && CPU != "k6-2" && CPU != "k6-3" &&
84 CPU != "geode" && CPU != "winchip-c6" && CPU != "winchip2" &&
85 CPU != "c3" && CPU != "c3-2";
86 }
Daniel Dunbarf0517ef2010-03-19 09:28:12 +000087
Craig Topper39012cc2014-03-09 18:03:14 +000088 unsigned getNumFixupKinds() const override {
Daniel Dunbar0c9d9fd2010-12-16 03:20:06 +000089 return X86::NumTargetFixupKinds;
90 }
91
Craig Topper39012cc2014-03-09 18:03:14 +000092 const MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const override {
Daniel Dunbar0c9d9fd2010-12-16 03:20:06 +000093 const static MCFixupKindInfo Infos[X86::NumTargetFixupKinds] = {
94 { "reloc_riprel_4byte", 0, 4 * 8, MCFixupKindInfo::FKF_IsPCRel },
95 { "reloc_riprel_4byte_movq_load", 0, 4 * 8, MCFixupKindInfo::FKF_IsPCRel},
96 { "reloc_signed_4byte", 0, 4 * 8, 0},
Rafael Espindolaa56ab0ed2011-12-24 14:47:52 +000097 { "reloc_global_offset_table", 0, 4 * 8, 0}
Daniel Dunbar0c9d9fd2010-12-16 03:20:06 +000098 };
99
100 if (Kind < FirstTargetFixupKind)
Evan Cheng5928e692011-07-25 23:24:55 +0000101 return MCAsmBackend::getFixupKindInfo(Kind);
Daniel Dunbar0c9d9fd2010-12-16 03:20:06 +0000102
103 assert(unsigned(Kind - FirstTargetFixupKind) < getNumFixupKinds() &&
104 "Invalid kind!");
105 return Infos[Kind - FirstTargetFixupKind];
106 }
107
Jim Grosbachaba3de92012-01-18 18:52:16 +0000108 void applyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize,
Rafael Espindola5904e122014-03-29 06:26:49 +0000109 uint64_t Value, bool IsPCRel) const override {
Daniel Dunbar353a91ff2010-05-26 15:18:31 +0000110 unsigned Size = 1 << getFixupKindLog2Size(Fixup.getKind());
Daniel Dunbarf0517ef2010-03-19 09:28:12 +0000111
Rafael Espindola0f30fec2010-12-06 19:08:48 +0000112 assert(Fixup.getOffset() + Size <= DataSize &&
Daniel Dunbarf0517ef2010-03-19 09:28:12 +0000113 "Invalid fixup offset!");
Jason W Kime4df09f2011-08-04 00:38:45 +0000114
Jason W Kim239370c2011-08-05 00:53:03 +0000115 // Check that uppper bits are either all zeros or all ones.
116 // Specifically ignore overflow/underflow as long as the leakage is
117 // limited to the lower bits. This is to remain compatible with
118 // other assemblers.
Eli Friedmana5abd032011-10-13 23:27:48 +0000119 assert(isIntN(Size * 8 + 1, Value) &&
Jason W Kim239370c2011-08-05 00:53:03 +0000120 "Value does not fit in the Fixup field");
Jason W Kime4df09f2011-08-04 00:38:45 +0000121
Daniel Dunbarf0517ef2010-03-19 09:28:12 +0000122 for (unsigned i = 0; i != Size; ++i)
Rafael Espindola0f30fec2010-12-06 19:08:48 +0000123 Data[Fixup.getOffset() + i] = uint8_t(Value >> (i * 8));
Daniel Dunbarf0517ef2010-03-19 09:28:12 +0000124 }
Daniel Dunbare0c43572010-03-23 01:39:09 +0000125
Craig Topper39012cc2014-03-09 18:03:14 +0000126 bool mayNeedRelaxation(const MCInst &Inst) const override;
Daniel Dunbar86face82010-03-23 03:13:05 +0000127
Craig Topper39012cc2014-03-09 18:03:14 +0000128 bool fixupNeedsRelaxation(const MCFixup &Fixup, uint64_t Value,
Eli Bendersky4d9ada02013-01-08 00:22:56 +0000129 const MCRelaxableFragment *DF,
Craig Topper39012cc2014-03-09 18:03:14 +0000130 const MCAsmLayout &Layout) const override;
Jim Grosbach25b63fa2011-12-06 00:47:03 +0000131
Craig Topper39012cc2014-03-09 18:03:14 +0000132 void relaxInstruction(const MCInst &Inst, MCInst &Res) const override;
Daniel Dunbara9ae3ae2010-03-23 02:36:58 +0000133
Craig Topper39012cc2014-03-09 18:03:14 +0000134 bool writeNopData(uint64_t Count, MCObjectWriter *OW) const override;
Daniel Dunbar40eb7f02010-02-21 21:54:14 +0000135};
Michael J. Spencerbee1f7f2010-10-10 22:04:20 +0000136} // end anonymous namespace
Daniel Dunbar40eb7f02010-02-21 21:54:14 +0000137
Rafael Espindolae8ae98812010-10-26 14:09:12 +0000138static unsigned getRelaxedOpcodeBranch(unsigned Op) {
Daniel Dunbare0c43572010-03-23 01:39:09 +0000139 switch (Op) {
140 default:
141 return Op;
142
143 case X86::JAE_1: return X86::JAE_4;
144 case X86::JA_1: return X86::JA_4;
145 case X86::JBE_1: return X86::JBE_4;
146 case X86::JB_1: return X86::JB_4;
147 case X86::JE_1: return X86::JE_4;
148 case X86::JGE_1: return X86::JGE_4;
149 case X86::JG_1: return X86::JG_4;
150 case X86::JLE_1: return X86::JLE_4;
151 case X86::JL_1: return X86::JL_4;
152 case X86::JMP_1: return X86::JMP_4;
153 case X86::JNE_1: return X86::JNE_4;
154 case X86::JNO_1: return X86::JNO_4;
155 case X86::JNP_1: return X86::JNP_4;
156 case X86::JNS_1: return X86::JNS_4;
157 case X86::JO_1: return X86::JO_4;
158 case X86::JP_1: return X86::JP_4;
159 case X86::JS_1: return X86::JS_4;
160 }
161}
162
Rafael Espindolae8ae98812010-10-26 14:09:12 +0000163static unsigned getRelaxedOpcodeArith(unsigned Op) {
164 switch (Op) {
165 default:
166 return Op;
167
168 // IMUL
169 case X86::IMUL16rri8: return X86::IMUL16rri;
170 case X86::IMUL16rmi8: return X86::IMUL16rmi;
171 case X86::IMUL32rri8: return X86::IMUL32rri;
172 case X86::IMUL32rmi8: return X86::IMUL32rmi;
173 case X86::IMUL64rri8: return X86::IMUL64rri32;
174 case X86::IMUL64rmi8: return X86::IMUL64rmi32;
175
176 // AND
177 case X86::AND16ri8: return X86::AND16ri;
178 case X86::AND16mi8: return X86::AND16mi;
179 case X86::AND32ri8: return X86::AND32ri;
180 case X86::AND32mi8: return X86::AND32mi;
181 case X86::AND64ri8: return X86::AND64ri32;
182 case X86::AND64mi8: return X86::AND64mi32;
183
184 // OR
185 case X86::OR16ri8: return X86::OR16ri;
186 case X86::OR16mi8: return X86::OR16mi;
187 case X86::OR32ri8: return X86::OR32ri;
188 case X86::OR32mi8: return X86::OR32mi;
189 case X86::OR64ri8: return X86::OR64ri32;
190 case X86::OR64mi8: return X86::OR64mi32;
191
192 // XOR
193 case X86::XOR16ri8: return X86::XOR16ri;
194 case X86::XOR16mi8: return X86::XOR16mi;
195 case X86::XOR32ri8: return X86::XOR32ri;
196 case X86::XOR32mi8: return X86::XOR32mi;
197 case X86::XOR64ri8: return X86::XOR64ri32;
198 case X86::XOR64mi8: return X86::XOR64mi32;
199
200 // ADD
201 case X86::ADD16ri8: return X86::ADD16ri;
202 case X86::ADD16mi8: return X86::ADD16mi;
203 case X86::ADD32ri8: return X86::ADD32ri;
204 case X86::ADD32mi8: return X86::ADD32mi;
205 case X86::ADD64ri8: return X86::ADD64ri32;
206 case X86::ADD64mi8: return X86::ADD64mi32;
207
208 // SUB
209 case X86::SUB16ri8: return X86::SUB16ri;
210 case X86::SUB16mi8: return X86::SUB16mi;
211 case X86::SUB32ri8: return X86::SUB32ri;
212 case X86::SUB32mi8: return X86::SUB32mi;
213 case X86::SUB64ri8: return X86::SUB64ri32;
214 case X86::SUB64mi8: return X86::SUB64mi32;
215
216 // CMP
217 case X86::CMP16ri8: return X86::CMP16ri;
218 case X86::CMP16mi8: return X86::CMP16mi;
219 case X86::CMP32ri8: return X86::CMP32ri;
220 case X86::CMP32mi8: return X86::CMP32mi;
221 case X86::CMP64ri8: return X86::CMP64ri32;
222 case X86::CMP64mi8: return X86::CMP64mi32;
Rafael Espindola625ccf82010-12-18 01:01:34 +0000223
224 // PUSH
David Woodhouse8bceb5d2014-01-08 12:58:32 +0000225 case X86::PUSH32i8: return X86::PUSHi32;
226 case X86::PUSH16i8: return X86::PUSHi16;
227 case X86::PUSH64i8: return X86::PUSH64i32;
Eli Friedman3846acc2011-07-15 21:28:39 +0000228 case X86::PUSH64i16: return X86::PUSH64i32;
Rafael Espindolae8ae98812010-10-26 14:09:12 +0000229 }
230}
231
232static unsigned getRelaxedOpcode(unsigned Op) {
233 unsigned R = getRelaxedOpcodeArith(Op);
234 if (R != Op)
235 return R;
236 return getRelaxedOpcodeBranch(Op);
237}
238
Jim Grosbachaba3de92012-01-18 18:52:16 +0000239bool X86AsmBackend::mayNeedRelaxation(const MCInst &Inst) const {
Rafael Espindolae8ae98812010-10-26 14:09:12 +0000240 // Branches can always be relaxed.
241 if (getRelaxedOpcodeBranch(Inst.getOpcode()) != Inst.getOpcode())
242 return true;
243
Daniel Dunbara86188b2011-04-28 21:23:31 +0000244 if (MCDisableArithRelaxation)
245 return false;
246
Daniel Dunbara19838e2010-05-26 17:45:29 +0000247 // Check if this instruction is ever relaxable.
Rafael Espindolae8ae98812010-10-26 14:09:12 +0000248 if (getRelaxedOpcodeArith(Inst.getOpcode()) == Inst.getOpcode())
Daniel Dunbara19838e2010-05-26 17:45:29 +0000249 return false;
Daniel Dunbar353a91ff2010-05-26 15:18:31 +0000250
Rafael Espindolae8ae98812010-10-26 14:09:12 +0000251
252 // Check if it has an expression and is not RIP relative.
253 bool hasExp = false;
254 bool hasRIP = false;
255 for (unsigned i = 0; i < Inst.getNumOperands(); ++i) {
256 const MCOperand &Op = Inst.getOperand(i);
257 if (Op.isExpr())
258 hasExp = true;
259
260 if (Op.isReg() && Op.getReg() == X86::RIP)
261 hasRIP = true;
262 }
263
264 // FIXME: Why exactly do we need the !hasRIP? Is it just a limitation on
265 // how we do relaxations?
266 return hasExp && !hasRIP;
Daniel Dunbar86face82010-03-23 03:13:05 +0000267}
268
Jim Grosbach25b63fa2011-12-06 00:47:03 +0000269bool X86AsmBackend::fixupNeedsRelaxation(const MCFixup &Fixup,
270 uint64_t Value,
Eli Bendersky4d9ada02013-01-08 00:22:56 +0000271 const MCRelaxableFragment *DF,
Jim Grosbach25b63fa2011-12-06 00:47:03 +0000272 const MCAsmLayout &Layout) const {
273 // Relax if the value is too big for a (signed) i8.
274 return int64_t(Value) != int64_t(int8_t(Value));
275}
276
Daniel Dunbare0c43572010-03-23 01:39:09 +0000277// FIXME: Can tblgen help at all here to verify there aren't other instructions
278// we can relax?
Jim Grosbachaba3de92012-01-18 18:52:16 +0000279void X86AsmBackend::relaxInstruction(const MCInst &Inst, MCInst &Res) const {
Daniel Dunbare0c43572010-03-23 01:39:09 +0000280 // The only relaxations X86 does is from a 1byte pcrel to a 4byte pcrel.
Daniel Dunbar7c8bd0f2010-05-26 18:15:06 +0000281 unsigned RelaxedOp = getRelaxedOpcode(Inst.getOpcode());
Daniel Dunbare0c43572010-03-23 01:39:09 +0000282
Daniel Dunbar7c8bd0f2010-05-26 18:15:06 +0000283 if (RelaxedOp == Inst.getOpcode()) {
Alp Toker61471732014-06-26 00:00:48 +0000284 small_string_ostream<256> OS;
Daniel Dunbar7c8bd0f2010-05-26 18:15:06 +0000285 Inst.dump_pretty(OS);
Daniel Dunbar3627af52010-05-26 15:18:13 +0000286 OS << "\n";
Chris Lattner2104b8d2010-04-07 22:58:41 +0000287 report_fatal_error("unexpected instruction to relax: " + OS.str());
Daniel Dunbare0c43572010-03-23 01:39:09 +0000288 }
289
Daniel Dunbar7c8bd0f2010-05-26 18:15:06 +0000290 Res = Inst;
Daniel Dunbare0c43572010-03-23 01:39:09 +0000291 Res.setOpcode(RelaxedOp);
292}
293
Eli Benderskyb2022f32012-12-13 00:24:56 +0000294/// \brief Write a sequence of optimal nops to the output, covering \p Count
295/// bytes.
296/// \return - true on success, false on failure
Jim Grosbachaba3de92012-01-18 18:52:16 +0000297bool X86AsmBackend::writeNopData(uint64_t Count, MCObjectWriter *OW) const {
Rafael Espindola7c2acd02010-11-25 17:14:16 +0000298 static const uint8_t Nops[10][10] = {
Daniel Dunbara9ae3ae2010-03-23 02:36:58 +0000299 // nop
300 {0x90},
301 // xchg %ax,%ax
302 {0x66, 0x90},
303 // nopl (%[re]ax)
304 {0x0f, 0x1f, 0x00},
305 // nopl 0(%[re]ax)
306 {0x0f, 0x1f, 0x40, 0x00},
307 // nopl 0(%[re]ax,%[re]ax,1)
308 {0x0f, 0x1f, 0x44, 0x00, 0x00},
309 // nopw 0(%[re]ax,%[re]ax,1)
310 {0x66, 0x0f, 0x1f, 0x44, 0x00, 0x00},
311 // nopl 0L(%[re]ax)
312 {0x0f, 0x1f, 0x80, 0x00, 0x00, 0x00, 0x00},
313 // nopl 0L(%[re]ax,%[re]ax,1)
314 {0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
315 // nopw 0L(%[re]ax,%[re]ax,1)
316 {0x66, 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
317 // nopw %cs:0L(%[re]ax,%[re]ax,1)
318 {0x66, 0x2e, 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
Daniel Dunbara9ae3ae2010-03-23 02:36:58 +0000319 };
320
Alp Tokerf907b892013-12-05 05:44:44 +0000321 // This CPU doesn't support long nops. If needed add more.
Benjamin Kramer35480282012-10-13 17:28:35 +0000322 // FIXME: Can we get this from the subtarget somehow?
Rafael Espindola1b8bfda2013-11-25 20:15:14 +0000323 // FIXME: We could generated something better than plain 0x90.
Rafael Espindolaa834e302013-11-25 20:50:03 +0000324 if (!HasNopl) {
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000325 for (uint64_t i = 0; i < Count; ++i)
326 OW->Write8(0x90);
327 return true;
328 }
329
David Sehr4c8979c2013-03-05 00:02:23 +0000330 // 15 is the longest single nop instruction. Emit as many 15-byte nops as
331 // needed, then emit a nop of the remaining length.
332 do {
333 const uint8_t ThisNopLength = (uint8_t) std::min(Count, (uint64_t) 15);
334 const uint8_t Prefixes = ThisNopLength <= 10 ? 0 : ThisNopLength - 10;
335 for (uint8_t i = 0; i < Prefixes; i++)
336 OW->Write8(0x66);
337 const uint8_t Rest = ThisNopLength - Prefixes;
338 for (uint8_t i = 0; i < Rest; i++)
339 OW->Write8(Nops[Rest - 1][i]);
340 Count -= ThisNopLength;
341 } while (Count != 0);
Daniel Dunbara9ae3ae2010-03-23 02:36:58 +0000342
343 return true;
344}
345
Daniel Dunbare0c43572010-03-23 01:39:09 +0000346/* *** */
347
Chris Lattnerac588122010-07-07 22:27:31 +0000348namespace {
Bill Wendling184d5d32013-09-11 20:38:09 +0000349
Daniel Dunbarc5084cc2010-03-19 09:29:03 +0000350class ELFX86AsmBackend : public X86AsmBackend {
351public:
Rafael Espindola1ad40952011-12-21 17:00:36 +0000352 uint8_t OSABI;
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000353 ELFX86AsmBackend(const Target &T, uint8_t _OSABI, StringRef CPU)
Rafael Espindola6a383f92014-02-06 01:06:31 +0000354 : X86AsmBackend(T, CPU), OSABI(_OSABI) {}
Daniel Dunbarc5084cc2010-03-19 09:29:03 +0000355};
356
Matt Fleming5abb6dd2010-05-21 11:39:07 +0000357class ELFX86_32AsmBackend : public ELFX86AsmBackend {
358public:
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000359 ELFX86_32AsmBackend(const Target &T, uint8_t OSABI, StringRef CPU)
360 : ELFX86AsmBackend(T, OSABI, CPU) {}
Matt Flemingf751d852010-08-16 18:36:14 +0000361
Craig Topper39012cc2014-03-09 18:03:14 +0000362 MCObjectWriter *createObjectWriter(raw_ostream &OS) const override {
Michael Liao83a77c32012-10-30 17:33:39 +0000363 return createX86ELFObjectWriter(OS, /*IsELF64*/ false, OSABI, ELF::EM_386);
Jan Sjödin6348dc02011-03-09 18:44:41 +0000364 }
Matt Fleming5abb6dd2010-05-21 11:39:07 +0000365};
366
367class ELFX86_64AsmBackend : public ELFX86AsmBackend {
368public:
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000369 ELFX86_64AsmBackend(const Target &T, uint8_t OSABI, StringRef CPU)
370 : ELFX86AsmBackend(T, OSABI, CPU) {}
Matt Flemingf751d852010-08-16 18:36:14 +0000371
Craig Topper39012cc2014-03-09 18:03:14 +0000372 MCObjectWriter *createObjectWriter(raw_ostream &OS) const override {
Michael Liao83a77c32012-10-30 17:33:39 +0000373 return createX86ELFObjectWriter(OS, /*IsELF64*/ true, OSABI, ELF::EM_X86_64);
Jan Sjödin6348dc02011-03-09 18:44:41 +0000374 }
Matt Fleming5abb6dd2010-05-21 11:39:07 +0000375};
376
Michael J. Spencerf8270bd2010-07-27 06:46:15 +0000377class WindowsX86AsmBackend : public X86AsmBackend {
Michael J. Spencer377aa202010-08-21 05:58:13 +0000378 bool Is64Bit;
Rafael Espindola4262a222010-10-16 18:23:53 +0000379
Michael J. Spencerf8270bd2010-07-27 06:46:15 +0000380public:
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000381 WindowsX86AsmBackend(const Target &T, bool is64Bit, StringRef CPU)
382 : X86AsmBackend(T, CPU)
Michael J. Spencer377aa202010-08-21 05:58:13 +0000383 , Is64Bit(is64Bit) {
Michael J. Spencerf8270bd2010-07-27 06:46:15 +0000384 }
385
Craig Topper39012cc2014-03-09 18:03:14 +0000386 MCObjectWriter *createObjectWriter(raw_ostream &OS) const override {
Rafael Espindola908d2ed2011-12-24 02:14:02 +0000387 return createX86WinCOFFObjectWriter(OS, Is64Bit);
Michael J. Spencerf8270bd2010-07-27 06:46:15 +0000388 }
Michael J. Spencerf8270bd2010-07-27 06:46:15 +0000389};
390
Bill Wendling184d5d32013-09-11 20:38:09 +0000391namespace CU {
392
393 /// Compact unwind encoding values.
394 enum CompactUnwindEncodings {
395 /// [RE]BP based frame where [RE]BP is pused on the stack immediately after
396 /// the return address, then [RE]SP is moved to [RE]BP.
397 UNWIND_MODE_BP_FRAME = 0x01000000,
398
399 /// A frameless function with a small constant stack size.
400 UNWIND_MODE_STACK_IMMD = 0x02000000,
401
402 /// A frameless function with a large constant stack size.
403 UNWIND_MODE_STACK_IND = 0x03000000,
404
405 /// No compact unwind encoding is available.
406 UNWIND_MODE_DWARF = 0x04000000,
407
408 /// Mask for encoding the frame registers.
409 UNWIND_BP_FRAME_REGISTERS = 0x00007FFF,
410
411 /// Mask for encoding the frameless registers.
412 UNWIND_FRAMELESS_STACK_REG_PERMUTATION = 0x000003FF
413 };
414
415} // end CU namespace
416
Daniel Dunbar77c41412010-03-11 01:34:21 +0000417class DarwinX86AsmBackend : public X86AsmBackend {
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000418 const MCRegisterInfo &MRI;
419
420 /// \brief Number of registers that can be saved in a compact unwind encoding.
421 enum { CU_NUM_SAVED_REGS = 6 };
422
423 mutable unsigned SavedRegs[CU_NUM_SAVED_REGS];
424 bool Is64Bit;
425
426 unsigned OffsetSize; ///< Offset of a "push" instruction.
427 unsigned PushInstrSize; ///< Size of a "push" instruction.
428 unsigned MoveInstrSize; ///< Size of a "move" instruction.
429 unsigned StackDivide; ///< Amount to adjust stack stize by.
430protected:
431 /// \brief Implementation of algorithm to generate the compact unwind encoding
432 /// for the CFI instructions.
433 uint32_t
434 generateCompactUnwindEncodingImpl(ArrayRef<MCCFIInstruction> Instrs) const {
435 if (Instrs.empty()) return 0;
436
437 // Reset the saved registers.
438 unsigned SavedRegIdx = 0;
439 memset(SavedRegs, 0, sizeof(SavedRegs));
440
441 bool HasFP = false;
442
443 // Encode that we are using EBP/RBP as the frame pointer.
444 uint32_t CompactUnwindEncoding = 0;
445
446 unsigned SubtractInstrIdx = Is64Bit ? 3 : 2;
447 unsigned InstrOffset = 0;
448 unsigned StackAdjust = 0;
449 unsigned StackSize = 0;
450 unsigned PrevStackSize = 0;
451 unsigned NumDefCFAOffsets = 0;
452
453 for (unsigned i = 0, e = Instrs.size(); i != e; ++i) {
454 const MCCFIInstruction &Inst = Instrs[i];
455
456 switch (Inst.getOperation()) {
457 default:
Jim Grosbach2fca51d2013-11-08 22:33:06 +0000458 // Any other CFI directives indicate a frame that we aren't prepared
459 // to represent via compact unwind, so just bail out.
460 return 0;
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000461 case MCCFIInstruction::OpDefCfaRegister: {
462 // Defines a frame pointer. E.g.
463 //
464 // movq %rsp, %rbp
465 // L0:
466 // .cfi_def_cfa_register %rbp
467 //
468 HasFP = true;
469 assert(MRI.getLLVMRegNum(Inst.getRegister(), true) ==
470 (Is64Bit ? X86::RBP : X86::EBP) && "Invalid frame pointer!");
471
472 // Reset the counts.
473 memset(SavedRegs, 0, sizeof(SavedRegs));
474 StackAdjust = 0;
475 SavedRegIdx = 0;
476 InstrOffset += MoveInstrSize;
477 break;
478 }
479 case MCCFIInstruction::OpDefCfaOffset: {
480 // Defines a new offset for the CFA. E.g.
481 //
482 // With frame:
483 //
484 // pushq %rbp
485 // L0:
486 // .cfi_def_cfa_offset 16
487 //
488 // Without frame:
489 //
490 // subq $72, %rsp
491 // L0:
492 // .cfi_def_cfa_offset 80
493 //
494 PrevStackSize = StackSize;
495 StackSize = std::abs(Inst.getOffset()) / StackDivide;
496 ++NumDefCFAOffsets;
497 break;
498 }
499 case MCCFIInstruction::OpOffset: {
500 // Defines a "push" of a callee-saved register. E.g.
501 //
502 // pushq %r15
503 // pushq %r14
504 // pushq %rbx
505 // L0:
506 // subq $120, %rsp
507 // L1:
508 // .cfi_offset %rbx, -40
509 // .cfi_offset %r14, -32
510 // .cfi_offset %r15, -24
511 //
512 if (SavedRegIdx == CU_NUM_SAVED_REGS)
513 // If there are too many saved registers, we cannot use a compact
514 // unwind encoding.
515 return CU::UNWIND_MODE_DWARF;
516
517 unsigned Reg = MRI.getLLVMRegNum(Inst.getRegister(), true);
518 SavedRegs[SavedRegIdx++] = Reg;
519 StackAdjust += OffsetSize;
520 InstrOffset += PushInstrSize;
521 break;
522 }
523 }
524 }
525
526 StackAdjust /= StackDivide;
527
528 if (HasFP) {
529 if ((StackAdjust & 0xFF) != StackAdjust)
530 // Offset was too big for a compact unwind encoding.
531 return CU::UNWIND_MODE_DWARF;
532
533 // Get the encoding of the saved registers when we have a frame pointer.
534 uint32_t RegEnc = encodeCompactUnwindRegistersWithFrame();
535 if (RegEnc == ~0U) return CU::UNWIND_MODE_DWARF;
536
537 CompactUnwindEncoding |= CU::UNWIND_MODE_BP_FRAME;
538 CompactUnwindEncoding |= (StackAdjust & 0xFF) << 16;
539 CompactUnwindEncoding |= RegEnc & CU::UNWIND_BP_FRAME_REGISTERS;
540 } else {
541 // If the amount of the stack allocation is the size of a register, then
542 // we "push" the RAX/EAX register onto the stack instead of adjusting the
543 // stack pointer with a SUB instruction. We don't support the push of the
544 // RAX/EAX register with compact unwind. So we check for that situation
545 // here.
546 if ((NumDefCFAOffsets == SavedRegIdx + 1 &&
547 StackSize - PrevStackSize == 1) ||
548 (Instrs.size() == 1 && NumDefCFAOffsets == 1 && StackSize == 2))
549 return CU::UNWIND_MODE_DWARF;
550
551 SubtractInstrIdx += InstrOffset;
552 ++StackAdjust;
553
554 if ((StackSize & 0xFF) == StackSize) {
555 // Frameless stack with a small stack size.
556 CompactUnwindEncoding |= CU::UNWIND_MODE_STACK_IMMD;
557
558 // Encode the stack size.
559 CompactUnwindEncoding |= (StackSize & 0xFF) << 16;
560 } else {
561 if ((StackAdjust & 0x7) != StackAdjust)
562 // The extra stack adjustments are too big for us to handle.
563 return CU::UNWIND_MODE_DWARF;
564
565 // Frameless stack with an offset too large for us to encode compactly.
566 CompactUnwindEncoding |= CU::UNWIND_MODE_STACK_IND;
567
568 // Encode the offset to the nnnnnn value in the 'subl $nnnnnn, ESP'
569 // instruction.
570 CompactUnwindEncoding |= (SubtractInstrIdx & 0xFF) << 16;
571
572 // Encode any extra stack stack adjustments (done via push
573 // instructions).
574 CompactUnwindEncoding |= (StackAdjust & 0x7) << 13;
575 }
576
577 // Encode the number of registers saved. (Reverse the list first.)
578 std::reverse(&SavedRegs[0], &SavedRegs[SavedRegIdx]);
579 CompactUnwindEncoding |= (SavedRegIdx & 0x7) << 10;
580
581 // Get the encoding of the saved registers when we don't have a frame
582 // pointer.
583 uint32_t RegEnc = encodeCompactUnwindRegistersWithoutFrame(SavedRegIdx);
584 if (RegEnc == ~0U) return CU::UNWIND_MODE_DWARF;
585
586 // Encode the register encoding.
587 CompactUnwindEncoding |=
588 RegEnc & CU::UNWIND_FRAMELESS_STACK_REG_PERMUTATION;
589 }
590
591 return CompactUnwindEncoding;
592 }
593
594private:
595 /// \brief Get the compact unwind number for a given register. The number
596 /// corresponds to the enum lists in compact_unwind_encoding.h.
597 int getCompactUnwindRegNum(unsigned Reg) const {
598 static const uint16_t CU32BitRegs[7] = {
599 X86::EBX, X86::ECX, X86::EDX, X86::EDI, X86::ESI, X86::EBP, 0
600 };
601 static const uint16_t CU64BitRegs[] = {
602 X86::RBX, X86::R12, X86::R13, X86::R14, X86::R15, X86::RBP, 0
603 };
604 const uint16_t *CURegs = Is64Bit ? CU64BitRegs : CU32BitRegs;
605 for (int Idx = 1; *CURegs; ++CURegs, ++Idx)
606 if (*CURegs == Reg)
607 return Idx;
608
609 return -1;
610 }
611
612 /// \brief Return the registers encoded for a compact encoding with a frame
613 /// pointer.
614 uint32_t encodeCompactUnwindRegistersWithFrame() const {
615 // Encode the registers in the order they were saved --- 3-bits per
616 // register. The list of saved registers is assumed to be in reverse
617 // order. The registers are numbered from 1 to CU_NUM_SAVED_REGS.
618 uint32_t RegEnc = 0;
619 for (int i = 0, Idx = 0; i != CU_NUM_SAVED_REGS; ++i) {
620 unsigned Reg = SavedRegs[i];
621 if (Reg == 0) break;
622
623 int CURegNum = getCompactUnwindRegNum(Reg);
624 if (CURegNum == -1) return ~0U;
625
626 // Encode the 3-bit register number in order, skipping over 3-bits for
627 // each register.
628 RegEnc |= (CURegNum & 0x7) << (Idx++ * 3);
629 }
630
631 assert((RegEnc & 0x3FFFF) == RegEnc &&
632 "Invalid compact register encoding!");
633 return RegEnc;
634 }
635
636 /// \brief Create the permutation encoding used with frameless stacks. It is
637 /// passed the number of registers to be saved and an array of the registers
638 /// saved.
639 uint32_t encodeCompactUnwindRegistersWithoutFrame(unsigned RegCount) const {
640 // The saved registers are numbered from 1 to 6. In order to encode the
641 // order in which they were saved, we re-number them according to their
642 // place in the register order. The re-numbering is relative to the last
643 // re-numbered register. E.g., if we have registers {6, 2, 4, 5} saved in
644 // that order:
645 //
646 // Orig Re-Num
647 // ---- ------
648 // 6 6
649 // 2 2
650 // 4 3
651 // 5 3
652 //
653 for (unsigned i = 0; i != CU_NUM_SAVED_REGS; ++i) {
654 int CUReg = getCompactUnwindRegNum(SavedRegs[i]);
655 if (CUReg == -1) return ~0U;
656 SavedRegs[i] = CUReg;
657 }
658
659 // Reverse the list.
660 std::reverse(&SavedRegs[0], &SavedRegs[CU_NUM_SAVED_REGS]);
661
662 uint32_t RenumRegs[CU_NUM_SAVED_REGS];
663 for (unsigned i = CU_NUM_SAVED_REGS - RegCount; i < CU_NUM_SAVED_REGS; ++i){
664 unsigned Countless = 0;
665 for (unsigned j = CU_NUM_SAVED_REGS - RegCount; j < i; ++j)
666 if (SavedRegs[j] < SavedRegs[i])
667 ++Countless;
668
669 RenumRegs[i] = SavedRegs[i] - Countless - 1;
670 }
671
672 // Take the renumbered values and encode them into a 10-bit number.
673 uint32_t permutationEncoding = 0;
674 switch (RegCount) {
675 case 6:
676 permutationEncoding |= 120 * RenumRegs[0] + 24 * RenumRegs[1]
677 + 6 * RenumRegs[2] + 2 * RenumRegs[3]
678 + RenumRegs[4];
679 break;
680 case 5:
681 permutationEncoding |= 120 * RenumRegs[1] + 24 * RenumRegs[2]
682 + 6 * RenumRegs[3] + 2 * RenumRegs[4]
683 + RenumRegs[5];
684 break;
685 case 4:
686 permutationEncoding |= 60 * RenumRegs[2] + 12 * RenumRegs[3]
687 + 3 * RenumRegs[4] + RenumRegs[5];
688 break;
689 case 3:
690 permutationEncoding |= 20 * RenumRegs[3] + 4 * RenumRegs[4]
691 + RenumRegs[5];
692 break;
693 case 2:
694 permutationEncoding |= 5 * RenumRegs[4] + RenumRegs[5];
695 break;
696 case 1:
697 permutationEncoding |= RenumRegs[5];
698 break;
699 }
700
701 assert((permutationEncoding & 0x3FF) == permutationEncoding &&
702 "Invalid compact register encoding!");
703 return permutationEncoding;
704 }
705
Daniel Dunbar77c41412010-03-11 01:34:21 +0000706public:
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000707 DarwinX86AsmBackend(const Target &T, const MCRegisterInfo &MRI, StringRef CPU,
708 bool Is64Bit)
709 : X86AsmBackend(T, CPU), MRI(MRI), Is64Bit(Is64Bit) {
710 memset(SavedRegs, 0, sizeof(SavedRegs));
711 OffsetSize = Is64Bit ? 8 : 4;
712 MoveInstrSize = Is64Bit ? 3 : 2;
713 StackDivide = Is64Bit ? 8 : 4;
714 PushInstrSize = 1;
715 }
Daniel Dunbar77c41412010-03-11 01:34:21 +0000716};
717
Daniel Dunbarfe8d8662010-03-15 21:56:50 +0000718class DarwinX86_32AsmBackend : public DarwinX86AsmBackend {
719public:
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000720 DarwinX86_32AsmBackend(const Target &T, const MCRegisterInfo &MRI,
Rafael Espindoladf100c32014-06-20 22:30:31 +0000721 StringRef CPU)
722 : DarwinX86AsmBackend(T, MRI, CPU, false) {}
Daniel Dunbar4d7c8642010-03-19 10:43:26 +0000723
Craig Topper39012cc2014-03-09 18:03:14 +0000724 MCObjectWriter *createObjectWriter(raw_ostream &OS) const override {
Daniel Dunbar7da045e2010-12-20 15:07:39 +0000725 return createX86MachObjectWriter(OS, /*Is64Bit=*/false,
Charles Davis8bdfafd2013-09-01 04:28:48 +0000726 MachO::CPU_TYPE_I386,
727 MachO::CPU_SUBTYPE_I386_ALL);
Daniel Dunbar4d7c8642010-03-19 10:43:26 +0000728 }
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000729
730 /// \brief Generate the compact unwind encoding for the CFI instructions.
Craig Topper39012cc2014-03-09 18:03:14 +0000731 uint32_t generateCompactUnwindEncoding(
732 ArrayRef<MCCFIInstruction> Instrs) const override {
Rafael Espindoladf100c32014-06-20 22:30:31 +0000733 return generateCompactUnwindEncodingImpl(Instrs);
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000734 }
Daniel Dunbarfe8d8662010-03-15 21:56:50 +0000735};
736
737class DarwinX86_64AsmBackend : public DarwinX86AsmBackend {
Jim Grosbach664d1482013-11-16 00:52:57 +0000738 const MachO::CPUSubTypeX86 Subtype;
Daniel Dunbarfe8d8662010-03-15 21:56:50 +0000739public:
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000740 DarwinX86_64AsmBackend(const Target &T, const MCRegisterInfo &MRI,
Rafael Espindoladf100c32014-06-20 22:30:31 +0000741 StringRef CPU, MachO::CPUSubTypeX86 st)
742 : DarwinX86AsmBackend(T, MRI, CPU, true), Subtype(st) {}
Daniel Dunbarfe8d8662010-03-15 21:56:50 +0000743
Craig Topper39012cc2014-03-09 18:03:14 +0000744 MCObjectWriter *createObjectWriter(raw_ostream &OS) const override {
Daniel Dunbar7da045e2010-12-20 15:07:39 +0000745 return createX86MachObjectWriter(OS, /*Is64Bit=*/true,
Jim Grosbach664d1482013-11-16 00:52:57 +0000746 MachO::CPU_TYPE_X86_64, Subtype);
Daniel Dunbar4d7c8642010-03-19 10:43:26 +0000747 }
748
Craig Topper39012cc2014-03-09 18:03:14 +0000749 bool doesSectionRequireSymbols(const MCSection &Section) const override {
Daniel Dunbarfe8d8662010-03-15 21:56:50 +0000750 // Temporary labels in the string literals sections require symbols. The
751 // issue is that the x86_64 relocation format does not allow symbol +
752 // offset, and so the linker does not have enough information to resolve the
753 // access to the appropriate atom unless an external relocation is used. For
754 // non-cstring sections, we expect the compiler to use a non-temporary label
755 // for anything that could have an addend pointing outside the symbol.
756 //
757 // See <rdar://problem/4765733>.
758 const MCSectionMachO &SMO = static_cast<const MCSectionMachO&>(Section);
David Majnemer7b583052014-03-07 07:36:05 +0000759 return SMO.getType() == MachO::S_CSTRING_LITERALS;
Daniel Dunbarfe8d8662010-03-15 21:56:50 +0000760 }
Daniel Dunbarba2f4c32010-05-12 00:38:17 +0000761
Craig Topper39012cc2014-03-09 18:03:14 +0000762 bool isSectionAtomizable(const MCSection &Section) const override {
Daniel Dunbarba2f4c32010-05-12 00:38:17 +0000763 const MCSectionMachO &SMO = static_cast<const MCSectionMachO&>(Section);
764 // Fixed sized data sections are uniqued, they cannot be diced into atoms.
765 switch (SMO.getType()) {
766 default:
767 return true;
768
David Majnemer7b583052014-03-07 07:36:05 +0000769 case MachO::S_4BYTE_LITERALS:
770 case MachO::S_8BYTE_LITERALS:
771 case MachO::S_16BYTE_LITERALS:
772 case MachO::S_LITERAL_POINTERS:
773 case MachO::S_NON_LAZY_SYMBOL_POINTERS:
774 case MachO::S_LAZY_SYMBOL_POINTERS:
775 case MachO::S_MOD_INIT_FUNC_POINTERS:
776 case MachO::S_MOD_TERM_FUNC_POINTERS:
777 case MachO::S_INTERPOSING:
Daniel Dunbarba2f4c32010-05-12 00:38:17 +0000778 return false;
779 }
780 }
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000781
782 /// \brief Generate the compact unwind encoding for the CFI instructions.
Craig Topper39012cc2014-03-09 18:03:14 +0000783 uint32_t generateCompactUnwindEncoding(
784 ArrayRef<MCCFIInstruction> Instrs) const override {
Rafael Espindoladf100c32014-06-20 22:30:31 +0000785 return generateCompactUnwindEncodingImpl(Instrs);
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000786 }
Daniel Dunbarfe8d8662010-03-15 21:56:50 +0000787};
788
Michael J. Spencerbee1f7f2010-10-10 22:04:20 +0000789} // end anonymous namespace
Daniel Dunbar40eb7f02010-02-21 21:54:14 +0000790
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000791MCAsmBackend *llvm::createX86_32AsmBackend(const Target &T,
792 const MCRegisterInfo &MRI,
793 StringRef TT,
794 StringRef CPU) {
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +0000795 Triple TheTriple(TT);
796
Tim Northoverd6a729b2014-01-06 14:28:05 +0000797 if (TheTriple.isOSBinFormatMachO())
Rafael Espindoladf100c32014-06-20 22:30:31 +0000798 return new DarwinX86_32AsmBackend(T, MRI, CPU);
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +0000799
Saleem Abdulrasool35476332014-03-06 20:47:11 +0000800 if (TheTriple.isOSWindows() && !TheTriple.isOSBinFormatELF())
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000801 return new WindowsX86AsmBackend(T, false, CPU);
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +0000802
Rafael Espindola1ad40952011-12-21 17:00:36 +0000803 uint8_t OSABI = MCELFObjectTargetWriter::getOSABI(TheTriple.getOS());
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000804 return new ELFX86_32AsmBackend(T, OSABI, CPU);
Daniel Dunbar40eb7f02010-02-21 21:54:14 +0000805}
806
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000807MCAsmBackend *llvm::createX86_64AsmBackend(const Target &T,
808 const MCRegisterInfo &MRI,
809 StringRef TT,
810 StringRef CPU) {
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +0000811 Triple TheTriple(TT);
812
Tim Northoverd6a729b2014-01-06 14:28:05 +0000813 if (TheTriple.isOSBinFormatMachO()) {
Jim Grosbach664d1482013-11-16 00:52:57 +0000814 MachO::CPUSubTypeX86 CS =
815 StringSwitch<MachO::CPUSubTypeX86>(TheTriple.getArchName())
816 .Case("x86_64h", MachO::CPU_SUBTYPE_X86_64_H)
817 .Default(MachO::CPU_SUBTYPE_X86_64_ALL);
Rafael Espindoladf100c32014-06-20 22:30:31 +0000818 return new DarwinX86_64AsmBackend(T, MRI, CPU, CS);
Jim Grosbach664d1482013-11-16 00:52:57 +0000819 }
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +0000820
Saleem Abdulrasool35476332014-03-06 20:47:11 +0000821 if (TheTriple.isOSWindows() && !TheTriple.isOSBinFormatELF())
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000822 return new WindowsX86AsmBackend(T, true, CPU);
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +0000823
Rafael Espindola1ad40952011-12-21 17:00:36 +0000824 uint8_t OSABI = MCELFObjectTargetWriter::getOSABI(TheTriple.getOS());
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000825 return new ELFX86_64AsmBackend(T, OSABI, CPU);
Daniel Dunbar40eb7f02010-02-21 21:54:14 +0000826}