blob: 13420c2ed7a9ec0aca953d6f4eb4d95ecd649e5b [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMSubtarget.cpp - ARM Subtarget Information ----------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Evan Cheng0d639a22011-07-01 21:01:15 +000010// This file implements the ARM specific subclass of TargetSubtargetInfo.
Evan Cheng10043e22007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
14#include "ARMSubtarget.h"
Evan Chenge45d6852011-01-11 21:46:47 +000015#include "ARMBaseRegisterInfo.h"
Andrew Trickab722bd2012-09-18 03:18:56 +000016#include "ARMBaseInstrInfo.h"
Evan Cheng43b9ca62009-08-28 23:18:09 +000017#include "llvm/GlobalValue.h"
Andrew Trickab722bd2012-09-18 03:18:56 +000018#include "llvm/Target/TargetInstrInfo.h"
Bob Wilson45825302009-06-22 21:01:46 +000019#include "llvm/Support/CommandLine.h"
Evan Cheng54b68e32011-07-01 20:45:01 +000020
Evan Cheng54b68e32011-07-01 20:45:01 +000021#define GET_SUBTARGETINFO_TARGET_DESC
Evan Cheng4d1ca962011-07-08 01:53:10 +000022#define GET_SUBTARGETINFO_CTOR
Evan Chengc9c090d2011-07-01 22:36:09 +000023#include "ARMGenSubtargetInfo.inc"
Evan Cheng54b68e32011-07-01 20:45:01 +000024
Evan Cheng10043e22007-01-19 07:51:42 +000025using namespace llvm;
26
Bob Wilson45825302009-06-22 21:01:46 +000027static cl::opt<bool>
28ReserveR9("arm-reserve-r9", cl::Hidden,
29 cl::desc("Reserve R9, making it unavailable as GPR"));
30
Anton Korobeynikov25229082009-11-24 00:44:37 +000031static cl::opt<bool>
Evan Cheng2f2435d2011-01-21 18:55:51 +000032DarwinUseMOVT("arm-darwin-use-movt", cl::init(true), cl::Hidden);
Anton Korobeynikov25229082009-11-24 00:44:37 +000033
Bob Wilson3dc97322010-09-28 04:09:35 +000034static cl::opt<bool>
35StrictAlign("arm-strict-align", cl::Hidden,
36 cl::desc("Disallow all unaligned memory accesses"));
37
Evan Chengfe6e4052011-06-30 01:53:36 +000038ARMSubtarget::ARMSubtarget(const std::string &TT, const std::string &CPU,
Evan Cheng2bd65362011-07-07 00:08:19 +000039 const std::string &FS)
Evan Cheng1a72add62011-07-07 07:07:08 +000040 : ARMGenSubtargetInfo(TT, CPU, FS)
Evan Chengbf407072010-09-10 01:29:16 +000041 , ARMProcFamily(Others)
Evan Cheng8b2bda02011-07-07 03:55:05 +000042 , HasV4TOps(false)
43 , HasV5TOps(false)
44 , HasV5TEOps(false)
45 , HasV6Ops(false)
46 , HasV6T2Ops(false)
47 , HasV7Ops(false)
48 , HasVFPv2(false)
49 , HasVFPv3(false)
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +000050 , HasVFPv4(false)
Evan Cheng8b2bda02011-07-07 03:55:05 +000051 , HasNEON(false)
Jim Grosbach71fcb4f2010-03-25 23:47:34 +000052 , UseNEONForSinglePrecisionFP(false)
Evan Cheng62c7b5b2010-12-05 22:04:16 +000053 , SlowFPVMLx(false)
Benjamin Kramerbb21fac2011-04-01 09:20:31 +000054 , HasVMLxForwarding(false)
Evan Cheng891f8312010-08-09 19:19:36 +000055 , SlowFPBrcc(false)
Evan Cheng1834f5d2011-07-07 19:05:12 +000056 , InThumbMode(false)
Evan Cheng2bd65362011-07-07 00:08:19 +000057 , HasThumb2(false)
James Molloy21efa7d2011-09-28 14:21:38 +000058 , IsMClass(false)
Evan Cheng5190f092010-08-11 07:17:46 +000059 , NoARM(false)
David Goodwin17199b52009-09-30 00:10:16 +000060 , PostRAScheduler(false)
Bob Wilson45825302009-06-22 21:01:46 +000061 , IsR9Reserved(ReserveR9)
Evan Chengdfce83c2011-01-17 08:03:18 +000062 , UseMovt(false)
Bob Wilson8decdc42011-10-07 17:17:49 +000063 , SupportsTailCall(false)
Anton Korobeynikov0a65a372010-03-14 18:42:38 +000064 , HasFP16(false)
Bob Wilsondd6eb5b2010-10-12 16:22:47 +000065 , HasD16(false)
Jim Grosbach151cd8f2010-05-05 23:44:43 +000066 , HasHardwareDivide(false)
67 , HasT2ExtractPack(false)
Evan Cheng6e809de2010-08-11 06:22:01 +000068 , HasDataBarrier(false)
Evan Cheng891f8312010-08-09 19:19:36 +000069 , Pref32BitThumb(false)
Bob Wilsona2881ee2011-04-19 18:11:49 +000070 , AvoidCPSRPartialUpdate(false)
Benjamin Kramer8877d682012-04-22 11:52:41 +000071 , HasRAS(false)
Evan Cheng8740ee32010-11-03 06:34:55 +000072 , HasMPExtension(false)
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +000073 , FPOnlySP(false)
Bob Wilson3dc97322010-09-28 04:09:35 +000074 , AllowsUnalignedMem(false)
Jim Grosbachcf1464d2011-07-01 21:12:19 +000075 , Thumb2DSP(false)
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +000076 , stackAlignment(4)
Evan Chengfe6e4052011-06-30 01:53:36 +000077 , CPUString(CPU)
Evan Chenge45d6852011-01-11 21:46:47 +000078 , TargetTriple(TT)
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +000079 , TargetABI(ARM_ABI_APCS) {
Evan Cheng10043e22007-01-19 07:51:42 +000080 // Determine default and user specified characteristics
Evan Chengfe6e4052011-06-30 01:53:36 +000081 if (CPUString.empty())
82 CPUString = "generic";
Evan Chengec415ef2009-03-08 04:02:49 +000083
Evan Cheng0b33a322011-06-30 02:12:44 +000084 // Insert the architecture feature derived from the target triple into the
85 // feature string. This is important for setting features that are implied
86 // based on the architecture version.
Evan Cheng9f7ad312012-04-26 01:13:36 +000087 std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPUString);
Evan Cheng2bd65362011-07-07 00:08:19 +000088 if (!FS.empty()) {
89 if (!ArchFS.empty())
90 ArchFS = ArchFS + "," + FS;
91 else
92 ArchFS = FS;
93 }
Evan Cheng1a72add62011-07-07 07:07:08 +000094 ParseSubtargetFeatures(CPUString, ArchFS);
Evan Cheng2bd65362011-07-07 00:08:19 +000095
96 // Thumb2 implies at least V6T2. FIXME: Fix tests to explicitly specify a
97 // ARM version or CPU and then remove this.
Evan Cheng8b2bda02011-07-07 03:55:05 +000098 if (!HasV6T2Ops && hasThumb2())
99 HasV4TOps = HasV5TOps = HasV5TEOps = HasV6Ops = HasV6T2Ops = true;
Bob Wilsond0046ca2010-11-09 22:50:47 +0000100
Andrew Trick352abc12012-08-08 02:44:16 +0000101 // Keep a pointer to static instruction cost data for the specified CPU.
102 SchedModel = getSchedModelForCPU(CPUString);
103
Evan Cheng54b68e32011-07-01 20:45:01 +0000104 // Initialize scheduling itinerary for the specified CPU.
105 InstrItins = getInstrItineraryForCPU(CPUString);
106
Evan Cheng1ec87ee2012-04-27 02:11:10 +0000107 if ((TT.find("eabi") != std::string::npos) || (isTargetIOS() && isMClass()))
Evan Cheng0460ae82012-02-21 20:46:00 +0000108 // FIXME: We might want to separate AAPCS and EABI. Some systems, e.g.
109 // Darwin-EABI conforms to AACPS but not the rest of EABI.
Evan Cheng1a72add62011-07-07 07:07:08 +0000110 TargetABI = ARM_ABI_AAPCS;
111
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000112 if (isAAPCS_ABI())
113 stackAlignment = 8;
114
Evan Cheng68132d82011-12-20 18:26:50 +0000115 if (!isTargetIOS())
Evan Chengdfce83c2011-01-17 08:03:18 +0000116 UseMovt = hasV6T2Ops();
117 else {
Evan Cheng8b2bda02011-07-07 03:55:05 +0000118 IsR9Reserved = ReserveR9 | !HasV6Ops;
Evan Cheng2f2435d2011-01-21 18:55:51 +0000119 UseMovt = DarwinUseMOVT && hasV6T2Ops();
Evan Cheng0460ae82012-02-21 20:46:00 +0000120 SupportsTailCall = !getTargetTriple().isOSVersionLT(5, 0);
Evan Chengdfce83c2011-01-17 08:03:18 +0000121 }
David Goodwin9a051a52009-10-01 21:46:35 +0000122
Evan Cheng03da4db2009-10-16 06:11:08 +0000123 if (!isThumb() || hasThumb2())
124 PostRAScheduler = true;
Bob Wilson3dc97322010-09-28 04:09:35 +0000125
126 // v6+ may or may not support unaligned mem access depending on the system
127 // configuration.
128 if (!StrictAlign && hasV6Ops() && isTargetDarwin())
129 AllowsUnalignedMem = true;
Evan Cheng10043e22007-01-19 07:51:42 +0000130}
Evan Cheng43b9ca62009-08-28 23:18:09 +0000131
132/// GVIsIndirectSymbol - true if the GV will be accessed via an indirect symbol.
Evan Cheng1b389522009-09-03 07:04:02 +0000133bool
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000134ARMSubtarget::GVIsIndirectSymbol(const GlobalValue *GV,
135 Reloc::Model RelocM) const {
Evan Cheng1b389522009-09-03 07:04:02 +0000136 if (RelocM == Reloc::Static)
Evan Cheng43b9ca62009-08-28 23:18:09 +0000137 return false;
Evan Cheng1b389522009-09-03 07:04:02 +0000138
Jeffrey Yasskin091217b2010-01-27 20:34:15 +0000139 // Materializable GVs (in JIT lazy compilation mode) do not require an extra
140 // load from stub.
Evan Cheng2ce66302011-02-22 06:58:34 +0000141 bool isDecl = GV->hasAvailableExternallyLinkage();
142 if (GV->isDeclaration() && !GV->isMaterializable())
143 isDecl = true;
Evan Cheng1b389522009-09-03 07:04:02 +0000144
145 if (!isTargetDarwin()) {
146 // Extra load is needed for all externally visible.
147 if (GV->hasLocalLinkage() || GV->hasHiddenVisibility())
148 return false;
149 return true;
150 } else {
151 if (RelocM == Reloc::PIC_) {
152 // If this is a strong reference to a definition, it is definitely not
153 // through a stub.
154 if (!isDecl && !GV->isWeakForLinker())
155 return false;
156
157 // Unless we have a symbol with hidden visibility, we have to go through a
158 // normal $non_lazy_ptr stub because this symbol might be resolved late.
159 if (!GV->hasHiddenVisibility()) // Non-hidden $non_lazy_ptr reference.
160 return true;
161
162 // If symbol visibility is hidden, we have a stub for common symbol
163 // references and external declarations.
164 if (isDecl || GV->hasCommonLinkage())
165 // Hidden $non_lazy_ptr reference.
166 return true;
167
168 return false;
169 } else {
170 // If this is a strong reference to a definition, it is definitely not
171 // through a stub.
172 if (!isDecl && !GV->isWeakForLinker())
173 return false;
Andrew Trickc416ba62010-12-24 04:28:06 +0000174
Evan Cheng1b389522009-09-03 07:04:02 +0000175 // Unless we have a symbol with hidden visibility, we have to go through a
176 // normal $non_lazy_ptr stub because this symbol might be resolved late.
177 if (!GV->hasHiddenVisibility()) // Non-hidden $non_lazy_ptr reference.
178 return true;
179 }
180 }
181
182 return false;
Evan Cheng43b9ca62009-08-28 23:18:09 +0000183}
David Goodwin0d412c22009-11-10 00:48:55 +0000184
Owen Andersona3181e22010-09-28 21:57:50 +0000185unsigned ARMSubtarget::getMispredictionPenalty() const {
Andrew Trick352abc12012-08-08 02:44:16 +0000186 return SchedModel->MispredictPenalty;
Owen Andersona3181e22010-09-28 21:57:50 +0000187}
188
David Goodwin0d412c22009-11-10 00:48:55 +0000189bool ARMSubtarget::enablePostRAScheduler(
190 CodeGenOpt::Level OptLevel,
Evan Cheng0d639a22011-07-01 21:01:15 +0000191 TargetSubtargetInfo::AntiDepBreakMode& Mode,
David Goodwinb9fe5d52009-11-13 19:52:48 +0000192 RegClassVector& CriticalPathRCs) const {
Evan Cheng0d639a22011-07-01 21:01:15 +0000193 Mode = TargetSubtargetInfo::ANTIDEP_CRITICAL;
David Goodwinb9fe5d52009-11-13 19:52:48 +0000194 CriticalPathRCs.clear();
195 CriticalPathRCs.push_back(&ARM::GPRRegClass);
David Goodwin0d412c22009-11-10 00:48:55 +0000196 return PostRAScheduler && OptLevel >= CodeGenOpt::Default;
197}