blob: 8b9b076382e2c8df3c46fc7c6892406cd2c0f703 [file] [log] [blame]
Eugene Zelenko3d8b0eb2017-02-08 22:23:19 +00001//===- MCSubtargetInfo.cpp - Subtarget Information ------------------------===//
Evan Cheng54b68e32011-07-01 20:45:01 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Chandler Carruth6bda14b2017-06-06 11:49:48 +000010#include "llvm/MC/MCSubtargetInfo.h"
Eugene Zelenko3d8b0eb2017-02-08 22:23:19 +000011#include "llvm/ADT/ArrayRef.h"
Evan Cheng54b68e32011-07-01 20:45:01 +000012#include "llvm/ADT/StringRef.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000013#include "llvm/MC/MCInstrItineraries.h"
Eugene Zelenko3d8b0eb2017-02-08 22:23:19 +000014#include "llvm/MC/MCSchedule.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "llvm/MC/SubtargetFeature.h"
Evan Cheng54b68e32011-07-01 20:45:01 +000016#include "llvm/Support/raw_ostream.h"
17#include <algorithm>
Eugene Zelenko3d8b0eb2017-02-08 22:23:19 +000018#include <cassert>
19#include <cstring>
Evan Cheng54b68e32011-07-01 20:45:01 +000020
21using namespace llvm;
22
Duncan P. N. Exon Smithe463e472015-07-10 22:52:15 +000023static FeatureBitset getFeatures(StringRef CPU, StringRef FS,
24 ArrayRef<SubtargetFeatureKV> ProcDesc,
25 ArrayRef<SubtargetFeatureKV> ProcFeatures) {
Andrew Trickba7b9212012-09-18 05:33:15 +000026 SubtargetFeatures Features(FS);
Duncan P. N. Exon Smithe463e472015-07-10 22:52:15 +000027 return Features.getFeatureBits(CPU, ProcDesc, ProcFeatures);
28}
29
30void MCSubtargetInfo::InitMCProcessorInfo(StringRef CPU, StringRef FS) {
31 FeatureBits = getFeatures(CPU, FS, ProcDesc, ProcFeatures);
Andrew Trickba7b9212012-09-18 05:33:15 +000032 if (!CPU.empty())
Duncan P. N. Exon Smithf862f872015-07-10 22:13:43 +000033 CPUSchedModel = &getSchedModelForCPU(CPU);
Andrew Trickba7b9212012-09-18 05:33:15 +000034 else
Duncan P. N. Exon Smithf862f872015-07-10 22:13:43 +000035 CPUSchedModel = &MCSchedModel::GetDefaultSchedModel();
Andrew Trickba7b9212012-09-18 05:33:15 +000036}
37
Bradley Smith323fee12015-11-16 11:10:19 +000038void MCSubtargetInfo::setDefaultFeatures(StringRef CPU, StringRef FS) {
39 FeatureBits = getFeatures(CPU, FS, ProcDesc, ProcFeatures);
Duncan P. N. Exon Smithe463e472015-07-10 22:52:15 +000040}
41
Duncan P. N. Exon Smith754e21f2015-07-10 22:43:42 +000042MCSubtargetInfo::MCSubtargetInfo(
Daniel Sanders50f17232015-09-15 16:17:27 +000043 const Triple &TT, StringRef C, StringRef FS,
Daniel Sandersa73f1fd2015-06-10 12:11:26 +000044 ArrayRef<SubtargetFeatureKV> PF, ArrayRef<SubtargetFeatureKV> PD,
45 const SubtargetInfoKV *ProcSched, const MCWriteProcResEntry *WPR,
46 const MCWriteLatencyEntry *WL, const MCReadAdvanceEntry *RA,
Duncan P. N. Exon Smith754e21f2015-07-10 22:43:42 +000047 const InstrStage *IS, const unsigned *OC, const unsigned *FP)
Daniel Sanders50f17232015-09-15 16:17:27 +000048 : TargetTriple(TT), CPU(C), ProcFeatures(PF), ProcDesc(PD),
Duncan P. N. Exon Smith754e21f2015-07-10 22:43:42 +000049 ProcSchedModels(ProcSched), WriteProcResTable(WPR), WriteLatencyTable(WL),
50 ReadAdvanceTable(RA), Stages(IS), OperandCycles(OC), ForwardingPaths(FP) {
Andrew Trickba7b9212012-09-18 05:33:15 +000051 InitMCProcessorInfo(CPU, FS);
Evan Cheng1a72add62011-07-07 07:07:08 +000052}
53
Evan Cheng91111d22011-07-09 05:47:46 +000054/// ToggleFeature - Toggle a feature and returns the re-computed feature
55/// bits. This version does not change the implied bits.
Michael Kupersteindb0712f2015-05-26 10:47:10 +000056FeatureBitset MCSubtargetInfo::ToggleFeature(uint64_t FB) {
57 FeatureBits.flip(FB);
58 return FeatureBits;
59}
60
61FeatureBitset MCSubtargetInfo::ToggleFeature(const FeatureBitset &FB) {
Evan Cheng91111d22011-07-09 05:47:46 +000062 FeatureBits ^= FB;
63 return FeatureBits;
64}
65
66/// ToggleFeature - Toggle a feature and returns the re-computed feature
67/// bits. This version will also change all implied bits.
Michael Kupersteindb0712f2015-05-26 10:47:10 +000068FeatureBitset MCSubtargetInfo::ToggleFeature(StringRef FS) {
Artyom Skrobov8c699232016-01-05 10:25:56 +000069 SubtargetFeatures::ToggleFeature(FeatureBits, FS, ProcFeatures);
Evan Cheng91111d22011-07-09 05:47:46 +000070 return FeatureBits;
71}
72
John Brawnd03d2292015-06-05 13:29:24 +000073FeatureBitset MCSubtargetInfo::ApplyFeatureFlag(StringRef FS) {
Artyom Skrobov8c699232016-01-05 10:25:56 +000074 SubtargetFeatures::ApplyFeatureFlag(FeatureBits, FS, ProcFeatures);
John Brawnd03d2292015-06-05 13:29:24 +000075 return FeatureBits;
76}
Evan Cheng91111d22011-07-09 05:47:46 +000077
Krzysztof Parzyszek788e7682017-09-14 20:44:20 +000078bool MCSubtargetInfo::checkFeatures(StringRef FS) const {
79 SubtargetFeatures T(FS);
80 FeatureBitset Set, All;
81 for (std::string F : T.getFeatures()) {
82 SubtargetFeatures::ApplyFeatureFlag(Set, F, ProcFeatures);
83 if (F[0] == '-')
84 F[0] = '+';
85 SubtargetFeatures::ApplyFeatureFlag(All, F, ProcFeatures);
86 }
87 return (FeatureBits & All) == Set;
88}
89
Duncan P. N. Exon Smithf862f872015-07-10 22:13:43 +000090const MCSchedModel &MCSubtargetInfo::getSchedModelForCPU(StringRef CPU) const {
Andrew Trickac36af42012-09-14 20:26:41 +000091 assert(ProcSchedModels && "Processor machine model not available!");
Evan Cheng54b68e32011-07-01 20:45:01 +000092
Craig Topper90b18c42016-01-03 08:45:36 +000093 ArrayRef<SubtargetInfoKV> SchedModels(ProcSchedModels, ProcDesc.size());
94
95 assert(std::is_sorted(SchedModels.begin(), SchedModels.end(),
Craig Topperc177d9e2015-10-17 16:37:11 +000096 [](const SubtargetInfoKV &LHS, const SubtargetInfoKV &RHS) {
97 return strcmp(LHS.Key, RHS.Key) < 0;
98 }) &&
99 "Processor machine model table is not sorted");
Evan Cheng54b68e32011-07-01 20:45:01 +0000100
101 // Find entry
Craig Topper90b18c42016-01-03 08:45:36 +0000102 auto Found =
103 std::lower_bound(SchedModels.begin(), SchedModels.end(), CPU);
104 if (Found == SchedModels.end() || StringRef(Found->Key) != CPU) {
Craig Topper768ccc42015-04-02 04:27:50 +0000105 if (CPU != "help") // Don't error if the user asked for help.
106 errs() << "'" << CPU
107 << "' is not a recognized processor for this target"
108 << " (ignoring processor)\n";
Pete Cooper11759452014-09-02 17:43:54 +0000109 return MCSchedModel::GetDefaultSchedModel();
Artyom Skroboveab75152014-01-25 16:56:18 +0000110 }
Andrew Trick87255e32012-07-07 04:00:00 +0000111 assert(Found->Value && "Missing processor SchedModel value");
Pete Cooper11759452014-09-02 17:43:54 +0000112 return *(const MCSchedModel *)Found->Value;
Andrew Trick87255e32012-07-07 04:00:00 +0000113}
Evan Cheng54b68e32011-07-01 20:45:01 +0000114
Andrew Trick87255e32012-07-07 04:00:00 +0000115InstrItineraryData
116MCSubtargetInfo::getInstrItineraryForCPU(StringRef CPU) const {
Krzysztof Parzyszekd0b6ceb2017-09-27 12:48:48 +0000117 const MCSchedModel &SchedModel = getSchedModelForCPU(CPU);
Andrew Trick87255e32012-07-07 04:00:00 +0000118 return InstrItineraryData(SchedModel, Stages, OperandCycles, ForwardingPaths);
Evan Cheng54b68e32011-07-01 20:45:01 +0000119}
Andrew Trickd2a19da2012-09-14 20:26:46 +0000120
121/// Initialize an InstrItineraryData instance.
122void MCSubtargetInfo::initInstrItins(InstrItineraryData &InstrItins) const {
Duncan P. N. Exon Smithf862f872015-07-10 22:13:43 +0000123 InstrItins = InstrItineraryData(getSchedModel(), Stages, OperandCycles,
124 ForwardingPaths);
Andrew Trickd2a19da2012-09-14 20:26:46 +0000125}