blob: 811b905588b4ba709aabc01e9087913bcdec2eb6 [file] [log] [blame]
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +00001//===-- R600ControlFlowFinalizer.cpp - Finalize Control Flow Inst----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// This pass compute turns all control flow pseudo instructions into native one
12/// computing their address on the fly ; it also sets STACK_SIZE info.
13//===----------------------------------------------------------------------===//
14
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +000015#include "llvm/Support/Debug.h"
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000016#include "AMDGPU.h"
Tom Stellard2e59a452014-06-13 01:32:00 +000017#include "AMDGPUSubtarget.h"
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000018#include "R600Defines.h"
19#include "R600InstrInfo.h"
20#include "R600MachineFunctionInfo.h"
21#include "R600RegisterInfo.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000022#include "llvm/ADT/SmallVector.h"
23#include "llvm/ADT/STLExtras.h"
24#include "llvm/ADT/StringRef.h"
25#include "llvm/CodeGen/MachineBasicBlock.h"
26#include "llvm/CodeGen/MachineFunction.h"
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000027#include "llvm/CodeGen/MachineFunctionPass.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000028#include "llvm/CodeGen/MachineInstr.h"
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000029#include "llvm/CodeGen/MachineInstrBuilder.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000030#include "llvm/CodeGen/MachineOperand.h"
31#include "llvm/IR/CallingConv.h"
32#include "llvm/IR/DebugLoc.h"
33#include "llvm/Support/MathExtras.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000034#include "llvm/Support/raw_ostream.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000035#include <algorithm>
36#include <cassert>
37#include <cstdint>
38#include <new>
39#include <set>
40#include <utility>
41#include <vector>
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000042
Benjamin Kramerd78bb462013-05-23 17:10:37 +000043using namespace llvm;
44
Chandler Carruth84e68b22014-04-22 02:41:26 +000045#define DEBUG_TYPE "r600cf"
46
Benjamin Kramerd78bb462013-05-23 17:10:37 +000047namespace {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000048
Tom Stellarda40f9712014-01-22 21:55:43 +000049struct CFStack {
50
51 enum StackItem {
52 ENTRY = 0,
53 SUB_ENTRY = 1,
54 FIRST_NON_WQM_PUSH = 2,
55 FIRST_NON_WQM_PUSH_W_FULL_ENTRY = 3
56 };
57
Matt Arsenault43e92fe2016-06-24 06:30:11 +000058 const R600Subtarget *ST;
Tom Stellarda40f9712014-01-22 21:55:43 +000059 std::vector<StackItem> BranchStack;
60 std::vector<StackItem> LoopStack;
61 unsigned MaxStackSize;
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000062 unsigned CurrentEntries = 0;
63 unsigned CurrentSubEntries = 0;
Tom Stellarda40f9712014-01-22 21:55:43 +000064
Matt Arsenault43e92fe2016-06-24 06:30:11 +000065 CFStack(const R600Subtarget *st, CallingConv::ID cc) : ST(st),
Tom Stellarda40f9712014-01-22 21:55:43 +000066 // We need to reserve a stack entry for CALL_FS in vertex shaders.
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000067 MaxStackSize(cc == CallingConv::AMDGPU_VS ? 1 : 0) {}
Tom Stellarda40f9712014-01-22 21:55:43 +000068
69 unsigned getLoopDepth();
70 bool branchStackContains(CFStack::StackItem);
71 bool requiresWorkAroundForInst(unsigned Opcode);
72 unsigned getSubEntrySize(CFStack::StackItem Item);
73 void updateMaxStackSize();
74 void pushBranch(unsigned Opcode, bool isWQM = false);
75 void pushLoop();
76 void popBranch();
77 void popLoop();
78};
79
80unsigned CFStack::getLoopDepth() {
81 return LoopStack.size();
82}
83
84bool CFStack::branchStackContains(CFStack::StackItem Item) {
85 for (std::vector<CFStack::StackItem>::const_iterator I = BranchStack.begin(),
86 E = BranchStack.end(); I != E; ++I) {
87 if (*I == Item)
88 return true;
89 }
90 return false;
91}
92
Tom Stellard348273d2014-01-23 16:18:02 +000093bool CFStack::requiresWorkAroundForInst(unsigned Opcode) {
Eric Christopher7792e322015-01-30 23:24:40 +000094 if (Opcode == AMDGPU::CF_ALU_PUSH_BEFORE && ST->hasCaymanISA() &&
Tom Stellard348273d2014-01-23 16:18:02 +000095 getLoopDepth() > 1)
96 return true;
97
Eric Christopher7792e322015-01-30 23:24:40 +000098 if (!ST->hasCFAluBug())
Tom Stellard348273d2014-01-23 16:18:02 +000099 return false;
100
101 switch(Opcode) {
102 default: return false;
103 case AMDGPU::CF_ALU_PUSH_BEFORE:
104 case AMDGPU::CF_ALU_ELSE_AFTER:
105 case AMDGPU::CF_ALU_BREAK:
106 case AMDGPU::CF_ALU_CONTINUE:
107 if (CurrentSubEntries == 0)
108 return false;
Eric Christopher7792e322015-01-30 23:24:40 +0000109 if (ST->getWavefrontSize() == 64) {
Tom Stellard348273d2014-01-23 16:18:02 +0000110 // We are being conservative here. We only require this work-around if
111 // CurrentSubEntries > 3 &&
112 // (CurrentSubEntries % 4 == 3 || CurrentSubEntries % 4 == 0)
113 //
114 // We have to be conservative, because we don't know for certain that
115 // our stack allocation algorithm for Evergreen/NI is correct. Applying this
116 // work-around when CurrentSubEntries > 3 allows us to over-allocate stack
117 // resources without any problems.
118 return CurrentSubEntries > 3;
119 } else {
Eric Christopher7792e322015-01-30 23:24:40 +0000120 assert(ST->getWavefrontSize() == 32);
Tom Stellard348273d2014-01-23 16:18:02 +0000121 // We are being conservative here. We only require the work-around if
122 // CurrentSubEntries > 7 &&
123 // (CurrentSubEntries % 8 == 7 || CurrentSubEntries % 8 == 0)
124 // See the comment on the wavefront size == 64 case for why we are
125 // being conservative.
126 return CurrentSubEntries > 7;
127 }
128 }
129}
130
Tom Stellarda40f9712014-01-22 21:55:43 +0000131unsigned CFStack::getSubEntrySize(CFStack::StackItem Item) {
132 switch(Item) {
133 default:
134 return 0;
135 case CFStack::FIRST_NON_WQM_PUSH:
Eric Christopher7792e322015-01-30 23:24:40 +0000136 assert(!ST->hasCaymanISA());
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000137 if (ST->getGeneration() <= R600Subtarget::R700) {
Tom Stellarda40f9712014-01-22 21:55:43 +0000138 // +1 For the push operation.
139 // +2 Extra space required.
140 return 3;
141 } else {
142 // Some documentation says that this is not necessary on Evergreen,
143 // but experimentation has show that we need to allocate 1 extra
144 // sub-entry for the first non-WQM push.
145 // +1 For the push operation.
146 // +1 Extra space required.
147 return 2;
148 }
149 case CFStack::FIRST_NON_WQM_PUSH_W_FULL_ENTRY:
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000150 assert(ST->getGeneration() >= R600Subtarget::EVERGREEN);
Tom Stellarda40f9712014-01-22 21:55:43 +0000151 // +1 For the push operation.
152 // +1 Extra space required.
153 return 2;
154 case CFStack::SUB_ENTRY:
155 return 1;
156 }
157}
158
159void CFStack::updateMaxStackSize() {
Rui Ueyamada00f2f2016-01-14 21:06:47 +0000160 unsigned CurrentStackSize =
161 CurrentEntries + (alignTo(CurrentSubEntries, 4) / 4);
Tom Stellarda40f9712014-01-22 21:55:43 +0000162 MaxStackSize = std::max(CurrentStackSize, MaxStackSize);
163}
164
165void CFStack::pushBranch(unsigned Opcode, bool isWQM) {
166 CFStack::StackItem Item = CFStack::ENTRY;
167 switch(Opcode) {
168 case AMDGPU::CF_PUSH_EG:
169 case AMDGPU::CF_ALU_PUSH_BEFORE:
170 if (!isWQM) {
Eric Christopher7792e322015-01-30 23:24:40 +0000171 if (!ST->hasCaymanISA() &&
172 !branchStackContains(CFStack::FIRST_NON_WQM_PUSH))
Tom Stellarda40f9712014-01-22 21:55:43 +0000173 Item = CFStack::FIRST_NON_WQM_PUSH; // May not be required on Evergreen/NI
174 // See comment in
175 // CFStack::getSubEntrySize()
176 else if (CurrentEntries > 0 &&
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000177 ST->getGeneration() > R600Subtarget::EVERGREEN &&
Eric Christopher7792e322015-01-30 23:24:40 +0000178 !ST->hasCaymanISA() &&
Tom Stellarda40f9712014-01-22 21:55:43 +0000179 !branchStackContains(CFStack::FIRST_NON_WQM_PUSH_W_FULL_ENTRY))
180 Item = CFStack::FIRST_NON_WQM_PUSH_W_FULL_ENTRY;
181 else
182 Item = CFStack::SUB_ENTRY;
183 } else
184 Item = CFStack::ENTRY;
185 break;
186 }
187 BranchStack.push_back(Item);
188 if (Item == CFStack::ENTRY)
189 CurrentEntries++;
190 else
191 CurrentSubEntries += getSubEntrySize(Item);
192 updateMaxStackSize();
193}
194
195void CFStack::pushLoop() {
196 LoopStack.push_back(CFStack::ENTRY);
197 CurrentEntries++;
198 updateMaxStackSize();
199}
200
201void CFStack::popBranch() {
202 CFStack::StackItem Top = BranchStack.back();
203 if (Top == CFStack::ENTRY)
204 CurrentEntries--;
205 else
206 CurrentSubEntries-= getSubEntrySize(Top);
207 BranchStack.pop_back();
208}
209
210void CFStack::popLoop() {
211 CurrentEntries--;
212 LoopStack.pop_back();
213}
214
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000215class R600ControlFlowFinalizer : public MachineFunctionPass {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000216private:
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000217 typedef std::pair<MachineInstr *, std::vector<MachineInstr *>> ClauseFile;
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000218
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000219 enum ControlFlowInstruction {
220 CF_TC,
Vincent Lejeunec2991642013-04-30 00:13:39 +0000221 CF_VC,
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000222 CF_CALL_FS,
223 CF_WHILE_LOOP,
224 CF_END_LOOP,
225 CF_LOOP_BREAK,
226 CF_LOOP_CONTINUE,
227 CF_JUMP,
228 CF_ELSE,
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000229 CF_POP,
230 CF_END
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000231 };
NAKAMURA Takumi3b0853b2013-04-11 04:16:22 +0000232
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000233 static char ID;
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000234 const R600InstrInfo *TII = nullptr;
235 const R600RegisterInfo *TRI = nullptr;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000236 unsigned MaxFetchInst;
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000237 const R600Subtarget *ST = nullptr;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000238
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000239 bool IsTrivialInst(MachineInstr &MI) const {
240 switch (MI.getOpcode()) {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000241 case AMDGPU::KILL:
242 case AMDGPU::RETURN:
243 return true;
244 default:
245 return false;
246 }
247 }
248
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000249 const MCInstrDesc &getHWInstrDesc(ControlFlowInstruction CFI) const {
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000250 unsigned Opcode = 0;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000251 bool isEg = (ST->getGeneration() >= R600Subtarget::EVERGREEN);
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000252 switch (CFI) {
253 case CF_TC:
254 Opcode = isEg ? AMDGPU::CF_TC_EG : AMDGPU::CF_TC_R600;
255 break;
Vincent Lejeunec2991642013-04-30 00:13:39 +0000256 case CF_VC:
257 Opcode = isEg ? AMDGPU::CF_VC_EG : AMDGPU::CF_VC_R600;
258 break;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000259 case CF_CALL_FS:
260 Opcode = isEg ? AMDGPU::CF_CALL_FS_EG : AMDGPU::CF_CALL_FS_R600;
261 break;
262 case CF_WHILE_LOOP:
263 Opcode = isEg ? AMDGPU::WHILE_LOOP_EG : AMDGPU::WHILE_LOOP_R600;
264 break;
265 case CF_END_LOOP:
266 Opcode = isEg ? AMDGPU::END_LOOP_EG : AMDGPU::END_LOOP_R600;
267 break;
268 case CF_LOOP_BREAK:
269 Opcode = isEg ? AMDGPU::LOOP_BREAK_EG : AMDGPU::LOOP_BREAK_R600;
270 break;
271 case CF_LOOP_CONTINUE:
272 Opcode = isEg ? AMDGPU::CF_CONTINUE_EG : AMDGPU::CF_CONTINUE_R600;
273 break;
274 case CF_JUMP:
275 Opcode = isEg ? AMDGPU::CF_JUMP_EG : AMDGPU::CF_JUMP_R600;
276 break;
277 case CF_ELSE:
278 Opcode = isEg ? AMDGPU::CF_ELSE_EG : AMDGPU::CF_ELSE_R600;
279 break;
280 case CF_POP:
281 Opcode = isEg ? AMDGPU::POP_EG : AMDGPU::POP_R600;
282 break;
283 case CF_END:
Eric Christopher7792e322015-01-30 23:24:40 +0000284 if (ST->hasCaymanISA()) {
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000285 Opcode = AMDGPU::CF_END_CM;
286 break;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000287 }
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000288 Opcode = isEg ? AMDGPU::CF_END_EG : AMDGPU::CF_END_R600;
289 break;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000290 }
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000291 assert (Opcode && "No opcode selected");
292 return TII->get(Opcode);
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000293 }
294
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000295 bool isCompatibleWithClause(const MachineInstr &MI,
296 std::set<unsigned> &DstRegs) const {
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000297 unsigned DstMI, SrcMI;
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000298 for (MachineInstr::const_mop_iterator I = MI.operands_begin(),
299 E = MI.operands_end();
300 I != E; ++I) {
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000301 const MachineOperand &MO = *I;
302 if (!MO.isReg())
303 continue;
Tom Stellard1b086cb2013-05-23 18:26:42 +0000304 if (MO.isDef()) {
305 unsigned Reg = MO.getReg();
306 if (AMDGPU::R600_Reg128RegClass.contains(Reg))
307 DstMI = Reg;
308 else
Bill Wendling37e9adb2013-06-07 20:28:55 +0000309 DstMI = TRI->getMatchingSuperReg(Reg,
310 TRI->getSubRegFromChannel(TRI->getHWRegChan(Reg)),
Tom Stellard1b086cb2013-05-23 18:26:42 +0000311 &AMDGPU::R600_Reg128RegClass);
312 }
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000313 if (MO.isUse()) {
314 unsigned Reg = MO.getReg();
315 if (AMDGPU::R600_Reg128RegClass.contains(Reg))
316 SrcMI = Reg;
317 else
Bill Wendling37e9adb2013-06-07 20:28:55 +0000318 SrcMI = TRI->getMatchingSuperReg(Reg,
319 TRI->getSubRegFromChannel(TRI->getHWRegChan(Reg)),
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000320 &AMDGPU::R600_Reg128RegClass);
321 }
322 }
Vincent Lejeune4d143322013-06-07 23:30:26 +0000323 if ((DstRegs.find(SrcMI) == DstRegs.end())) {
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000324 DstRegs.insert(DstMI);
325 return true;
326 } else
327 return false;
328 }
329
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000330 ClauseFile
331 MakeFetchClause(MachineBasicBlock &MBB, MachineBasicBlock::iterator &I)
332 const {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000333 MachineBasicBlock::iterator ClauseHead = I;
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000334 std::vector<MachineInstr *> ClauseContent;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000335 unsigned AluInstCount = 0;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000336 bool IsTex = TII->usesTextureCache(*ClauseHead);
Vincent Lejeune4d143322013-06-07 23:30:26 +0000337 std::set<unsigned> DstRegs;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000338 for (MachineBasicBlock::iterator E = MBB.end(); I != E; ++I) {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000339 if (IsTrivialInst(*I))
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000340 continue;
Vincent Lejeunef9f4e1e2013-05-17 16:49:55 +0000341 if (AluInstCount >= MaxFetchInst)
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000342 break;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000343 if ((IsTex && !TII->usesTextureCache(*I)) ||
344 (!IsTex && !TII->usesVertexCache(*I)))
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000345 break;
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000346 if (!isCompatibleWithClause(*I, DstRegs))
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000347 break;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000348 AluInstCount ++;
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000349 ClauseContent.push_back(&*I);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000350 }
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000351 MachineInstr *MIb = BuildMI(MBB, ClauseHead, MBB.findDebugLoc(ClauseHead),
Vincent Lejeunec2991642013-04-30 00:13:39 +0000352 getHWInstrDesc(IsTex?CF_TC:CF_VC))
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000353 .addImm(0) // ADDR
354 .addImm(AluInstCount - 1); // COUNT
Benjamin Kramere12a6ba2014-10-03 18:33:16 +0000355 return ClauseFile(MIb, std::move(ClauseContent));
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000356 }
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000357
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000358 void getLiteral(MachineInstr &MI, std::vector<MachineOperand *> &Lits) const {
Craig Topper0afd0ab2013-07-15 06:39:13 +0000359 static const unsigned LiteralRegs[] = {
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000360 AMDGPU::ALU_LITERAL_X,
361 AMDGPU::ALU_LITERAL_Y,
362 AMDGPU::ALU_LITERAL_Z,
363 AMDGPU::ALU_LITERAL_W
364 };
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000365 const SmallVector<std::pair<MachineOperand *, int64_t>, 3> Srcs =
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000366 TII->getSrcs(MI);
Jan Vesely4368c1c2016-05-13 20:39:22 +0000367 for (const auto &Src:Srcs) {
368 if (Src.first->getReg() != AMDGPU::ALU_LITERAL_X)
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000369 continue;
Jan Vesely4368c1c2016-05-13 20:39:22 +0000370 int64_t Imm = Src.second;
David Majnemer562e8292016-08-12 00:18:03 +0000371 std::vector<MachineOperand *>::iterator It =
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000372 llvm::find_if(Lits, [&](MachineOperand *val) {
David Majnemer562e8292016-08-12 00:18:03 +0000373 return val->isImm() && (val->getImm() == Imm);
374 });
Jan Vesely4368c1c2016-05-13 20:39:22 +0000375
376 // Get corresponding Operand
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000377 MachineOperand &Operand = MI.getOperand(
378 TII->getOperandIdx(MI.getOpcode(), AMDGPU::OpName::literal));
Jan Vesely4368c1c2016-05-13 20:39:22 +0000379
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000380 if (It != Lits.end()) {
Jan Vesely4368c1c2016-05-13 20:39:22 +0000381 // Reuse existing literal reg
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000382 unsigned Index = It - Lits.begin();
Jan Vesely4368c1c2016-05-13 20:39:22 +0000383 Src.first->setReg(LiteralRegs[Index]);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000384 } else {
Jan Vesely4368c1c2016-05-13 20:39:22 +0000385 // Allocate new literal reg
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000386 assert(Lits.size() < 4 && "Too many literals in Instruction Group");
Jan Vesely4368c1c2016-05-13 20:39:22 +0000387 Src.first->setReg(LiteralRegs[Lits.size()]);
388 Lits.push_back(&Operand);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000389 }
390 }
391 }
392
393 MachineBasicBlock::iterator insertLiterals(
394 MachineBasicBlock::iterator InsertPos,
395 const std::vector<unsigned> &Literals) const {
396 MachineBasicBlock *MBB = InsertPos->getParent();
397 for (unsigned i = 0, e = Literals.size(); i < e; i+=2) {
398 unsigned LiteralPair0 = Literals[i];
399 unsigned LiteralPair1 = (i + 1 < e)?Literals[i + 1]:0;
400 InsertPos = BuildMI(MBB, InsertPos->getDebugLoc(),
401 TII->get(AMDGPU::LITERALS))
402 .addImm(LiteralPair0)
403 .addImm(LiteralPair1);
404 }
405 return InsertPos;
406 }
407
408 ClauseFile
409 MakeALUClause(MachineBasicBlock &MBB, MachineBasicBlock::iterator &I)
410 const {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000411 MachineInstr &ClauseHead = *I;
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000412 std::vector<MachineInstr *> ClauseContent;
413 I++;
414 for (MachineBasicBlock::instr_iterator E = MBB.instr_end(); I != E;) {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000415 if (IsTrivialInst(*I)) {
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000416 ++I;
417 continue;
418 }
419 if (!I->isBundle() && !TII->isALUInstr(I->getOpcode()))
420 break;
Jan Vesely4368c1c2016-05-13 20:39:22 +0000421 std::vector<MachineOperand *>Literals;
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000422 if (I->isBundle()) {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000423 MachineInstr &DeleteMI = *I;
Duncan P. N. Exon Smithd84f6002016-02-22 21:30:15 +0000424 MachineBasicBlock::instr_iterator BI = I.getInstrIterator();
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000425 while (++BI != E && BI->isBundledWithPred()) {
426 BI->unbundleFromPred();
Jan Vesely4368c1c2016-05-13 20:39:22 +0000427 for (MachineOperand &MO : BI->operands()) {
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000428 if (MO.isReg() && MO.isInternalRead())
429 MO.setIsInternalRead(false);
430 }
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000431 getLiteral(*BI, Literals);
Duncan P. N. Exon Smitha73371a2015-10-13 20:07:10 +0000432 ClauseContent.push_back(&*BI);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000433 }
434 I = BI;
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000435 DeleteMI.eraseFromParent();
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000436 } else {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000437 getLiteral(*I, Literals);
438 ClauseContent.push_back(&*I);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000439 I++;
440 }
Jan Vesely4368c1c2016-05-13 20:39:22 +0000441 for (unsigned i = 0, e = Literals.size(); i < e; i += 2) {
442 MachineInstrBuilder MILit = BuildMI(MBB, I, I->getDebugLoc(),
443 TII->get(AMDGPU::LITERALS));
444 if (Literals[i]->isImm()) {
445 MILit.addImm(Literals[i]->getImm());
446 } else {
Jan Veselyf97de002016-05-13 20:39:29 +0000447 MILit.addGlobalAddress(Literals[i]->getGlobal(),
448 Literals[i]->getOffset());
Jan Vesely4368c1c2016-05-13 20:39:22 +0000449 }
450 if (i + 1 < e) {
451 if (Literals[i + 1]->isImm()) {
452 MILit.addImm(Literals[i + 1]->getImm());
453 } else {
Jan Veselyf97de002016-05-13 20:39:29 +0000454 MILit.addGlobalAddress(Literals[i + 1]->getGlobal(),
455 Literals[i + 1]->getOffset());
Jan Vesely4368c1c2016-05-13 20:39:22 +0000456 }
457 } else
458 MILit.addImm(0);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000459 ClauseContent.push_back(MILit);
460 }
461 }
Vincent Lejeunece499742013-07-09 15:03:33 +0000462 assert(ClauseContent.size() < 128 && "ALU clause is too big");
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000463 ClauseHead.getOperand(7).setImm(ClauseContent.size() - 1);
464 return ClauseFile(&ClauseHead, std::move(ClauseContent));
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000465 }
466
Duncan P. N. Exon Smithdb53d992016-08-17 00:06:43 +0000467 void EmitFetchClause(MachineBasicBlock::iterator InsertPos,
468 const DebugLoc &DL, ClauseFile &Clause,
469 unsigned &CfCount) {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000470 CounterPropagateAddr(*Clause.first, CfCount);
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000471 MachineBasicBlock *BB = Clause.first->getParent();
Duncan P. N. Exon Smithdb53d992016-08-17 00:06:43 +0000472 BuildMI(BB, DL, TII->get(AMDGPU::FETCH_CLAUSE)).addImm(CfCount);
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000473 for (unsigned i = 0, e = Clause.second.size(); i < e; ++i) {
474 BB->splice(InsertPos, BB, Clause.second[i]);
475 }
476 CfCount += 2 * Clause.second.size();
477 }
478
Duncan P. N. Exon Smithdb53d992016-08-17 00:06:43 +0000479 void EmitALUClause(MachineBasicBlock::iterator InsertPos, const DebugLoc &DL,
480 ClauseFile &Clause, unsigned &CfCount) {
Vincent Lejeunece499742013-07-09 15:03:33 +0000481 Clause.first->getOperand(0).setImm(0);
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000482 CounterPropagateAddr(*Clause.first, CfCount);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000483 MachineBasicBlock *BB = Clause.first->getParent();
Duncan P. N. Exon Smithdb53d992016-08-17 00:06:43 +0000484 BuildMI(BB, DL, TII->get(AMDGPU::ALU_CLAUSE)).addImm(CfCount);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000485 for (unsigned i = 0, e = Clause.second.size(); i < e; ++i) {
486 BB->splice(InsertPos, BB, Clause.second[i]);
487 }
488 CfCount += Clause.second.size();
489 }
490
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000491 void CounterPropagateAddr(MachineInstr &MI, unsigned Addr) const {
492 MI.getOperand(0).setImm(Addr + MI.getOperand(0).getImm());
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000493 }
Benjamin Kramerc6cc58e2014-10-04 16:55:56 +0000494 void CounterPropagateAddr(const std::set<MachineInstr *> &MIs,
495 unsigned Addr) const {
496 for (MachineInstr *MI : MIs) {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000497 CounterPropagateAddr(*MI, Addr);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000498 }
499 }
500
501public:
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000502 R600ControlFlowFinalizer(TargetMachine &tm) : MachineFunctionPass(ID) {}
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000503
Craig Topper5656db42014-04-29 07:57:24 +0000504 bool runOnMachineFunction(MachineFunction &MF) override {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000505 ST = &MF.getSubtarget<R600Subtarget>();
Eric Christopher7792e322015-01-30 23:24:40 +0000506 MaxFetchInst = ST->getTexVTXClauseSize();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000507 TII = ST->getInstrInfo();
508 TRI = ST->getRegisterInfo();
509
Tom Stellarda40f9712014-01-22 21:55:43 +0000510 R600MachineFunctionInfo *MFI = MF.getInfo<R600MachineFunctionInfo>();
Bill Wendling37e9adb2013-06-07 20:28:55 +0000511
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000512 CFStack CFStack(ST, MF.getFunction()->getCallingConv());
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000513 for (MachineFunction::iterator MB = MF.begin(), ME = MF.end(); MB != ME;
514 ++MB) {
515 MachineBasicBlock &MBB = *MB;
516 unsigned CfCount = 0;
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000517 std::vector<std::pair<unsigned, std::set<MachineInstr *>>> LoopStack;
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000518 std::vector<MachineInstr * > IfThenElseStack;
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000519 if (MF.getFunction()->getCallingConv() == CallingConv::AMDGPU_VS) {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000520 BuildMI(MBB, MBB.begin(), MBB.findDebugLoc(MBB.begin()),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000521 getHWInstrDesc(CF_CALL_FS));
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000522 CfCount++;
523 }
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000524 std::vector<ClauseFile> FetchClauses, AluClauses;
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000525 std::vector<MachineInstr *> LastAlu(1);
526 std::vector<MachineInstr *> ToPopAfter;
Matt Arsenault37fefd62016-06-10 02:18:02 +0000527
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000528 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
529 I != E;) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000530 if (TII->usesTextureCache(*I) || TII->usesVertexCache(*I)) {
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000531 DEBUG(dbgs() << CfCount << ":"; I->dump(););
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000532 FetchClauses.push_back(MakeFetchClause(MBB, I));
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000533 CfCount++;
Craig Topper062a2ba2014-04-25 05:30:21 +0000534 LastAlu.back() = nullptr;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000535 continue;
536 }
537
538 MachineBasicBlock::iterator MI = I;
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000539 if (MI->getOpcode() != AMDGPU::ENDIF)
Craig Topper062a2ba2014-04-25 05:30:21 +0000540 LastAlu.back() = nullptr;
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000541 if (MI->getOpcode() == AMDGPU::CF_ALU)
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000542 LastAlu.back() = &*MI;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000543 I++;
Tom Stellard348273d2014-01-23 16:18:02 +0000544 bool RequiresWorkAround =
545 CFStack.requiresWorkAroundForInst(MI->getOpcode());
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000546 switch (MI->getOpcode()) {
547 case AMDGPU::CF_ALU_PUSH_BEFORE:
Tom Stellard348273d2014-01-23 16:18:02 +0000548 if (RequiresWorkAround) {
549 DEBUG(dbgs() << "Applying bug work-around for ALU_PUSH_BEFORE\n");
Tom Stellardafbb6972014-01-22 21:55:41 +0000550 BuildMI(MBB, MI, MBB.findDebugLoc(MI), TII->get(AMDGPU::CF_PUSH_EG))
Vincent Lejeune4b8d9e32013-12-02 17:29:37 +0000551 .addImm(CfCount + 1)
552 .addImm(1);
553 MI->setDesc(TII->get(AMDGPU::CF_ALU));
554 CfCount++;
Tom Stellarda40f9712014-01-22 21:55:43 +0000555 CFStack.pushBranch(AMDGPU::CF_PUSH_EG);
556 } else
557 CFStack.pushBranch(AMDGPU::CF_ALU_PUSH_BEFORE);
558
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000559 case AMDGPU::CF_ALU:
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000560 I = MI;
561 AluClauses.push_back(MakeALUClause(MBB, I));
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000562 DEBUG(dbgs() << CfCount << ":"; MI->dump(););
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000563 CfCount++;
564 break;
565 case AMDGPU::WHILELOOP: {
Tom Stellarda40f9712014-01-22 21:55:43 +0000566 CFStack.pushLoop();
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000567 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000568 getHWInstrDesc(CF_WHILE_LOOP))
Vincent Lejeune04d9aa42013-04-10 13:29:20 +0000569 .addImm(1);
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000570 std::pair<unsigned, std::set<MachineInstr *>> Pair(CfCount,
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000571 std::set<MachineInstr *>());
572 Pair.second.insert(MIb);
Benjamin Kramerc6cc58e2014-10-04 16:55:56 +0000573 LoopStack.push_back(std::move(Pair));
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000574 MI->eraseFromParent();
575 CfCount++;
576 break;
577 }
578 case AMDGPU::ENDLOOP: {
Tom Stellarda40f9712014-01-22 21:55:43 +0000579 CFStack.popLoop();
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000580 std::pair<unsigned, std::set<MachineInstr *>> Pair =
Benjamin Kramerc6cc58e2014-10-04 16:55:56 +0000581 std::move(LoopStack.back());
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000582 LoopStack.pop_back();
583 CounterPropagateAddr(Pair.second, CfCount);
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000584 BuildMI(MBB, MI, MBB.findDebugLoc(MI), getHWInstrDesc(CF_END_LOOP))
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000585 .addImm(Pair.first + 1);
586 MI->eraseFromParent();
587 CfCount++;
588 break;
589 }
590 case AMDGPU::IF_PREDICATE_SET: {
Craig Topper062a2ba2014-04-25 05:30:21 +0000591 LastAlu.push_back(nullptr);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000592 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000593 getHWInstrDesc(CF_JUMP))
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000594 .addImm(0)
595 .addImm(0);
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000596 IfThenElseStack.push_back(MIb);
597 DEBUG(dbgs() << CfCount << ":"; MIb->dump(););
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000598 MI->eraseFromParent();
599 CfCount++;
600 break;
601 }
602 case AMDGPU::ELSE: {
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000603 MachineInstr * JumpInst = IfThenElseStack.back();
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000604 IfThenElseStack.pop_back();
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000605 CounterPropagateAddr(*JumpInst, CfCount);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000606 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000607 getHWInstrDesc(CF_ELSE))
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000608 .addImm(0)
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000609 .addImm(0);
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000610 DEBUG(dbgs() << CfCount << ":"; MIb->dump(););
611 IfThenElseStack.push_back(MIb);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000612 MI->eraseFromParent();
613 CfCount++;
614 break;
615 }
616 case AMDGPU::ENDIF: {
Tom Stellarda40f9712014-01-22 21:55:43 +0000617 CFStack.popBranch();
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000618 if (LastAlu.back()) {
619 ToPopAfter.push_back(LastAlu.back());
620 } else {
621 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
622 getHWInstrDesc(CF_POP))
623 .addImm(CfCount + 1)
624 .addImm(1);
625 (void)MIb;
626 DEBUG(dbgs() << CfCount << ":"; MIb->dump(););
627 CfCount++;
628 }
Matt Arsenault37fefd62016-06-10 02:18:02 +0000629
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000630 MachineInstr *IfOrElseInst = IfThenElseStack.back();
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000631 IfThenElseStack.pop_back();
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000632 CounterPropagateAddr(*IfOrElseInst, CfCount);
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000633 IfOrElseInst->getOperand(1).setImm(1);
634 LastAlu.pop_back();
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000635 MI->eraseFromParent();
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000636 break;
637 }
Vincent Lejeune0c5ed2b2013-07-31 19:31:14 +0000638 case AMDGPU::BREAK: {
639 CfCount ++;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000640 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000641 getHWInstrDesc(CF_LOOP_BREAK))
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000642 .addImm(0);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000643 LoopStack.back().second.insert(MIb);
644 MI->eraseFromParent();
645 break;
646 }
647 case AMDGPU::CONTINUE: {
648 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000649 getHWInstrDesc(CF_LOOP_CONTINUE))
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000650 .addImm(0);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000651 LoopStack.back().second.insert(MIb);
652 MI->eraseFromParent();
653 CfCount++;
654 break;
655 }
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000656 case AMDGPU::RETURN: {
Duncan P. N. Exon Smithdb53d992016-08-17 00:06:43 +0000657 DebugLoc DL = MBB.findDebugLoc(MI);
658 BuildMI(MBB, MI, DL, getHWInstrDesc(CF_END));
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000659 CfCount++;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000660 if (CfCount % 2) {
Duncan P. N. Exon Smithdb53d992016-08-17 00:06:43 +0000661 BuildMI(MBB, I, DL, TII->get(AMDGPU::PAD));
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000662 CfCount++;
663 }
Justin Bognerf2a0d342016-03-25 18:33:16 +0000664 MI->eraseFromParent();
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000665 for (unsigned i = 0, e = FetchClauses.size(); i < e; i++)
Duncan P. N. Exon Smithdb53d992016-08-17 00:06:43 +0000666 EmitFetchClause(I, DL, FetchClauses[i], CfCount);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000667 for (unsigned i = 0, e = AluClauses.size(); i < e; i++)
Duncan P. N. Exon Smithdb53d992016-08-17 00:06:43 +0000668 EmitALUClause(I, DL, AluClauses[i], CfCount);
Justin Bognerf2a0d342016-03-25 18:33:16 +0000669 break;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000670 }
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000671 default:
Tom Stellard676c16d2013-08-16 01:11:51 +0000672 if (TII->isExport(MI->getOpcode())) {
673 DEBUG(dbgs() << CfCount << ":"; MI->dump(););
674 CfCount++;
675 }
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000676 break;
677 }
678 }
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000679 for (unsigned i = 0, e = ToPopAfter.size(); i < e; ++i) {
680 MachineInstr *Alu = ToPopAfter[i];
681 BuildMI(MBB, Alu, MBB.findDebugLoc((MachineBasicBlock::iterator)Alu),
682 TII->get(AMDGPU::CF_ALU_POP_AFTER))
683 .addImm(Alu->getOperand(0).getImm())
684 .addImm(Alu->getOperand(1).getImm())
685 .addImm(Alu->getOperand(2).getImm())
686 .addImm(Alu->getOperand(3).getImm())
687 .addImm(Alu->getOperand(4).getImm())
688 .addImm(Alu->getOperand(5).getImm())
689 .addImm(Alu->getOperand(6).getImm())
690 .addImm(Alu->getOperand(7).getImm())
691 .addImm(Alu->getOperand(8).getImm());
692 Alu->eraseFromParent();
693 }
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000694 MFI->CFStackSize = CFStack.MaxStackSize;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000695 }
696
697 return false;
698 }
699
Mehdi Amini117296c2016-10-01 02:56:57 +0000700 StringRef getPassName() const override {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000701 return "R600 Control Flow Finalizer Pass";
702 }
703};
704
705char R600ControlFlowFinalizer::ID = 0;
706
Benjamin Kramerd78bb462013-05-23 17:10:37 +0000707} // end anonymous namespace
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000708
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000709FunctionPass *llvm::createR600ControlFlowFinalizer(TargetMachine &TM) {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000710 return new R600ControlFlowFinalizer(TM);
711}