Chris Lattner | a290778 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 1 | //===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This class prints an ARM MCInst to a .s file. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #define DEBUG_TYPE "asm-printer" |
| 15 | #include "ARMInstPrinter.h" |
Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 16 | #include "MCTargetDesc/ARMAddressingModes.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame^] | 17 | #include "MCTargetDesc/ARMBaseInfo.h" |
Chris Lattner | 89d4720 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCAsmInfo.h" |
Chris Lattner | 889a621 | 2009-10-19 21:53:00 +0000 | [diff] [blame] | 19 | #include "llvm/MC/MCExpr.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame^] | 20 | #include "llvm/MC/MCInst.h" |
Craig Topper | dab9e35 | 2012-04-02 07:01:04 +0000 | [diff] [blame] | 21 | #include "llvm/MC/MCInstrInfo.h" |
Jim Grosbach | c988e0c | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 22 | #include "llvm/MC/MCRegisterInfo.h" |
Chris Lattner | 889a621 | 2009-10-19 21:53:00 +0000 | [diff] [blame] | 23 | #include "llvm/Support/raw_ostream.h" |
Chris Lattner | a290778 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 24 | using namespace llvm; |
| 25 | |
Chris Lattner | a290778 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 26 | #include "ARMGenAsmWriter.inc" |
Chris Lattner | a290778 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 27 | |
Owen Anderson | e33c95d | 2011-08-11 18:41:59 +0000 | [diff] [blame] | 28 | /// translateShiftImm - Convert shift immediate from 0-31 to 1-32 for printing. |
| 29 | /// |
Jim Grosbach | d74c0e7 | 2011-10-12 16:36:01 +0000 | [diff] [blame] | 30 | /// getSORegOffset returns an integer from 0-31, representing '32' as 0. |
Owen Anderson | e33c95d | 2011-08-11 18:41:59 +0000 | [diff] [blame] | 31 | static unsigned translateShiftImm(unsigned imm) { |
Tim Northover | 0c97e76 | 2012-09-22 11:18:12 +0000 | [diff] [blame] | 32 | // lsr #32 and asr #32 exist, but should be encoded as a 0. |
| 33 | assert((imm & ~0x1f) == 0 && "Invalid shift encoding"); |
| 34 | |
Owen Anderson | e33c95d | 2011-08-11 18:41:59 +0000 | [diff] [blame] | 35 | if (imm == 0) |
| 36 | return 32; |
| 37 | return imm; |
| 38 | } |
| 39 | |
Tim Northover | 0c97e76 | 2012-09-22 11:18:12 +0000 | [diff] [blame] | 40 | /// Prints the shift value with an immediate value. |
| 41 | static void printRegImmShift(raw_ostream &O, ARM_AM::ShiftOpc ShOpc, |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 42 | unsigned ShImm, bool UseMarkup) { |
Tim Northover | 0c97e76 | 2012-09-22 11:18:12 +0000 | [diff] [blame] | 43 | if (ShOpc == ARM_AM::no_shift || (ShOpc == ARM_AM::lsl && !ShImm)) |
| 44 | return; |
| 45 | O << ", "; |
| 46 | |
| 47 | assert (!(ShOpc == ARM_AM::ror && !ShImm) && "Cannot have ror #0"); |
| 48 | O << getShiftOpcStr(ShOpc); |
| 49 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 50 | if (ShOpc != ARM_AM::rrx) { |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 51 | O << " "; |
| 52 | if (UseMarkup) |
| 53 | O << "<imm:"; |
| 54 | O << "#" << translateShiftImm(ShImm); |
| 55 | if (UseMarkup) |
| 56 | O << ">"; |
| 57 | } |
Tim Northover | 0c97e76 | 2012-09-22 11:18:12 +0000 | [diff] [blame] | 58 | } |
James Molloy | 4c493e8 | 2011-09-07 17:24:38 +0000 | [diff] [blame] | 59 | |
| 60 | ARMInstPrinter::ARMInstPrinter(const MCAsmInfo &MAI, |
Craig Topper | 54bfde7 | 2012-04-02 06:09:36 +0000 | [diff] [blame] | 61 | const MCInstrInfo &MII, |
Jim Grosbach | fd93a59 | 2012-03-05 19:33:20 +0000 | [diff] [blame] | 62 | const MCRegisterInfo &MRI, |
James Molloy | 4c493e8 | 2011-09-07 17:24:38 +0000 | [diff] [blame] | 63 | const MCSubtargetInfo &STI) : |
Craig Topper | 54bfde7 | 2012-04-02 06:09:36 +0000 | [diff] [blame] | 64 | MCInstPrinter(MAI, MII, MRI) { |
James Molloy | 4c493e8 | 2011-09-07 17:24:38 +0000 | [diff] [blame] | 65 | // Initialize the set of available features. |
| 66 | setAvailableFeatures(STI.getFeatureBits()); |
| 67 | } |
| 68 | |
Rafael Espindola | d686052 | 2011-06-02 02:34:55 +0000 | [diff] [blame] | 69 | void ARMInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const { |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 70 | OS << markup("<reg:") |
| 71 | << getRegisterName(RegNo) |
| 72 | << markup(">"); |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 73 | } |
Chris Lattner | f20f798 | 2010-10-28 21:37:33 +0000 | [diff] [blame] | 74 | |
Owen Anderson | a0c3b97 | 2011-09-15 23:38:46 +0000 | [diff] [blame] | 75 | void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O, |
| 76 | StringRef Annot) { |
Bill Wendling | f2fa04a | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 77 | unsigned Opcode = MI->getOpcode(); |
| 78 | |
Jim Grosbach | cb540f5 | 2012-06-18 19:45:50 +0000 | [diff] [blame] | 79 | // Check for HINT instructions w/ canonical names. |
| 80 | if (Opcode == ARM::HINT || Opcode == ARM::t2HINT) { |
| 81 | switch (MI->getOperand(0).getImm()) { |
| 82 | case 0: O << "\tnop"; break; |
| 83 | case 1: O << "\tyield"; break; |
| 84 | case 2: O << "\twfe"; break; |
| 85 | case 3: O << "\twfi"; break; |
| 86 | case 4: O << "\tsev"; break; |
| 87 | default: |
| 88 | // Anything else should just print normally. |
| 89 | printInstruction(MI, O); |
| 90 | printAnnotation(O, Annot); |
| 91 | return; |
| 92 | } |
| 93 | printPredicateOperand(MI, 1, O); |
| 94 | if (Opcode == ARM::t2HINT) |
| 95 | O << ".w"; |
| 96 | printAnnotation(O, Annot); |
| 97 | return; |
| 98 | } |
| 99 | |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 100 | // Check for MOVs and print canonical forms, instead. |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 101 | if (Opcode == ARM::MOVsr) { |
Jim Grosbach | 7a6c37d | 2010-09-17 22:36:38 +0000 | [diff] [blame] | 102 | // FIXME: Thumb variants? |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 103 | const MCOperand &Dst = MI->getOperand(0); |
| 104 | const MCOperand &MO1 = MI->getOperand(1); |
| 105 | const MCOperand &MO2 = MI->getOperand(2); |
| 106 | const MCOperand &MO3 = MI->getOperand(3); |
| 107 | |
| 108 | O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm())); |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 109 | printSBitModifierOperand(MI, 6, O); |
| 110 | printPredicateOperand(MI, 4, O); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 111 | |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 112 | O << '\t'; |
| 113 | printRegName(O, Dst.getReg()); |
| 114 | O << ", "; |
| 115 | printRegName(O, MO1.getReg()); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 116 | |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 117 | O << ", "; |
| 118 | printRegName(O, MO2.getReg()); |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 119 | assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0); |
Owen Anderson | bcc3fad | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 120 | printAnnotation(O, Annot); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 121 | return; |
| 122 | } |
| 123 | |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 124 | if (Opcode == ARM::MOVsi) { |
| 125 | // FIXME: Thumb variants? |
| 126 | const MCOperand &Dst = MI->getOperand(0); |
| 127 | const MCOperand &MO1 = MI->getOperand(1); |
| 128 | const MCOperand &MO2 = MI->getOperand(2); |
| 129 | |
| 130 | O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm())); |
| 131 | printSBitModifierOperand(MI, 5, O); |
| 132 | printPredicateOperand(MI, 3, O); |
| 133 | |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 134 | O << '\t'; |
| 135 | printRegName(O, Dst.getReg()); |
| 136 | O << ", "; |
| 137 | printRegName(O, MO1.getReg()); |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 138 | |
Owen Anderson | d181479 | 2011-09-15 18:36:29 +0000 | [diff] [blame] | 139 | if (ARM_AM::getSORegShOp(MO2.getImm()) == ARM_AM::rrx) { |
Owen Anderson | bcc3fad | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 140 | printAnnotation(O, Annot); |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 141 | return; |
Owen Anderson | d181479 | 2011-09-15 18:36:29 +0000 | [diff] [blame] | 142 | } |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 143 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 144 | O << ", " |
| 145 | << markup("<imm:") |
| 146 | << "#" << translateShiftImm(ARM_AM::getSORegOffset(MO2.getImm())) |
| 147 | << markup(">"); |
Owen Anderson | bcc3fad | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 148 | printAnnotation(O, Annot); |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 149 | return; |
| 150 | } |
| 151 | |
| 152 | |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 153 | // A8.6.123 PUSH |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 154 | if ((Opcode == ARM::STMDB_UPD || Opcode == ARM::t2STMDB_UPD) && |
Owen Anderson | fbb704f | 2011-11-02 18:03:14 +0000 | [diff] [blame] | 155 | MI->getOperand(0).getReg() == ARM::SP && |
| 156 | MI->getNumOperands() > 5) { |
| 157 | // Should only print PUSH if there are at least two registers in the list. |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 158 | O << '\t' << "push"; |
| 159 | printPredicateOperand(MI, 2, O); |
Jim Grosbach | ca7eaaa | 2010-12-03 20:33:01 +0000 | [diff] [blame] | 160 | if (Opcode == ARM::t2STMDB_UPD) |
| 161 | O << ".w"; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 162 | O << '\t'; |
| 163 | printRegisterList(MI, 4, O); |
Owen Anderson | bcc3fad | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 164 | printAnnotation(O, Annot); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 165 | return; |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 166 | } |
Jim Grosbach | 27ad83d | 2011-08-11 18:07:11 +0000 | [diff] [blame] | 167 | if (Opcode == ARM::STR_PRE_IMM && MI->getOperand(2).getReg() == ARM::SP && |
| 168 | MI->getOperand(3).getImm() == -4) { |
| 169 | O << '\t' << "push"; |
| 170 | printPredicateOperand(MI, 4, O); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 171 | O << "\t{"; |
| 172 | printRegName(O, MI->getOperand(1).getReg()); |
| 173 | O << "}"; |
Owen Anderson | bcc3fad | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 174 | printAnnotation(O, Annot); |
Jim Grosbach | 27ad83d | 2011-08-11 18:07:11 +0000 | [diff] [blame] | 175 | return; |
| 176 | } |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 177 | |
| 178 | // A8.6.122 POP |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 179 | if ((Opcode == ARM::LDMIA_UPD || Opcode == ARM::t2LDMIA_UPD) && |
Owen Anderson | fbb704f | 2011-11-02 18:03:14 +0000 | [diff] [blame] | 180 | MI->getOperand(0).getReg() == ARM::SP && |
| 181 | MI->getNumOperands() > 5) { |
| 182 | // Should only print POP if there are at least two registers in the list. |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 183 | O << '\t' << "pop"; |
| 184 | printPredicateOperand(MI, 2, O); |
Jim Grosbach | ca7eaaa | 2010-12-03 20:33:01 +0000 | [diff] [blame] | 185 | if (Opcode == ARM::t2LDMIA_UPD) |
| 186 | O << ".w"; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 187 | O << '\t'; |
| 188 | printRegisterList(MI, 4, O); |
Owen Anderson | bcc3fad | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 189 | printAnnotation(O, Annot); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 190 | return; |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 191 | } |
Jim Grosbach | 8ba76c6 | 2011-08-11 17:35:48 +0000 | [diff] [blame] | 192 | if (Opcode == ARM::LDR_POST_IMM && MI->getOperand(2).getReg() == ARM::SP && |
| 193 | MI->getOperand(4).getImm() == 4) { |
| 194 | O << '\t' << "pop"; |
| 195 | printPredicateOperand(MI, 5, O); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 196 | O << "\t{"; |
| 197 | printRegName(O, MI->getOperand(0).getReg()); |
| 198 | O << "}"; |
Owen Anderson | bcc3fad | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 199 | printAnnotation(O, Annot); |
Jim Grosbach | 8ba76c6 | 2011-08-11 17:35:48 +0000 | [diff] [blame] | 200 | return; |
| 201 | } |
| 202 | |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 203 | |
| 204 | // A8.6.355 VPUSH |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 205 | if ((Opcode == ARM::VSTMSDB_UPD || Opcode == ARM::VSTMDDB_UPD) && |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 206 | MI->getOperand(0).getReg() == ARM::SP) { |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 207 | O << '\t' << "vpush"; |
| 208 | printPredicateOperand(MI, 2, O); |
| 209 | O << '\t'; |
| 210 | printRegisterList(MI, 4, O); |
Owen Anderson | bcc3fad | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 211 | printAnnotation(O, Annot); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 212 | return; |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 213 | } |
| 214 | |
| 215 | // A8.6.354 VPOP |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 216 | if ((Opcode == ARM::VLDMSIA_UPD || Opcode == ARM::VLDMDIA_UPD) && |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 217 | MI->getOperand(0).getReg() == ARM::SP) { |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 218 | O << '\t' << "vpop"; |
| 219 | printPredicateOperand(MI, 2, O); |
| 220 | O << '\t'; |
| 221 | printRegisterList(MI, 4, O); |
Owen Anderson | bcc3fad | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 222 | printAnnotation(O, Annot); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 223 | return; |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 224 | } |
| 225 | |
Jim Grosbach | e364ad5 | 2011-08-23 17:41:15 +0000 | [diff] [blame] | 226 | if (Opcode == ARM::tLDMIA) { |
Owen Anderson | 83c6c4f | 2011-07-18 23:25:34 +0000 | [diff] [blame] | 227 | bool Writeback = true; |
| 228 | unsigned BaseReg = MI->getOperand(0).getReg(); |
| 229 | for (unsigned i = 3; i < MI->getNumOperands(); ++i) { |
| 230 | if (MI->getOperand(i).getReg() == BaseReg) |
| 231 | Writeback = false; |
| 232 | } |
| 233 | |
Jim Grosbach | e364ad5 | 2011-08-23 17:41:15 +0000 | [diff] [blame] | 234 | O << "\tldm"; |
Owen Anderson | 83c6c4f | 2011-07-18 23:25:34 +0000 | [diff] [blame] | 235 | |
| 236 | printPredicateOperand(MI, 1, O); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 237 | O << '\t'; |
| 238 | printRegName(O, BaseReg); |
Owen Anderson | 83c6c4f | 2011-07-18 23:25:34 +0000 | [diff] [blame] | 239 | if (Writeback) O << "!"; |
| 240 | O << ", "; |
| 241 | printRegisterList(MI, 3, O); |
Owen Anderson | bcc3fad | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 242 | printAnnotation(O, Annot); |
Owen Anderson | 83c6c4f | 2011-07-18 23:25:34 +0000 | [diff] [blame] | 243 | return; |
| 244 | } |
| 245 | |
Jim Grosbach | 2597722 | 2011-08-19 23:24:36 +0000 | [diff] [blame] | 246 | // Thumb1 NOP |
| 247 | if (Opcode == ARM::tMOVr && MI->getOperand(0).getReg() == ARM::R8 && |
| 248 | MI->getOperand(1).getReg() == ARM::R8) { |
| 249 | O << "\tnop"; |
Jim Grosbach | af2f827 | 2011-08-24 20:06:14 +0000 | [diff] [blame] | 250 | printPredicateOperand(MI, 2, O); |
Owen Anderson | bcc3fad | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 251 | printAnnotation(O, Annot); |
Jim Grosbach | 2597722 | 2011-08-19 23:24:36 +0000 | [diff] [blame] | 252 | return; |
| 253 | } |
| 254 | |
Weiming Zhao | 8f56f88 | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 255 | // Combine 2 GPRs from disassember into a GPRPair to match with instr def. |
| 256 | // ldrexd/strexd require even/odd GPR pair. To enforce this constraint, |
| 257 | // a single GPRPair reg operand is used in the .td file to replace the two |
| 258 | // GPRs. However, when decoding them, the two GRPs cannot be automatically |
| 259 | // expressed as a GPRPair, so we have to manually merge them. |
| 260 | // FIXME: We would really like to be able to tablegen'erate this. |
| 261 | if (Opcode == ARM::LDREXD || Opcode == ARM::STREXD) { |
| 262 | const MCRegisterClass& MRC = MRI.getRegClass(ARM::GPRRegClassID); |
| 263 | bool isStore = Opcode == ARM::STREXD; |
| 264 | unsigned Reg = MI->getOperand(isStore ? 1 : 0).getReg(); |
| 265 | if (MRC.contains(Reg)) { |
| 266 | MCInst NewMI; |
| 267 | MCOperand NewReg; |
| 268 | NewMI.setOpcode(Opcode); |
| 269 | |
| 270 | if (isStore) |
| 271 | NewMI.addOperand(MI->getOperand(0)); |
| 272 | NewReg = MCOperand::CreateReg(MRI.getMatchingSuperReg(Reg, ARM::gsub_0, |
| 273 | &MRI.getRegClass(ARM::GPRPairRegClassID))); |
| 274 | NewMI.addOperand(NewReg); |
| 275 | |
| 276 | // Copy the rest operands into NewMI. |
| 277 | for(unsigned i= isStore ? 3 : 2; i < MI->getNumOperands(); ++i) |
| 278 | NewMI.addOperand(MI->getOperand(i)); |
| 279 | printInstruction(&NewMI, O); |
| 280 | return; |
| 281 | } |
| 282 | } |
| 283 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 284 | printInstruction(MI, O); |
Owen Anderson | bcc3fad | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 285 | printAnnotation(O, Annot); |
Bill Wendling | f2fa04a | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 286 | } |
Chris Lattner | a290778 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 287 | |
Chris Lattner | 93e3ef6 | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 288 | void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo, |
Jim Grosbach | e7f7de9 | 2010-11-03 01:11:15 +0000 | [diff] [blame] | 289 | raw_ostream &O) { |
Chris Lattner | 93e3ef6 | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 290 | const MCOperand &Op = MI->getOperand(OpNo); |
| 291 | if (Op.isReg()) { |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 292 | unsigned Reg = Op.getReg(); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 293 | printRegName(O, Reg); |
Chris Lattner | 93e3ef6 | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 294 | } else if (Op.isImm()) { |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 295 | O << markup("<imm:") |
| 296 | << '#' << Op.getImm() |
| 297 | << markup(">"); |
Chris Lattner | 93e3ef6 | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 298 | } else { |
| 299 | assert(Op.isExpr() && "unknown operand kind in printOperand"); |
Kevin Enderby | 5dcda64 | 2011-10-04 22:44:48 +0000 | [diff] [blame] | 300 | // If a symbolic branch target was added as a constant expression then print |
Kevin Enderby | c407cc7 | 2012-04-13 18:46:37 +0000 | [diff] [blame] | 301 | // that address in hex. And only print 32 unsigned bits for the address. |
Kevin Enderby | 5dcda64 | 2011-10-04 22:44:48 +0000 | [diff] [blame] | 302 | const MCConstantExpr *BranchTarget = dyn_cast<MCConstantExpr>(Op.getExpr()); |
| 303 | int64_t Address; |
| 304 | if (BranchTarget && BranchTarget->EvaluateAsAbsolute(Address)) { |
| 305 | O << "0x"; |
Kevin Enderby | c407cc7 | 2012-04-13 18:46:37 +0000 | [diff] [blame] | 306 | O.write_hex((uint32_t)Address); |
Kevin Enderby | 5dcda64 | 2011-10-04 22:44:48 +0000 | [diff] [blame] | 307 | } |
| 308 | else { |
| 309 | // Otherwise, just print the expression. |
| 310 | O << *Op.getExpr(); |
| 311 | } |
Chris Lattner | 93e3ef6 | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 312 | } |
| 313 | } |
Chris Lattner | 89d4720 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 314 | |
Jim Grosbach | 4739f2e | 2012-10-30 01:04:51 +0000 | [diff] [blame] | 315 | void ARMInstPrinter::printThumbLdrLabelOperand(const MCInst *MI, unsigned OpNum, |
| 316 | raw_ostream &O) { |
Owen Anderson | f52c68f | 2011-09-21 23:44:46 +0000 | [diff] [blame] | 317 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 318 | if (MO1.isExpr()) |
| 319 | O << *MO1.getExpr(); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 320 | else if (MO1.isImm()) { |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 321 | O << markup("<mem:") << "[pc, " |
| 322 | << markup("<imm:") << "#" << MO1.getImm() |
| 323 | << markup(">]>", "]"); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 324 | } |
Owen Anderson | f52c68f | 2011-09-21 23:44:46 +0000 | [diff] [blame] | 325 | else |
| 326 | llvm_unreachable("Unknown LDR label operand?"); |
| 327 | } |
| 328 | |
Chris Lattner | 2f69ed8 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 329 | // so_reg is a 4-operand unit corresponding to register forms of the A5.1 |
| 330 | // "Addressing Mode 1 - Data-processing operands" forms. This includes: |
| 331 | // REG 0 0 - e.g. R5 |
| 332 | // REG REG 0,SH_OPC - e.g. R5, ROR R3 |
| 333 | // REG 0 IMM,SH_OPC - e.g. R5, LSL #3 |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 334 | void ARMInstPrinter::printSORegRegOperand(const MCInst *MI, unsigned OpNum, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 335 | raw_ostream &O) { |
Chris Lattner | 2f69ed8 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 336 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 337 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 338 | const MCOperand &MO3 = MI->getOperand(OpNum+2); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 339 | |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 340 | printRegName(O, MO1.getReg()); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 341 | |
Chris Lattner | 2f69ed8 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 342 | // Print the shift opc. |
Bob Wilson | 97886d5 | 2010-08-05 00:34:42 +0000 | [diff] [blame] | 343 | ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm()); |
| 344 | O << ", " << ARM_AM::getShiftOpcStr(ShOpc); |
Jim Grosbach | 7dcd135 | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 345 | if (ShOpc == ARM_AM::rrx) |
| 346 | return; |
Jim Grosbach | 20cb505 | 2011-10-21 16:56:40 +0000 | [diff] [blame] | 347 | |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 348 | O << ' '; |
| 349 | printRegName(O, MO2.getReg()); |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 350 | assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0); |
Chris Lattner | 2f69ed8 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 351 | } |
Chris Lattner | 7ddfdc4 | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 352 | |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 353 | void ARMInstPrinter::printSORegImmOperand(const MCInst *MI, unsigned OpNum, |
| 354 | raw_ostream &O) { |
| 355 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 356 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 357 | |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 358 | printRegName(O, MO1.getReg()); |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 359 | |
| 360 | // Print the shift opc. |
Tim Northover | 2fdbdc5 | 2012-09-22 11:18:19 +0000 | [diff] [blame] | 361 | printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()), |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 362 | ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup); |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 363 | } |
| 364 | |
| 365 | |
Bruno Cardoso Lopes | bda3632 | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 366 | //===--------------------------------------------------------------------===// |
| 367 | // Addressing Mode #2 |
| 368 | //===--------------------------------------------------------------------===// |
| 369 | |
Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 370 | void ARMInstPrinter::printAM2PreOrOffsetIndexOp(const MCInst *MI, unsigned Op, |
| 371 | raw_ostream &O) { |
Chris Lattner | 7ddfdc4 | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 372 | const MCOperand &MO1 = MI->getOperand(Op); |
| 373 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 374 | const MCOperand &MO3 = MI->getOperand(Op+2); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 375 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 376 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 377 | printRegName(O, MO1.getReg()); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 378 | |
Chris Lattner | 7ddfdc4 | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 379 | if (!MO2.getReg()) { |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 380 | if (ARM_AM::getAM2Offset(MO3.getImm())) { // Don't print +0. |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 381 | O << ", " |
| 382 | << markup("<imm:") |
| 383 | << "#" |
| 384 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm())) |
| 385 | << ARM_AM::getAM2Offset(MO3.getImm()) |
| 386 | << markup(">"); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 387 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 388 | O << "]" << markup(">"); |
Chris Lattner | 7ddfdc4 | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 389 | return; |
| 390 | } |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 391 | |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 392 | O << ", "; |
| 393 | O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm())); |
| 394 | printRegName(O, MO2.getReg()); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 395 | |
Tim Northover | 0c97e76 | 2012-09-22 11:18:12 +0000 | [diff] [blame] | 396 | printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO3.getImm()), |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 397 | ARM_AM::getAM2Offset(MO3.getImm()), UseMarkup); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 398 | O << "]" << markup(">"); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 399 | } |
Chris Lattner | ef2979b | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 400 | |
Jim Grosbach | 05541f4 | 2011-09-19 22:21:13 +0000 | [diff] [blame] | 401 | void ARMInstPrinter::printAddrModeTBB(const MCInst *MI, unsigned Op, |
| 402 | raw_ostream &O) { |
| 403 | const MCOperand &MO1 = MI->getOperand(Op); |
| 404 | const MCOperand &MO2 = MI->getOperand(Op+1); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 405 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 406 | printRegName(O, MO1.getReg()); |
| 407 | O << ", "; |
| 408 | printRegName(O, MO2.getReg()); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 409 | O << "]" << markup(">"); |
Jim Grosbach | 05541f4 | 2011-09-19 22:21:13 +0000 | [diff] [blame] | 410 | } |
| 411 | |
| 412 | void ARMInstPrinter::printAddrModeTBH(const MCInst *MI, unsigned Op, |
| 413 | raw_ostream &O) { |
| 414 | const MCOperand &MO1 = MI->getOperand(Op); |
| 415 | const MCOperand &MO2 = MI->getOperand(Op+1); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 416 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 417 | printRegName(O, MO1.getReg()); |
| 418 | O << ", "; |
| 419 | printRegName(O, MO2.getReg()); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 420 | O << ", lsl " << markup("<imm:") << "#1" << markup(">") << "]" << markup(">"); |
Jim Grosbach | 05541f4 | 2011-09-19 22:21:13 +0000 | [diff] [blame] | 421 | } |
| 422 | |
Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 423 | void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op, |
| 424 | raw_ostream &O) { |
| 425 | const MCOperand &MO1 = MI->getOperand(Op); |
| 426 | |
| 427 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
| 428 | printOperand(MI, Op, O); |
| 429 | return; |
| 430 | } |
| 431 | |
NAKAMURA Takumi | 23b5b17 | 2012-09-22 13:12:28 +0000 | [diff] [blame] | 432 | #ifndef NDEBUG |
Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 433 | const MCOperand &MO3 = MI->getOperand(Op+2); |
| 434 | unsigned IdxMode = ARM_AM::getAM2IdxMode(MO3.getImm()); |
Tim Northover | 2fdbdc5 | 2012-09-22 11:18:19 +0000 | [diff] [blame] | 435 | assert(IdxMode != ARMII::IndexModePost && |
| 436 | "Should be pre or offset index op"); |
NAKAMURA Takumi | 23b5b17 | 2012-09-22 13:12:28 +0000 | [diff] [blame] | 437 | #endif |
Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 438 | |
Bruno Cardoso Lopes | ab83050 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 439 | printAM2PreOrOffsetIndexOp(MI, Op, O); |
| 440 | } |
| 441 | |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 442 | void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 443 | unsigned OpNum, |
| 444 | raw_ostream &O) { |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 445 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 446 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 447 | |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 448 | if (!MO1.getReg()) { |
| 449 | unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm()); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 450 | O << markup("<imm:") |
| 451 | << '#' << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm())) |
| 452 | << ImmOffs |
| 453 | << markup(">"); |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 454 | return; |
| 455 | } |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 456 | |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 457 | O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm())); |
| 458 | printRegName(O, MO1.getReg()); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 459 | |
Tim Northover | 0c97e76 | 2012-09-22 11:18:12 +0000 | [diff] [blame] | 460 | printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO2.getImm()), |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 461 | ARM_AM::getAM2Offset(MO2.getImm()), UseMarkup); |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 462 | } |
| 463 | |
Bruno Cardoso Lopes | bda3632 | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 464 | //===--------------------------------------------------------------------===// |
| 465 | // Addressing Mode #3 |
| 466 | //===--------------------------------------------------------------------===// |
| 467 | |
| 468 | void ARMInstPrinter::printAM3PostIndexOp(const MCInst *MI, unsigned Op, |
| 469 | raw_ostream &O) { |
| 470 | const MCOperand &MO1 = MI->getOperand(Op); |
| 471 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 472 | const MCOperand &MO3 = MI->getOperand(Op+2); |
| 473 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 474 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 475 | printRegName(O, MO1.getReg()); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 476 | O << "], " << markup(">"); |
Bruno Cardoso Lopes | bda3632 | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 477 | |
| 478 | if (MO2.getReg()) { |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 479 | O << (char)ARM_AM::getAM3Op(MO3.getImm()); |
| 480 | printRegName(O, MO2.getReg()); |
Bruno Cardoso Lopes | bda3632 | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 481 | return; |
| 482 | } |
| 483 | |
| 484 | unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 485 | O << markup("<imm:") |
| 486 | << '#' |
Bruno Cardoso Lopes | bda3632 | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 487 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm())) |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 488 | << ImmOffs |
| 489 | << markup(">"); |
Bruno Cardoso Lopes | bda3632 | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 490 | } |
| 491 | |
| 492 | void ARMInstPrinter::printAM3PreOrOffsetIndexOp(const MCInst *MI, unsigned Op, |
| 493 | raw_ostream &O) { |
| 494 | const MCOperand &MO1 = MI->getOperand(Op); |
| 495 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 496 | const MCOperand &MO3 = MI->getOperand(Op+2); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 497 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 498 | O << markup("<mem:") << '['; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 499 | printRegName(O, MO1.getReg()); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 500 | |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 501 | if (MO2.getReg()) { |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 502 | O << ", " << getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm())); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 503 | printRegName(O, MO2.getReg()); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 504 | O << ']' << markup(">"); |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 505 | return; |
| 506 | } |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 507 | |
NAKAMURA Takumi | 0ac2f2a | 2012-09-22 13:12:22 +0000 | [diff] [blame] | 508 | //If the op is sub we have to print the immediate even if it is 0 |
Silviu Baranga | 5a719f9 | 2012-05-11 09:10:54 +0000 | [diff] [blame] | 509 | unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()); |
| 510 | ARM_AM::AddrOpc op = ARM_AM::getAM3Op(MO3.getImm()); |
NAKAMURA Takumi | 0ac2f2a | 2012-09-22 13:12:22 +0000 | [diff] [blame] | 511 | |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 512 | if (ImmOffs || (op == ARM_AM::sub)) { |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 513 | O << ", " |
| 514 | << markup("<imm:") |
| 515 | << "#" |
Silviu Baranga | 5a719f9 | 2012-05-11 09:10:54 +0000 | [diff] [blame] | 516 | << ARM_AM::getAddrOpcStr(op) |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 517 | << ImmOffs |
| 518 | << markup(">"); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 519 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 520 | O << ']' << markup(">"); |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 521 | } |
| 522 | |
Bruno Cardoso Lopes | bda3632 | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 523 | void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned Op, |
| 524 | raw_ostream &O) { |
Jim Grosbach | 8648c10 | 2011-12-19 23:06:24 +0000 | [diff] [blame] | 525 | const MCOperand &MO1 = MI->getOperand(Op); |
| 526 | if (!MO1.isReg()) { // For label symbolic references. |
| 527 | printOperand(MI, Op, O); |
| 528 | return; |
| 529 | } |
| 530 | |
Bruno Cardoso Lopes | bda3632 | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 531 | const MCOperand &MO3 = MI->getOperand(Op+2); |
| 532 | unsigned IdxMode = ARM_AM::getAM3IdxMode(MO3.getImm()); |
| 533 | |
| 534 | if (IdxMode == ARMII::IndexModePost) { |
| 535 | printAM3PostIndexOp(MI, Op, O); |
| 536 | return; |
| 537 | } |
| 538 | printAM3PreOrOffsetIndexOp(MI, Op, O); |
| 539 | } |
| 540 | |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 541 | void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 542 | unsigned OpNum, |
| 543 | raw_ostream &O) { |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 544 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 545 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 546 | |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 547 | if (MO1.getReg()) { |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 548 | O << getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm())); |
| 549 | printRegName(O, MO1.getReg()); |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 550 | return; |
| 551 | } |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 552 | |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 553 | unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm()); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 554 | O << markup("<imm:") |
| 555 | << '#' << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm())) << ImmOffs |
| 556 | << markup(">"); |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 557 | } |
| 558 | |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 559 | void ARMInstPrinter::printPostIdxImm8Operand(const MCInst *MI, |
| 560 | unsigned OpNum, |
| 561 | raw_ostream &O) { |
| 562 | const MCOperand &MO = MI->getOperand(OpNum); |
| 563 | unsigned Imm = MO.getImm(); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 564 | O << markup("<imm:") |
| 565 | << '#' << ((Imm & 256) ? "" : "-") << (Imm & 0xff) |
| 566 | << markup(">"); |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 567 | } |
| 568 | |
Jim Grosbach | bafce84 | 2011-08-05 15:48:21 +0000 | [diff] [blame] | 569 | void ARMInstPrinter::printPostIdxRegOperand(const MCInst *MI, unsigned OpNum, |
| 570 | raw_ostream &O) { |
| 571 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 572 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 573 | |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 574 | O << (MO2.getImm() ? "" : "-"); |
| 575 | printRegName(O, MO1.getReg()); |
Jim Grosbach | bafce84 | 2011-08-05 15:48:21 +0000 | [diff] [blame] | 576 | } |
| 577 | |
Owen Anderson | ce51903 | 2011-08-04 18:24:14 +0000 | [diff] [blame] | 578 | void ARMInstPrinter::printPostIdxImm8s4Operand(const MCInst *MI, |
| 579 | unsigned OpNum, |
| 580 | raw_ostream &O) { |
| 581 | const MCOperand &MO = MI->getOperand(OpNum); |
| 582 | unsigned Imm = MO.getImm(); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 583 | O << markup("<imm:") |
| 584 | << '#' << ((Imm & 256) ? "" : "-") << ((Imm & 0xff) << 2) |
| 585 | << markup(">"); |
Owen Anderson | ce51903 | 2011-08-04 18:24:14 +0000 | [diff] [blame] | 586 | } |
| 587 | |
| 588 | |
Jim Grosbach | c6af2b4 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 589 | void ARMInstPrinter::printLdStmModeOperand(const MCInst *MI, unsigned OpNum, |
Jim Grosbach | e7f7de9 | 2010-11-03 01:11:15 +0000 | [diff] [blame] | 590 | raw_ostream &O) { |
Jim Grosbach | c6af2b4 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 591 | ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(OpNum) |
| 592 | .getImm()); |
| 593 | O << ARM_AM::getAMSubModeStr(Mode); |
Chris Lattner | ef2979b | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 594 | } |
| 595 | |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 596 | void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum, |
Jim Grosbach | e7f7de9 | 2010-11-03 01:11:15 +0000 | [diff] [blame] | 597 | raw_ostream &O) { |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 598 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 599 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 600 | |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 601 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 602 | printOperand(MI, OpNum, O); |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 603 | return; |
| 604 | } |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 605 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 606 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 607 | printRegName(O, MO1.getReg()); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 608 | |
Owen Anderson | 967674d | 2011-08-29 19:36:44 +0000 | [diff] [blame] | 609 | unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm()); |
| 610 | unsigned Op = ARM_AM::getAM5Op(MO2.getImm()); |
| 611 | if (ImmOffs || Op == ARM_AM::sub) { |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 612 | O << ", " |
| 613 | << markup("<imm:") |
| 614 | << "#" |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 615 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm())) |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 616 | << ImmOffs * 4 |
| 617 | << markup(">"); |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 618 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 619 | O << "]" << markup(">"); |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 620 | } |
| 621 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 622 | void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum, |
| 623 | raw_ostream &O) { |
Chris Lattner | 9351e4f | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 624 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 625 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 626 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 627 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 628 | printRegName(O, MO1.getReg()); |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 629 | if (MO2.getImm()) { |
| 630 | // FIXME: Both darwin as and GNU as violate ARM docs here. |
Bob Wilson | 0b9aafd | 2010-07-14 23:54:43 +0000 | [diff] [blame] | 631 | O << ", :" << (MO2.getImm() << 3); |
Chris Lattner | 9351e4f | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 632 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 633 | O << "]" << markup(">"); |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 634 | } |
| 635 | |
Bruno Cardoso Lopes | f170f8b | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 636 | void ARMInstPrinter::printAddrMode7Operand(const MCInst *MI, unsigned OpNum, |
| 637 | raw_ostream &O) { |
| 638 | const MCOperand &MO1 = MI->getOperand(OpNum); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 639 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 640 | printRegName(O, MO1.getReg()); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 641 | O << "]" << markup(">"); |
Bruno Cardoso Lopes | f170f8b | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 642 | } |
| 643 | |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 644 | void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 645 | unsigned OpNum, |
| 646 | raw_ostream &O) { |
Bob Wilson | ae08a73 | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 647 | const MCOperand &MO = MI->getOperand(OpNum); |
| 648 | if (MO.getReg() == 0) |
| 649 | O << "!"; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 650 | else { |
| 651 | O << ", "; |
| 652 | printRegName(O, MO.getReg()); |
| 653 | } |
Chris Lattner | 9351e4f | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 654 | } |
| 655 | |
Bob Wilson | add51311 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 656 | void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI, |
| 657 | unsigned OpNum, |
| 658 | raw_ostream &O) { |
Chris Lattner | 9351e4f | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 659 | const MCOperand &MO = MI->getOperand(OpNum); |
| 660 | uint32_t v = ~MO.getImm(); |
| 661 | int32_t lsb = CountTrailingZeros_32(v); |
| 662 | int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb; |
| 663 | assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!"); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 664 | O << markup("<imm:") << '#' << lsb << markup(">") |
| 665 | << ", " |
| 666 | << markup("<imm:") << '#' << width << markup(">"); |
Chris Lattner | 9351e4f | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 667 | } |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 668 | |
Johnny Chen | 8e8f1c1 | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 669 | void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum, |
| 670 | raw_ostream &O) { |
| 671 | unsigned val = MI->getOperand(OpNum).getImm(); |
| 672 | O << ARM_MB::MemBOptToString(val); |
| 673 | } |
| 674 | |
Bob Wilson | 481d7a9 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 675 | void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum, |
Bob Wilson | add51311 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 676 | raw_ostream &O) { |
| 677 | unsigned ShiftOp = MI->getOperand(OpNum).getImm(); |
Jim Grosbach | 3a9cbee | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 678 | bool isASR = (ShiftOp & (1 << 5)) != 0; |
| 679 | unsigned Amt = ShiftOp & 0x1f; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 680 | if (isASR) { |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 681 | O << ", asr " |
| 682 | << markup("<imm:") |
| 683 | << "#" << (Amt == 0 ? 32 : Amt) |
| 684 | << markup(">"); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 685 | } |
| 686 | else if (Amt) { |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 687 | O << ", lsl " |
| 688 | << markup("<imm:") |
| 689 | << "#" << Amt |
| 690 | << markup(">"); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 691 | } |
Bob Wilson | add51311 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 692 | } |
| 693 | |
Jim Grosbach | a288b1c | 2011-07-20 21:40:26 +0000 | [diff] [blame] | 694 | void ARMInstPrinter::printPKHLSLShiftImm(const MCInst *MI, unsigned OpNum, |
| 695 | raw_ostream &O) { |
| 696 | unsigned Imm = MI->getOperand(OpNum).getImm(); |
| 697 | if (Imm == 0) |
| 698 | return; |
| 699 | assert(Imm > 0 && Imm < 32 && "Invalid PKH shift immediate value!"); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 700 | O << ", lsl " << markup("<imm:") << "#" << Imm << markup(">"); |
Jim Grosbach | a288b1c | 2011-07-20 21:40:26 +0000 | [diff] [blame] | 701 | } |
| 702 | |
| 703 | void ARMInstPrinter::printPKHASRShiftImm(const MCInst *MI, unsigned OpNum, |
| 704 | raw_ostream &O) { |
| 705 | unsigned Imm = MI->getOperand(OpNum).getImm(); |
| 706 | // A shift amount of 32 is encoded as 0. |
| 707 | if (Imm == 0) |
| 708 | Imm = 32; |
| 709 | assert(Imm > 0 && Imm <= 32 && "Invalid PKH shift immediate value!"); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 710 | O << ", asr " << markup("<imm:") << "#" << Imm << markup(">"); |
Jim Grosbach | a288b1c | 2011-07-20 21:40:26 +0000 | [diff] [blame] | 711 | } |
| 712 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 713 | void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum, |
| 714 | raw_ostream &O) { |
Chris Lattner | ef2979b | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 715 | O << "{"; |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 716 | for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) { |
| 717 | if (i != OpNum) O << ", "; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 718 | printRegName(O, MI->getOperand(i).getReg()); |
Chris Lattner | ef2979b | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 719 | } |
| 720 | O << "}"; |
| 721 | } |
Chris Lattner | add5749 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 722 | |
Weiming Zhao | 8f56f88 | 2012-11-16 21:55:34 +0000 | [diff] [blame] | 723 | void ARMInstPrinter::printGPRPairOperand(const MCInst *MI, unsigned OpNum, |
| 724 | raw_ostream &O) { |
| 725 | unsigned Reg = MI->getOperand(OpNum).getReg(); |
| 726 | printRegName(O, MRI.getSubReg(Reg, ARM::gsub_0)); |
| 727 | O << ", "; |
| 728 | printRegName(O, MRI.getSubReg(Reg, ARM::gsub_1)); |
| 729 | } |
| 730 | |
| 731 | |
Jim Grosbach | 7e72ec6 | 2010-10-13 21:00:04 +0000 | [diff] [blame] | 732 | void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum, |
| 733 | raw_ostream &O) { |
| 734 | const MCOperand &Op = MI->getOperand(OpNum); |
| 735 | if (Op.getImm()) |
| 736 | O << "be"; |
| 737 | else |
| 738 | O << "le"; |
| 739 | } |
| 740 | |
Bruno Cardoso Lopes | 90d1dfe | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 741 | void ARMInstPrinter::printCPSIMod(const MCInst *MI, unsigned OpNum, |
| 742 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 743 | const MCOperand &Op = MI->getOperand(OpNum); |
Bruno Cardoso Lopes | 90d1dfe | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 744 | O << ARM_PROC::IModToString(Op.getImm()); |
| 745 | } |
| 746 | |
| 747 | void ARMInstPrinter::printCPSIFlag(const MCInst *MI, unsigned OpNum, |
| 748 | raw_ostream &O) { |
| 749 | const MCOperand &Op = MI->getOperand(OpNum); |
| 750 | unsigned IFlags = Op.getImm(); |
| 751 | for (int i=2; i >= 0; --i) |
| 752 | if (IFlags & (1 << i)) |
| 753 | O << ARM_PROC::IFlagsToString(1 << i); |
Owen Anderson | 10c5b12 | 2011-10-05 17:16:40 +0000 | [diff] [blame] | 754 | |
| 755 | if (IFlags == 0) |
| 756 | O << "none"; |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 757 | } |
| 758 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 759 | void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum, |
| 760 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 761 | const MCOperand &Op = MI->getOperand(OpNum); |
Bruno Cardoso Lopes | 9cd4397 | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 762 | unsigned SpecRegRBit = Op.getImm() >> 4; |
| 763 | unsigned Mask = Op.getImm() & 0xf; |
| 764 | |
James Molloy | 21efa7d | 2011-09-28 14:21:38 +0000 | [diff] [blame] | 765 | if (getAvailableFeatures() & ARM::FeatureMClass) { |
Kevin Enderby | f1b225d | 2012-05-17 22:18:01 +0000 | [diff] [blame] | 766 | unsigned SYSm = Op.getImm(); |
| 767 | unsigned Opcode = MI->getOpcode(); |
| 768 | // For reads of the special registers ignore the "mask encoding" bits |
| 769 | // which are only for writes. |
| 770 | if (Opcode == ARM::t2MRS_M) |
| 771 | SYSm &= 0xff; |
| 772 | switch (SYSm) { |
Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 773 | default: llvm_unreachable("Unexpected mask value!"); |
Kevin Enderby | f1b225d | 2012-05-17 22:18:01 +0000 | [diff] [blame] | 774 | case 0: |
| 775 | case 0x800: O << "apsr"; return; // with _nzcvq bits is an alias for aspr |
| 776 | case 0x400: O << "apsr_g"; return; |
| 777 | case 0xc00: O << "apsr_nzcvqg"; return; |
| 778 | case 1: |
| 779 | case 0x801: O << "iapsr"; return; // with _nzcvq bits is an alias for iapsr |
| 780 | case 0x401: O << "iapsr_g"; return; |
| 781 | case 0xc01: O << "iapsr_nzcvqg"; return; |
| 782 | case 2: |
| 783 | case 0x802: O << "eapsr"; return; // with _nzcvq bits is an alias for eapsr |
| 784 | case 0x402: O << "eapsr_g"; return; |
| 785 | case 0xc02: O << "eapsr_nzcvqg"; return; |
| 786 | case 3: |
| 787 | case 0x803: O << "xpsr"; return; // with _nzcvq bits is an alias for xpsr |
| 788 | case 0x403: O << "xpsr_g"; return; |
| 789 | case 0xc03: O << "xpsr_nzcvqg"; return; |
Kevin Enderby | 6c7279e | 2012-06-15 22:14:44 +0000 | [diff] [blame] | 790 | case 5: |
| 791 | case 0x805: O << "ipsr"; return; |
| 792 | case 6: |
| 793 | case 0x806: O << "epsr"; return; |
| 794 | case 7: |
| 795 | case 0x807: O << "iepsr"; return; |
| 796 | case 8: |
| 797 | case 0x808: O << "msp"; return; |
| 798 | case 9: |
| 799 | case 0x809: O << "psp"; return; |
| 800 | case 0x10: |
| 801 | case 0x810: O << "primask"; return; |
| 802 | case 0x11: |
| 803 | case 0x811: O << "basepri"; return; |
| 804 | case 0x12: |
| 805 | case 0x812: O << "basepri_max"; return; |
| 806 | case 0x13: |
| 807 | case 0x813: O << "faultmask"; return; |
| 808 | case 0x14: |
| 809 | case 0x814: O << "control"; return; |
James Molloy | 21efa7d | 2011-09-28 14:21:38 +0000 | [diff] [blame] | 810 | } |
| 811 | } |
| 812 | |
Jim Grosbach | d25c2cd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 813 | // As special cases, CPSR_f, CPSR_s and CPSR_fs prefer printing as |
| 814 | // APSR_nzcvq, APSR_g and APSRnzcvqg, respectively. |
| 815 | if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) { |
| 816 | O << "APSR_"; |
| 817 | switch (Mask) { |
Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 818 | default: llvm_unreachable("Unexpected mask value!"); |
Jim Grosbach | d25c2cd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 819 | case 4: O << "g"; return; |
| 820 | case 8: O << "nzcvq"; return; |
| 821 | case 12: O << "nzcvqg"; return; |
| 822 | } |
Jim Grosbach | d25c2cd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 823 | } |
| 824 | |
Bruno Cardoso Lopes | 9cd4397 | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 825 | if (SpecRegRBit) |
Jim Grosbach | d25c2cd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 826 | O << "SPSR"; |
Bruno Cardoso Lopes | 9cd4397 | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 827 | else |
Jim Grosbach | d25c2cd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 828 | O << "CPSR"; |
Bruno Cardoso Lopes | 9cd4397 | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 829 | |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 830 | if (Mask) { |
| 831 | O << '_'; |
| 832 | if (Mask & 8) O << 'f'; |
| 833 | if (Mask & 4) O << 's'; |
| 834 | if (Mask & 2) O << 'x'; |
| 835 | if (Mask & 1) O << 'c'; |
| 836 | } |
| 837 | } |
| 838 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 839 | void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum, |
| 840 | raw_ostream &O) { |
Chris Lattner | 19c5220 | 2009-10-20 00:42:49 +0000 | [diff] [blame] | 841 | ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm(); |
Kevin Enderby | f0269b4 | 2012-03-01 22:13:02 +0000 | [diff] [blame] | 842 | // Handle the undefined 15 CC value here for printing so we don't abort(). |
| 843 | if ((unsigned)CC == 15) |
| 844 | O << "<und>"; |
| 845 | else if (CC != ARMCC::AL) |
Chris Lattner | 19c5220 | 2009-10-20 00:42:49 +0000 | [diff] [blame] | 846 | O << ARMCondCodeToString(CC); |
| 847 | } |
| 848 | |
Jim Grosbach | 29cad6c | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 849 | void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 850 | unsigned OpNum, |
| 851 | raw_ostream &O) { |
Johnny Chen | 0dae1cb | 2010-03-02 17:57:15 +0000 | [diff] [blame] | 852 | ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm(); |
| 853 | O << ARMCondCodeToString(CC); |
| 854 | } |
| 855 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 856 | void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum, |
| 857 | raw_ostream &O) { |
Daniel Dunbar | a470eac | 2009-10-20 22:10:05 +0000 | [diff] [blame] | 858 | if (MI->getOperand(OpNum).getReg()) { |
| 859 | assert(MI->getOperand(OpNum).getReg() == ARM::CPSR && |
| 860 | "Expect ARM CPSR register!"); |
Chris Lattner | 85ab670 | 2009-10-20 00:46:11 +0000 | [diff] [blame] | 861 | O << 's'; |
| 862 | } |
| 863 | } |
| 864 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 865 | void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum, |
| 866 | raw_ostream &O) { |
Chris Lattner | 60d5131 | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 867 | O << MI->getOperand(OpNum).getImm(); |
| 868 | } |
| 869 | |
Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 870 | void ARMInstPrinter::printPImmediate(const MCInst *MI, unsigned OpNum, |
Jim Grosbach | 6966411 | 2011-10-12 16:34:37 +0000 | [diff] [blame] | 871 | raw_ostream &O) { |
Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 872 | O << "p" << MI->getOperand(OpNum).getImm(); |
| 873 | } |
| 874 | |
| 875 | void ARMInstPrinter::printCImmediate(const MCInst *MI, unsigned OpNum, |
Jim Grosbach | 6966411 | 2011-10-12 16:34:37 +0000 | [diff] [blame] | 876 | raw_ostream &O) { |
Owen Anderson | c3c7f5d | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 877 | O << "c" << MI->getOperand(OpNum).getImm(); |
| 878 | } |
| 879 | |
Jim Grosbach | 4839958 | 2011-10-12 17:34:41 +0000 | [diff] [blame] | 880 | void ARMInstPrinter::printCoprocOptionImm(const MCInst *MI, unsigned OpNum, |
| 881 | raw_ostream &O) { |
| 882 | O << "{" << MI->getOperand(OpNum).getImm() << "}"; |
| 883 | } |
| 884 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 885 | void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum, |
| 886 | raw_ostream &O) { |
Jim Grosbach | 8a5a6a6 | 2010-09-18 00:04:53 +0000 | [diff] [blame] | 887 | llvm_unreachable("Unhandled PC-relative pseudo-instruction!"); |
Chris Lattner | add5749 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 888 | } |
Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 889 | |
Jiangning Liu | 10dd40e | 2012-08-02 08:13:13 +0000 | [diff] [blame] | 890 | void ARMInstPrinter::printAdrLabelOperand(const MCInst *MI, unsigned OpNum, |
| 891 | raw_ostream &O) { |
| 892 | const MCOperand &MO = MI->getOperand(OpNum); |
| 893 | |
| 894 | if (MO.isExpr()) { |
| 895 | O << *MO.getExpr(); |
| 896 | return; |
| 897 | } |
| 898 | |
| 899 | int32_t OffImm = (int32_t)MO.getImm(); |
| 900 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 901 | O << markup("<imm:"); |
Jiangning Liu | 10dd40e | 2012-08-02 08:13:13 +0000 | [diff] [blame] | 902 | if (OffImm == INT32_MIN) |
| 903 | O << "#-0"; |
| 904 | else if (OffImm < 0) |
| 905 | O << "#-" << -OffImm; |
| 906 | else |
| 907 | O << "#" << OffImm; |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 908 | O << markup(">"); |
Jiangning Liu | 10dd40e | 2012-08-02 08:13:13 +0000 | [diff] [blame] | 909 | } |
| 910 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 911 | void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum, |
| 912 | raw_ostream &O) { |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 913 | O << markup("<imm:") |
| 914 | << "#" << MI->getOperand(OpNum).getImm() * 4 |
| 915 | << markup(">"); |
Jim Grosbach | 46dd413 | 2011-08-17 21:51:27 +0000 | [diff] [blame] | 916 | } |
| 917 | |
| 918 | void ARMInstPrinter::printThumbSRImm(const MCInst *MI, unsigned OpNum, |
| 919 | raw_ostream &O) { |
| 920 | unsigned Imm = MI->getOperand(OpNum).getImm(); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 921 | O << markup("<imm:") |
| 922 | << "#" << (Imm == 0 ? 32 : Imm) |
| 923 | << markup(">"); |
Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 924 | } |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 925 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 926 | void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum, |
| 927 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 928 | // (3 - the number of trailing zeros) is the number of then / else. |
| 929 | unsigned Mask = MI->getOperand(OpNum).getImm(); |
Richard Barton | f435b09 | 2012-04-27 08:42:59 +0000 | [diff] [blame] | 930 | unsigned Firstcond = MI->getOperand(OpNum-1).getImm(); |
| 931 | unsigned CondBit0 = Firstcond & 1; |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 932 | unsigned NumTZ = CountTrailingZeros_32(Mask); |
| 933 | assert(NumTZ <= 3 && "Invalid IT mask!"); |
| 934 | for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) { |
| 935 | bool T = ((Mask >> Pos) & 1) == CondBit0; |
| 936 | if (T) |
| 937 | O << 't'; |
| 938 | else |
| 939 | O << 'e'; |
| 940 | } |
| 941 | } |
| 942 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 943 | void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op, |
| 944 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 945 | const MCOperand &MO1 = MI->getOperand(Op); |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 946 | const MCOperand &MO2 = MI->getOperand(Op + 1); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 947 | |
| 948 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 949 | printOperand(MI, Op, O); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 950 | return; |
| 951 | } |
| 952 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 953 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 954 | printRegName(O, MO1.getReg()); |
| 955 | if (unsigned RegNum = MO2.getReg()) { |
| 956 | O << ", "; |
| 957 | printRegName(O, RegNum); |
| 958 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 959 | O << "]" << markup(">"); |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 960 | } |
| 961 | |
| 962 | void ARMInstPrinter::printThumbAddrModeImm5SOperand(const MCInst *MI, |
| 963 | unsigned Op, |
| 964 | raw_ostream &O, |
| 965 | unsigned Scale) { |
| 966 | const MCOperand &MO1 = MI->getOperand(Op); |
| 967 | const MCOperand &MO2 = MI->getOperand(Op + 1); |
| 968 | |
| 969 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
| 970 | printOperand(MI, Op, O); |
| 971 | return; |
| 972 | } |
| 973 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 974 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 975 | printRegName(O, MO1.getReg()); |
| 976 | if (unsigned ImmOffs = MO2.getImm()) { |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 977 | O << ", " |
| 978 | << markup("<imm:") |
| 979 | << "#" << ImmOffs * Scale |
| 980 | << markup(">"); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 981 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 982 | O << "]" << markup(">"); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 983 | } |
| 984 | |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 985 | void ARMInstPrinter::printThumbAddrModeImm5S1Operand(const MCInst *MI, |
| 986 | unsigned Op, |
| 987 | raw_ostream &O) { |
| 988 | printThumbAddrModeImm5SOperand(MI, Op, O, 1); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 989 | } |
| 990 | |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 991 | void ARMInstPrinter::printThumbAddrModeImm5S2Operand(const MCInst *MI, |
| 992 | unsigned Op, |
| 993 | raw_ostream &O) { |
| 994 | printThumbAddrModeImm5SOperand(MI, Op, O, 2); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 995 | } |
| 996 | |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 997 | void ARMInstPrinter::printThumbAddrModeImm5S4Operand(const MCInst *MI, |
| 998 | unsigned Op, |
| 999 | raw_ostream &O) { |
| 1000 | printThumbAddrModeImm5SOperand(MI, Op, O, 4); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1001 | } |
| 1002 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1003 | void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op, |
| 1004 | raw_ostream &O) { |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1005 | printThumbAddrModeImm5SOperand(MI, Op, O, 4); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1006 | } |
| 1007 | |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1008 | // Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2 |
| 1009 | // register with shift forms. |
| 1010 | // REG 0 0 - e.g. R5 |
| 1011 | // REG IMM, SH_OPC - e.g. R5, LSL #3 |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1012 | void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum, |
| 1013 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1014 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 1015 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 1016 | |
| 1017 | unsigned Reg = MO1.getReg(); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1018 | printRegName(O, Reg); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1019 | |
| 1020 | // Print the shift opc. |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1021 | assert(MO2.isImm() && "Not a valid t2_so_reg value!"); |
Tim Northover | 2fdbdc5 | 2012-09-22 11:18:19 +0000 | [diff] [blame] | 1022 | printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()), |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1023 | ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1024 | } |
| 1025 | |
Jim Grosbach | e6fe1a0 | 2010-10-25 20:00:01 +0000 | [diff] [blame] | 1026 | void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum, |
| 1027 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1028 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 1029 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 1030 | |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1031 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
| 1032 | printOperand(MI, OpNum, O); |
| 1033 | return; |
| 1034 | } |
| 1035 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1036 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1037 | printRegName(O, MO1.getReg()); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1038 | |
Jim Grosbach | 9d2d1f0 | 2010-10-27 01:19:41 +0000 | [diff] [blame] | 1039 | int32_t OffImm = (int32_t)MO2.getImm(); |
Jim Grosbach | 505607e | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1040 | bool isSub = OffImm < 0; |
| 1041 | // Special value for #-0. All others are normal. |
| 1042 | if (OffImm == INT32_MIN) |
| 1043 | OffImm = 0; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1044 | if (isSub) { |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1045 | O << ", " |
| 1046 | << markup("<imm:") |
| 1047 | << "#-" << -OffImm |
| 1048 | << markup(">"); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1049 | } |
| 1050 | else if (OffImm > 0) { |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1051 | O << ", " |
| 1052 | << markup("<imm:") |
| 1053 | << "#" << OffImm |
| 1054 | << markup(">"); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1055 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1056 | O << "]" << markup(">"); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1057 | } |
| 1058 | |
| 1059 | void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1060 | unsigned OpNum, |
| 1061 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1062 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 1063 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 1064 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1065 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1066 | printRegName(O, MO1.getReg()); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1067 | |
| 1068 | int32_t OffImm = (int32_t)MO2.getImm(); |
| 1069 | // Don't print +0. |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1070 | if (OffImm != 0) |
| 1071 | O << ", "; |
| 1072 | if (OffImm != 0 && UseMarkup) |
| 1073 | O << "<imm:"; |
Owen Anderson | fe82365 | 2011-09-16 21:08:33 +0000 | [diff] [blame] | 1074 | if (OffImm == INT32_MIN) |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1075 | O << "#-0"; |
Owen Anderson | fe82365 | 2011-09-16 21:08:33 +0000 | [diff] [blame] | 1076 | else if (OffImm < 0) |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1077 | O << "#-" << -OffImm; |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1078 | else if (OffImm > 0) |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1079 | O << "#" << OffImm; |
| 1080 | if (OffImm != 0 && UseMarkup) |
| 1081 | O << ">"; |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1082 | O << "]" << markup(">"); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1083 | } |
| 1084 | |
| 1085 | void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1086 | unsigned OpNum, |
| 1087 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1088 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 1089 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 1090 | |
Jim Grosbach | 8648c10 | 2011-12-19 23:06:24 +0000 | [diff] [blame] | 1091 | if (!MO1.isReg()) { // For label symbolic references. |
| 1092 | printOperand(MI, OpNum, O); |
| 1093 | return; |
| 1094 | } |
| 1095 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1096 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1097 | printRegName(O, MO1.getReg()); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1098 | |
Jiangning Liu | 6a43bf7 | 2012-08-02 08:29:50 +0000 | [diff] [blame] | 1099 | int32_t OffImm = (int32_t)MO2.getImm(); |
| 1100 | |
| 1101 | assert(((OffImm & 0x3) == 0) && "Not a valid immediate!"); |
| 1102 | |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1103 | // Don't print +0. |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1104 | if (OffImm != 0) |
| 1105 | O << ", "; |
| 1106 | if (OffImm != 0 && UseMarkup) |
| 1107 | O << "<imm:"; |
Jiangning Liu | 6a43bf7 | 2012-08-02 08:29:50 +0000 | [diff] [blame] | 1108 | if (OffImm == INT32_MIN) |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1109 | O << "#-0"; |
Jiangning Liu | 6a43bf7 | 2012-08-02 08:29:50 +0000 | [diff] [blame] | 1110 | else if (OffImm < 0) |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1111 | O << "#-" << -OffImm; |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1112 | else if (OffImm > 0) |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1113 | O << "#" << OffImm; |
| 1114 | if (OffImm != 0 && UseMarkup) |
| 1115 | O << ">"; |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1116 | O << "]" << markup(">"); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1117 | } |
| 1118 | |
Jim Grosbach | a05627e | 2011-09-09 18:37:27 +0000 | [diff] [blame] | 1119 | void ARMInstPrinter::printT2AddrModeImm0_1020s4Operand(const MCInst *MI, |
| 1120 | unsigned OpNum, |
| 1121 | raw_ostream &O) { |
| 1122 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 1123 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 1124 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1125 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1126 | printRegName(O, MO1.getReg()); |
| 1127 | if (MO2.getImm()) { |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1128 | O << ", " |
| 1129 | << markup("<imm:") |
| 1130 | << "#" << MO2.getImm() * 4 |
| 1131 | << markup(">"); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1132 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1133 | O << "]" << markup(">"); |
Jim Grosbach | a05627e | 2011-09-09 18:37:27 +0000 | [diff] [blame] | 1134 | } |
| 1135 | |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1136 | void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1137 | unsigned OpNum, |
| 1138 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1139 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 1140 | int32_t OffImm = (int32_t)MO1.getImm(); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1141 | O << ", " << markup("<imm:"); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1142 | if (OffImm < 0) |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1143 | O << "#-" << -OffImm; |
Owen Anderson | 737beaf | 2011-09-23 21:26:40 +0000 | [diff] [blame] | 1144 | else |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1145 | O << "#" << OffImm; |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1146 | O << markup(">"); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1147 | } |
| 1148 | |
| 1149 | void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1150 | unsigned OpNum, |
| 1151 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1152 | const MCOperand &MO1 = MI->getOperand(OpNum); |
Jiangning Liu | 6a43bf7 | 2012-08-02 08:29:50 +0000 | [diff] [blame] | 1153 | int32_t OffImm = (int32_t)MO1.getImm(); |
| 1154 | |
| 1155 | assert(((OffImm & 0x3) == 0) && "Not a valid immediate!"); |
| 1156 | |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1157 | // Don't print +0. |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1158 | if (OffImm != 0) |
| 1159 | O << ", "; |
| 1160 | if (OffImm != 0 && UseMarkup) |
| 1161 | O << "<imm:"; |
Jiangning Liu | 6a43bf7 | 2012-08-02 08:29:50 +0000 | [diff] [blame] | 1162 | if (OffImm == INT32_MIN) |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1163 | O << "#-0"; |
Jiangning Liu | 6a43bf7 | 2012-08-02 08:29:50 +0000 | [diff] [blame] | 1164 | else if (OffImm < 0) |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1165 | O << "#-" << -OffImm; |
Jiangning Liu | 6a43bf7 | 2012-08-02 08:29:50 +0000 | [diff] [blame] | 1166 | else if (OffImm > 0) |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1167 | O << "#" << OffImm; |
| 1168 | if (OffImm != 0 && UseMarkup) |
| 1169 | O << ">"; |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1170 | } |
| 1171 | |
| 1172 | void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI, |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 1173 | unsigned OpNum, |
| 1174 | raw_ostream &O) { |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1175 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 1176 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 1177 | const MCOperand &MO3 = MI->getOperand(OpNum+2); |
| 1178 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1179 | O << markup("<mem:") << "["; |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1180 | printRegName(O, MO1.getReg()); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1181 | |
| 1182 | assert(MO2.getReg() && "Invalid so_reg load / store address!"); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1183 | O << ", "; |
| 1184 | printRegName(O, MO2.getReg()); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1185 | |
| 1186 | unsigned ShAmt = MO3.getImm(); |
| 1187 | if (ShAmt) { |
| 1188 | assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!"); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1189 | O << ", lsl " |
| 1190 | << markup("<imm:") |
| 1191 | << "#" << ShAmt |
| 1192 | << markup(">"); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1193 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1194 | O << "]" << markup(">"); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1195 | } |
| 1196 | |
Jim Grosbach | efc761a | 2011-09-30 00:50:06 +0000 | [diff] [blame] | 1197 | void ARMInstPrinter::printFPImmOperand(const MCInst *MI, unsigned OpNum, |
| 1198 | raw_ostream &O) { |
Bill Wendling | 5a13d4f | 2011-01-26 20:57:43 +0000 | [diff] [blame] | 1199 | const MCOperand &MO = MI->getOperand(OpNum); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1200 | O << markup("<imm:") |
| 1201 | << '#' << ARM_AM::getFPImmFloat(MO.getImm()) |
| 1202 | << markup(">"); |
Johnny Chen | 8f3004c | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 1203 | } |
| 1204 | |
Bob Wilson | 6eae520 | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 1205 | void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum, |
| 1206 | raw_ostream &O) { |
Bob Wilson | c1c6f47 | 2010-07-13 04:44:34 +0000 | [diff] [blame] | 1207 | unsigned EncodedImm = MI->getOperand(OpNum).getImm(); |
| 1208 | unsigned EltBits; |
| 1209 | uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1210 | O << markup("<imm:") |
| 1211 | << "#0x"; |
Benjamin Kramer | 69d57cf | 2011-11-07 21:00:59 +0000 | [diff] [blame] | 1212 | O.write_hex(Val); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1213 | O << markup(">"); |
Johnny Chen | b90b6f1 | 2010-04-16 22:40:20 +0000 | [diff] [blame] | 1214 | } |
Jim Grosbach | 801e0a3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 1215 | |
Jim Grosbach | 475c6db | 2011-07-25 23:09:14 +0000 | [diff] [blame] | 1216 | void ARMInstPrinter::printImmPlusOneOperand(const MCInst *MI, unsigned OpNum, |
| 1217 | raw_ostream &O) { |
Jim Grosbach | 801e0a3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 1218 | unsigned Imm = MI->getOperand(OpNum).getImm(); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1219 | O << markup("<imm:") |
| 1220 | << "#" << Imm + 1 |
| 1221 | << markup(">"); |
Jim Grosbach | 801e0a3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 1222 | } |
Jim Grosbach | d265913 | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 1223 | |
| 1224 | void ARMInstPrinter::printRotImmOperand(const MCInst *MI, unsigned OpNum, |
| 1225 | raw_ostream &O) { |
| 1226 | unsigned Imm = MI->getOperand(OpNum).getImm(); |
| 1227 | if (Imm == 0) |
| 1228 | return; |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1229 | O << ", ror " |
| 1230 | << markup("<imm:") |
| 1231 | << "#"; |
Jim Grosbach | d265913 | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 1232 | switch (Imm) { |
| 1233 | default: assert (0 && "illegal ror immediate!"); |
Jim Grosbach | 50aafea | 2011-08-17 23:23:07 +0000 | [diff] [blame] | 1234 | case 1: O << "8"; break; |
| 1235 | case 2: O << "16"; break; |
| 1236 | case 3: O << "24"; break; |
Jim Grosbach | d265913 | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 1237 | } |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1238 | O << markup(">"); |
Jim Grosbach | d265913 | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 1239 | } |
Jim Grosbach | d0637bf | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 1240 | |
Jim Grosbach | ea23191 | 2011-12-22 22:19:05 +0000 | [diff] [blame] | 1241 | void ARMInstPrinter::printFBits16(const MCInst *MI, unsigned OpNum, |
| 1242 | raw_ostream &O) { |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1243 | O << markup("<imm:") |
| 1244 | << "#" << 16 - MI->getOperand(OpNum).getImm() |
| 1245 | << markup(">"); |
Jim Grosbach | ea23191 | 2011-12-22 22:19:05 +0000 | [diff] [blame] | 1246 | } |
| 1247 | |
| 1248 | void ARMInstPrinter::printFBits32(const MCInst *MI, unsigned OpNum, |
| 1249 | raw_ostream &O) { |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 1250 | O << markup("<imm:") |
| 1251 | << "#" << 32 - MI->getOperand(OpNum).getImm() |
| 1252 | << markup(">"); |
Jim Grosbach | ea23191 | 2011-12-22 22:19:05 +0000 | [diff] [blame] | 1253 | } |
| 1254 | |
Jim Grosbach | d0637bf | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 1255 | void ARMInstPrinter::printVectorIndex(const MCInst *MI, unsigned OpNum, |
| 1256 | raw_ostream &O) { |
| 1257 | O << "[" << MI->getOperand(OpNum).getImm() << "]"; |
| 1258 | } |
Jim Grosbach | ad47cfc | 2011-10-18 23:02:30 +0000 | [diff] [blame] | 1259 | |
| 1260 | void ARMInstPrinter::printVectorListOne(const MCInst *MI, unsigned OpNum, |
| 1261 | raw_ostream &O) { |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1262 | O << "{"; |
| 1263 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1264 | O << "}"; |
Jim Grosbach | ad47cfc | 2011-10-18 23:02:30 +0000 | [diff] [blame] | 1265 | } |
Jim Grosbach | 2f2e3c4 | 2011-10-21 18:54:25 +0000 | [diff] [blame] | 1266 | |
Jim Grosbach | 13a292c | 2012-03-06 22:01:44 +0000 | [diff] [blame] | 1267 | void ARMInstPrinter::printVectorListTwo(const MCInst *MI, unsigned OpNum, |
Jim Grosbach | c988e0c | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 1268 | raw_ostream &O) { |
| 1269 | unsigned Reg = MI->getOperand(OpNum).getReg(); |
| 1270 | unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0); |
| 1271 | unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1272 | O << "{"; |
| 1273 | printRegName(O, Reg0); |
| 1274 | O << ", "; |
| 1275 | printRegName(O, Reg1); |
| 1276 | O << "}"; |
Jim Grosbach | c988e0c | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 1277 | } |
| 1278 | |
Jim Grosbach | 13a292c | 2012-03-06 22:01:44 +0000 | [diff] [blame] | 1279 | void ARMInstPrinter::printVectorListTwoSpaced(const MCInst *MI, |
| 1280 | unsigned OpNum, |
| 1281 | raw_ostream &O) { |
Jim Grosbach | e5307f9 | 2012-03-05 21:43:40 +0000 | [diff] [blame] | 1282 | unsigned Reg = MI->getOperand(OpNum).getReg(); |
| 1283 | unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0); |
| 1284 | unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1285 | O << "{"; |
| 1286 | printRegName(O, Reg0); |
| 1287 | O << ", "; |
| 1288 | printRegName(O, Reg1); |
| 1289 | O << "}"; |
Jim Grosbach | e5307f9 | 2012-03-05 21:43:40 +0000 | [diff] [blame] | 1290 | } |
| 1291 | |
Jim Grosbach | c4360fe | 2011-10-21 20:02:19 +0000 | [diff] [blame] | 1292 | void ARMInstPrinter::printVectorListThree(const MCInst *MI, unsigned OpNum, |
| 1293 | raw_ostream &O) { |
| 1294 | // Normally, it's not safe to use register enum values directly with |
| 1295 | // addition to get the next register, but for VFP registers, the |
| 1296 | // sort order is guaranteed because they're all of the form D<n>. |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1297 | O << "{"; |
| 1298 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1299 | O << ", "; |
| 1300 | printRegName(O, MI->getOperand(OpNum).getReg() + 1); |
| 1301 | O << ", "; |
| 1302 | printRegName(O, MI->getOperand(OpNum).getReg() + 2); |
| 1303 | O << "}"; |
Jim Grosbach | c4360fe | 2011-10-21 20:02:19 +0000 | [diff] [blame] | 1304 | } |
Jim Grosbach | 846bcff | 2011-10-21 20:35:01 +0000 | [diff] [blame] | 1305 | |
| 1306 | void ARMInstPrinter::printVectorListFour(const MCInst *MI, unsigned OpNum, |
| 1307 | raw_ostream &O) { |
| 1308 | // Normally, it's not safe to use register enum values directly with |
| 1309 | // addition to get the next register, but for VFP registers, the |
| 1310 | // sort order is guaranteed because they're all of the form D<n>. |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1311 | O << "{"; |
| 1312 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1313 | O << ", "; |
| 1314 | printRegName(O, MI->getOperand(OpNum).getReg() + 1); |
| 1315 | O << ", "; |
| 1316 | printRegName(O, MI->getOperand(OpNum).getReg() + 2); |
| 1317 | O << ", "; |
| 1318 | printRegName(O, MI->getOperand(OpNum).getReg() + 3); |
| 1319 | O << "}"; |
Jim Grosbach | 846bcff | 2011-10-21 20:35:01 +0000 | [diff] [blame] | 1320 | } |
Jim Grosbach | cd6f5e7 | 2011-11-30 01:09:44 +0000 | [diff] [blame] | 1321 | |
| 1322 | void ARMInstPrinter::printVectorListOneAllLanes(const MCInst *MI, |
| 1323 | unsigned OpNum, |
| 1324 | raw_ostream &O) { |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1325 | O << "{"; |
| 1326 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1327 | O << "[]}"; |
Jim Grosbach | cd6f5e7 | 2011-11-30 01:09:44 +0000 | [diff] [blame] | 1328 | } |
| 1329 | |
Jim Grosbach | 3ecf976 | 2011-11-30 18:21:25 +0000 | [diff] [blame] | 1330 | void ARMInstPrinter::printVectorListTwoAllLanes(const MCInst *MI, |
| 1331 | unsigned OpNum, |
| 1332 | raw_ostream &O) { |
Jim Grosbach | 13a292c | 2012-03-06 22:01:44 +0000 | [diff] [blame] | 1333 | unsigned Reg = MI->getOperand(OpNum).getReg(); |
| 1334 | unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0); |
| 1335 | unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1336 | O << "{"; |
| 1337 | printRegName(O, Reg0); |
| 1338 | O << "[], "; |
| 1339 | printRegName(O, Reg1); |
| 1340 | O << "[]}"; |
Jim Grosbach | 3ecf976 | 2011-11-30 18:21:25 +0000 | [diff] [blame] | 1341 | } |
Jim Grosbach | 8d24618 | 2011-12-14 19:35:22 +0000 | [diff] [blame] | 1342 | |
Jim Grosbach | b78403c | 2012-01-24 23:47:04 +0000 | [diff] [blame] | 1343 | void ARMInstPrinter::printVectorListThreeAllLanes(const MCInst *MI, |
| 1344 | unsigned OpNum, |
| 1345 | raw_ostream &O) { |
| 1346 | // Normally, it's not safe to use register enum values directly with |
| 1347 | // addition to get the next register, but for VFP registers, the |
| 1348 | // sort order is guaranteed because they're all of the form D<n>. |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1349 | O << "{"; |
| 1350 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1351 | O << "[], "; |
| 1352 | printRegName(O, MI->getOperand(OpNum).getReg() + 1); |
| 1353 | O << "[], "; |
| 1354 | printRegName(O, MI->getOperand(OpNum).getReg() + 2); |
| 1355 | O << "[]}"; |
Jim Grosbach | b78403c | 2012-01-24 23:47:04 +0000 | [diff] [blame] | 1356 | } |
| 1357 | |
Jim Grosbach | 086cbfa | 2012-01-25 00:01:08 +0000 | [diff] [blame] | 1358 | void ARMInstPrinter::printVectorListFourAllLanes(const MCInst *MI, |
| 1359 | unsigned OpNum, |
| 1360 | raw_ostream &O) { |
| 1361 | // Normally, it's not safe to use register enum values directly with |
| 1362 | // addition to get the next register, but for VFP registers, the |
| 1363 | // sort order is guaranteed because they're all of the form D<n>. |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1364 | O << "{"; |
| 1365 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1366 | O << "[], "; |
| 1367 | printRegName(O, MI->getOperand(OpNum).getReg() + 1); |
| 1368 | O << "[], "; |
| 1369 | printRegName(O, MI->getOperand(OpNum).getReg() + 2); |
| 1370 | O << "[], "; |
| 1371 | printRegName(O, MI->getOperand(OpNum).getReg() + 3); |
| 1372 | O << "[]}"; |
Jim Grosbach | 086cbfa | 2012-01-25 00:01:08 +0000 | [diff] [blame] | 1373 | } |
| 1374 | |
Jim Grosbach | c5af54e | 2011-12-21 00:38:54 +0000 | [diff] [blame] | 1375 | void ARMInstPrinter::printVectorListTwoSpacedAllLanes(const MCInst *MI, |
| 1376 | unsigned OpNum, |
| 1377 | raw_ostream &O) { |
Jim Grosbach | ed428bc | 2012-03-06 23:10:38 +0000 | [diff] [blame] | 1378 | unsigned Reg = MI->getOperand(OpNum).getReg(); |
| 1379 | unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0); |
| 1380 | unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1381 | O << "{"; |
| 1382 | printRegName(O, Reg0); |
| 1383 | O << "[], "; |
| 1384 | printRegName(O, Reg1); |
| 1385 | O << "[]}"; |
Jim Grosbach | c5af54e | 2011-12-21 00:38:54 +0000 | [diff] [blame] | 1386 | } |
| 1387 | |
Jim Grosbach | b78403c | 2012-01-24 23:47:04 +0000 | [diff] [blame] | 1388 | void ARMInstPrinter::printVectorListThreeSpacedAllLanes(const MCInst *MI, |
| 1389 | unsigned OpNum, |
| 1390 | raw_ostream &O) { |
| 1391 | // Normally, it's not safe to use register enum values directly with |
| 1392 | // addition to get the next register, but for VFP registers, the |
| 1393 | // sort order is guaranteed because they're all of the form D<n>. |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1394 | O << "{"; |
| 1395 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1396 | O << "[], "; |
| 1397 | printRegName(O, MI->getOperand(OpNum).getReg() + 2); |
| 1398 | O << "[], "; |
| 1399 | printRegName(O, MI->getOperand(OpNum).getReg() + 4); |
| 1400 | O << "[]}"; |
Jim Grosbach | 086cbfa | 2012-01-25 00:01:08 +0000 | [diff] [blame] | 1401 | } |
| 1402 | |
| 1403 | void ARMInstPrinter::printVectorListFourSpacedAllLanes(const MCInst *MI, |
| 1404 | unsigned OpNum, |
| 1405 | raw_ostream &O) { |
| 1406 | // Normally, it's not safe to use register enum values directly with |
| 1407 | // addition to get the next register, but for VFP registers, the |
| 1408 | // sort order is guaranteed because they're all of the form D<n>. |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1409 | O << "{"; |
| 1410 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1411 | O << "[], "; |
| 1412 | printRegName(O, MI->getOperand(OpNum).getReg() + 2); |
| 1413 | O << "[], "; |
| 1414 | printRegName(O, MI->getOperand(OpNum).getReg() + 4); |
| 1415 | O << "[], "; |
| 1416 | printRegName(O, MI->getOperand(OpNum).getReg() + 6); |
| 1417 | O << "[]}"; |
Jim Grosbach | b78403c | 2012-01-24 23:47:04 +0000 | [diff] [blame] | 1418 | } |
| 1419 | |
Jim Grosbach | ac2af3f | 2012-01-23 23:20:46 +0000 | [diff] [blame] | 1420 | void ARMInstPrinter::printVectorListThreeSpaced(const MCInst *MI, |
| 1421 | unsigned OpNum, |
| 1422 | raw_ostream &O) { |
| 1423 | // Normally, it's not safe to use register enum values directly with |
| 1424 | // addition to get the next register, but for VFP registers, the |
| 1425 | // sort order is guaranteed because they're all of the form D<n>. |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1426 | O << "{"; |
| 1427 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1428 | O << ", "; |
| 1429 | printRegName(O, MI->getOperand(OpNum).getReg() + 2); |
| 1430 | O << ", "; |
| 1431 | printRegName(O, MI->getOperand(OpNum).getReg() + 4); |
| 1432 | O << "}"; |
Jim Grosbach | ac2af3f | 2012-01-23 23:20:46 +0000 | [diff] [blame] | 1433 | } |
Jim Grosbach | ed561fc | 2012-01-24 00:43:17 +0000 | [diff] [blame] | 1434 | |
| 1435 | void ARMInstPrinter::printVectorListFourSpaced(const MCInst *MI, |
| 1436 | unsigned OpNum, |
| 1437 | raw_ostream &O) { |
| 1438 | // Normally, it's not safe to use register enum values directly with |
| 1439 | // addition to get the next register, but for VFP registers, the |
| 1440 | // sort order is guaranteed because they're all of the form D<n>. |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 1441 | O << "{"; |
| 1442 | printRegName(O, MI->getOperand(OpNum).getReg()); |
| 1443 | O << ", "; |
| 1444 | printRegName(O, MI->getOperand(OpNum).getReg() + 2); |
| 1445 | O << ", "; |
| 1446 | printRegName(O, MI->getOperand(OpNum).getReg() + 4); |
| 1447 | O << ", "; |
| 1448 | printRegName(O, MI->getOperand(OpNum).getReg() + 6); |
| 1449 | O << "}"; |
Jim Grosbach | ed561fc | 2012-01-24 00:43:17 +0000 | [diff] [blame] | 1450 | } |