blob: b9f21dcdda6a3f646b5a32e5831da50c9bb4e5c7 [file] [log] [blame]
Chris Lattnera2907782009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "asm-printer"
15#include "ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000016#include "MCTargetDesc/ARMAddressingModes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "MCTargetDesc/ARMBaseInfo.h"
Chris Lattner89d47202009-10-19 21:21:39 +000018#include "llvm/MC/MCAsmInfo.h"
Chris Lattner889a6212009-10-19 21:53:00 +000019#include "llvm/MC/MCExpr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "llvm/MC/MCInst.h"
Craig Topperdab9e352012-04-02 07:01:04 +000021#include "llvm/MC/MCInstrInfo.h"
Jim Grosbachc988e0c2012-03-05 19:33:30 +000022#include "llvm/MC/MCRegisterInfo.h"
Chris Lattner889a6212009-10-19 21:53:00 +000023#include "llvm/Support/raw_ostream.h"
Chris Lattnera2907782009-10-19 19:56:26 +000024using namespace llvm;
25
Chris Lattnera2907782009-10-19 19:56:26 +000026#include "ARMGenAsmWriter.inc"
Chris Lattnera2907782009-10-19 19:56:26 +000027
Owen Andersone33c95d2011-08-11 18:41:59 +000028/// translateShiftImm - Convert shift immediate from 0-31 to 1-32 for printing.
29///
Jim Grosbachd74c0e72011-10-12 16:36:01 +000030/// getSORegOffset returns an integer from 0-31, representing '32' as 0.
Owen Andersone33c95d2011-08-11 18:41:59 +000031static unsigned translateShiftImm(unsigned imm) {
Tim Northover0c97e762012-09-22 11:18:12 +000032 // lsr #32 and asr #32 exist, but should be encoded as a 0.
33 assert((imm & ~0x1f) == 0 && "Invalid shift encoding");
34
Owen Andersone33c95d2011-08-11 18:41:59 +000035 if (imm == 0)
36 return 32;
37 return imm;
38}
39
Tim Northover0c97e762012-09-22 11:18:12 +000040/// Prints the shift value with an immediate value.
41static void printRegImmShift(raw_ostream &O, ARM_AM::ShiftOpc ShOpc,
Kevin Enderby62183c42012-10-22 22:31:46 +000042 unsigned ShImm, bool UseMarkup) {
Tim Northover0c97e762012-09-22 11:18:12 +000043 if (ShOpc == ARM_AM::no_shift || (ShOpc == ARM_AM::lsl && !ShImm))
44 return;
45 O << ", ";
46
47 assert (!(ShOpc == ARM_AM::ror && !ShImm) && "Cannot have ror #0");
48 O << getShiftOpcStr(ShOpc);
49
Kevin Enderbydccdac62012-10-23 22:52:52 +000050 if (ShOpc != ARM_AM::rrx) {
Kevin Enderby62183c42012-10-22 22:31:46 +000051 O << " ";
52 if (UseMarkup)
53 O << "<imm:";
54 O << "#" << translateShiftImm(ShImm);
55 if (UseMarkup)
56 O << ">";
57 }
Tim Northover0c97e762012-09-22 11:18:12 +000058}
James Molloy4c493e82011-09-07 17:24:38 +000059
60ARMInstPrinter::ARMInstPrinter(const MCAsmInfo &MAI,
Craig Topper54bfde72012-04-02 06:09:36 +000061 const MCInstrInfo &MII,
Jim Grosbachfd93a592012-03-05 19:33:20 +000062 const MCRegisterInfo &MRI,
James Molloy4c493e82011-09-07 17:24:38 +000063 const MCSubtargetInfo &STI) :
Craig Topper54bfde72012-04-02 06:09:36 +000064 MCInstPrinter(MAI, MII, MRI) {
James Molloy4c493e82011-09-07 17:24:38 +000065 // Initialize the set of available features.
66 setAvailableFeatures(STI.getFeatureBits());
67}
68
Rafael Espindolad6860522011-06-02 02:34:55 +000069void ARMInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const {
Kevin Enderbydccdac62012-10-23 22:52:52 +000070 OS << markup("<reg:")
71 << getRegisterName(RegNo)
72 << markup(">");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +000073}
Chris Lattnerf20f7982010-10-28 21:37:33 +000074
Owen Andersona0c3b972011-09-15 23:38:46 +000075void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O,
76 StringRef Annot) {
Bill Wendlingf2fa04a2010-11-13 10:40:19 +000077 unsigned Opcode = MI->getOpcode();
78
Jim Grosbachcb540f52012-06-18 19:45:50 +000079 // Check for HINT instructions w/ canonical names.
80 if (Opcode == ARM::HINT || Opcode == ARM::t2HINT) {
81 switch (MI->getOperand(0).getImm()) {
82 case 0: O << "\tnop"; break;
83 case 1: O << "\tyield"; break;
84 case 2: O << "\twfe"; break;
85 case 3: O << "\twfi"; break;
86 case 4: O << "\tsev"; break;
87 default:
88 // Anything else should just print normally.
89 printInstruction(MI, O);
90 printAnnotation(O, Annot);
91 return;
92 }
93 printPredicateOperand(MI, 1, O);
94 if (Opcode == ARM::t2HINT)
95 O << ".w";
96 printAnnotation(O, Annot);
97 return;
98 }
99
Johnny Chen8f3004c2010-03-17 17:52:21 +0000100 // Check for MOVs and print canonical forms, instead.
Owen Anderson04912702011-07-21 23:38:37 +0000101 if (Opcode == ARM::MOVsr) {
Jim Grosbach7a6c37d2010-09-17 22:36:38 +0000102 // FIXME: Thumb variants?
Johnny Chen8f3004c2010-03-17 17:52:21 +0000103 const MCOperand &Dst = MI->getOperand(0);
104 const MCOperand &MO1 = MI->getOperand(1);
105 const MCOperand &MO2 = MI->getOperand(2);
106 const MCOperand &MO3 = MI->getOperand(3);
107
108 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
Chris Lattner76c564b2010-04-04 04:47:45 +0000109 printSBitModifierOperand(MI, 6, O);
110 printPredicateOperand(MI, 4, O);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000111
Kevin Enderby62183c42012-10-22 22:31:46 +0000112 O << '\t';
113 printRegName(O, Dst.getReg());
114 O << ", ";
115 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +0000116
Kevin Enderby62183c42012-10-22 22:31:46 +0000117 O << ", ";
118 printRegName(O, MO2.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000119 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000120 printAnnotation(O, Annot);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000121 return;
122 }
123
Owen Anderson04912702011-07-21 23:38:37 +0000124 if (Opcode == ARM::MOVsi) {
125 // FIXME: Thumb variants?
126 const MCOperand &Dst = MI->getOperand(0);
127 const MCOperand &MO1 = MI->getOperand(1);
128 const MCOperand &MO2 = MI->getOperand(2);
129
130 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm()));
131 printSBitModifierOperand(MI, 5, O);
132 printPredicateOperand(MI, 3, O);
133
Kevin Enderby62183c42012-10-22 22:31:46 +0000134 O << '\t';
135 printRegName(O, Dst.getReg());
136 O << ", ";
137 printRegName(O, MO1.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000138
Owen Andersond1814792011-09-15 18:36:29 +0000139 if (ARM_AM::getSORegShOp(MO2.getImm()) == ARM_AM::rrx) {
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000140 printAnnotation(O, Annot);
Owen Anderson04912702011-07-21 23:38:37 +0000141 return;
Owen Andersond1814792011-09-15 18:36:29 +0000142 }
Owen Anderson04912702011-07-21 23:38:37 +0000143
Kevin Enderbydccdac62012-10-23 22:52:52 +0000144 O << ", "
145 << markup("<imm:")
146 << "#" << translateShiftImm(ARM_AM::getSORegOffset(MO2.getImm()))
147 << markup(">");
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000148 printAnnotation(O, Annot);
Owen Anderson04912702011-07-21 23:38:37 +0000149 return;
150 }
151
152
Johnny Chen8f3004c2010-03-17 17:52:21 +0000153 // A8.6.123 PUSH
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000154 if ((Opcode == ARM::STMDB_UPD || Opcode == ARM::t2STMDB_UPD) &&
Owen Andersonfbb704f2011-11-02 18:03:14 +0000155 MI->getOperand(0).getReg() == ARM::SP &&
156 MI->getNumOperands() > 5) {
157 // Should only print PUSH if there are at least two registers in the list.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000158 O << '\t' << "push";
159 printPredicateOperand(MI, 2, O);
Jim Grosbachca7eaaa2010-12-03 20:33:01 +0000160 if (Opcode == ARM::t2STMDB_UPD)
161 O << ".w";
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000162 O << '\t';
163 printRegisterList(MI, 4, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000164 printAnnotation(O, Annot);
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000165 return;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000166 }
Jim Grosbach27ad83d2011-08-11 18:07:11 +0000167 if (Opcode == ARM::STR_PRE_IMM && MI->getOperand(2).getReg() == ARM::SP &&
168 MI->getOperand(3).getImm() == -4) {
169 O << '\t' << "push";
170 printPredicateOperand(MI, 4, O);
Kevin Enderby62183c42012-10-22 22:31:46 +0000171 O << "\t{";
172 printRegName(O, MI->getOperand(1).getReg());
173 O << "}";
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000174 printAnnotation(O, Annot);
Jim Grosbach27ad83d2011-08-11 18:07:11 +0000175 return;
176 }
Johnny Chen8f3004c2010-03-17 17:52:21 +0000177
178 // A8.6.122 POP
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000179 if ((Opcode == ARM::LDMIA_UPD || Opcode == ARM::t2LDMIA_UPD) &&
Owen Andersonfbb704f2011-11-02 18:03:14 +0000180 MI->getOperand(0).getReg() == ARM::SP &&
181 MI->getNumOperands() > 5) {
182 // Should only print POP if there are at least two registers in the list.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000183 O << '\t' << "pop";
184 printPredicateOperand(MI, 2, O);
Jim Grosbachca7eaaa2010-12-03 20:33:01 +0000185 if (Opcode == ARM::t2LDMIA_UPD)
186 O << ".w";
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000187 O << '\t';
188 printRegisterList(MI, 4, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000189 printAnnotation(O, Annot);
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000190 return;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000191 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +0000192 if (Opcode == ARM::LDR_POST_IMM && MI->getOperand(2).getReg() == ARM::SP &&
193 MI->getOperand(4).getImm() == 4) {
194 O << '\t' << "pop";
195 printPredicateOperand(MI, 5, O);
Kevin Enderby62183c42012-10-22 22:31:46 +0000196 O << "\t{";
197 printRegName(O, MI->getOperand(0).getReg());
198 O << "}";
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000199 printAnnotation(O, Annot);
Jim Grosbach8ba76c62011-08-11 17:35:48 +0000200 return;
201 }
202
Johnny Chen8f3004c2010-03-17 17:52:21 +0000203
204 // A8.6.355 VPUSH
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000205 if ((Opcode == ARM::VSTMSDB_UPD || Opcode == ARM::VSTMDDB_UPD) &&
Johnny Chen8f3004c2010-03-17 17:52:21 +0000206 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000207 O << '\t' << "vpush";
208 printPredicateOperand(MI, 2, O);
209 O << '\t';
210 printRegisterList(MI, 4, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000211 printAnnotation(O, Annot);
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000212 return;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000213 }
214
215 // A8.6.354 VPOP
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000216 if ((Opcode == ARM::VLDMSIA_UPD || Opcode == ARM::VLDMDIA_UPD) &&
Johnny Chen8f3004c2010-03-17 17:52:21 +0000217 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000218 O << '\t' << "vpop";
219 printPredicateOperand(MI, 2, O);
220 O << '\t';
221 printRegisterList(MI, 4, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000222 printAnnotation(O, Annot);
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000223 return;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000224 }
225
Jim Grosbache364ad52011-08-23 17:41:15 +0000226 if (Opcode == ARM::tLDMIA) {
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000227 bool Writeback = true;
228 unsigned BaseReg = MI->getOperand(0).getReg();
229 for (unsigned i = 3; i < MI->getNumOperands(); ++i) {
230 if (MI->getOperand(i).getReg() == BaseReg)
231 Writeback = false;
232 }
233
Jim Grosbache364ad52011-08-23 17:41:15 +0000234 O << "\tldm";
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000235
236 printPredicateOperand(MI, 1, O);
Kevin Enderby62183c42012-10-22 22:31:46 +0000237 O << '\t';
238 printRegName(O, BaseReg);
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000239 if (Writeback) O << "!";
240 O << ", ";
241 printRegisterList(MI, 3, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000242 printAnnotation(O, Annot);
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000243 return;
244 }
245
Jim Grosbach25977222011-08-19 23:24:36 +0000246 // Thumb1 NOP
247 if (Opcode == ARM::tMOVr && MI->getOperand(0).getReg() == ARM::R8 &&
248 MI->getOperand(1).getReg() == ARM::R8) {
249 O << "\tnop";
Jim Grosbachaf2f8272011-08-24 20:06:14 +0000250 printPredicateOperand(MI, 2, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000251 printAnnotation(O, Annot);
Jim Grosbach25977222011-08-19 23:24:36 +0000252 return;
253 }
254
Weiming Zhao8f56f882012-11-16 21:55:34 +0000255 // Combine 2 GPRs from disassember into a GPRPair to match with instr def.
256 // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
257 // a single GPRPair reg operand is used in the .td file to replace the two
258 // GPRs. However, when decoding them, the two GRPs cannot be automatically
259 // expressed as a GPRPair, so we have to manually merge them.
260 // FIXME: We would really like to be able to tablegen'erate this.
261 if (Opcode == ARM::LDREXD || Opcode == ARM::STREXD) {
262 const MCRegisterClass& MRC = MRI.getRegClass(ARM::GPRRegClassID);
263 bool isStore = Opcode == ARM::STREXD;
264 unsigned Reg = MI->getOperand(isStore ? 1 : 0).getReg();
265 if (MRC.contains(Reg)) {
266 MCInst NewMI;
267 MCOperand NewReg;
268 NewMI.setOpcode(Opcode);
269
270 if (isStore)
271 NewMI.addOperand(MI->getOperand(0));
272 NewReg = MCOperand::CreateReg(MRI.getMatchingSuperReg(Reg, ARM::gsub_0,
273 &MRI.getRegClass(ARM::GPRPairRegClassID)));
274 NewMI.addOperand(NewReg);
275
276 // Copy the rest operands into NewMI.
277 for(unsigned i= isStore ? 3 : 2; i < MI->getNumOperands(); ++i)
278 NewMI.addOperand(MI->getOperand(i));
279 printInstruction(&NewMI, O);
280 return;
281 }
282 }
283
Chris Lattner76c564b2010-04-04 04:47:45 +0000284 printInstruction(MI, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000285 printAnnotation(O, Annot);
Bill Wendlingf2fa04a2010-11-13 10:40:19 +0000286}
Chris Lattnera2907782009-10-19 19:56:26 +0000287
Chris Lattner93e3ef62009-10-19 20:59:55 +0000288void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000289 raw_ostream &O) {
Chris Lattner93e3ef62009-10-19 20:59:55 +0000290 const MCOperand &Op = MI->getOperand(OpNo);
291 if (Op.isReg()) {
Chris Lattner60d51312009-10-20 06:15:28 +0000292 unsigned Reg = Op.getReg();
Kevin Enderby62183c42012-10-22 22:31:46 +0000293 printRegName(O, Reg);
Chris Lattner93e3ef62009-10-19 20:59:55 +0000294 } else if (Op.isImm()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000295 O << markup("<imm:")
296 << '#' << Op.getImm()
297 << markup(">");
Chris Lattner93e3ef62009-10-19 20:59:55 +0000298 } else {
299 assert(Op.isExpr() && "unknown operand kind in printOperand");
Kevin Enderby5dcda642011-10-04 22:44:48 +0000300 // If a symbolic branch target was added as a constant expression then print
Kevin Enderbyc407cc72012-04-13 18:46:37 +0000301 // that address in hex. And only print 32 unsigned bits for the address.
Kevin Enderby5dcda642011-10-04 22:44:48 +0000302 const MCConstantExpr *BranchTarget = dyn_cast<MCConstantExpr>(Op.getExpr());
303 int64_t Address;
304 if (BranchTarget && BranchTarget->EvaluateAsAbsolute(Address)) {
305 O << "0x";
Kevin Enderbyc407cc72012-04-13 18:46:37 +0000306 O.write_hex((uint32_t)Address);
Kevin Enderby5dcda642011-10-04 22:44:48 +0000307 }
308 else {
309 // Otherwise, just print the expression.
310 O << *Op.getExpr();
311 }
Chris Lattner93e3ef62009-10-19 20:59:55 +0000312 }
313}
Chris Lattner89d47202009-10-19 21:21:39 +0000314
Jim Grosbach4739f2e2012-10-30 01:04:51 +0000315void ARMInstPrinter::printThumbLdrLabelOperand(const MCInst *MI, unsigned OpNum,
316 raw_ostream &O) {
Owen Andersonf52c68f2011-09-21 23:44:46 +0000317 const MCOperand &MO1 = MI->getOperand(OpNum);
318 if (MO1.isExpr())
319 O << *MO1.getExpr();
Kevin Enderby62183c42012-10-22 22:31:46 +0000320 else if (MO1.isImm()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000321 O << markup("<mem:") << "[pc, "
322 << markup("<imm:") << "#" << MO1.getImm()
323 << markup(">]>", "]");
Kevin Enderby62183c42012-10-22 22:31:46 +0000324 }
Owen Andersonf52c68f2011-09-21 23:44:46 +0000325 else
326 llvm_unreachable("Unknown LDR label operand?");
327}
328
Chris Lattner2f69ed82009-10-20 00:40:56 +0000329// so_reg is a 4-operand unit corresponding to register forms of the A5.1
330// "Addressing Mode 1 - Data-processing operands" forms. This includes:
331// REG 0 0 - e.g. R5
332// REG REG 0,SH_OPC - e.g. R5, ROR R3
333// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Owen Anderson04912702011-07-21 23:38:37 +0000334void ARMInstPrinter::printSORegRegOperand(const MCInst *MI, unsigned OpNum,
Chris Lattner76c564b2010-04-04 04:47:45 +0000335 raw_ostream &O) {
Chris Lattner2f69ed82009-10-20 00:40:56 +0000336 const MCOperand &MO1 = MI->getOperand(OpNum);
337 const MCOperand &MO2 = MI->getOperand(OpNum+1);
338 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000339
Kevin Enderby62183c42012-10-22 22:31:46 +0000340 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000341
Chris Lattner2f69ed82009-10-20 00:40:56 +0000342 // Print the shift opc.
Bob Wilson97886d52010-08-05 00:34:42 +0000343 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
344 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
Jim Grosbach7dcd1352011-07-13 17:50:29 +0000345 if (ShOpc == ARM_AM::rrx)
346 return;
Jim Grosbach20cb5052011-10-21 16:56:40 +0000347
Kevin Enderby62183c42012-10-22 22:31:46 +0000348 O << ' ';
349 printRegName(O, MO2.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000350 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Chris Lattner2f69ed82009-10-20 00:40:56 +0000351}
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000352
Owen Anderson04912702011-07-21 23:38:37 +0000353void ARMInstPrinter::printSORegImmOperand(const MCInst *MI, unsigned OpNum,
354 raw_ostream &O) {
355 const MCOperand &MO1 = MI->getOperand(OpNum);
356 const MCOperand &MO2 = MI->getOperand(OpNum+1);
357
Kevin Enderby62183c42012-10-22 22:31:46 +0000358 printRegName(O, MO1.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000359
360 // Print the shift opc.
Tim Northover2fdbdc52012-09-22 11:18:19 +0000361 printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000362 ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup);
Owen Anderson04912702011-07-21 23:38:37 +0000363}
364
365
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000366//===--------------------------------------------------------------------===//
367// Addressing Mode #2
368//===--------------------------------------------------------------------===//
369
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000370void ARMInstPrinter::printAM2PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
371 raw_ostream &O) {
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000372 const MCOperand &MO1 = MI->getOperand(Op);
373 const MCOperand &MO2 = MI->getOperand(Op+1);
374 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000375
Kevin Enderbydccdac62012-10-23 22:52:52 +0000376 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000377 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000378
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000379 if (!MO2.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000380 if (ARM_AM::getAM2Offset(MO3.getImm())) { // Don't print +0.
Kevin Enderbydccdac62012-10-23 22:52:52 +0000381 O << ", "
382 << markup("<imm:")
383 << "#"
384 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
385 << ARM_AM::getAM2Offset(MO3.getImm())
386 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000387 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000388 O << "]" << markup(">");
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000389 return;
390 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000391
Kevin Enderby62183c42012-10-22 22:31:46 +0000392 O << ", ";
393 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()));
394 printRegName(O, MO2.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000395
Tim Northover0c97e762012-09-22 11:18:12 +0000396 printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO3.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000397 ARM_AM::getAM2Offset(MO3.getImm()), UseMarkup);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000398 O << "]" << markup(">");
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000399}
Chris Lattneref2979b2009-10-19 22:09:23 +0000400
Jim Grosbach05541f42011-09-19 22:21:13 +0000401void ARMInstPrinter::printAddrModeTBB(const MCInst *MI, unsigned Op,
402 raw_ostream &O) {
403 const MCOperand &MO1 = MI->getOperand(Op);
404 const MCOperand &MO2 = MI->getOperand(Op+1);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000405 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000406 printRegName(O, MO1.getReg());
407 O << ", ";
408 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000409 O << "]" << markup(">");
Jim Grosbach05541f42011-09-19 22:21:13 +0000410}
411
412void ARMInstPrinter::printAddrModeTBH(const MCInst *MI, unsigned Op,
413 raw_ostream &O) {
414 const MCOperand &MO1 = MI->getOperand(Op);
415 const MCOperand &MO2 = MI->getOperand(Op+1);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000416 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000417 printRegName(O, MO1.getReg());
418 O << ", ";
419 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000420 O << ", lsl " << markup("<imm:") << "#1" << markup(">") << "]" << markup(">");
Jim Grosbach05541f42011-09-19 22:21:13 +0000421}
422
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000423void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
424 raw_ostream &O) {
425 const MCOperand &MO1 = MI->getOperand(Op);
426
427 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
428 printOperand(MI, Op, O);
429 return;
430 }
431
NAKAMURA Takumi23b5b172012-09-22 13:12:28 +0000432#ifndef NDEBUG
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000433 const MCOperand &MO3 = MI->getOperand(Op+2);
434 unsigned IdxMode = ARM_AM::getAM2IdxMode(MO3.getImm());
Tim Northover2fdbdc52012-09-22 11:18:19 +0000435 assert(IdxMode != ARMII::IndexModePost &&
436 "Should be pre or offset index op");
NAKAMURA Takumi23b5b172012-09-22 13:12:28 +0000437#endif
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000438
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000439 printAM2PreOrOffsetIndexOp(MI, Op, O);
440}
441
Chris Lattner60d51312009-10-20 06:15:28 +0000442void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000443 unsigned OpNum,
444 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000445 const MCOperand &MO1 = MI->getOperand(OpNum);
446 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000447
Chris Lattner60d51312009-10-20 06:15:28 +0000448 if (!MO1.getReg()) {
449 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000450 O << markup("<imm:")
451 << '#' << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
452 << ImmOffs
453 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000454 return;
455 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000456
Kevin Enderby62183c42012-10-22 22:31:46 +0000457 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()));
458 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000459
Tim Northover0c97e762012-09-22 11:18:12 +0000460 printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000461 ARM_AM::getAM2Offset(MO2.getImm()), UseMarkup);
Chris Lattner60d51312009-10-20 06:15:28 +0000462}
463
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000464//===--------------------------------------------------------------------===//
465// Addressing Mode #3
466//===--------------------------------------------------------------------===//
467
468void ARMInstPrinter::printAM3PostIndexOp(const MCInst *MI, unsigned Op,
469 raw_ostream &O) {
470 const MCOperand &MO1 = MI->getOperand(Op);
471 const MCOperand &MO2 = MI->getOperand(Op+1);
472 const MCOperand &MO3 = MI->getOperand(Op+2);
473
Kevin Enderbydccdac62012-10-23 22:52:52 +0000474 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000475 printRegName(O, MO1.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000476 O << "], " << markup(">");
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000477
478 if (MO2.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000479 O << (char)ARM_AM::getAM3Op(MO3.getImm());
480 printRegName(O, MO2.getReg());
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000481 return;
482 }
483
484 unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000485 O << markup("<imm:")
486 << '#'
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000487 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
Kevin Enderbydccdac62012-10-23 22:52:52 +0000488 << ImmOffs
489 << markup(">");
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000490}
491
492void ARMInstPrinter::printAM3PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
493 raw_ostream &O) {
494 const MCOperand &MO1 = MI->getOperand(Op);
495 const MCOperand &MO2 = MI->getOperand(Op+1);
496 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000497
Kevin Enderbydccdac62012-10-23 22:52:52 +0000498 O << markup("<mem:") << '[';
Kevin Enderby62183c42012-10-22 22:31:46 +0000499 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000500
Chris Lattner60d51312009-10-20 06:15:28 +0000501 if (MO2.getReg()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000502 O << ", " << getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()));
Kevin Enderby62183c42012-10-22 22:31:46 +0000503 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000504 O << ']' << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000505 return;
506 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000507
NAKAMURA Takumi0ac2f2a2012-09-22 13:12:22 +0000508 //If the op is sub we have to print the immediate even if it is 0
Silviu Baranga5a719f92012-05-11 09:10:54 +0000509 unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm());
510 ARM_AM::AddrOpc op = ARM_AM::getAM3Op(MO3.getImm());
NAKAMURA Takumi0ac2f2a2012-09-22 13:12:22 +0000511
Kevin Enderby62183c42012-10-22 22:31:46 +0000512 if (ImmOffs || (op == ARM_AM::sub)) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000513 O << ", "
514 << markup("<imm:")
515 << "#"
Silviu Baranga5a719f92012-05-11 09:10:54 +0000516 << ARM_AM::getAddrOpcStr(op)
Kevin Enderbydccdac62012-10-23 22:52:52 +0000517 << ImmOffs
518 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000519 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000520 O << ']' << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000521}
522
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000523void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned Op,
524 raw_ostream &O) {
Jim Grosbach8648c102011-12-19 23:06:24 +0000525 const MCOperand &MO1 = MI->getOperand(Op);
526 if (!MO1.isReg()) { // For label symbolic references.
527 printOperand(MI, Op, O);
528 return;
529 }
530
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000531 const MCOperand &MO3 = MI->getOperand(Op+2);
532 unsigned IdxMode = ARM_AM::getAM3IdxMode(MO3.getImm());
533
534 if (IdxMode == ARMII::IndexModePost) {
535 printAM3PostIndexOp(MI, Op, O);
536 return;
537 }
538 printAM3PreOrOffsetIndexOp(MI, Op, O);
539}
540
Chris Lattner60d51312009-10-20 06:15:28 +0000541void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000542 unsigned OpNum,
543 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000544 const MCOperand &MO1 = MI->getOperand(OpNum);
545 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000546
Chris Lattner60d51312009-10-20 06:15:28 +0000547 if (MO1.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000548 O << getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()));
549 printRegName(O, MO1.getReg());
Chris Lattner60d51312009-10-20 06:15:28 +0000550 return;
551 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000552
Chris Lattner60d51312009-10-20 06:15:28 +0000553 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000554 O << markup("<imm:")
555 << '#' << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm())) << ImmOffs
556 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000557}
558
Jim Grosbachd3595712011-08-03 23:50:40 +0000559void ARMInstPrinter::printPostIdxImm8Operand(const MCInst *MI,
560 unsigned OpNum,
561 raw_ostream &O) {
562 const MCOperand &MO = MI->getOperand(OpNum);
563 unsigned Imm = MO.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +0000564 O << markup("<imm:")
565 << '#' << ((Imm & 256) ? "" : "-") << (Imm & 0xff)
566 << markup(">");
Jim Grosbachd3595712011-08-03 23:50:40 +0000567}
568
Jim Grosbachbafce842011-08-05 15:48:21 +0000569void ARMInstPrinter::printPostIdxRegOperand(const MCInst *MI, unsigned OpNum,
570 raw_ostream &O) {
571 const MCOperand &MO1 = MI->getOperand(OpNum);
572 const MCOperand &MO2 = MI->getOperand(OpNum+1);
573
Kevin Enderby62183c42012-10-22 22:31:46 +0000574 O << (MO2.getImm() ? "" : "-");
575 printRegName(O, MO1.getReg());
Jim Grosbachbafce842011-08-05 15:48:21 +0000576}
577
Owen Andersonce519032011-08-04 18:24:14 +0000578void ARMInstPrinter::printPostIdxImm8s4Operand(const MCInst *MI,
579 unsigned OpNum,
580 raw_ostream &O) {
581 const MCOperand &MO = MI->getOperand(OpNum);
582 unsigned Imm = MO.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +0000583 O << markup("<imm:")
584 << '#' << ((Imm & 256) ? "" : "-") << ((Imm & 0xff) << 2)
585 << markup(">");
Owen Andersonce519032011-08-04 18:24:14 +0000586}
587
588
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000589void ARMInstPrinter::printLdStmModeOperand(const MCInst *MI, unsigned OpNum,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000590 raw_ostream &O) {
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000591 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(OpNum)
592 .getImm());
593 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattneref2979b2009-10-19 22:09:23 +0000594}
595
Chris Lattner60d51312009-10-20 06:15:28 +0000596void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000597 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000598 const MCOperand &MO1 = MI->getOperand(OpNum);
599 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000600
Chris Lattner60d51312009-10-20 06:15:28 +0000601 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner76c564b2010-04-04 04:47:45 +0000602 printOperand(MI, OpNum, O);
Chris Lattner60d51312009-10-20 06:15:28 +0000603 return;
604 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000605
Kevin Enderbydccdac62012-10-23 22:52:52 +0000606 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000607 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000608
Owen Anderson967674d2011-08-29 19:36:44 +0000609 unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm());
610 unsigned Op = ARM_AM::getAM5Op(MO2.getImm());
611 if (ImmOffs || Op == ARM_AM::sub) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000612 O << ", "
613 << markup("<imm:")
614 << "#"
Johnny Chen8f3004c2010-03-17 17:52:21 +0000615 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Kevin Enderbydccdac62012-10-23 22:52:52 +0000616 << ImmOffs * 4
617 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000618 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000619 O << "]" << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000620}
621
Chris Lattner76c564b2010-04-04 04:47:45 +0000622void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
623 raw_ostream &O) {
Chris Lattner9351e4f2009-10-20 06:22:33 +0000624 const MCOperand &MO1 = MI->getOperand(OpNum);
625 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000626
Kevin Enderbydccdac62012-10-23 22:52:52 +0000627 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000628 printRegName(O, MO1.getReg());
Bob Wilsonae08a732010-03-20 22:13:40 +0000629 if (MO2.getImm()) {
630 // FIXME: Both darwin as and GNU as violate ARM docs here.
Bob Wilson0b9aafd2010-07-14 23:54:43 +0000631 O << ", :" << (MO2.getImm() << 3);
Chris Lattner9351e4f2009-10-20 06:22:33 +0000632 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000633 O << "]" << markup(">");
Bob Wilsonae08a732010-03-20 22:13:40 +0000634}
635
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000636void ARMInstPrinter::printAddrMode7Operand(const MCInst *MI, unsigned OpNum,
637 raw_ostream &O) {
638 const MCOperand &MO1 = MI->getOperand(OpNum);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000639 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000640 printRegName(O, MO1.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000641 O << "]" << markup(">");
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000642}
643
Bob Wilsonae08a732010-03-20 22:13:40 +0000644void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000645 unsigned OpNum,
646 raw_ostream &O) {
Bob Wilsonae08a732010-03-20 22:13:40 +0000647 const MCOperand &MO = MI->getOperand(OpNum);
648 if (MO.getReg() == 0)
649 O << "!";
Kevin Enderby62183c42012-10-22 22:31:46 +0000650 else {
651 O << ", ";
652 printRegName(O, MO.getReg());
653 }
Chris Lattner9351e4f2009-10-20 06:22:33 +0000654}
655
Bob Wilsonadd513112010-08-11 23:10:46 +0000656void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI,
657 unsigned OpNum,
658 raw_ostream &O) {
Chris Lattner9351e4f2009-10-20 06:22:33 +0000659 const MCOperand &MO = MI->getOperand(OpNum);
660 uint32_t v = ~MO.getImm();
661 int32_t lsb = CountTrailingZeros_32(v);
662 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
663 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000664 O << markup("<imm:") << '#' << lsb << markup(">")
665 << ", "
666 << markup("<imm:") << '#' << width << markup(">");
Chris Lattner9351e4f2009-10-20 06:22:33 +0000667}
Chris Lattner60d51312009-10-20 06:15:28 +0000668
Johnny Chen8e8f1c12010-08-12 20:46:17 +0000669void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum,
670 raw_ostream &O) {
671 unsigned val = MI->getOperand(OpNum).getImm();
672 O << ARM_MB::MemBOptToString(val);
673}
674
Bob Wilson481d7a92010-08-16 18:27:34 +0000675void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum,
Bob Wilsonadd513112010-08-11 23:10:46 +0000676 raw_ostream &O) {
677 unsigned ShiftOp = MI->getOperand(OpNum).getImm();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000678 bool isASR = (ShiftOp & (1 << 5)) != 0;
679 unsigned Amt = ShiftOp & 0x1f;
Kevin Enderby62183c42012-10-22 22:31:46 +0000680 if (isASR) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000681 O << ", asr "
682 << markup("<imm:")
683 << "#" << (Amt == 0 ? 32 : Amt)
684 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000685 }
686 else if (Amt) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000687 O << ", lsl "
688 << markup("<imm:")
689 << "#" << Amt
690 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000691 }
Bob Wilsonadd513112010-08-11 23:10:46 +0000692}
693
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000694void ARMInstPrinter::printPKHLSLShiftImm(const MCInst *MI, unsigned OpNum,
695 raw_ostream &O) {
696 unsigned Imm = MI->getOperand(OpNum).getImm();
697 if (Imm == 0)
698 return;
699 assert(Imm > 0 && Imm < 32 && "Invalid PKH shift immediate value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000700 O << ", lsl " << markup("<imm:") << "#" << Imm << markup(">");
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000701}
702
703void ARMInstPrinter::printPKHASRShiftImm(const MCInst *MI, unsigned OpNum,
704 raw_ostream &O) {
705 unsigned Imm = MI->getOperand(OpNum).getImm();
706 // A shift amount of 32 is encoded as 0.
707 if (Imm == 0)
708 Imm = 32;
709 assert(Imm > 0 && Imm <= 32 && "Invalid PKH shift immediate value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000710 O << ", asr " << markup("<imm:") << "#" << Imm << markup(">");
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000711}
712
Chris Lattner76c564b2010-04-04 04:47:45 +0000713void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
714 raw_ostream &O) {
Chris Lattneref2979b2009-10-19 22:09:23 +0000715 O << "{";
Johnny Chen8f3004c2010-03-17 17:52:21 +0000716 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
717 if (i != OpNum) O << ", ";
Kevin Enderby62183c42012-10-22 22:31:46 +0000718 printRegName(O, MI->getOperand(i).getReg());
Chris Lattneref2979b2009-10-19 22:09:23 +0000719 }
720 O << "}";
721}
Chris Lattneradd57492009-10-19 22:23:04 +0000722
Weiming Zhao8f56f882012-11-16 21:55:34 +0000723void ARMInstPrinter::printGPRPairOperand(const MCInst *MI, unsigned OpNum,
724 raw_ostream &O) {
725 unsigned Reg = MI->getOperand(OpNum).getReg();
726 printRegName(O, MRI.getSubReg(Reg, ARM::gsub_0));
727 O << ", ";
728 printRegName(O, MRI.getSubReg(Reg, ARM::gsub_1));
729}
730
731
Jim Grosbach7e72ec62010-10-13 21:00:04 +0000732void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum,
733 raw_ostream &O) {
734 const MCOperand &Op = MI->getOperand(OpNum);
735 if (Op.getImm())
736 O << "be";
737 else
738 O << "le";
739}
740
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000741void ARMInstPrinter::printCPSIMod(const MCInst *MI, unsigned OpNum,
742 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000743 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000744 O << ARM_PROC::IModToString(Op.getImm());
745}
746
747void ARMInstPrinter::printCPSIFlag(const MCInst *MI, unsigned OpNum,
748 raw_ostream &O) {
749 const MCOperand &Op = MI->getOperand(OpNum);
750 unsigned IFlags = Op.getImm();
751 for (int i=2; i >= 0; --i)
752 if (IFlags & (1 << i))
753 O << ARM_PROC::IFlagsToString(1 << i);
Owen Anderson10c5b122011-10-05 17:16:40 +0000754
755 if (IFlags == 0)
756 O << "none";
Johnny Chen8f3004c2010-03-17 17:52:21 +0000757}
758
Chris Lattner76c564b2010-04-04 04:47:45 +0000759void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
760 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000761 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000762 unsigned SpecRegRBit = Op.getImm() >> 4;
763 unsigned Mask = Op.getImm() & 0xf;
764
James Molloy21efa7d2011-09-28 14:21:38 +0000765 if (getAvailableFeatures() & ARM::FeatureMClass) {
Kevin Enderbyf1b225d2012-05-17 22:18:01 +0000766 unsigned SYSm = Op.getImm();
767 unsigned Opcode = MI->getOpcode();
768 // For reads of the special registers ignore the "mask encoding" bits
769 // which are only for writes.
770 if (Opcode == ARM::t2MRS_M)
771 SYSm &= 0xff;
772 switch (SYSm) {
Craig Toppere55c5562012-02-07 02:50:20 +0000773 default: llvm_unreachable("Unexpected mask value!");
Kevin Enderbyf1b225d2012-05-17 22:18:01 +0000774 case 0:
775 case 0x800: O << "apsr"; return; // with _nzcvq bits is an alias for aspr
776 case 0x400: O << "apsr_g"; return;
777 case 0xc00: O << "apsr_nzcvqg"; return;
778 case 1:
779 case 0x801: O << "iapsr"; return; // with _nzcvq bits is an alias for iapsr
780 case 0x401: O << "iapsr_g"; return;
781 case 0xc01: O << "iapsr_nzcvqg"; return;
782 case 2:
783 case 0x802: O << "eapsr"; return; // with _nzcvq bits is an alias for eapsr
784 case 0x402: O << "eapsr_g"; return;
785 case 0xc02: O << "eapsr_nzcvqg"; return;
786 case 3:
787 case 0x803: O << "xpsr"; return; // with _nzcvq bits is an alias for xpsr
788 case 0x403: O << "xpsr_g"; return;
789 case 0xc03: O << "xpsr_nzcvqg"; return;
Kevin Enderby6c7279e2012-06-15 22:14:44 +0000790 case 5:
791 case 0x805: O << "ipsr"; return;
792 case 6:
793 case 0x806: O << "epsr"; return;
794 case 7:
795 case 0x807: O << "iepsr"; return;
796 case 8:
797 case 0x808: O << "msp"; return;
798 case 9:
799 case 0x809: O << "psp"; return;
800 case 0x10:
801 case 0x810: O << "primask"; return;
802 case 0x11:
803 case 0x811: O << "basepri"; return;
804 case 0x12:
805 case 0x812: O << "basepri_max"; return;
806 case 0x13:
807 case 0x813: O << "faultmask"; return;
808 case 0x14:
809 case 0x814: O << "control"; return;
James Molloy21efa7d2011-09-28 14:21:38 +0000810 }
811 }
812
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000813 // As special cases, CPSR_f, CPSR_s and CPSR_fs prefer printing as
814 // APSR_nzcvq, APSR_g and APSRnzcvqg, respectively.
815 if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) {
816 O << "APSR_";
817 switch (Mask) {
Craig Toppere55c5562012-02-07 02:50:20 +0000818 default: llvm_unreachable("Unexpected mask value!");
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000819 case 4: O << "g"; return;
820 case 8: O << "nzcvq"; return;
821 case 12: O << "nzcvqg"; return;
822 }
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000823 }
824
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000825 if (SpecRegRBit)
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000826 O << "SPSR";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000827 else
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000828 O << "CPSR";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000829
Johnny Chen8f3004c2010-03-17 17:52:21 +0000830 if (Mask) {
831 O << '_';
832 if (Mask & 8) O << 'f';
833 if (Mask & 4) O << 's';
834 if (Mask & 2) O << 'x';
835 if (Mask & 1) O << 'c';
836 }
837}
838
Chris Lattner76c564b2010-04-04 04:47:45 +0000839void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
840 raw_ostream &O) {
Chris Lattner19c52202009-10-20 00:42:49 +0000841 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
Kevin Enderbyf0269b42012-03-01 22:13:02 +0000842 // Handle the undefined 15 CC value here for printing so we don't abort().
843 if ((unsigned)CC == 15)
844 O << "<und>";
845 else if (CC != ARMCC::AL)
Chris Lattner19c52202009-10-20 00:42:49 +0000846 O << ARMCondCodeToString(CC);
847}
848
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000849void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000850 unsigned OpNum,
851 raw_ostream &O) {
Johnny Chen0dae1cb2010-03-02 17:57:15 +0000852 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
853 O << ARMCondCodeToString(CC);
854}
855
Chris Lattner76c564b2010-04-04 04:47:45 +0000856void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
857 raw_ostream &O) {
Daniel Dunbara470eac2009-10-20 22:10:05 +0000858 if (MI->getOperand(OpNum).getReg()) {
859 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
860 "Expect ARM CPSR register!");
Chris Lattner85ab6702009-10-20 00:46:11 +0000861 O << 's';
862 }
863}
864
Chris Lattner76c564b2010-04-04 04:47:45 +0000865void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
866 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000867 O << MI->getOperand(OpNum).getImm();
868}
869
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000870void ARMInstPrinter::printPImmediate(const MCInst *MI, unsigned OpNum,
Jim Grosbach69664112011-10-12 16:34:37 +0000871 raw_ostream &O) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000872 O << "p" << MI->getOperand(OpNum).getImm();
873}
874
875void ARMInstPrinter::printCImmediate(const MCInst *MI, unsigned OpNum,
Jim Grosbach69664112011-10-12 16:34:37 +0000876 raw_ostream &O) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000877 O << "c" << MI->getOperand(OpNum).getImm();
878}
879
Jim Grosbach48399582011-10-12 17:34:41 +0000880void ARMInstPrinter::printCoprocOptionImm(const MCInst *MI, unsigned OpNum,
881 raw_ostream &O) {
882 O << "{" << MI->getOperand(OpNum).getImm() << "}";
883}
884
Chris Lattner76c564b2010-04-04 04:47:45 +0000885void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
886 raw_ostream &O) {
Jim Grosbach8a5a6a62010-09-18 00:04:53 +0000887 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattneradd57492009-10-19 22:23:04 +0000888}
Evan Chengb1852592009-11-19 06:57:41 +0000889
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000890void ARMInstPrinter::printAdrLabelOperand(const MCInst *MI, unsigned OpNum,
891 raw_ostream &O) {
892 const MCOperand &MO = MI->getOperand(OpNum);
893
894 if (MO.isExpr()) {
895 O << *MO.getExpr();
896 return;
897 }
898
899 int32_t OffImm = (int32_t)MO.getImm();
900
Kevin Enderbydccdac62012-10-23 22:52:52 +0000901 O << markup("<imm:");
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000902 if (OffImm == INT32_MIN)
903 O << "#-0";
904 else if (OffImm < 0)
905 O << "#-" << -OffImm;
906 else
907 O << "#" << OffImm;
Kevin Enderbydccdac62012-10-23 22:52:52 +0000908 O << markup(">");
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000909}
910
Chris Lattner76c564b2010-04-04 04:47:45 +0000911void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
912 raw_ostream &O) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000913 O << markup("<imm:")
914 << "#" << MI->getOperand(OpNum).getImm() * 4
915 << markup(">");
Jim Grosbach46dd4132011-08-17 21:51:27 +0000916}
917
918void ARMInstPrinter::printThumbSRImm(const MCInst *MI, unsigned OpNum,
919 raw_ostream &O) {
920 unsigned Imm = MI->getOperand(OpNum).getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +0000921 O << markup("<imm:")
922 << "#" << (Imm == 0 ? 32 : Imm)
923 << markup(">");
Evan Chengb1852592009-11-19 06:57:41 +0000924}
Johnny Chen8f3004c2010-03-17 17:52:21 +0000925
Chris Lattner76c564b2010-04-04 04:47:45 +0000926void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
927 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000928 // (3 - the number of trailing zeros) is the number of then / else.
929 unsigned Mask = MI->getOperand(OpNum).getImm();
Richard Bartonf435b092012-04-27 08:42:59 +0000930 unsigned Firstcond = MI->getOperand(OpNum-1).getImm();
931 unsigned CondBit0 = Firstcond & 1;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000932 unsigned NumTZ = CountTrailingZeros_32(Mask);
933 assert(NumTZ <= 3 && "Invalid IT mask!");
934 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
935 bool T = ((Mask >> Pos) & 1) == CondBit0;
936 if (T)
937 O << 't';
938 else
939 O << 'e';
940 }
941}
942
Chris Lattner76c564b2010-04-04 04:47:45 +0000943void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
944 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000945 const MCOperand &MO1 = MI->getOperand(Op);
Bill Wendling092a7bd2010-12-14 03:36:38 +0000946 const MCOperand &MO2 = MI->getOperand(Op + 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000947
948 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner76c564b2010-04-04 04:47:45 +0000949 printOperand(MI, Op, O);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000950 return;
951 }
952
Kevin Enderbydccdac62012-10-23 22:52:52 +0000953 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000954 printRegName(O, MO1.getReg());
955 if (unsigned RegNum = MO2.getReg()) {
956 O << ", ";
957 printRegName(O, RegNum);
958 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000959 O << "]" << markup(">");
Bill Wendling092a7bd2010-12-14 03:36:38 +0000960}
961
962void ARMInstPrinter::printThumbAddrModeImm5SOperand(const MCInst *MI,
963 unsigned Op,
964 raw_ostream &O,
965 unsigned Scale) {
966 const MCOperand &MO1 = MI->getOperand(Op);
967 const MCOperand &MO2 = MI->getOperand(Op + 1);
968
969 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
970 printOperand(MI, Op, O);
971 return;
972 }
973
Kevin Enderbydccdac62012-10-23 22:52:52 +0000974 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000975 printRegName(O, MO1.getReg());
976 if (unsigned ImmOffs = MO2.getImm()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000977 O << ", "
978 << markup("<imm:")
979 << "#" << ImmOffs * Scale
980 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000981 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000982 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +0000983}
984
Bill Wendling092a7bd2010-12-14 03:36:38 +0000985void ARMInstPrinter::printThumbAddrModeImm5S1Operand(const MCInst *MI,
986 unsigned Op,
987 raw_ostream &O) {
988 printThumbAddrModeImm5SOperand(MI, Op, O, 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000989}
990
Bill Wendling092a7bd2010-12-14 03:36:38 +0000991void ARMInstPrinter::printThumbAddrModeImm5S2Operand(const MCInst *MI,
992 unsigned Op,
993 raw_ostream &O) {
994 printThumbAddrModeImm5SOperand(MI, Op, O, 2);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000995}
996
Bill Wendling092a7bd2010-12-14 03:36:38 +0000997void ARMInstPrinter::printThumbAddrModeImm5S4Operand(const MCInst *MI,
998 unsigned Op,
999 raw_ostream &O) {
1000 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001001}
1002
Chris Lattner76c564b2010-04-04 04:47:45 +00001003void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
1004 raw_ostream &O) {
Bill Wendling092a7bd2010-12-14 03:36:38 +00001005 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001006}
1007
Johnny Chen8f3004c2010-03-17 17:52:21 +00001008// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
1009// register with shift forms.
1010// REG 0 0 - e.g. R5
1011// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner76c564b2010-04-04 04:47:45 +00001012void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
1013 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001014 const MCOperand &MO1 = MI->getOperand(OpNum);
1015 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1016
1017 unsigned Reg = MO1.getReg();
Kevin Enderby62183c42012-10-22 22:31:46 +00001018 printRegName(O, Reg);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001019
1020 // Print the shift opc.
Johnny Chen8f3004c2010-03-17 17:52:21 +00001021 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
Tim Northover2fdbdc52012-09-22 11:18:19 +00001022 printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +00001023 ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001024}
1025
Jim Grosbache6fe1a02010-10-25 20:00:01 +00001026void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum,
1027 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001028 const MCOperand &MO1 = MI->getOperand(OpNum);
1029 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1030
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001031 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
1032 printOperand(MI, OpNum, O);
1033 return;
1034 }
1035
Kevin Enderbydccdac62012-10-23 22:52:52 +00001036 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001037 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001038
Jim Grosbach9d2d1f02010-10-27 01:19:41 +00001039 int32_t OffImm = (int32_t)MO2.getImm();
Jim Grosbach505607e2010-10-28 18:34:10 +00001040 bool isSub = OffImm < 0;
1041 // Special value for #-0. All others are normal.
1042 if (OffImm == INT32_MIN)
1043 OffImm = 0;
Kevin Enderby62183c42012-10-22 22:31:46 +00001044 if (isSub) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001045 O << ", "
1046 << markup("<imm:")
1047 << "#-" << -OffImm
1048 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001049 }
1050 else if (OffImm > 0) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001051 O << ", "
1052 << markup("<imm:")
1053 << "#" << OffImm
1054 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001055 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001056 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001057}
1058
1059void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001060 unsigned OpNum,
1061 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001062 const MCOperand &MO1 = MI->getOperand(OpNum);
1063 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1064
Kevin Enderbydccdac62012-10-23 22:52:52 +00001065 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001066 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001067
1068 int32_t OffImm = (int32_t)MO2.getImm();
1069 // Don't print +0.
Kevin Enderby62183c42012-10-22 22:31:46 +00001070 if (OffImm != 0)
1071 O << ", ";
1072 if (OffImm != 0 && UseMarkup)
1073 O << "<imm:";
Owen Andersonfe823652011-09-16 21:08:33 +00001074 if (OffImm == INT32_MIN)
Kevin Enderby62183c42012-10-22 22:31:46 +00001075 O << "#-0";
Owen Andersonfe823652011-09-16 21:08:33 +00001076 else if (OffImm < 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001077 O << "#-" << -OffImm;
Johnny Chen8f3004c2010-03-17 17:52:21 +00001078 else if (OffImm > 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001079 O << "#" << OffImm;
1080 if (OffImm != 0 && UseMarkup)
1081 O << ">";
Kevin Enderbydccdac62012-10-23 22:52:52 +00001082 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001083}
1084
1085void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001086 unsigned OpNum,
1087 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001088 const MCOperand &MO1 = MI->getOperand(OpNum);
1089 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1090
Jim Grosbach8648c102011-12-19 23:06:24 +00001091 if (!MO1.isReg()) { // For label symbolic references.
1092 printOperand(MI, OpNum, O);
1093 return;
1094 }
1095
Kevin Enderbydccdac62012-10-23 22:52:52 +00001096 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001097 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001098
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001099 int32_t OffImm = (int32_t)MO2.getImm();
1100
1101 assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
1102
Johnny Chen8f3004c2010-03-17 17:52:21 +00001103 // Don't print +0.
Kevin Enderby62183c42012-10-22 22:31:46 +00001104 if (OffImm != 0)
1105 O << ", ";
1106 if (OffImm != 0 && UseMarkup)
1107 O << "<imm:";
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001108 if (OffImm == INT32_MIN)
Kevin Enderby62183c42012-10-22 22:31:46 +00001109 O << "#-0";
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001110 else if (OffImm < 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001111 O << "#-" << -OffImm;
Johnny Chen8f3004c2010-03-17 17:52:21 +00001112 else if (OffImm > 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001113 O << "#" << OffImm;
1114 if (OffImm != 0 && UseMarkup)
1115 O << ">";
Kevin Enderbydccdac62012-10-23 22:52:52 +00001116 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001117}
1118
Jim Grosbacha05627e2011-09-09 18:37:27 +00001119void ARMInstPrinter::printT2AddrModeImm0_1020s4Operand(const MCInst *MI,
1120 unsigned OpNum,
1121 raw_ostream &O) {
1122 const MCOperand &MO1 = MI->getOperand(OpNum);
1123 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1124
Kevin Enderbydccdac62012-10-23 22:52:52 +00001125 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001126 printRegName(O, MO1.getReg());
1127 if (MO2.getImm()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001128 O << ", "
1129 << markup("<imm:")
1130 << "#" << MO2.getImm() * 4
1131 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001132 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001133 O << "]" << markup(">");
Jim Grosbacha05627e2011-09-09 18:37:27 +00001134}
1135
Johnny Chen8f3004c2010-03-17 17:52:21 +00001136void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001137 unsigned OpNum,
1138 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001139 const MCOperand &MO1 = MI->getOperand(OpNum);
1140 int32_t OffImm = (int32_t)MO1.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +00001141 O << ", " << markup("<imm:");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001142 if (OffImm < 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001143 O << "#-" << -OffImm;
Owen Anderson737beaf2011-09-23 21:26:40 +00001144 else
Kevin Enderby62183c42012-10-22 22:31:46 +00001145 O << "#" << OffImm;
Kevin Enderbydccdac62012-10-23 22:52:52 +00001146 O << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001147}
1148
1149void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001150 unsigned OpNum,
1151 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001152 const MCOperand &MO1 = MI->getOperand(OpNum);
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001153 int32_t OffImm = (int32_t)MO1.getImm();
1154
1155 assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
1156
Johnny Chen8f3004c2010-03-17 17:52:21 +00001157 // Don't print +0.
Kevin Enderby62183c42012-10-22 22:31:46 +00001158 if (OffImm != 0)
1159 O << ", ";
1160 if (OffImm != 0 && UseMarkup)
1161 O << "<imm:";
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001162 if (OffImm == INT32_MIN)
Kevin Enderby62183c42012-10-22 22:31:46 +00001163 O << "#-0";
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001164 else if (OffImm < 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001165 O << "#-" << -OffImm;
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001166 else if (OffImm > 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001167 O << "#" << OffImm;
1168 if (OffImm != 0 && UseMarkup)
1169 O << ">";
Johnny Chen8f3004c2010-03-17 17:52:21 +00001170}
1171
1172void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001173 unsigned OpNum,
1174 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001175 const MCOperand &MO1 = MI->getOperand(OpNum);
1176 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1177 const MCOperand &MO3 = MI->getOperand(OpNum+2);
1178
Kevin Enderbydccdac62012-10-23 22:52:52 +00001179 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001180 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001181
1182 assert(MO2.getReg() && "Invalid so_reg load / store address!");
Kevin Enderby62183c42012-10-22 22:31:46 +00001183 O << ", ";
1184 printRegName(O, MO2.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001185
1186 unsigned ShAmt = MO3.getImm();
1187 if (ShAmt) {
1188 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
Kevin Enderbydccdac62012-10-23 22:52:52 +00001189 O << ", lsl "
1190 << markup("<imm:")
1191 << "#" << ShAmt
1192 << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001193 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001194 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001195}
1196
Jim Grosbachefc761a2011-09-30 00:50:06 +00001197void ARMInstPrinter::printFPImmOperand(const MCInst *MI, unsigned OpNum,
1198 raw_ostream &O) {
Bill Wendling5a13d4f2011-01-26 20:57:43 +00001199 const MCOperand &MO = MI->getOperand(OpNum);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001200 O << markup("<imm:")
1201 << '#' << ARM_AM::getFPImmFloat(MO.getImm())
1202 << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001203}
1204
Bob Wilson6eae5202010-06-11 21:34:50 +00001205void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum,
1206 raw_ostream &O) {
Bob Wilsonc1c6f472010-07-13 04:44:34 +00001207 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
1208 unsigned EltBits;
1209 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001210 O << markup("<imm:")
1211 << "#0x";
Benjamin Kramer69d57cf2011-11-07 21:00:59 +00001212 O.write_hex(Val);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001213 O << markup(">");
Johnny Chenb90b6f12010-04-16 22:40:20 +00001214}
Jim Grosbach801e0a32011-07-22 23:16:18 +00001215
Jim Grosbach475c6db2011-07-25 23:09:14 +00001216void ARMInstPrinter::printImmPlusOneOperand(const MCInst *MI, unsigned OpNum,
1217 raw_ostream &O) {
Jim Grosbach801e0a32011-07-22 23:16:18 +00001218 unsigned Imm = MI->getOperand(OpNum).getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +00001219 O << markup("<imm:")
1220 << "#" << Imm + 1
1221 << markup(">");
Jim Grosbach801e0a32011-07-22 23:16:18 +00001222}
Jim Grosbachd2659132011-07-26 21:28:43 +00001223
1224void ARMInstPrinter::printRotImmOperand(const MCInst *MI, unsigned OpNum,
1225 raw_ostream &O) {
1226 unsigned Imm = MI->getOperand(OpNum).getImm();
1227 if (Imm == 0)
1228 return;
Kevin Enderbydccdac62012-10-23 22:52:52 +00001229 O << ", ror "
1230 << markup("<imm:")
1231 << "#";
Jim Grosbachd2659132011-07-26 21:28:43 +00001232 switch (Imm) {
1233 default: assert (0 && "illegal ror immediate!");
Jim Grosbach50aafea2011-08-17 23:23:07 +00001234 case 1: O << "8"; break;
1235 case 2: O << "16"; break;
1236 case 3: O << "24"; break;
Jim Grosbachd2659132011-07-26 21:28:43 +00001237 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001238 O << markup(">");
Jim Grosbachd2659132011-07-26 21:28:43 +00001239}
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001240
Jim Grosbachea231912011-12-22 22:19:05 +00001241void ARMInstPrinter::printFBits16(const MCInst *MI, unsigned OpNum,
1242 raw_ostream &O) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001243 O << markup("<imm:")
1244 << "#" << 16 - MI->getOperand(OpNum).getImm()
1245 << markup(">");
Jim Grosbachea231912011-12-22 22:19:05 +00001246}
1247
1248void ARMInstPrinter::printFBits32(const MCInst *MI, unsigned OpNum,
1249 raw_ostream &O) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001250 O << markup("<imm:")
1251 << "#" << 32 - MI->getOperand(OpNum).getImm()
1252 << markup(">");
Jim Grosbachea231912011-12-22 22:19:05 +00001253}
1254
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001255void ARMInstPrinter::printVectorIndex(const MCInst *MI, unsigned OpNum,
1256 raw_ostream &O) {
1257 O << "[" << MI->getOperand(OpNum).getImm() << "]";
1258}
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001259
1260void ARMInstPrinter::printVectorListOne(const MCInst *MI, unsigned OpNum,
1261 raw_ostream &O) {
Kevin Enderby62183c42012-10-22 22:31:46 +00001262 O << "{";
1263 printRegName(O, MI->getOperand(OpNum).getReg());
1264 O << "}";
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001265}
Jim Grosbach2f2e3c42011-10-21 18:54:25 +00001266
Jim Grosbach13a292c2012-03-06 22:01:44 +00001267void ARMInstPrinter::printVectorListTwo(const MCInst *MI, unsigned OpNum,
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001268 raw_ostream &O) {
1269 unsigned Reg = MI->getOperand(OpNum).getReg();
1270 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1271 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1);
Kevin Enderby62183c42012-10-22 22:31:46 +00001272 O << "{";
1273 printRegName(O, Reg0);
1274 O << ", ";
1275 printRegName(O, Reg1);
1276 O << "}";
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001277}
1278
Jim Grosbach13a292c2012-03-06 22:01:44 +00001279void ARMInstPrinter::printVectorListTwoSpaced(const MCInst *MI,
1280 unsigned OpNum,
1281 raw_ostream &O) {
Jim Grosbache5307f92012-03-05 21:43:40 +00001282 unsigned Reg = MI->getOperand(OpNum).getReg();
1283 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1284 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2);
Kevin Enderby62183c42012-10-22 22:31:46 +00001285 O << "{";
1286 printRegName(O, Reg0);
1287 O << ", ";
1288 printRegName(O, Reg1);
1289 O << "}";
Jim Grosbache5307f92012-03-05 21:43:40 +00001290}
1291
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001292void ARMInstPrinter::printVectorListThree(const MCInst *MI, unsigned OpNum,
1293 raw_ostream &O) {
1294 // Normally, it's not safe to use register enum values directly with
1295 // addition to get the next register, but for VFP registers, the
1296 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001297 O << "{";
1298 printRegName(O, MI->getOperand(OpNum).getReg());
1299 O << ", ";
1300 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1301 O << ", ";
1302 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1303 O << "}";
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001304}
Jim Grosbach846bcff2011-10-21 20:35:01 +00001305
1306void ARMInstPrinter::printVectorListFour(const MCInst *MI, unsigned OpNum,
1307 raw_ostream &O) {
1308 // Normally, it's not safe to use register enum values directly with
1309 // addition to get the next register, but for VFP registers, the
1310 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001311 O << "{";
1312 printRegName(O, MI->getOperand(OpNum).getReg());
1313 O << ", ";
1314 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1315 O << ", ";
1316 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1317 O << ", ";
1318 printRegName(O, MI->getOperand(OpNum).getReg() + 3);
1319 O << "}";
Jim Grosbach846bcff2011-10-21 20:35:01 +00001320}
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001321
1322void ARMInstPrinter::printVectorListOneAllLanes(const MCInst *MI,
1323 unsigned OpNum,
1324 raw_ostream &O) {
Kevin Enderby62183c42012-10-22 22:31:46 +00001325 O << "{";
1326 printRegName(O, MI->getOperand(OpNum).getReg());
1327 O << "[]}";
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001328}
1329
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001330void ARMInstPrinter::printVectorListTwoAllLanes(const MCInst *MI,
1331 unsigned OpNum,
1332 raw_ostream &O) {
Jim Grosbach13a292c2012-03-06 22:01:44 +00001333 unsigned Reg = MI->getOperand(OpNum).getReg();
1334 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1335 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1);
Kevin Enderby62183c42012-10-22 22:31:46 +00001336 O << "{";
1337 printRegName(O, Reg0);
1338 O << "[], ";
1339 printRegName(O, Reg1);
1340 O << "[]}";
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001341}
Jim Grosbach8d246182011-12-14 19:35:22 +00001342
Jim Grosbachb78403c2012-01-24 23:47:04 +00001343void ARMInstPrinter::printVectorListThreeAllLanes(const MCInst *MI,
1344 unsigned OpNum,
1345 raw_ostream &O) {
1346 // Normally, it's not safe to use register enum values directly with
1347 // addition to get the next register, but for VFP registers, the
1348 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001349 O << "{";
1350 printRegName(O, MI->getOperand(OpNum).getReg());
1351 O << "[], ";
1352 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1353 O << "[], ";
1354 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1355 O << "[]}";
Jim Grosbachb78403c2012-01-24 23:47:04 +00001356}
1357
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001358void ARMInstPrinter::printVectorListFourAllLanes(const MCInst *MI,
1359 unsigned OpNum,
1360 raw_ostream &O) {
1361 // Normally, it's not safe to use register enum values directly with
1362 // addition to get the next register, but for VFP registers, the
1363 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001364 O << "{";
1365 printRegName(O, MI->getOperand(OpNum).getReg());
1366 O << "[], ";
1367 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1368 O << "[], ";
1369 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1370 O << "[], ";
1371 printRegName(O, MI->getOperand(OpNum).getReg() + 3);
1372 O << "[]}";
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001373}
1374
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001375void ARMInstPrinter::printVectorListTwoSpacedAllLanes(const MCInst *MI,
1376 unsigned OpNum,
1377 raw_ostream &O) {
Jim Grosbached428bc2012-03-06 23:10:38 +00001378 unsigned Reg = MI->getOperand(OpNum).getReg();
1379 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1380 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2);
Kevin Enderby62183c42012-10-22 22:31:46 +00001381 O << "{";
1382 printRegName(O, Reg0);
1383 O << "[], ";
1384 printRegName(O, Reg1);
1385 O << "[]}";
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001386}
1387
Jim Grosbachb78403c2012-01-24 23:47:04 +00001388void ARMInstPrinter::printVectorListThreeSpacedAllLanes(const MCInst *MI,
1389 unsigned OpNum,
1390 raw_ostream &O) {
1391 // Normally, it's not safe to use register enum values directly with
1392 // addition to get the next register, but for VFP registers, the
1393 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001394 O << "{";
1395 printRegName(O, MI->getOperand(OpNum).getReg());
1396 O << "[], ";
1397 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1398 O << "[], ";
1399 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1400 O << "[]}";
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001401}
1402
1403void ARMInstPrinter::printVectorListFourSpacedAllLanes(const MCInst *MI,
1404 unsigned OpNum,
1405 raw_ostream &O) {
1406 // Normally, it's not safe to use register enum values directly with
1407 // addition to get the next register, but for VFP registers, the
1408 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001409 O << "{";
1410 printRegName(O, MI->getOperand(OpNum).getReg());
1411 O << "[], ";
1412 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1413 O << "[], ";
1414 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1415 O << "[], ";
1416 printRegName(O, MI->getOperand(OpNum).getReg() + 6);
1417 O << "[]}";
Jim Grosbachb78403c2012-01-24 23:47:04 +00001418}
1419
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001420void ARMInstPrinter::printVectorListThreeSpaced(const MCInst *MI,
1421 unsigned OpNum,
1422 raw_ostream &O) {
1423 // Normally, it's not safe to use register enum values directly with
1424 // addition to get the next register, but for VFP registers, the
1425 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001426 O << "{";
1427 printRegName(O, MI->getOperand(OpNum).getReg());
1428 O << ", ";
1429 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1430 O << ", ";
1431 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1432 O << "}";
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001433}
Jim Grosbached561fc2012-01-24 00:43:17 +00001434
1435void ARMInstPrinter::printVectorListFourSpaced(const MCInst *MI,
1436 unsigned OpNum,
1437 raw_ostream &O) {
1438 // Normally, it's not safe to use register enum values directly with
1439 // addition to get the next register, but for VFP registers, the
1440 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001441 O << "{";
1442 printRegName(O, MI->getOperand(OpNum).getReg());
1443 O << ", ";
1444 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1445 O << ", ";
1446 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1447 O << ", ";
1448 printRegName(O, MI->getOperand(OpNum).getReg() + 6);
1449 O << "}";
Jim Grosbached561fc2012-01-24 00:43:17 +00001450}