blob: 4dfd69bc14b4a0c7893c20bde3a996d4b80d2c1a [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMMCTargetDesc.cpp - ARM Target Descriptions ---------------------===//
Evan Cheng928ce722011-07-06 22:02:34 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides ARM specific target descriptions.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMMCTargetDesc.h"
Benjamin Kramerc22d50e2011-08-08 18:56:44 +000015#include "ARMBaseInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "ARMMCAsmInfo.h"
Evan Cheng61faa552011-07-25 21:20:24 +000017#include "InstPrinter/ARMInstPrinter.h"
Evan Cheng4d6c9d72011-08-23 20:15:21 +000018#include "llvm/MC/MCCodeGenInfo.h"
19#include "llvm/MC/MCInstrAnalysis.h"
Evan Cheng928ce722011-07-06 22:02:34 +000020#include "llvm/MC/MCInstrInfo.h"
21#include "llvm/MC/MCRegisterInfo.h"
Evan Chengad5f4852011-07-23 00:00:19 +000022#include "llvm/MC/MCStreamer.h"
Evan Cheng928ce722011-07-06 22:02:34 +000023#include "llvm/MC/MCSubtargetInfo.h"
Evan Chengad5f4852011-07-23 00:00:19 +000024#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000025#include "llvm/Support/TargetRegistry.h"
Evan Cheng928ce722011-07-06 22:02:34 +000026
27#define GET_REGINFO_MC_DESC
28#include "ARMGenRegisterInfo.inc"
29
30#define GET_INSTRINFO_MC_DESC
31#include "ARMGenInstrInfo.inc"
32
33#define GET_SUBTARGETINFO_MC_DESC
34#include "ARMGenSubtargetInfo.inc"
35
36using namespace llvm;
37
Evan Cheng9f7ad312012-04-26 01:13:36 +000038std::string ARM_MC::ParseARMTriple(StringRef TT, StringRef CPU) {
Evan Cheng2bd65362011-07-07 00:08:19 +000039 // Set the boolean corresponding to the current target triple, or the default
40 // if one cannot be determined, to true.
41 unsigned Len = TT.size();
42 unsigned Idx = 0;
43
Nick Lewyckyf1a5f572011-09-05 18:35:03 +000044 // FIXME: Enhance Triple helper class to extract ARM version.
Evan Chengf2c26162011-07-07 08:26:46 +000045 bool isThumb = false;
Evan Cheng2bd65362011-07-07 00:08:19 +000046 if (Len >= 5 && TT.substr(0, 4) == "armv")
47 Idx = 4;
48 else if (Len >= 6 && TT.substr(0, 5) == "thumb") {
Evan Chengf2c26162011-07-07 08:26:46 +000049 isThumb = true;
Evan Cheng2bd65362011-07-07 00:08:19 +000050 if (Len >= 7 && TT[5] == 'v')
51 Idx = 6;
52 }
53
Evan Chengf52003d2012-04-27 01:27:19 +000054 bool NoCPU = CPU == "generic" || CPU.empty();
Evan Cheng2bd65362011-07-07 00:08:19 +000055 std::string ARMArchFeature;
56 if (Idx) {
57 unsigned SubVer = TT[Idx];
58 if (SubVer >= '7' && SubVer <= '9') {
Evan Cheng2bd65362011-07-07 00:08:19 +000059 if (Len >= Idx+2 && TT[Idx+1] == 'm') {
Evan Chengf52003d2012-04-27 01:27:19 +000060 if (NoCPU)
61 // v7m: FeatureNoARM, FeatureDB, FeatureHWDiv, FeatureMClass
62 ARMArchFeature = "+v7,+noarm,+db,+hwdiv,+mclass";
63 else
64 // Use CPU to figure out the exact features.
65 ARMArchFeature = "+v7";
Evan Cheng2bd65362011-07-07 00:08:19 +000066 } else if (Len >= Idx+3 && TT[Idx+1] == 'e'&& TT[Idx+2] == 'm') {
Evan Chengf52003d2012-04-27 01:27:19 +000067 if (NoCPU)
68 // v7em: FeatureNoARM, FeatureDB, FeatureHWDiv, FeatureDSPThumb2,
69 // FeatureT2XtPk, FeatureMClass
70 ARMArchFeature = "+v7,+noarm,+db,+hwdiv,+t2dsp,t2xtpk,+mclass";
71 else
72 // Use CPU to figure out the exact features.
73 ARMArchFeature = "+v7";
Bob Wilsone8a549c2012-09-29 21:43:49 +000074 } else if (Len >= Idx+2 && TT[Idx+1] == 's') {
75 if (NoCPU)
76 // v7s: FeatureNEON, FeatureDB, FeatureDSPThumb2, FeatureT2XtPk
77 // Swift
78 ARMArchFeature = "+v7,+swift,+neon,+db,+t2dsp,+t2xtpk";
79 else
80 // Use CPU to figure out the exact features.
81 ARMArchFeature = "+v7";
Evan Cheng9f7ad312012-04-26 01:13:36 +000082 } else {
83 // v7 CPUs have lots of different feature sets. If no CPU is specified,
84 // then assume v7a (e.g. cortex-a8) feature set. Otherwise, return
85 // the "minimum" feature set and use CPU string to figure out the exact
86 // features.
Evan Chengf52003d2012-04-27 01:27:19 +000087 if (NoCPU)
Evan Cheng9f7ad312012-04-26 01:13:36 +000088 // v7a: FeatureNEON, FeatureDB, FeatureDSPThumb2, FeatureT2XtPk
89 ARMArchFeature = "+v7,+neon,+db,+t2dsp,+t2xtpk";
90 else
91 // Use CPU to figure out the exact features.
92 ARMArchFeature = "+v7";
93 }
Evan Cheng2bd65362011-07-07 00:08:19 +000094 } else if (SubVer == '6') {
Jim Grosbach1c9dd292012-02-10 20:38:46 +000095 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == '2')
Evan Cheng2bd65362011-07-07 00:08:19 +000096 ARMArchFeature = "+v6t2";
Evan Chengf52003d2012-04-27 01:27:19 +000097 else if (Len >= Idx+2 && TT[Idx+1] == 'm') {
98 if (NoCPU)
99 // v6m: FeatureNoARM, FeatureMClass
100 ARMArchFeature = "+v6,+noarm,+mclass";
101 else
102 ARMArchFeature = "+v6";
103 } else
Evan Cheng8b2bda02011-07-07 03:55:05 +0000104 ARMArchFeature = "+v6";
Evan Cheng2bd65362011-07-07 00:08:19 +0000105 } else if (SubVer == '5') {
Evan Cheng8b2bda02011-07-07 03:55:05 +0000106 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == 'e')
Evan Cheng2bd65362011-07-07 00:08:19 +0000107 ARMArchFeature = "+v5te";
Evan Cheng8b2bda02011-07-07 03:55:05 +0000108 else
109 ARMArchFeature = "+v5t";
110 } else if (SubVer == '4' && Len >= Idx+2 && TT[Idx+1] == 't')
111 ARMArchFeature = "+v4t";
Evan Cheng2bd65362011-07-07 00:08:19 +0000112 }
113
Evan Chengf2c26162011-07-07 08:26:46 +0000114 if (isThumb) {
115 if (ARMArchFeature.empty())
Evan Cheng1834f5d2011-07-07 19:05:12 +0000116 ARMArchFeature = "+thumb-mode";
Evan Chengf2c26162011-07-07 08:26:46 +0000117 else
Evan Cheng1834f5d2011-07-07 19:05:12 +0000118 ARMArchFeature += ",+thumb-mode";
Evan Chengf2c26162011-07-07 08:26:46 +0000119 }
120
Evan Cheng2bd65362011-07-07 00:08:19 +0000121 return ARMArchFeature;
122}
Evan Cheng4d1ca962011-07-08 01:53:10 +0000123
124MCSubtargetInfo *ARM_MC::createARMMCSubtargetInfo(StringRef TT, StringRef CPU,
125 StringRef FS) {
Evan Cheng9f7ad312012-04-26 01:13:36 +0000126 std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000127 if (!FS.empty()) {
128 if (!ArchFS.empty())
129 ArchFS = ArchFS + "," + FS.str();
130 else
131 ArchFS = FS;
132 }
133
134 MCSubtargetInfo *X = new MCSubtargetInfo();
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000135 InitARMMCSubtargetInfo(X, TT, CPU, ArchFS);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000136 return X;
137}
138
Evan Cheng1705ab02011-07-14 23:50:31 +0000139static MCInstrInfo *createARMMCInstrInfo() {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000140 MCInstrInfo *X = new MCInstrInfo();
141 InitARMMCInstrInfo(X);
142 return X;
143}
144
Evan Chengd60fa58b2011-07-18 20:57:22 +0000145static MCRegisterInfo *createARMMCRegisterInfo(StringRef Triple) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000146 MCRegisterInfo *X = new MCRegisterInfo();
Evan Chengd60fa58b2011-07-18 20:57:22 +0000147 InitARMMCRegisterInfo(X, ARM::LR);
Evan Cheng1705ab02011-07-14 23:50:31 +0000148 return X;
149}
150
Evan Chenga83b37a2011-07-15 02:09:41 +0000151static MCAsmInfo *createARMMCAsmInfo(const Target &T, StringRef TT) {
Evan Cheng1705ab02011-07-14 23:50:31 +0000152 Triple TheTriple(TT);
153
154 if (TheTriple.isOSDarwin())
155 return new ARMMCAsmInfoDarwin();
156
157 return new ARMELFMCAsmInfo();
158}
159
Evan Chengad5f4852011-07-23 00:00:19 +0000160static MCCodeGenInfo *createARMMCCodeGenInfo(StringRef TT, Reloc::Model RM,
Evan Chengecb29082011-11-16 08:38:26 +0000161 CodeModel::Model CM,
162 CodeGenOpt::Level OL) {
Evan Cheng2129f592011-07-19 06:37:02 +0000163 MCCodeGenInfo *X = new MCCodeGenInfo();
Jim Grosbach4e0dbee2011-09-30 17:41:35 +0000164 if (RM == Reloc::Default) {
165 Triple TheTriple(TT);
166 // Default relocation model on Darwin is PIC, not DynamicNoPIC.
167 RM = TheTriple.isOSDarwin() ? Reloc::PIC_ : Reloc::DynamicNoPIC;
168 }
Evan Chengecb29082011-11-16 08:38:26 +0000169 X->InitMCCodeGenInfo(RM, CM, OL);
Evan Cheng2129f592011-07-19 06:37:02 +0000170 return X;
171}
172
Evan Chengad5f4852011-07-23 00:00:19 +0000173// This is duplicated code. Refactor this.
Evan Cheng3a792252011-07-26 00:42:34 +0000174static MCStreamer *createMCStreamer(const Target &T, StringRef TT,
Evan Cheng5928e692011-07-25 23:24:55 +0000175 MCContext &Ctx, MCAsmBackend &MAB,
Evan Chengad5f4852011-07-23 00:00:19 +0000176 raw_ostream &OS,
177 MCCodeEmitter *Emitter,
178 bool RelaxAll,
179 bool NoExecStack) {
180 Triple TheTriple(TT);
181
182 if (TheTriple.isOSDarwin())
Jim Grosbach11e8c0d2012-03-08 00:07:52 +0000183 return createMachOStreamer(Ctx, MAB, OS, Emitter, false);
Evan Chengad5f4852011-07-23 00:00:19 +0000184
185 if (TheTriple.isOSWindows()) {
186 llvm_unreachable("ARM does not support Windows COFF format");
Evan Chengad5f4852011-07-23 00:00:19 +0000187 }
188
Jim Grosbach11e8c0d2012-03-08 00:07:52 +0000189 return createELFStreamer(Ctx, MAB, OS, Emitter, false, NoExecStack);
Evan Chengad5f4852011-07-23 00:00:19 +0000190}
191
Evan Cheng61faa552011-07-25 21:20:24 +0000192static MCInstPrinter *createARMMCInstPrinter(const Target &T,
193 unsigned SyntaxVariant,
James Molloy4c493e82011-09-07 17:24:38 +0000194 const MCAsmInfo &MAI,
Craig Topper54bfde72012-04-02 06:09:36 +0000195 const MCInstrInfo &MII,
Jim Grosbachfd93a592012-03-05 19:33:20 +0000196 const MCRegisterInfo &MRI,
James Molloy4c493e82011-09-07 17:24:38 +0000197 const MCSubtargetInfo &STI) {
Evan Cheng61faa552011-07-25 21:20:24 +0000198 if (SyntaxVariant == 0)
Craig Topper54bfde72012-04-02 06:09:36 +0000199 return new ARMInstPrinter(MAI, MII, MRI, STI);
Evan Cheng61faa552011-07-25 21:20:24 +0000200 return 0;
201}
202
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000203namespace {
204
205class ARMMCInstrAnalysis : public MCInstrAnalysis {
206public:
207 ARMMCInstrAnalysis(const MCInstrInfo *Info) : MCInstrAnalysis(Info) {}
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000208
209 virtual bool isUnconditionalBranch(const MCInst &Inst) const {
210 // BCCs with the "always" predicate are unconditional branches.
211 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
212 return true;
213 return MCInstrAnalysis::isUnconditionalBranch(Inst);
214 }
215
216 virtual bool isConditionalBranch(const MCInst &Inst) const {
217 // BCCs with the "always" predicate are unconditional branches.
218 if (Inst.getOpcode() == ARM::Bcc && Inst.getOperand(1).getImm()==ARMCC::AL)
219 return false;
220 return MCInstrAnalysis::isConditionalBranch(Inst);
221 }
222
Benjamin Kramerc22d50e2011-08-08 18:56:44 +0000223 uint64_t evaluateBranch(const MCInst &Inst, uint64_t Addr,
224 uint64_t Size) const {
225 // We only handle PCRel branches for now.
226 if (Info->get(Inst.getOpcode()).OpInfo[0].OperandType!=MCOI::OPERAND_PCREL)
227 return -1ULL;
228
229 int64_t Imm = Inst.getOperand(0).getImm();
230 // FIXME: This is not right for thumb.
231 return Addr+Imm+8; // In ARM mode the PC is always off by 8 bytes.
232 }
233};
234
235}
236
237static MCInstrAnalysis *createARMMCInstrAnalysis(const MCInstrInfo *Info) {
238 return new ARMMCInstrAnalysis(Info);
239}
Evan Chengad5f4852011-07-23 00:00:19 +0000240
Evan Cheng8c886a42011-07-22 21:58:54 +0000241// Force static initialization.
242extern "C" void LLVMInitializeARMTargetMC() {
243 // Register the MC asm info.
244 RegisterMCAsmInfoFn A(TheARMTarget, createARMMCAsmInfo);
245 RegisterMCAsmInfoFn B(TheThumbTarget, createARMMCAsmInfo);
246
247 // Register the MC codegen info.
Evan Cheng2129f592011-07-19 06:37:02 +0000248 TargetRegistry::RegisterMCCodeGenInfo(TheARMTarget, createARMMCCodeGenInfo);
249 TargetRegistry::RegisterMCCodeGenInfo(TheThumbTarget, createARMMCCodeGenInfo);
Evan Cheng8c886a42011-07-22 21:58:54 +0000250
251 // Register the MC instruction info.
252 TargetRegistry::RegisterMCInstrInfo(TheARMTarget, createARMMCInstrInfo);
253 TargetRegistry::RegisterMCInstrInfo(TheThumbTarget, createARMMCInstrInfo);
254
255 // Register the MC register info.
256 TargetRegistry::RegisterMCRegInfo(TheARMTarget, createARMMCRegisterInfo);
257 TargetRegistry::RegisterMCRegInfo(TheThumbTarget, createARMMCRegisterInfo);
258
259 // Register the MC subtarget info.
260 TargetRegistry::RegisterMCSubtargetInfo(TheARMTarget,
261 ARM_MC::createARMMCSubtargetInfo);
262 TargetRegistry::RegisterMCSubtargetInfo(TheThumbTarget,
263 ARM_MC::createARMMCSubtargetInfo);
Evan Chengad5f4852011-07-23 00:00:19 +0000264
Evan Cheng4d6c9d72011-08-23 20:15:21 +0000265 // Register the MC instruction analyzer.
266 TargetRegistry::RegisterMCInstrAnalysis(TheARMTarget,
267 createARMMCInstrAnalysis);
268 TargetRegistry::RegisterMCInstrAnalysis(TheThumbTarget,
269 createARMMCInstrAnalysis);
270
Evan Chengad5f4852011-07-23 00:00:19 +0000271 // Register the MC Code Emitter
Evan Cheng3a792252011-07-26 00:42:34 +0000272 TargetRegistry::RegisterMCCodeEmitter(TheARMTarget, createARMMCCodeEmitter);
273 TargetRegistry::RegisterMCCodeEmitter(TheThumbTarget, createARMMCCodeEmitter);
Evan Chengad5f4852011-07-23 00:00:19 +0000274
275 // Register the asm backend.
Evan Cheng5928e692011-07-25 23:24:55 +0000276 TargetRegistry::RegisterMCAsmBackend(TheARMTarget, createARMAsmBackend);
277 TargetRegistry::RegisterMCAsmBackend(TheThumbTarget, createARMAsmBackend);
Evan Chengad5f4852011-07-23 00:00:19 +0000278
279 // Register the object streamer.
Evan Cheng3a792252011-07-26 00:42:34 +0000280 TargetRegistry::RegisterMCObjectStreamer(TheARMTarget, createMCStreamer);
281 TargetRegistry::RegisterMCObjectStreamer(TheThumbTarget, createMCStreamer);
Evan Cheng61faa552011-07-25 21:20:24 +0000282
283 // Register the MCInstPrinter.
284 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
285 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
Evan Cheng2129f592011-07-19 06:37:02 +0000286}