blob: 2005f296feac1c7acb6370cc19a6cf8b6482292e [file] [log] [blame]
Dan Gohman60cb69e2008-11-19 23:18:57 +00001//===--- ScheduleDAGSDNodes.cpp - Implement the ScheduleDAGSDNodes class --===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements the ScheduleDAG class, which is a base class used by
11// scheduling implementation classes.
12//
13//===----------------------------------------------------------------------===//
14
Dan Gohman483377c2009-02-06 17:22:58 +000015#include "ScheduleDAGSDNodes.h"
Dan Gohmanb8120772009-10-10 01:32:21 +000016#include "InstrEmitter.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "SDNodeDbgValue.h"
Evan Cheng9d92aaa2010-01-22 03:36:51 +000018#include "llvm/ADT/DenseMap.h"
19#include "llvm/ADT/SmallPtrSet.h"
Evan Cheng563fe3c2010-03-25 01:38:16 +000020#include "llvm/ADT/SmallSet.h"
Evan Cheng9d92aaa2010-01-22 03:36:51 +000021#include "llvm/ADT/SmallVector.h"
22#include "llvm/ADT/Statistic.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000023#include "llvm/CodeGen/MachineInstrBuilder.h"
24#include "llvm/CodeGen/MachineRegisterInfo.h"
25#include "llvm/CodeGen/SelectionDAG.h"
26#include "llvm/MC/MCInstrItineraries.h"
Andrew Trick641e2d42011-03-05 08:00:22 +000027#include "llvm/Support/CommandLine.h"
Dan Gohman60cb69e2008-11-19 23:18:57 +000028#include "llvm/Support/Debug.h"
29#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000030#include "llvm/Target/TargetInstrInfo.h"
31#include "llvm/Target/TargetLowering.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000032#include "llvm/Target/TargetRegisterInfo.h"
33#include "llvm/Target/TargetSubtargetInfo.h"
Dan Gohman60cb69e2008-11-19 23:18:57 +000034using namespace llvm;
35
Chandler Carruth1b9dde02014-04-22 02:02:50 +000036#define DEBUG_TYPE "pre-RA-sched"
37
Evan Cheng9d92aaa2010-01-22 03:36:51 +000038STATISTIC(LoadsClustered, "Number of loads clustered together");
39
Sanjay Patel25d3c1c2014-10-07 17:38:33 +000040// This allows the latency-based scheduler to notice high latency instructions
Sanjay Pateleb0cc1b2014-10-07 17:36:50 +000041// without a target itinerary. The choice of number here has more to do with
Sanjay Patel25d3c1c2014-10-07 17:38:33 +000042// balancing scheduler heuristics than with the actual machine latency.
Andrew Trick641e2d42011-03-05 08:00:22 +000043static cl::opt<int> HighLatencyCycles(
44 "sched-high-latency-cycles", cl::Hidden, cl::init(10),
45 cl::desc("Roughly estimate the number of cycles that 'long latency'"
46 "instructions take for targets with no itinerary"));
47
Dan Gohman619ef482009-01-15 19:20:50 +000048ScheduleDAGSDNodes::ScheduleDAGSDNodes(MachineFunction &mf)
Eric Christopherd9134482014-08-04 21:25:23 +000049 : ScheduleDAG(mf), BB(nullptr), DAG(nullptr),
Eric Christopherfc6de422014-08-05 02:39:49 +000050 InstrItins(mf.getSubtarget().getInstrItineraryData()) {}
Dan Gohman60cb69e2008-11-19 23:18:57 +000051
Dan Gohmandfaf6462009-02-11 04:27:20 +000052/// Run - perform scheduling.
53///
Andrew Trick60cf03e2012-03-07 05:21:52 +000054void ScheduleDAGSDNodes::Run(SelectionDAG *dag, MachineBasicBlock *bb) {
55 BB = bb;
Dan Gohmandfaf6462009-02-11 04:27:20 +000056 DAG = dag;
Andrew Trick60cf03e2012-03-07 05:21:52 +000057
58 // Clear the scheduler's SUnit DAG.
59 ScheduleDAG::clearDAG();
60 Sequence.clear();
61
62 // Invoke the target's selection of scheduler.
63 Schedule();
Dan Gohmandfaf6462009-02-11 04:27:20 +000064}
65
Evan Cheng4401f882010-05-20 23:26:43 +000066/// NewSUnit - Creates a new SUnit and return a ptr to it.
67///
Andrew Trick52226d42012-03-07 23:00:49 +000068SUnit *ScheduleDAGSDNodes::newSUnit(SDNode *N) {
Evan Cheng4401f882010-05-20 23:26:43 +000069#ifndef NDEBUG
Craig Topperc0196b12014-04-14 00:51:57 +000070 const SUnit *Addr = nullptr;
Evan Cheng4401f882010-05-20 23:26:43 +000071 if (!SUnits.empty())
72 Addr = &SUnits[0];
73#endif
74 SUnits.push_back(SUnit(N, (unsigned)SUnits.size()));
Craig Topperc0196b12014-04-14 00:51:57 +000075 assert((Addr == nullptr || Addr == &SUnits[0]) &&
Evan Cheng4401f882010-05-20 23:26:43 +000076 "SUnits std::vector reallocated on the fly!");
77 SUnits.back().OrigNode = &SUnits.back();
78 SUnit *SU = &SUnits.back();
79 const TargetLowering &TLI = DAG->getTargetLoweringInfo();
Evan Cheng23ef8292010-08-10 02:39:45 +000080 if (!N ||
81 (N->isMachineOpcode() &&
82 N->getMachineOpcode() == TargetOpcode::IMPLICIT_DEF))
Evan Chengcc2efe12010-05-28 23:26:21 +000083 SU->SchedulingPref = Sched::None;
84 else
85 SU->SchedulingPref = TLI.getSchedulingPreference(N);
Evan Cheng4401f882010-05-20 23:26:43 +000086 return SU;
87}
88
Dan Gohman60cb69e2008-11-19 23:18:57 +000089SUnit *ScheduleDAGSDNodes::Clone(SUnit *Old) {
Andrew Trick52226d42012-03-07 23:00:49 +000090 SUnit *SU = newSUnit(Old->getNode());
Dan Gohman60cb69e2008-11-19 23:18:57 +000091 SU->OrigNode = Old->OrigNode;
92 SU->Latency = Old->Latency;
Andrew Trick2ad0b372011-04-07 19:54:57 +000093 SU->isVRegCycle = Old->isVRegCycle;
Evan Chengdebf9c52010-11-03 00:45:17 +000094 SU->isCall = Old->isCall;
Evan Cheng1355bbd2011-04-26 21:31:35 +000095 SU->isCallOp = Old->isCallOp;
Dan Gohman60cb69e2008-11-19 23:18:57 +000096 SU->isTwoAddress = Old->isTwoAddress;
97 SU->isCommutable = Old->isCommutable;
98 SU->hasPhysRegDefs = Old->hasPhysRegDefs;
Dan Gohman52c278e2009-03-23 16:10:52 +000099 SU->hasPhysRegClobbers = Old->hasPhysRegClobbers;
Andrew Trickbfbd9722011-04-14 05:15:06 +0000100 SU->isScheduleHigh = Old->isScheduleHigh;
101 SU->isScheduleLow = Old->isScheduleLow;
Evan Cheng4401f882010-05-20 23:26:43 +0000102 SU->SchedulingPref = Old->SchedulingPref;
Evan Cheng968e2e72009-01-16 20:57:18 +0000103 Old->isCloned = true;
Dan Gohman60cb69e2008-11-19 23:18:57 +0000104 return SU;
105}
106
107/// CheckForPhysRegDependency - Check if the dependency between def and use of
108/// a specified operand is a physical register dependency. If so, returns the
Evan Chengb2c42c62009-01-12 03:19:55 +0000109/// register and the cost of copying the register.
Dan Gohman60cb69e2008-11-19 23:18:57 +0000110static void CheckForPhysRegDependency(SDNode *Def, SDNode *User, unsigned Op,
Andrew Trick3f924e42011-02-03 23:00:17 +0000111 const TargetRegisterInfo *TRI,
Dan Gohman60cb69e2008-11-19 23:18:57 +0000112 const TargetInstrInfo *TII,
Evan Chengb2c42c62009-01-12 03:19:55 +0000113 unsigned &PhysReg, int &Cost) {
Dan Gohman60cb69e2008-11-19 23:18:57 +0000114 if (Op != 2 || User->getOpcode() != ISD::CopyToReg)
115 return;
116
117 unsigned Reg = cast<RegisterSDNode>(User->getOperand(1))->getReg();
118 if (TargetRegisterInfo::isVirtualRegister(Reg))
119 return;
120
121 unsigned ResNo = User->getOperand(2).getResNo();
122 if (Def->isMachineOpcode()) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000123 const MCInstrDesc &II = TII->get(Def->getMachineOpcode());
Dan Gohman60cb69e2008-11-19 23:18:57 +0000124 if (ResNo >= II.getNumDefs() &&
Evan Chengb2c42c62009-01-12 03:19:55 +0000125 II.ImplicitDefs[ResNo - II.getNumDefs()] == Reg) {
Dan Gohman60cb69e2008-11-19 23:18:57 +0000126 PhysReg = Reg;
Evan Chengb2c42c62009-01-12 03:19:55 +0000127 const TargetRegisterClass *RC =
Rafael Espindola38a7d7c2010-06-29 14:02:34 +0000128 TRI->getMinimalPhysRegClass(Reg, Def->getValueType(ResNo));
Evan Chengb2c42c62009-01-12 03:19:55 +0000129 Cost = RC->getCopyCost();
130 }
Dan Gohman60cb69e2008-11-19 23:18:57 +0000131 }
132}
133
Andrew Trick833f0492012-04-28 01:03:23 +0000134// Helper for AddGlue to clone node operands.
135static void CloneNodeWithValues(SDNode *N, SelectionDAG *DAG,
136 SmallVectorImpl<EVT> &VTs,
137 SDValue ExtraOper = SDValue()) {
Hans Wennborg5f5b8cc2014-08-11 13:47:57 +0000138 SmallVector<SDValue, 8> Ops;
Bill Wendling2d3c4902010-06-24 22:00:37 +0000139 for (unsigned I = 0, E = N->getNumOperands(); I != E; ++I)
140 Ops.push_back(N->getOperand(I));
Bill Wendlinga1365212010-06-23 18:16:24 +0000141
Andrew Trick833f0492012-04-28 01:03:23 +0000142 if (ExtraOper.getNode())
143 Ops.push_back(ExtraOper);
Bill Wendlinga1365212010-06-23 18:16:24 +0000144
Craig Topperabb4ac72014-04-16 06:10:51 +0000145 SDVTList VTList = DAG->getVTList(VTs);
Craig Topperc0196b12014-04-14 00:51:57 +0000146 MachineSDNode::mmo_iterator Begin = nullptr, End = nullptr;
Bill Wendlinga1365212010-06-23 18:16:24 +0000147 MachineSDNode *MN = dyn_cast<MachineSDNode>(N);
148
149 // Store memory references.
150 if (MN) {
151 Begin = MN->memoperands_begin();
152 End = MN->memoperands_end();
153 }
154
Craig Topper131de822014-04-27 19:21:16 +0000155 DAG->MorphNodeTo(N, N->getOpcode(), VTList, Ops);
Bill Wendlinga1365212010-06-23 18:16:24 +0000156
157 // Reset the memory references
158 if (MN)
159 MN->setMemRefs(Begin, End);
Evan Cheng9d92aaa2010-01-22 03:36:51 +0000160}
161
Andrew Trick833f0492012-04-28 01:03:23 +0000162static bool AddGlue(SDNode *N, SDValue Glue, bool AddGlue, SelectionDAG *DAG) {
163 SmallVector<EVT, 4> VTs;
164 SDNode *GlueDestNode = Glue.getNode();
165
166 // Don't add glue from a node to itself.
167 if (GlueDestNode == N) return false;
168
169 // Don't add a glue operand to something that already uses glue.
170 if (GlueDestNode &&
171 N->getOperand(N->getNumOperands()-1).getValueType() == MVT::Glue) {
172 return false;
173 }
174 // Don't add glue to something that already has a glue value.
175 if (N->getValueType(N->getNumValues() - 1) == MVT::Glue) return false;
176
177 for (unsigned I = 0, E = N->getNumValues(); I != E; ++I)
178 VTs.push_back(N->getValueType(I));
179
180 if (AddGlue)
181 VTs.push_back(MVT::Glue);
182
183 CloneNodeWithValues(N, DAG, VTs, Glue);
184
185 return true;
186}
187
188// Cleanup after unsuccessful AddGlue. Use the standard method of morphing the
189// node even though simply shrinking the value list is sufficient.
190static void RemoveUnusedGlue(SDNode *N, SelectionDAG *DAG) {
191 assert((N->getValueType(N->getNumValues() - 1) == MVT::Glue &&
192 !N->hasAnyUseOfValue(N->getNumValues() - 1)) &&
193 "expected an unused glue value");
194
195 SmallVector<EVT, 4> VTs;
196 for (unsigned I = 0, E = N->getNumValues()-1; I != E; ++I)
197 VTs.push_back(N->getValueType(I));
198
199 CloneNodeWithValues(N, DAG, VTs);
200}
201
Chris Lattner11a33812010-12-23 17:24:32 +0000202/// ClusterNeighboringLoads - Force nearby loads together by "gluing" them.
Evan Cheng9d92aaa2010-01-22 03:36:51 +0000203/// This function finds loads of the same base and different offsets. If the
Chris Lattner3e5fbd72010-12-21 02:38:05 +0000204/// offsets are not far apart (target specific), it add MVT::Glue inputs and
Evan Cheng9d92aaa2010-01-22 03:36:51 +0000205/// outputs to ensure they are scheduled together and in order. This
206/// optimization may benefit some targets by improving cache locality.
Evan Cheng38f65602010-06-10 02:09:31 +0000207void ScheduleDAGSDNodes::ClusterNeighboringLoads(SDNode *Node) {
Craig Topperc0196b12014-04-14 00:51:57 +0000208 SDNode *Chain = nullptr;
Evan Cheng38f65602010-06-10 02:09:31 +0000209 unsigned NumOps = Node->getNumOperands();
210 if (Node->getOperand(NumOps-1).getValueType() == MVT::Other)
211 Chain = Node->getOperand(NumOps-1).getNode();
212 if (!Chain)
213 return;
214
215 // Look for other loads of the same chain. Find loads that are loading from
216 // the same base pointer and different offsets.
Evan Cheng9d92aaa2010-01-22 03:36:51 +0000217 SmallPtrSet<SDNode*, 16> Visited;
218 SmallVector<int64_t, 4> Offsets;
219 DenseMap<long long, SDNode*> O2SMap; // Map from offset to SDNode.
Evan Cheng38f65602010-06-10 02:09:31 +0000220 bool Cluster = false;
221 SDNode *Base = Node;
Andrew Trick8d007bb2014-04-07 21:29:22 +0000222 // This algorithm requires a reasonably low use count before finding a match
223 // to avoid uselessly blowing up compile time in large blocks.
224 unsigned UseCount = 0;
Evan Cheng38f65602010-06-10 02:09:31 +0000225 for (SDNode::use_iterator I = Chain->use_begin(), E = Chain->use_end();
Andrew Trick8d007bb2014-04-07 21:29:22 +0000226 I != E && UseCount < 100; ++I, ++UseCount) {
Evan Cheng38f65602010-06-10 02:09:31 +0000227 SDNode *User = *I;
228 if (User == Node || !Visited.insert(User))
229 continue;
230 int64_t Offset1, Offset2;
231 if (!TII->areLoadsFromSameBasePtr(Base, User, Offset1, Offset2) ||
232 Offset1 == Offset2)
233 // FIXME: Should be ok if they addresses are identical. But earlier
234 // optimizations really should have eliminated one of the loads.
235 continue;
236 if (O2SMap.insert(std::make_pair(Offset1, Base)).second)
237 Offsets.push_back(Offset1);
238 O2SMap.insert(std::make_pair(Offset2, User));
239 Offsets.push_back(Offset2);
Duncan Sands2dc70be2010-06-25 14:48:39 +0000240 if (Offset2 < Offset1)
Evan Cheng38f65602010-06-10 02:09:31 +0000241 Base = User;
Evan Cheng38f65602010-06-10 02:09:31 +0000242 Cluster = true;
Andrew Trick8d007bb2014-04-07 21:29:22 +0000243 // Reset UseCount to allow more matches.
244 UseCount = 0;
Evan Cheng38f65602010-06-10 02:09:31 +0000245 }
246
247 if (!Cluster)
248 return;
249
250 // Sort them in increasing order.
251 std::sort(Offsets.begin(), Offsets.end());
252
253 // Check if the loads are close enough.
254 SmallVector<SDNode*, 4> Loads;
255 unsigned NumLoads = 0;
256 int64_t BaseOff = Offsets[0];
257 SDNode *BaseLoad = O2SMap[BaseOff];
258 Loads.push_back(BaseLoad);
259 for (unsigned i = 1, e = Offsets.size(); i != e; ++i) {
260 int64_t Offset = Offsets[i];
261 SDNode *Load = O2SMap[Offset];
262 if (!TII->shouldScheduleLoadsNear(BaseLoad, Load, BaseOff, Offset,NumLoads))
263 break; // Stop right here. Ignore loads that are further away.
264 Loads.push_back(Load);
265 ++NumLoads;
266 }
267
268 if (NumLoads == 0)
269 return;
270
Chris Lattner3e5fbd72010-12-21 02:38:05 +0000271 // Cluster loads by adding MVT::Glue outputs and inputs. This also
Evan Cheng38f65602010-06-10 02:09:31 +0000272 // ensure they are scheduled in order of increasing addresses.
273 SDNode *Lead = Loads[0];
Craig Topperc0196b12014-04-14 00:51:57 +0000274 SDValue InGlue = SDValue(nullptr, 0);
Andrew Trick833f0492012-04-28 01:03:23 +0000275 if (AddGlue(Lead, InGlue, true, DAG))
276 InGlue = SDValue(Lead, Lead->getNumValues() - 1);
Bill Wendling2d3c4902010-06-24 22:00:37 +0000277 for (unsigned I = 1, E = Loads.size(); I != E; ++I) {
Chris Lattner11a33812010-12-23 17:24:32 +0000278 bool OutGlue = I < E - 1;
Bill Wendling2d3c4902010-06-24 22:00:37 +0000279 SDNode *Load = Loads[I];
280
Andrew Trick833f0492012-04-28 01:03:23 +0000281 // If AddGlue fails, we could leave an unsused glue value. This should not
282 // cause any
283 if (AddGlue(Load, InGlue, OutGlue, DAG)) {
284 if (OutGlue)
285 InGlue = SDValue(Load, Load->getNumValues() - 1);
Bill Wendlinga1365212010-06-23 18:16:24 +0000286
Andrew Trick833f0492012-04-28 01:03:23 +0000287 ++LoadsClustered;
288 }
289 else if (!OutGlue && InGlue.getNode())
290 RemoveUnusedGlue(InGlue.getNode(), DAG);
Evan Cheng38f65602010-06-10 02:09:31 +0000291 }
292}
293
294/// ClusterNodes - Cluster certain nodes which should be scheduled together.
295///
296void ScheduleDAGSDNodes::ClusterNodes() {
Evan Cheng9d92aaa2010-01-22 03:36:51 +0000297 for (SelectionDAG::allnodes_iterator NI = DAG->allnodes_begin(),
298 E = DAG->allnodes_end(); NI != E; ++NI) {
299 SDNode *Node = &*NI;
300 if (!Node || !Node->isMachineOpcode())
301 continue;
302
303 unsigned Opc = Node->getMachineOpcode();
Evan Cheng6cc775f2011-06-28 19:10:37 +0000304 const MCInstrDesc &MCID = TII->get(Opc);
305 if (MCID.mayLoad())
Evan Cheng38f65602010-06-10 02:09:31 +0000306 // Cluster loads from "near" addresses into combined SUnits.
307 ClusterNeighboringLoads(Node);
Evan Cheng9d92aaa2010-01-22 03:36:51 +0000308 }
309}
310
Dan Gohman60cb69e2008-11-19 23:18:57 +0000311void ScheduleDAGSDNodes::BuildSchedUnits() {
Dan Gohman92cf2802008-12-23 17:24:50 +0000312 // During scheduling, the NodeId field of SDNode is used to map SDNodes
313 // to their associated SUnits by holding SUnits table indices. A value
314 // of -1 means the SDNode does not yet have an associated SUnit.
315 unsigned NumNodes = 0;
316 for (SelectionDAG::allnodes_iterator NI = DAG->allnodes_begin(),
317 E = DAG->allnodes_end(); NI != E; ++NI) {
318 NI->setNodeId(-1);
319 ++NumNodes;
320 }
321
Dan Gohman60cb69e2008-11-19 23:18:57 +0000322 // Reserve entries in the vector for each of the SUnits we are creating. This
323 // ensure that reallocation of the vector won't happen, so SUnit*'s won't get
324 // invalidated.
Dan Gohmance70fe22008-12-17 04:30:46 +0000325 // FIXME: Multiply by 2 because we may clone nodes during scheduling.
326 // This is a temporary workaround.
Dan Gohman92cf2802008-12-23 17:24:50 +0000327 SUnits.reserve(NumNodes * 2);
Andrew Trick3f924e42011-02-03 23:00:17 +0000328
Chris Lattnerdf8a8a82010-02-24 06:11:37 +0000329 // Add all nodes in depth first order.
330 SmallVector<SDNode*, 64> Worklist;
331 SmallPtrSet<SDNode*, 64> Visited;
332 Worklist.push_back(DAG->getRoot().getNode());
333 Visited.insert(DAG->getRoot().getNode());
Andrew Trick3f924e42011-02-03 23:00:17 +0000334
Evan Cheng1355bbd2011-04-26 21:31:35 +0000335 SmallVector<SUnit*, 8> CallSUnits;
Chris Lattnerdf8a8a82010-02-24 06:11:37 +0000336 while (!Worklist.empty()) {
337 SDNode *NI = Worklist.pop_back_val();
Andrew Trick3f924e42011-02-03 23:00:17 +0000338
Chris Lattnerdf8a8a82010-02-24 06:11:37 +0000339 // Add all operands to the worklist unless they've already been added.
340 for (unsigned i = 0, e = NI->getNumOperands(); i != e; ++i)
341 if (Visited.insert(NI->getOperand(i).getNode()))
342 Worklist.push_back(NI->getOperand(i).getNode());
Andrew Trick3f924e42011-02-03 23:00:17 +0000343
Dan Gohman60cb69e2008-11-19 23:18:57 +0000344 if (isPassiveNode(NI)) // Leaf node, e.g. a TargetImmediate.
345 continue;
Andrew Trick3f924e42011-02-03 23:00:17 +0000346
Dan Gohman60cb69e2008-11-19 23:18:57 +0000347 // If this node has already been processed, stop now.
348 if (NI->getNodeId() != -1) continue;
Andrew Trick3f924e42011-02-03 23:00:17 +0000349
Andrew Trick52226d42012-03-07 23:00:49 +0000350 SUnit *NodeSUnit = newSUnit(NI);
Andrew Trick3f924e42011-02-03 23:00:17 +0000351
Chris Lattner11a33812010-12-23 17:24:32 +0000352 // See if anything is glued to this node, if so, add them to glued
353 // nodes. Nodes can have at most one glue input and one glue output. Glue
354 // is required to be the last operand and result of a node.
Andrew Trick3f924e42011-02-03 23:00:17 +0000355
Chris Lattner11a33812010-12-23 17:24:32 +0000356 // Scan up to find glued preds.
Dan Gohman60cb69e2008-11-19 23:18:57 +0000357 SDNode *N = NI;
Dan Gohman3bdc4bd2009-03-20 20:42:23 +0000358 while (N->getNumOperands() &&
Chris Lattner3e5fbd72010-12-21 02:38:05 +0000359 N->getOperand(N->getNumOperands()-1).getValueType() == MVT::Glue) {
Dan Gohman3bdc4bd2009-03-20 20:42:23 +0000360 N = N->getOperand(N->getNumOperands()-1).getNode();
361 assert(N->getNodeId() == -1 && "Node already inserted!");
362 N->setNodeId(NodeSUnit->NodeNum);
Evan Chengdebf9c52010-11-03 00:45:17 +0000363 if (N->isMachineOpcode() && TII->get(N->getMachineOpcode()).isCall())
364 NodeSUnit->isCall = true;
Dan Gohman60cb69e2008-11-19 23:18:57 +0000365 }
Andrew Trick3f924e42011-02-03 23:00:17 +0000366
Chris Lattner11a33812010-12-23 17:24:32 +0000367 // Scan down to find any glued succs.
Dan Gohman60cb69e2008-11-19 23:18:57 +0000368 N = NI;
Chris Lattner3e5fbd72010-12-21 02:38:05 +0000369 while (N->getValueType(N->getNumValues()-1) == MVT::Glue) {
Chris Lattner11a33812010-12-23 17:24:32 +0000370 SDValue GlueVal(N, N->getNumValues()-1);
Andrew Trick3f924e42011-02-03 23:00:17 +0000371
Chris Lattner11a33812010-12-23 17:24:32 +0000372 // There are either zero or one users of the Glue result.
373 bool HasGlueUse = false;
Andrew Trick3f924e42011-02-03 23:00:17 +0000374 for (SDNode::use_iterator UI = N->use_begin(), E = N->use_end();
Dan Gohman60cb69e2008-11-19 23:18:57 +0000375 UI != E; ++UI)
Chris Lattner11a33812010-12-23 17:24:32 +0000376 if (GlueVal.isOperandOf(*UI)) {
377 HasGlueUse = true;
Dan Gohman60cb69e2008-11-19 23:18:57 +0000378 assert(N->getNodeId() == -1 && "Node already inserted!");
379 N->setNodeId(NodeSUnit->NodeNum);
380 N = *UI;
Evan Chengdebf9c52010-11-03 00:45:17 +0000381 if (N->isMachineOpcode() && TII->get(N->getMachineOpcode()).isCall())
382 NodeSUnit->isCall = true;
Dan Gohman60cb69e2008-11-19 23:18:57 +0000383 break;
384 }
Chris Lattner11a33812010-12-23 17:24:32 +0000385 if (!HasGlueUse) break;
Dan Gohman60cb69e2008-11-19 23:18:57 +0000386 }
Andrew Trick3f924e42011-02-03 23:00:17 +0000387
Evan Cheng1355bbd2011-04-26 21:31:35 +0000388 if (NodeSUnit->isCall)
389 CallSUnits.push_back(NodeSUnit);
390
Andrew Trickbfbd9722011-04-14 05:15:06 +0000391 // Schedule zero-latency TokenFactor below any nodes that may increase the
392 // schedule height. Otherwise, ancestors of the TokenFactor may appear to
393 // have false stalls.
394 if (NI->getOpcode() == ISD::TokenFactor)
395 NodeSUnit->isScheduleLow = true;
396
Chris Lattner11a33812010-12-23 17:24:32 +0000397 // If there are glue operands involved, N is now the bottom-most node
398 // of the sequence of nodes that are glued together.
Dan Gohman60cb69e2008-11-19 23:18:57 +0000399 // Update the SUnit.
400 NodeSUnit->setNode(N);
401 assert(N->getNodeId() == -1 && "Node already inserted!");
402 N->setNodeId(NodeSUnit->NodeNum);
403
Andrew Trickd0548ae2011-02-04 03:18:17 +0000404 // Compute NumRegDefsLeft. This must be done before AddSchedEdges.
405 InitNumRegDefsLeft(NodeSUnit);
406
Dan Gohmand1f33e22008-11-21 01:44:51 +0000407 // Assign the Latency field of NodeSUnit using target-provided information.
Andrew Trick52226d42012-03-07 23:00:49 +0000408 computeLatency(NodeSUnit);
Dan Gohman60cb69e2008-11-19 23:18:57 +0000409 }
Evan Cheng1355bbd2011-04-26 21:31:35 +0000410
411 // Find all call operands.
412 while (!CallSUnits.empty()) {
413 SUnit *SU = CallSUnits.pop_back_val();
414 for (const SDNode *SUNode = SU->getNode(); SUNode;
415 SUNode = SUNode->getGluedNode()) {
416 if (SUNode->getOpcode() != ISD::CopyToReg)
417 continue;
418 SDNode *SrcN = SUNode->getOperand(2).getNode();
419 if (isPassiveNode(SrcN)) continue; // Not scheduled.
420 SUnit *SrcSU = &SUnits[SrcN->getNodeId()];
421 SrcSU->isCallOp = true;
422 }
423 }
Dan Gohman04543e72008-12-23 18:36:58 +0000424}
425
426void ScheduleDAGSDNodes::AddSchedEdges() {
Eric Christopheredba30c2014-10-09 06:28:06 +0000427 const TargetSubtargetInfo &ST = MF.getSubtarget();
David Goodwin90e6b8b2009-08-13 16:05:04 +0000428
David Goodwin9b48cd42009-08-19 16:08:58 +0000429 // Check to see if the scheduler cares about latencies.
Andrew Trick52226d42012-03-07 23:00:49 +0000430 bool UnitLatencies = forceUnitLatencies();
David Goodwin9b48cd42009-08-19 16:08:58 +0000431
Dan Gohman60cb69e2008-11-19 23:18:57 +0000432 // Pass 2: add the preds, succs, etc.
433 for (unsigned su = 0, e = SUnits.size(); su != e; ++su) {
434 SUnit *SU = &SUnits[su];
435 SDNode *MainNode = SU->getNode();
Andrew Trick3f924e42011-02-03 23:00:17 +0000436
Dan Gohman60cb69e2008-11-19 23:18:57 +0000437 if (MainNode->isMachineOpcode()) {
438 unsigned Opc = MainNode->getMachineOpcode();
Evan Cheng6cc775f2011-06-28 19:10:37 +0000439 const MCInstrDesc &MCID = TII->get(Opc);
440 for (unsigned i = 0; i != MCID.getNumOperands(); ++i) {
441 if (MCID.getOperandConstraint(i, MCOI::TIED_TO) != -1) {
Dan Gohman60cb69e2008-11-19 23:18:57 +0000442 SU->isTwoAddress = true;
443 break;
444 }
445 }
Evan Cheng6cc775f2011-06-28 19:10:37 +0000446 if (MCID.isCommutable())
Dan Gohman60cb69e2008-11-19 23:18:57 +0000447 SU->isCommutable = true;
448 }
Andrew Trick3f924e42011-02-03 23:00:17 +0000449
Dan Gohman60cb69e2008-11-19 23:18:57 +0000450 // Find all predecessors and successors of the group.
Chris Lattner11a33812010-12-23 17:24:32 +0000451 for (SDNode *N = SU->getNode(); N; N = N->getGluedNode()) {
Dan Gohman60cb69e2008-11-19 23:18:57 +0000452 if (N->isMachineOpcode() &&
Dan Gohman52c278e2009-03-23 16:10:52 +0000453 TII->get(N->getMachineOpcode()).getImplicitDefs()) {
454 SU->hasPhysRegClobbers = true;
Dan Gohmanb8120772009-10-10 01:32:21 +0000455 unsigned NumUsed = InstrEmitter::CountResults(N);
Dan Gohmanf4772622009-03-23 17:39:36 +0000456 while (NumUsed != 0 && !N->hasAnyUseOfValue(NumUsed - 1))
457 --NumUsed; // Skip over unused values at the end.
458 if (NumUsed > TII->get(N->getMachineOpcode()).getNumDefs())
Dan Gohman52c278e2009-03-23 16:10:52 +0000459 SU->hasPhysRegDefs = true;
460 }
Andrew Trick3f924e42011-02-03 23:00:17 +0000461
Dan Gohman60cb69e2008-11-19 23:18:57 +0000462 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
463 SDNode *OpN = N->getOperand(i).getNode();
464 if (isPassiveNode(OpN)) continue; // Not scheduled.
465 SUnit *OpSU = &SUnits[OpN->getNodeId()];
466 assert(OpSU && "Node has no SUnit!");
467 if (OpSU == SU) continue; // In the same group.
468
Owen Anderson53aa7a92009-08-10 22:56:29 +0000469 EVT OpVT = N->getOperand(i).getValueType();
Chris Lattner11a33812010-12-23 17:24:32 +0000470 assert(OpVT != MVT::Glue && "Glued nodes should be in same sunit!");
Owen Anderson9f944592009-08-11 20:47:22 +0000471 bool isChain = OpVT == MVT::Other;
Dan Gohman60cb69e2008-11-19 23:18:57 +0000472
473 unsigned PhysReg = 0;
Evan Chengb2c42c62009-01-12 03:19:55 +0000474 int Cost = 1;
Dan Gohman60cb69e2008-11-19 23:18:57 +0000475 // Determine if this is a physical register dependency.
Evan Chengb2c42c62009-01-12 03:19:55 +0000476 CheckForPhysRegDependency(OpN, N, i, TRI, TII, PhysReg, Cost);
Dan Gohman2d170892008-12-09 22:54:47 +0000477 assert((PhysReg == 0 || !isChain) &&
478 "Chain dependence via physreg data?");
Evan Chengb2c42c62009-01-12 03:19:55 +0000479 // FIXME: See ScheduleDAGSDNodes::EmitCopyFromReg. For now, scheduler
480 // emits a copy from the physical register to a virtual register unless
481 // it requires a cross class copy (cost < 0). That means we are only
482 // treating "expensive to copy" register dependency as physical register
483 // dependency. This may change in the future though.
Andrew Trick3013b6a2011-06-15 17:16:12 +0000484 if (Cost >= 0 && !StressSched)
Evan Chengb2c42c62009-01-12 03:19:55 +0000485 PhysReg = 0;
David Goodwin90e6b8b2009-08-13 16:05:04 +0000486
Evan Chengcc2efe12010-05-28 23:26:21 +0000487 // If this is a ctrl dep, latency is 1.
Andrew Trick1b60ad62011-04-12 20:14:07 +0000488 unsigned OpLatency = isChain ? 1 : OpSU->Latency;
Andrew Trickb53a00d2011-04-13 00:38:32 +0000489 // Special-case TokenFactor chains as zero-latency.
490 if(isChain && OpN->getOpcode() == ISD::TokenFactor)
491 OpLatency = 0;
492
Andrew Trickbaeaabb2012-11-06 03:13:46 +0000493 SDep Dep = isChain ? SDep(OpSU, SDep::Barrier)
494 : SDep(OpSU, SDep::Data, PhysReg);
495 Dep.setLatency(OpLatency);
David Goodwin9b48cd42009-08-19 16:08:58 +0000496 if (!isChain && !UnitLatencies) {
Andrew Trickbaeaabb2012-11-06 03:13:46 +0000497 computeOperandLatency(OpN, N, i, Dep);
498 ST.adjustSchedDependency(OpSU, SU, Dep);
David Goodwin9b48cd42009-08-19 16:08:58 +0000499 }
David Goodwin90e6b8b2009-08-13 16:05:04 +0000500
Andrew Trickbaeaabb2012-11-06 03:13:46 +0000501 if (!SU->addPred(Dep) && !Dep.isCtrl() && OpSU->NumRegDefsLeft > 1) {
Andrew Trickd0548ae2011-02-04 03:18:17 +0000502 // Multiple register uses are combined in the same SUnit. For example,
503 // we could have a set of glued nodes with all their defs consumed by
504 // another set of glued nodes. Register pressure tracking sees this as
505 // a single use, so to keep pressure balanced we reduce the defs.
Andrew Trick072ed2e2011-03-09 19:12:43 +0000506 //
507 // We can't tell (without more book-keeping) if this results from
508 // glued nodes or duplicate operands. As long as we don't reduce
509 // NumRegDefsLeft to zero, we handle the common cases well.
Andrew Trickd0548ae2011-02-04 03:18:17 +0000510 --OpSU->NumRegDefsLeft;
511 }
Dan Gohman60cb69e2008-11-19 23:18:57 +0000512 }
513 }
514 }
515}
516
Dan Gohman04543e72008-12-23 18:36:58 +0000517/// BuildSchedGraph - Build the SUnit graph from the selection dag that we
518/// are input. This SUnit graph is similar to the SelectionDAG, but
519/// excludes nodes that aren't interesting to scheduling, and represents
Chris Lattner11a33812010-12-23 17:24:32 +0000520/// glued together nodes with a single SUnit.
Dan Gohman918ec532009-10-09 23:33:48 +0000521void ScheduleDAGSDNodes::BuildSchedGraph(AliasAnalysis *AA) {
Evan Cheng38f65602010-06-10 02:09:31 +0000522 // Cluster certain nodes which should be scheduled together.
523 ClusterNodes();
Dan Gohman04543e72008-12-23 18:36:58 +0000524 // Populate the SUnits array.
525 BuildSchedUnits();
526 // Compute all the scheduling dependencies between nodes.
527 AddSchedEdges();
528}
529
Andrew Trickd0548ae2011-02-04 03:18:17 +0000530// Initialize NumNodeDefs for the current Node's opcode.
531void ScheduleDAGSDNodes::RegDefIter::InitNodeNumDefs() {
Eric Christopher7238cba2011-03-08 19:35:47 +0000532 // Check for phys reg copy.
533 if (!Node)
534 return;
535
Andrew Trickd0548ae2011-02-04 03:18:17 +0000536 if (!Node->isMachineOpcode()) {
537 if (Node->getOpcode() == ISD::CopyFromReg)
538 NodeNumDefs = 1;
539 else
540 NodeNumDefs = 0;
541 return;
542 }
543 unsigned POpc = Node->getMachineOpcode();
544 if (POpc == TargetOpcode::IMPLICIT_DEF) {
545 // No register need be allocated for this.
546 NodeNumDefs = 0;
547 return;
548 }
549 unsigned NRegDefs = SchedDAG->TII->get(Node->getMachineOpcode()).getNumDefs();
550 // Some instructions define regs that are not represented in the selection DAG
551 // (e.g. unused flags). See tMOVi8. Make sure we don't access past NumValues.
552 NodeNumDefs = std::min(Node->getNumValues(), NRegDefs);
553 DefIdx = 0;
554}
555
556// Construct a RegDefIter for this SUnit and find the first valid value.
557ScheduleDAGSDNodes::RegDefIter::RegDefIter(const SUnit *SU,
558 const ScheduleDAGSDNodes *SD)
559 : SchedDAG(SD), Node(SU->getNode()), DefIdx(0), NodeNumDefs(0) {
560 InitNodeNumDefs();
561 Advance();
562}
563
564// Advance to the next valid value defined by the SUnit.
565void ScheduleDAGSDNodes::RegDefIter::Advance() {
566 for (;Node;) { // Visit all glued nodes.
567 for (;DefIdx < NodeNumDefs; ++DefIdx) {
568 if (!Node->hasAnyUseOfValue(DefIdx))
569 continue;
Patrik Hagglund05394352012-12-13 18:45:35 +0000570 ValueType = Node->getSimpleValueType(DefIdx);
Andrew Trickd0548ae2011-02-04 03:18:17 +0000571 ++DefIdx;
572 return; // Found a normal regdef.
573 }
574 Node = Node->getGluedNode();
Craig Topperc0196b12014-04-14 00:51:57 +0000575 if (!Node) {
Andrew Trickd0548ae2011-02-04 03:18:17 +0000576 return; // No values left to visit.
577 }
578 InitNodeNumDefs();
579 }
580}
581
582void ScheduleDAGSDNodes::InitNumRegDefsLeft(SUnit *SU) {
583 assert(SU->NumRegDefsLeft == 0 && "expect a new node");
584 for (RegDefIter I(SU, this); I.IsValid(); I.Advance()) {
585 assert(SU->NumRegDefsLeft < USHRT_MAX && "overflow is ok but unexpected");
586 ++SU->NumRegDefsLeft;
587 }
588}
589
Andrew Trick52226d42012-03-07 23:00:49 +0000590void ScheduleDAGSDNodes::computeLatency(SUnit *SU) {
Andrew Trickb53a00d2011-04-13 00:38:32 +0000591 SDNode *N = SU->getNode();
592
593 // TokenFactor operands are considered zero latency, and some schedulers
594 // (e.g. Top-Down list) may rely on the fact that operand latency is nonzero
595 // whenever node latency is nonzero.
596 if (N && N->getOpcode() == ISD::TokenFactor) {
597 SU->Latency = 0;
598 return;
599 }
600
Evan Cheng70e506e2010-05-19 22:42:23 +0000601 // Check to see if the scheduler cares about latencies.
Andrew Trick52226d42012-03-07 23:00:49 +0000602 if (forceUnitLatencies()) {
Evan Cheng70e506e2010-05-19 22:42:23 +0000603 SU->Latency = 1;
604 return;
605 }
606
Evan Chengbf407072010-09-10 01:29:16 +0000607 if (!InstrItins || InstrItins->isEmpty()) {
Andrew Trickd7f4c212011-03-05 09:18:16 +0000608 if (N && N->isMachineOpcode() &&
609 TII->isHighLatencyDef(N->getMachineOpcode()))
Andrew Trick641e2d42011-03-05 08:00:22 +0000610 SU->Latency = HighLatencyCycles;
611 else
612 SU->Latency = 1;
Evan Chengbdd062d2010-05-20 06:13:19 +0000613 return;
614 }
Andrew Trick3f924e42011-02-03 23:00:17 +0000615
Dan Gohman60cb69e2008-11-19 23:18:57 +0000616 // Compute the latency for the node. We use the sum of the latencies for
Chris Lattner11a33812010-12-23 17:24:32 +0000617 // all nodes glued together into this SUnit.
Dan Gohman60cb69e2008-11-19 23:18:57 +0000618 SU->Latency = 0;
Chris Lattner11a33812010-12-23 17:24:32 +0000619 for (SDNode *N = SU->getNode(); N; N = N->getGluedNode())
Evan Chengdebf9c52010-11-03 00:45:17 +0000620 if (N->isMachineOpcode())
621 SU->Latency += TII->getInstrLatency(InstrItins, N);
Dan Gohman60cb69e2008-11-19 23:18:57 +0000622}
623
Andrew Trick52226d42012-03-07 23:00:49 +0000624void ScheduleDAGSDNodes::computeOperandLatency(SDNode *Def, SDNode *Use,
Evan Chengbdd062d2010-05-20 06:13:19 +0000625 unsigned OpIdx, SDep& dep) const{
626 // Check to see if the scheduler cares about latencies.
Andrew Trick52226d42012-03-07 23:00:49 +0000627 if (forceUnitLatencies())
Evan Chengbdd062d2010-05-20 06:13:19 +0000628 return;
629
Evan Chengbdd062d2010-05-20 06:13:19 +0000630 if (dep.getKind() != SDep::Data)
631 return;
632
633 unsigned DefIdx = Use->getOperand(OpIdx).getResNo();
Evan Chengff310732010-10-28 06:47:08 +0000634 if (Use->isMachineOpcode())
635 // Adjust the use operand index by num of defs.
636 OpIdx += TII->get(Use->getMachineOpcode()).getNumDefs();
Evan Cheng49d4c0b2010-10-06 06:27:31 +0000637 int Latency = TII->getOperandLatency(InstrItins, Def, DefIdx, Use, OpIdx);
Evan Cheng6c1414f2010-10-29 18:09:28 +0000638 if (Latency > 1 && Use->getOpcode() == ISD::CopyToReg &&
639 !BB->succ_empty()) {
640 unsigned Reg = cast<RegisterSDNode>(Use->getOperand(1))->getReg();
641 if (TargetRegisterInfo::isVirtualRegister(Reg))
642 // This copy is a liveout value. It is likely coalesced, so reduce the
643 // latency so not to penalize the def.
644 // FIXME: need target specific adjustment here?
645 Latency = (Latency > 1) ? Latency - 1 : 1;
646 }
Evan Cheng4a010fd2010-09-29 22:42:35 +0000647 if (Latency >= 0)
648 dep.setLatency(Latency);
Evan Chengbdd062d2010-05-20 06:13:19 +0000649}
650
Dan Gohman60cb69e2008-11-19 23:18:57 +0000651void ScheduleDAGSDNodes::dumpNode(const SUnit *SU) const {
Manman Ren19f49ac2012-09-11 22:23:19 +0000652#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Evan Chengb2c42c62009-01-12 03:19:55 +0000653 if (!SU->getNode()) {
David Greene4eb5bed2010-01-05 01:25:11 +0000654 dbgs() << "PHYS REG COPY\n";
Evan Chengb2c42c62009-01-12 03:19:55 +0000655 return;
656 }
657
658 SU->getNode()->dump(DAG);
David Greene4eb5bed2010-01-05 01:25:11 +0000659 dbgs() << "\n";
Chris Lattner11a33812010-12-23 17:24:32 +0000660 SmallVector<SDNode *, 4> GluedNodes;
661 for (SDNode *N = SU->getNode()->getGluedNode(); N; N = N->getGluedNode())
662 GluedNodes.push_back(N);
663 while (!GluedNodes.empty()) {
David Greene4eb5bed2010-01-05 01:25:11 +0000664 dbgs() << " ";
Chris Lattner11a33812010-12-23 17:24:32 +0000665 GluedNodes.back()->dump(DAG);
David Greene4eb5bed2010-01-05 01:25:11 +0000666 dbgs() << "\n";
Chris Lattner11a33812010-12-23 17:24:32 +0000667 GluedNodes.pop_back();
Dan Gohman60cb69e2008-11-19 23:18:57 +0000668 }
Manman Ren742534c2012-09-06 19:06:06 +0000669#endif
Dan Gohman60cb69e2008-11-19 23:18:57 +0000670}
Dan Gohmanb8120772009-10-10 01:32:21 +0000671
Manman Ren19f49ac2012-09-11 22:23:19 +0000672#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Andrew Trickedee68c2012-03-07 05:21:40 +0000673void ScheduleDAGSDNodes::dumpSchedule() const {
674 for (unsigned i = 0, e = Sequence.size(); i != e; i++) {
675 if (SUnit *SU = Sequence[i])
676 SU->dump(this);
677 else
678 dbgs() << "**** NOOP ****\n";
679 }
680}
Manman Ren742534c2012-09-06 19:06:06 +0000681#endif
Andrew Trickedee68c2012-03-07 05:21:40 +0000682
Andrew Trick46a58662012-03-07 05:21:36 +0000683#ifndef NDEBUG
684/// VerifyScheduledSequence - Verify that all SUnits were scheduled and that
685/// their state is consistent with the nodes listed in Sequence.
686///
687void ScheduleDAGSDNodes::VerifyScheduledSequence(bool isBottomUp) {
688 unsigned ScheduledNodes = ScheduleDAG::VerifyScheduledDAG(isBottomUp);
689 unsigned Noops = 0;
690 for (unsigned i = 0, e = Sequence.size(); i != e; ++i)
691 if (!Sequence[i])
692 ++Noops;
693 assert(Sequence.size() - Noops == ScheduledNodes &&
694 "The number of nodes scheduled doesn't match the expected number!");
695}
696#endif // NDEBUG
697
Chris Lattner0ab5e2c2011-04-15 05:18:47 +0000698/// ProcessSDDbgValues - Process SDDbgValues associated with this node.
Craig Topperb94011f2013-07-14 04:42:23 +0000699static void
700ProcessSDDbgValues(SDNode *N, SelectionDAG *DAG, InstrEmitter &Emitter,
701 SmallVectorImpl<std::pair<unsigned, MachineInstr*> > &Orders,
702 DenseMap<SDValue, unsigned> &VRBaseMap, unsigned Order) {
Devang Patel1448e7c2011-01-26 18:20:04 +0000703 if (!N->getHasDebugValue())
704 return;
705
706 // Opportunistically insert immediate dbg_value uses, i.e. those with source
707 // order number right after the N.
708 MachineBasicBlock *BB = Emitter.getBlock();
709 MachineBasicBlock::iterator InsertPos = Emitter.getInsertPos();
Benjamin Kramere1fc29b2011-06-18 13:13:44 +0000710 ArrayRef<SDDbgValue*> DVs = DAG->GetDbgValues(N);
Devang Patel1448e7c2011-01-26 18:20:04 +0000711 for (unsigned i = 0, e = DVs.size(); i != e; ++i) {
712 if (DVs[i]->isInvalidated())
713 continue;
714 unsigned DVOrder = DVs[i]->getOrder();
715 if (!Order || DVOrder == ++Order) {
716 MachineInstr *DbgMI = Emitter.EmitDbgValue(DVs[i], VRBaseMap);
717 if (DbgMI) {
718 Orders.push_back(std::make_pair(DVOrder, DbgMI));
719 BB->insert(InsertPos, DbgMI);
720 }
721 DVs[i]->setIsInvalidated();
722 }
723 }
724}
725
Evan Cheng563fe3c2010-03-25 01:38:16 +0000726// ProcessSourceNode - Process nodes with source order numbers. These are added
Jim Grosbachcaf9b3a2010-06-30 21:27:56 +0000727// to a vector which EmitSchedule uses to determine how to insert dbg_value
Evan Cheng563fe3c2010-03-25 01:38:16 +0000728// instructions in the right order.
Craig Topperb94011f2013-07-14 04:42:23 +0000729static void
730ProcessSourceNode(SDNode *N, SelectionDAG *DAG, InstrEmitter &Emitter,
731 DenseMap<SDValue, unsigned> &VRBaseMap,
732 SmallVectorImpl<std::pair<unsigned, MachineInstr*> > &Orders,
733 SmallSet<unsigned, 8> &Seen) {
Andrew Tricke2431c62013-05-25 03:08:10 +0000734 unsigned Order = N->getIROrder();
Devang Patel92b70772011-01-27 00:13:27 +0000735 if (!Order || !Seen.insert(Order)) {
736 // Process any valid SDDbgValues even if node does not have any order
737 // assigned.
738 ProcessSDDbgValues(N, DAG, Emitter, Orders, VRBaseMap, 0);
Evan Cheng563fe3c2010-03-25 01:38:16 +0000739 return;
Devang Patel92b70772011-01-27 00:13:27 +0000740 }
Evan Cheng563fe3c2010-03-25 01:38:16 +0000741
742 MachineBasicBlock *BB = Emitter.getBlock();
Bill Schmidt3684fdd2013-10-18 14:20:11 +0000743 if (Emitter.getInsertPos() == BB->begin() || BB->back().isPHI() ||
744 // Fast-isel may have inserted some instructions, in which case the
745 // BB->back().isPHI() test will not fire when we want it to.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000746 std::prev(Emitter.getInsertPos())->isPHI()) {
Evan Cheng563fe3c2010-03-25 01:38:16 +0000747 // Did not insert any instruction.
Craig Topperc0196b12014-04-14 00:51:57 +0000748 Orders.push_back(std::make_pair(Order, (MachineInstr*)nullptr));
Evan Cheng563fe3c2010-03-25 01:38:16 +0000749 return;
750 }
751
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000752 Orders.push_back(std::make_pair(Order, std::prev(Emitter.getInsertPos())));
Devang Patel1448e7c2011-01-26 18:20:04 +0000753 ProcessSDDbgValues(N, DAG, Emitter, Orders, VRBaseMap, Order);
Evan Cheng563fe3c2010-03-25 01:38:16 +0000754}
755
Andrew Tricke932bb72012-03-07 05:21:44 +0000756void ScheduleDAGSDNodes::
757EmitPhysRegCopy(SUnit *SU, DenseMap<SUnit*, unsigned> &VRBaseMap,
758 MachineBasicBlock::iterator InsertPos) {
759 for (SUnit::const_pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
760 I != E; ++I) {
761 if (I->isCtrl()) continue; // ignore chain preds
762 if (I->getSUnit()->CopyDstRC) {
763 // Copy to physical register.
764 DenseMap<SUnit*, unsigned>::iterator VRI = VRBaseMap.find(I->getSUnit());
765 assert(VRI != VRBaseMap.end() && "Node emitted out of order - late");
766 // Find the destination physical register.
767 unsigned Reg = 0;
768 for (SUnit::const_succ_iterator II = SU->Succs.begin(),
769 EE = SU->Succs.end(); II != EE; ++II) {
770 if (II->isCtrl()) continue; // ignore chain preds
771 if (II->getReg()) {
772 Reg = II->getReg();
773 break;
774 }
775 }
776 BuildMI(*BB, InsertPos, DebugLoc(), TII->get(TargetOpcode::COPY), Reg)
777 .addReg(VRI->second);
778 } else {
779 // Copy from physical register.
780 assert(I->getReg() && "Unknown physical register!");
781 unsigned VRBase = MRI.createVirtualRegister(SU->CopyDstRC);
782 bool isNew = VRBaseMap.insert(std::make_pair(SU, VRBase)).second;
783 (void)isNew; // Silence compiler warning.
784 assert(isNew && "Node emitted out of order - early");
785 BuildMI(*BB, InsertPos, DebugLoc(), TII->get(TargetOpcode::COPY), VRBase)
786 .addReg(I->getReg());
787 }
788 break;
789 }
790}
Evan Cheng563fe3c2010-03-25 01:38:16 +0000791
Andrew Tricke932bb72012-03-07 05:21:44 +0000792/// EmitSchedule - Emit the machine code in scheduled order. Return the new
793/// InsertPos and MachineBasicBlock that contains this insertion
794/// point. ScheduleDAGSDNodes holds a BB pointer for convenience, but this does
795/// not necessarily refer to returned BB. The emitter may split blocks.
Andrew Trick60cf03e2012-03-07 05:21:52 +0000796MachineBasicBlock *ScheduleDAGSDNodes::
797EmitSchedule(MachineBasicBlock::iterator &InsertPos) {
Dan Gohmanb8120772009-10-10 01:32:21 +0000798 InstrEmitter Emitter(BB, InsertPos);
799 DenseMap<SDValue, unsigned> VRBaseMap;
800 DenseMap<SUnit*, unsigned> CopyVRBaseMap;
Evan Cheng563fe3c2010-03-25 01:38:16 +0000801 SmallVector<std::pair<unsigned, MachineInstr*>, 32> Orders;
802 SmallSet<unsigned, 8> Seen;
803 bool HasDbg = DAG->hasDebugValues();
Dale Johannesen49de0602010-03-10 22:13:47 +0000804
Dale Johannesene0983522010-04-26 20:06:49 +0000805 // If this is the first BB, emit byval parameter dbg_value's.
806 if (HasDbg && BB->getParent()->begin() == MachineFunction::iterator(BB)) {
807 SDDbgInfo::DbgIterator PDI = DAG->ByvalParmDbgBegin();
808 SDDbgInfo::DbgIterator PDE = DAG->ByvalParmDbgEnd();
809 for (; PDI != PDE; ++PDI) {
Dan Gohman8acc8f72010-04-30 19:35:33 +0000810 MachineInstr *DbgMI= Emitter.EmitDbgValue(*PDI, VRBaseMap);
Dale Johannesene0983522010-04-26 20:06:49 +0000811 if (DbgMI)
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000812 BB->insert(InsertPos, DbgMI);
Dale Johannesene0983522010-04-26 20:06:49 +0000813 }
814 }
815
Dan Gohmanb8120772009-10-10 01:32:21 +0000816 for (unsigned i = 0, e = Sequence.size(); i != e; i++) {
817 SUnit *SU = Sequence[i];
818 if (!SU) {
819 // Null SUnit* is a noop.
Andrew Tricke932bb72012-03-07 05:21:44 +0000820 TII->insertNoop(*Emitter.getBlock(), InsertPos);
Dan Gohmanb8120772009-10-10 01:32:21 +0000821 continue;
822 }
823
824 // For pre-regalloc scheduling, create instructions corresponding to the
Chris Lattner11a33812010-12-23 17:24:32 +0000825 // SDNode and any glued SDNodes and append them to the block.
Dan Gohmanb8120772009-10-10 01:32:21 +0000826 if (!SU->getNode()) {
827 // Emit a copy.
Andrew Tricke932bb72012-03-07 05:21:44 +0000828 EmitPhysRegCopy(SU, CopyVRBaseMap, InsertPos);
Dan Gohmanb8120772009-10-10 01:32:21 +0000829 continue;
830 }
831
Chris Lattner11a33812010-12-23 17:24:32 +0000832 SmallVector<SDNode *, 4> GluedNodes;
Evan Cheng839fb652012-10-17 19:39:36 +0000833 for (SDNode *N = SU->getNode()->getGluedNode(); N; N = N->getGluedNode())
Chris Lattner11a33812010-12-23 17:24:32 +0000834 GluedNodes.push_back(N);
835 while (!GluedNodes.empty()) {
836 SDNode *N = GluedNodes.back();
837 Emitter.EmitNode(GluedNodes.back(), SU->OrigNode != SU, SU->isCloned,
Dan Gohman25c16532010-05-01 00:01:06 +0000838 VRBaseMap);
Dale Johannesene0983522010-04-26 20:06:49 +0000839 // Remember the source order of the inserted instruction.
Evan Cheng563fe3c2010-03-25 01:38:16 +0000840 if (HasDbg)
Dan Gohman8acc8f72010-04-30 19:35:33 +0000841 ProcessSourceNode(N, DAG, Emitter, VRBaseMap, Orders, Seen);
Chris Lattner11a33812010-12-23 17:24:32 +0000842 GluedNodes.pop_back();
Dan Gohmanb8120772009-10-10 01:32:21 +0000843 }
844 Emitter.EmitNode(SU->getNode(), SU->OrigNode != SU, SU->isCloned,
Dan Gohman25c16532010-05-01 00:01:06 +0000845 VRBaseMap);
Dale Johannesene0983522010-04-26 20:06:49 +0000846 // Remember the source order of the inserted instruction.
Evan Cheng563fe3c2010-03-25 01:38:16 +0000847 if (HasDbg)
Dan Gohman8acc8f72010-04-30 19:35:33 +0000848 ProcessSourceNode(SU->getNode(), DAG, Emitter, VRBaseMap, Orders,
Evan Cheng563fe3c2010-03-25 01:38:16 +0000849 Seen);
850 }
851
Dale Johannesene0983522010-04-26 20:06:49 +0000852 // Insert all the dbg_values which have not already been inserted in source
Evan Cheng563fe3c2010-03-25 01:38:16 +0000853 // order sequence.
854 if (HasDbg) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000855 MachineBasicBlock::iterator BBBegin = BB->getFirstNonPHI();
Evan Cheng563fe3c2010-03-25 01:38:16 +0000856
857 // Sort the source order instructions and use the order to insert debug
858 // values.
Benjamin Kramerb12cf012013-08-24 12:54:27 +0000859 std::sort(Orders.begin(), Orders.end(), less_first());
Evan Cheng563fe3c2010-03-25 01:38:16 +0000860
861 SDDbgInfo::DbgIterator DI = DAG->DbgBegin();
862 SDDbgInfo::DbgIterator DE = DAG->DbgEnd();
863 // Now emit the rest according to source order.
864 unsigned LastOrder = 0;
Evan Cheng563fe3c2010-03-25 01:38:16 +0000865 for (unsigned i = 0, e = Orders.size(); i != e && DI != DE; ++i) {
866 unsigned Order = Orders[i].first;
867 MachineInstr *MI = Orders[i].second;
868 // Insert all SDDbgValue's whose order(s) are before "Order".
869 if (!MI)
870 continue;
Evan Cheng563fe3c2010-03-25 01:38:16 +0000871 for (; DI != DE &&
872 (*DI)->getOrder() >= LastOrder && (*DI)->getOrder() < Order; ++DI) {
873 if ((*DI)->isInvalidated())
874 continue;
Dan Gohman8acc8f72010-04-30 19:35:33 +0000875 MachineInstr *DbgMI = Emitter.EmitDbgValue(*DI, VRBaseMap);
Evan Chenged69b382010-04-26 07:38:55 +0000876 if (DbgMI) {
877 if (!LastOrder)
878 // Insert to start of the BB (after PHIs).
879 BB->insert(BBBegin, DbgMI);
880 else {
Dan Gohmana64a3232010-07-10 22:42:31 +0000881 // Insert at the instruction, which may be in a different
882 // block, if the block was split by a custom inserter.
Evan Chenged69b382010-04-26 07:38:55 +0000883 MachineBasicBlock::iterator Pos = MI;
Andrew Trickc66d26a2013-05-26 08:58:50 +0000884 MI->getParent()->insert(Pos, DbgMI);
Evan Chenged69b382010-04-26 07:38:55 +0000885 }
Evan Cheng563fe3c2010-03-25 01:38:16 +0000886 }
Dale Johannesen49de0602010-03-10 22:13:47 +0000887 }
Evan Cheng563fe3c2010-03-25 01:38:16 +0000888 LastOrder = Order;
Evan Cheng563fe3c2010-03-25 01:38:16 +0000889 }
890 // Add trailing DbgValue's before the terminator. FIXME: May want to add
891 // some of them before one or more conditional branches?
Bill Wendling618d5732012-03-14 07:14:25 +0000892 SmallVector<MachineInstr*, 8> DbgMIs;
Evan Cheng563fe3c2010-03-25 01:38:16 +0000893 while (DI != DE) {
Bill Wendling618d5732012-03-14 07:14:25 +0000894 if (!(*DI)->isInvalidated())
895 if (MachineInstr *DbgMI = Emitter.EmitDbgValue(*DI, VRBaseMap))
896 DbgMIs.push_back(DbgMI);
Evan Cheng563fe3c2010-03-25 01:38:16 +0000897 ++DI;
898 }
Bill Wendling618d5732012-03-14 07:14:25 +0000899
900 MachineBasicBlock *InsertBB = Emitter.getBlock();
901 MachineBasicBlock::iterator Pos = InsertBB->getFirstTerminator();
902 InsertBB->insert(Pos, DbgMIs.begin(), DbgMIs.end());
Dan Gohmanb8120772009-10-10 01:32:21 +0000903 }
904
Dan Gohmanb8120772009-10-10 01:32:21 +0000905 InsertPos = Emitter.getInsertPos();
Andrew Trick60cf03e2012-03-07 05:21:52 +0000906 return Emitter.getBlock();
Dan Gohmanb8120772009-10-10 01:32:21 +0000907}
Andrew Trick1b2324d2012-03-07 00:18:22 +0000908
909/// Return the basic block label.
910std::string ScheduleDAGSDNodes::getDAGName() const {
911 return "sunit-dag." + BB->getFullName();
912}