blob: dd4c954e937c76792a7fe0e9f280ba55c74ef2e3 [file] [log] [blame]
Evan Cheng10043e22007-01-19 07:51:42 +00001//===-- ARMISelLowering.h - ARM DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000015#ifndef LLVM_LIB_TARGET_ARM_ARMISELLOWERING_H
16#define LLVM_LIB_TARGET_ARM_ARMISELLOWERING_H
Evan Cheng10043e22007-01-19 07:51:42 +000017
Craig Toppera9253262014-03-22 23:51:00 +000018#include "MCTargetDesc/ARMBaseInfo.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000019#include "llvm/CodeGen/CallingConvLower.h"
Evan Cheng10043e22007-01-19 07:51:42 +000020#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000021#include "llvm/Target/TargetLowering.h"
Evan Cheng10043e22007-01-19 07:51:42 +000022#include <vector>
23
24namespace llvm {
25 class ARMConstantPoolValue;
Craig Toppera9253262014-03-22 23:51:00 +000026 class ARMSubtarget;
Evan Cheng10043e22007-01-19 07:51:42 +000027
28 namespace ARMISD {
29 // ARM Specific DAG Nodes
30 enum NodeType {
Jim Grosbach91fa7812009-05-13 22:32:43 +000031 // Start the numbering where the builtin ops and target ops leave off.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000032 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Evan Cheng10043e22007-01-19 07:51:42 +000033
34 Wrapper, // Wrapper - A wrapper node for TargetConstantPool,
35 // TargetExternalSymbol, and TargetGlobalAddress.
Evan Chengdfce83c2011-01-17 08:03:18 +000036 WrapperPIC, // WrapperPIC - A wrapper node for TargetGlobalAddress in
37 // PIC mode.
Evan Cheng10043e22007-01-19 07:51:42 +000038 WrapperJT, // WrapperJT - A wrapper node for TargetJumpTable
Jim Grosbach91fa7812009-05-13 22:32:43 +000039
Manman Ren9f911162012-06-01 02:44:42 +000040 // Add pseudo op to model memcpy for struct byval.
41 COPY_STRUCT_BYVAL,
42
Evan Cheng10043e22007-01-19 07:51:42 +000043 CALL, // Function call.
Evan Chengc3c949b42007-06-19 21:05:09 +000044 CALL_PRED, // Function call that's predicable.
Evan Cheng10043e22007-01-19 07:51:42 +000045 CALL_NOLINK, // Function call with branch not branch-and-link.
46 tCALL, // Thumb function call.
47 BRCOND, // Conditional branch.
48 BR_JT, // Jumptable branch.
Evan Chengc6d70ae2009-07-29 02:18:14 +000049 BR2_JT, // Jumptable branch (2 level - jumptable entry is a jump).
Evan Cheng10043e22007-01-19 07:51:42 +000050 RET_FLAG, // Return with a flag operand.
Tim Northoverd8407452013-10-01 14:33:28 +000051 INTRET_FLAG, // Interrupt return with an LR-offset and a flag operand.
Evan Cheng10043e22007-01-19 07:51:42 +000052
53 PIC_ADD, // Add with a PC operand and a PIC label.
54
55 CMP, // ARM compare instructions.
Bill Wendling4b796472012-06-11 08:07:26 +000056 CMN, // ARM CMN instructions.
David Goodwindbf11ba2009-06-29 15:33:01 +000057 CMPZ, // ARM compare that sets only Z flag.
Evan Cheng10043e22007-01-19 07:51:42 +000058 CMPFP, // ARM VFP compare instruction, sets FPSCR.
59 CMPFPw0, // ARM VFP compare against zero instruction, sets FPSCR.
60 FMSTAT, // ARM fmstat instruction.
Evan Chenge87681c2012-02-23 01:19:06 +000061
Evan Cheng10043e22007-01-19 07:51:42 +000062 CMOV, // ARM conditional move instructions.
Jim Grosbach91fa7812009-05-13 22:32:43 +000063
Evan Cheng0cc4ad92010-07-13 19:27:42 +000064 BCC_i64,
65
Jim Grosbach8546ec92010-01-18 19:58:49 +000066 RBIT, // ARM bitreverse instruction
67
Evan Cheng10043e22007-01-19 07:51:42 +000068 SRL_FLAG, // V,Flag = srl_flag X -> srl X, 1 + save carry out.
69 SRA_FLAG, // V,Flag = sra_flag X -> sra X, 1 + save carry out.
70 RRX, // V = RRX X, Flag -> srl X, 1 + shift in carry flag.
Jim Grosbach91fa7812009-05-13 22:32:43 +000071
Evan Chenge8916542011-08-30 01:34:54 +000072 ADDC, // Add with carry
73 ADDE, // Add using carry
74 SUBC, // Sub with carry
75 SUBE, // Sub using carry
76
Jim Grosbachd7cf55c2009-11-09 00:11:35 +000077 VMOVRRD, // double to two gprs.
78 VMOVDRR, // Two gprs to double.
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +000079
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000080 EH_SJLJ_SETJMP, // SjLj exception handling setjmp.
81 EH_SJLJ_LONGJMP, // SjLj exception handling longjmp.
Jim Grosbachaeca45d2009-05-12 23:59:14 +000082
Dale Johannesend679ff72010-06-03 21:09:53 +000083 TC_RETURN, // Tail call return pseudo.
84
Bob Wilson2e076c42009-06-22 23:27:02 +000085 THREAD_POINTER,
86
Evan Chengb972e562009-08-07 00:34:42 +000087 DYN_ALLOC, // Dynamic allocation on the stack.
88
Bob Wilson7ed59712010-10-30 00:54:37 +000089 MEMBARRIER_MCR, // Memory barrier (MCR)
Evan Cheng8740ee32010-11-03 06:34:55 +000090
91 PRELOAD, // Preload
Andrew Trick1a1f8d42011-04-23 03:24:11 +000092
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +000093 WIN__CHKSTK, // Windows' __chkstk call to do stack probing.
94
Bob Wilson2e076c42009-06-22 23:27:02 +000095 VCEQ, // Vector compare equal.
Owen Andersonc7baee32010-11-08 23:21:22 +000096 VCEQZ, // Vector compare equal to zero.
Bob Wilson2e076c42009-06-22 23:27:02 +000097 VCGE, // Vector compare greater than or equal.
Owen Andersonc7baee32010-11-08 23:21:22 +000098 VCGEZ, // Vector compare greater than or equal to zero.
99 VCLEZ, // Vector compare less than or equal to zero.
Bob Wilson2e076c42009-06-22 23:27:02 +0000100 VCGEU, // Vector compare unsigned greater than or equal.
101 VCGT, // Vector compare greater than.
Owen Andersonc7baee32010-11-08 23:21:22 +0000102 VCGTZ, // Vector compare greater than zero.
103 VCLTZ, // Vector compare less than zero.
Bob Wilson2e076c42009-06-22 23:27:02 +0000104 VCGTU, // Vector compare unsigned greater than.
105 VTST, // Vector test bits.
106
107 // Vector shift by immediate:
108 VSHL, // ...left
109 VSHRs, // ...right (signed)
110 VSHRu, // ...right (unsigned)
Bob Wilson2e076c42009-06-22 23:27:02 +0000111
112 // Vector rounding shift by immediate:
113 VRSHRs, // ...right (signed)
114 VRSHRu, // ...right (unsigned)
115 VRSHRN, // ...right narrow
116
117 // Vector saturating shift by immediate:
118 VQSHLs, // ...left (signed)
119 VQSHLu, // ...left (unsigned)
120 VQSHLsu, // ...left (signed to unsigned)
121 VQSHRNs, // ...right narrow (signed)
122 VQSHRNu, // ...right narrow (unsigned)
123 VQSHRNsu, // ...right narrow (signed to unsigned)
124
125 // Vector saturating rounding shift by immediate:
126 VQRSHRNs, // ...right narrow (signed)
127 VQRSHRNu, // ...right narrow (unsigned)
128 VQRSHRNsu, // ...right narrow (signed to unsigned)
129
130 // Vector shift and insert:
131 VSLI, // ...left
132 VSRI, // ...right
133
134 // Vector get lane (VMOV scalar to ARM core register)
135 // (These are used for 8- and 16-bit element types only.)
136 VGETLANEu, // zero-extend vector extract element
137 VGETLANEs, // sign-extend vector extract element
138
Bob Wilsonbad47f62010-07-14 06:31:50 +0000139 // Vector move immediate and move negated immediate:
Bob Wilsona3f19012010-07-13 21:16:48 +0000140 VMOVIMM,
Bob Wilsonbad47f62010-07-14 06:31:50 +0000141 VMVNIMM,
142
Evan Cheng7ca4b6e2011-11-15 02:12:34 +0000143 // Vector move f32 immediate:
144 VMOVFPIMM,
145
Bob Wilsonbad47f62010-07-14 06:31:50 +0000146 // Vector duplicate:
Bob Wilsoneb54d512009-08-14 05:13:08 +0000147 VDUP,
Bob Wilsoncce31f62009-08-14 05:08:32 +0000148 VDUPLANE,
Bob Wilsonf45dee32009-08-04 00:36:16 +0000149
Bob Wilsonea3a4022009-08-12 22:31:50 +0000150 // Vector shuffles:
Bob Wilson32cd8552009-08-19 17:03:43 +0000151 VEXT, // extract
Bob Wilsonea3a4022009-08-12 22:31:50 +0000152 VREV64, // reverse elements within 64-bit doublewords
153 VREV32, // reverse elements within 32-bit words
Anton Korobeynikov9a232f42009-08-21 12:41:24 +0000154 VREV16, // reverse elements within 16-bit halfwords
Bob Wilsona7062312009-08-21 20:54:19 +0000155 VZIP, // zip (interleave)
156 VUZP, // unzip (deinterleave)
Bob Wilsonc6c13a32010-02-18 06:05:53 +0000157 VTRN, // transpose
Bill Wendlinge1fd78f2011-03-14 23:02:38 +0000158 VTBL1, // 1-register shuffle with mask
159 VTBL2, // 2-register shuffle with mask
Bob Wilsonc6c13a32010-02-18 06:05:53 +0000160
Bob Wilson38ab35a2010-09-01 23:50:19 +0000161 // Vector multiply long:
162 VMULLs, // ...signed
163 VMULLu, // ...unsigned
164
Arnold Schwaighoferf00fb1c2012-09-04 14:37:49 +0000165 UMLAL, // 64bit Unsigned Accumulate Multiply
166 SMLAL, // 64bit Signed Accumulate Multiply
167
Bob Wilsond8a9a042010-06-04 00:04:02 +0000168 // Operands of the standard BUILD_VECTOR node are not legalized, which
169 // is fine if BUILD_VECTORs are always lowered to shuffles or other
170 // operations, but for ARM some BUILD_VECTORs are legal as-is and their
171 // operands need to be legalized. Define an ARM-specific version of
172 // BUILD_VECTOR for this purpose.
173 BUILD_VECTOR,
174
Bob Wilsonc6c13a32010-02-18 06:05:53 +0000175 // Floating-point max and min:
176 FMAX,
Jim Grosbach11013ed2010-07-16 23:05:05 +0000177 FMIN,
Joey Goulye3dd6842013-08-23 12:01:13 +0000178 VMAXNM,
179 VMINNM,
Jim Grosbach11013ed2010-07-16 23:05:05 +0000180
181 // Bit-field insert
Owen Anderson07473072010-11-03 22:44:51 +0000182 BFI,
Andrew Trick1a1f8d42011-04-23 03:24:11 +0000183
Owen Anderson07473072010-11-03 22:44:51 +0000184 // Vector OR with immediate
Owen Anderson30c48922010-11-05 19:27:46 +0000185 VORRIMM,
186 // Vector AND with NOT of immediate
Bob Wilson2d790df2010-11-28 06:51:26 +0000187 VBICIMM,
188
Cameron Zwarich53dd03d2011-03-30 23:01:21 +0000189 // Vector bitwise select
190 VBSL,
191
Bob Wilson2d790df2010-11-28 06:51:26 +0000192 // Vector load N-element structure to all lanes:
193 VLD2DUP = ISD::FIRST_TARGET_MEMORY_OPCODE,
194 VLD3DUP,
Bob Wilson06fce872011-02-07 17:43:21 +0000195 VLD4DUP,
196
197 // NEON loads with post-increment base updates:
198 VLD1_UPD,
199 VLD2_UPD,
200 VLD3_UPD,
201 VLD4_UPD,
202 VLD2LN_UPD,
203 VLD3LN_UPD,
204 VLD4LN_UPD,
205 VLD2DUP_UPD,
206 VLD3DUP_UPD,
207 VLD4DUP_UPD,
208
209 // NEON stores with post-increment base updates:
210 VST1_UPD,
211 VST2_UPD,
212 VST3_UPD,
213 VST4_UPD,
214 VST2LN_UPD,
215 VST3LN_UPD,
Amara Emersonb4ad2f32013-09-26 12:22:36 +0000216 VST4LN_UPD
Evan Cheng10043e22007-01-19 07:51:42 +0000217 };
218 }
219
Bob Wilson2e076c42009-06-22 23:27:02 +0000220 /// Define some predicates that are used for node matching.
221 namespace ARM {
Jim Grosbach11013ed2010-07-16 23:05:05 +0000222 bool isBitFieldInvertedMask(unsigned v);
Bob Wilson2e076c42009-06-22 23:27:02 +0000223 }
224
Bob Wilsondd0e2362009-05-20 16:30:25 +0000225 //===--------------------------------------------------------------------===//
Dale Johannesen8447d342007-03-20 00:30:56 +0000226 // ARMTargetLowering - ARM Implementation of the TargetLowering interface
Jim Grosbach91fa7812009-05-13 22:32:43 +0000227
Evan Cheng10043e22007-01-19 07:51:42 +0000228 class ARMTargetLowering : public TargetLowering {
Evan Cheng10043e22007-01-19 07:51:42 +0000229 public:
Eric Christopher1889fdc2015-01-29 00:19:39 +0000230 explicit ARMTargetLowering(const TargetMachine &TM,
231 const ARMSubtarget &STI);
Evan Cheng10043e22007-01-19 07:51:42 +0000232
Craig Topper6bc27bf2014-03-10 02:09:33 +0000233 unsigned getJumpTableEncoding() const override;
Jim Grosbach8d3ba732010-07-19 17:20:38 +0000234
Craig Topper6bc27bf2014-03-10 02:09:33 +0000235 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Duncan Sands6ed40142008-12-01 11:39:25 +0000236
237 /// ReplaceNodeResults - Replace the results of node with an illegal result
238 /// type with new values built out of custom code.
239 ///
Craig Topper6bc27bf2014-03-10 02:09:33 +0000240 void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
241 SelectionDAG &DAG) const override;
Duncan Sands6ed40142008-12-01 11:39:25 +0000242
Craig Topper6bc27bf2014-03-10 02:09:33 +0000243 const char *getTargetNodeName(unsigned Opcode) const override;
Evan Cheng10043e22007-01-19 07:51:42 +0000244
Craig Topper6bc27bf2014-03-10 02:09:33 +0000245 bool isSelectSupported(SelectSupportKind Kind) const override {
Nadav Rotem9d832022012-09-02 12:10:19 +0000246 // ARM does not support scalar condition selects on vectors.
247 return (Kind != ScalarCondVectorVal);
248 }
249
Duncan Sandsf2641e12011-09-06 19:07:46 +0000250 /// getSetCCResultType - Return the value type to use for ISD::SETCC.
Craig Topper6bc27bf2014-03-10 02:09:33 +0000251 EVT getSetCCResultType(LLVMContext &Context, EVT VT) const override;
Duncan Sandsf2641e12011-09-06 19:07:46 +0000252
Craig Topper6bc27bf2014-03-10 02:09:33 +0000253 MachineBasicBlock *
Dan Gohman25c16532010-05-01 00:01:06 +0000254 EmitInstrWithCustomInserter(MachineInstr *MI,
Craig Topper6bc27bf2014-03-10 02:09:33 +0000255 MachineBasicBlock *MBB) const override;
Evan Cheng10043e22007-01-19 07:51:42 +0000256
Craig Topper6bc27bf2014-03-10 02:09:33 +0000257 void AdjustInstrPostInstrSelection(MachineInstr *MI,
258 SDNode *Node) const override;
Evan Chenge6fba772011-08-30 19:09:48 +0000259
Evan Chengf863e3f2011-07-13 00:42:17 +0000260 SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG) const;
Craig Topper6bc27bf2014-03-10 02:09:33 +0000261 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
Evan Chengd42641c2011-02-02 01:06:55 +0000262
Craig Topper6bc27bf2014-03-10 02:09:33 +0000263 bool isDesirableToTransformToIntegerOp(unsigned Opc, EVT VT) const override;
Evan Chengd42641c2011-02-02 01:06:55 +0000264
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000265 /// allowsMisalignedMemoryAccesses - Returns true if the target allows
Evan Cheng79e2ca92012-12-10 23:21:26 +0000266 /// unaligned memory accesses of the specified type. Returns whether it
267 /// is "fast" by reference in the second argument.
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000268 bool allowsMisalignedMemoryAccesses(EVT VT, unsigned AddrSpace,
269 unsigned Align,
270 bool *Fast) const override;
Bill Wendlingbae6b2c2009-08-15 21:21:19 +0000271
Craig Topper6bc27bf2014-03-10 02:09:33 +0000272 EVT getOptimalMemOpType(uint64_t Size,
273 unsigned DstAlign, unsigned SrcAlign,
274 bool IsMemset, bool ZeroMemset,
275 bool MemcpyStrSrc,
276 MachineFunction &MF) const override;
Lang Hames9929c422011-11-02 22:52:45 +0000277
Matt Beaumont-Gay4a04c922012-12-06 23:15:36 +0000278 using TargetLowering::isZExtFree;
Craig Topper6bc27bf2014-03-10 02:09:33 +0000279 bool isZExtFree(SDValue Val, EVT VT2) const override;
Evan Cheng9ec512d2012-12-06 19:13:27 +0000280
Ahmed Bougacha4200cc92015-03-05 19:37:53 +0000281 bool isVectorLoadExtDesirable(SDValue ExtVal) const override;
282
Craig Topper6bc27bf2014-03-10 02:09:33 +0000283 bool allowTruncateForTailCall(Type *Ty1, Type *Ty2) const override;
Tim Northovercc2e9032013-08-06 13:58:03 +0000284
285
Chris Lattner1eb94d92007-03-30 23:15:24 +0000286 /// isLegalAddressingMode - Return true if the addressing mode represented
287 /// by AM is legal for this target, for a load/store of the specified type.
Craig Topper6bc27bf2014-03-10 02:09:33 +0000288 bool isLegalAddressingMode(const AddrMode &AM, Type *Ty) const override;
Evan Chengdc49a8d2009-08-14 20:09:37 +0000289 bool isLegalT2ScaledAddressingMode(const AddrMode &AM, EVT VT) const;
Jim Grosbach91fa7812009-05-13 22:32:43 +0000290
Evan Cheng3d3c24a2009-11-11 19:05:52 +0000291 /// isLegalICmpImmediate - Return true if the specified immediate is legal
Jim Grosbach84511e12010-06-02 21:53:11 +0000292 /// icmp immediate, that is the target has icmp instructions which can
293 /// compare a register against the immediate without having to materialize
294 /// the immediate into a register.
Craig Topper6bc27bf2014-03-10 02:09:33 +0000295 bool isLegalICmpImmediate(int64_t Imm) const override;
Evan Cheng3d3c24a2009-11-11 19:05:52 +0000296
Dan Gohman6136e942011-05-03 00:46:49 +0000297 /// isLegalAddImmediate - Return true if the specified immediate is legal
298 /// add immediate, that is the target has add instructions which can
299 /// add a register and the immediate without having to materialize
300 /// the immediate into a register.
Craig Topper6bc27bf2014-03-10 02:09:33 +0000301 bool isLegalAddImmediate(int64_t Imm) const override;
Dan Gohman6136e942011-05-03 00:46:49 +0000302
Evan Cheng10043e22007-01-19 07:51:42 +0000303 /// getPreIndexedAddressParts - returns true by value, base pointer and
304 /// offset pointer and addressing mode by reference if the node's address
305 /// can be legally represented as pre-indexed load / store address.
Craig Topper6bc27bf2014-03-10 02:09:33 +0000306 bool getPreIndexedAddressParts(SDNode *N, SDValue &Base, SDValue &Offset,
307 ISD::MemIndexedMode &AM,
308 SelectionDAG &DAG) const override;
Evan Cheng10043e22007-01-19 07:51:42 +0000309
310 /// getPostIndexedAddressParts - returns true by value, base pointer and
311 /// offset pointer and addressing mode by reference if this node can be
312 /// combined with a load / store to form a post-indexed load / store.
Craig Topper6bc27bf2014-03-10 02:09:33 +0000313 bool getPostIndexedAddressParts(SDNode *N, SDNode *Op, SDValue &Base,
314 SDValue &Offset, ISD::MemIndexedMode &AM,
315 SelectionDAG &DAG) const override;
Evan Cheng10043e22007-01-19 07:51:42 +0000316
Jay Foada0653a32014-05-14 21:14:37 +0000317 void computeKnownBitsForTargetNode(const SDValue Op, APInt &KnownZero,
318 APInt &KnownOne,
319 const SelectionDAG &DAG,
320 unsigned Depth) const override;
Bill Wendlingbae6b2c2009-08-15 21:21:19 +0000321
322
Craig Topper6bc27bf2014-03-10 02:09:33 +0000323 bool ExpandInlineAsm(CallInst *CI) const override;
Evan Cheng078b0b02011-01-08 01:24:27 +0000324
Craig Topper6bc27bf2014-03-10 02:09:33 +0000325 ConstraintType
326 getConstraintType(const std::string &Constraint) const override;
John Thompsone8360b72010-10-29 17:29:13 +0000327
328 /// Examine constraint string and operand type and determine a weight value.
329 /// The operand object must already have been set up with the operand type.
330 ConstraintWeight getSingleConstraintMatchWeight(
Craig Topper6bc27bf2014-03-10 02:09:33 +0000331 AsmOperandInfo &info, const char *constraint) const override;
John Thompsone8360b72010-10-29 17:29:13 +0000332
Eric Christopher11e4df72015-02-26 22:38:43 +0000333 std::pair<unsigned, const TargetRegisterClass *>
334 getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
335 const std::string &Constraint,
336 MVT VT) const override;
Rafael Espindolafa0df552007-11-05 23:12:20 +0000337
Bob Wilsoncf1ec2c2009-04-01 17:58:54 +0000338 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
339 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
340 /// true it means one of the asm constraint of the inline asm instruction
341 /// being processed is 'm'.
Craig Topper6bc27bf2014-03-10 02:09:33 +0000342 void LowerAsmOperandForConstraint(SDValue Op, std::string &Constraint,
343 std::vector<SDValue> &Ops,
344 SelectionDAG &DAG) const override;
Jim Grosbach91fa7812009-05-13 22:32:43 +0000345
Daniel Sandersbf5b80f2015-03-16 13:13:41 +0000346 unsigned getInlineAsmMemConstraint(
347 const std::string &ConstraintCode) const override {
348 // FIXME: Map different constraints differently.
349 return InlineAsm::Constraint_m;
350 }
351
Dan Gohman4df9d9c2010-05-11 16:21:03 +0000352 const ARMSubtarget* getSubtarget() const {
Dan Gohman544ab2c2008-04-12 04:36:06 +0000353 return Subtarget;
Rafael Espindolafa0df552007-11-05 23:12:20 +0000354 }
355
Evan Cheng4cad68e2010-05-15 02:18:07 +0000356 /// getRegClassFor - Return the register class that should be used for the
357 /// specified value type.
Craig Topper6bc27bf2014-03-10 02:09:33 +0000358 const TargetRegisterClass *getRegClassFor(MVT VT) const override;
Evan Cheng4cad68e2010-05-15 02:18:07 +0000359
James Molloy8a259922013-12-03 11:23:11 +0000360 /// Returns true if a cast between SrcAS and DestAS is a noop.
Craig Topper6bc27bf2014-03-10 02:09:33 +0000361 bool isNoopAddrSpaceCast(unsigned SrcAS, unsigned DestAS) const override {
James Molloy8a259922013-12-03 11:23:11 +0000362 // Addrspacecasts are always noops.
363 return true;
364 }
365
John Brawn0dbcd652015-03-18 12:01:59 +0000366 bool shouldAlignPointerArgs(CallInst *CI, unsigned &MinSize,
367 unsigned &PrefAlign) const override;
368
Eric Christopher84bdfd82010-07-21 22:26:11 +0000369 /// createFastISel - This method returns a target specific FastISel object,
370 /// or null if the target does not support "fast" ISel.
Craig Topper6bc27bf2014-03-10 02:09:33 +0000371 FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
372 const TargetLibraryInfo *libInfo) const override;
Eric Christopher84bdfd82010-07-21 22:26:11 +0000373
Craig Topper6bc27bf2014-03-10 02:09:33 +0000374 Sched::Preference getSchedulingPreference(SDNode *N) const override;
Evan Cheng4401f882010-05-20 23:26:43 +0000375
Craig Topper6bc27bf2014-03-10 02:09:33 +0000376 bool
377 isShuffleMaskLegal(const SmallVectorImpl<int> &M, EVT VT) const override;
378 bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const override;
Evan Cheng4a609f3c2009-10-28 01:44:26 +0000379
380 /// isFPImmLegal - Returns true if the target can instruction select the
381 /// specified FP immediate natively. If false, the legalizer will
382 /// materialize the FP immediate as a load from a constant pool.
Craig Topper6bc27bf2014-03-10 02:09:33 +0000383 bool isFPImmLegal(const APFloat &Imm, EVT VT) const override;
Evan Cheng4a609f3c2009-10-28 01:44:26 +0000384
Craig Topper6bc27bf2014-03-10 02:09:33 +0000385 bool getTgtMemIntrinsic(IntrinsicInfo &Info,
386 const CallInst &I,
387 unsigned Intrinsic) const override;
Juergen Ributzka659ce002014-01-28 01:20:14 +0000388
389 /// \brief Returns true if it is beneficial to convert a load of a constant
390 /// to just the constant itself.
Craig Topper6bc27bf2014-03-10 02:09:33 +0000391 bool shouldConvertConstantLoadToIntImm(const APInt &Imm,
392 Type *Ty) const override;
Juergen Ributzka659ce002014-01-28 01:20:14 +0000393
Oliver Stannardc24f2172014-05-09 14:01:47 +0000394 /// \brief Returns true if an argument of type Ty needs to be passed in a
395 /// contiguous block of registers in calling convention CallConv.
396 bool functionArgumentNeedsConsecutiveRegisters(
397 Type *Ty, CallingConv::ID CallConv, bool isVarArg) const override;
398
Robin Morisset25c8e312014-09-17 00:06:58 +0000399 bool hasLoadLinkedStoreConditional() const override;
Robin Morisset5349e8e2014-09-18 18:56:04 +0000400 Instruction *makeDMB(IRBuilder<> &Builder, ARM_MB::MemBOpt Domain) const;
Tim Northover037f26f22014-04-17 18:22:47 +0000401 Value *emitLoadLinked(IRBuilder<> &Builder, Value *Addr,
402 AtomicOrdering Ord) const override;
403 Value *emitStoreConditional(IRBuilder<> &Builder, Value *Val,
404 Value *Addr, AtomicOrdering Ord) const override;
405
Robin Morissetdedef332014-09-23 20:31:14 +0000406 Instruction* emitLeadingFence(IRBuilder<> &Builder, AtomicOrdering Ord,
Robin Morisseta47cb412014-09-03 21:01:03 +0000407 bool IsStore, bool IsLoad) const override;
Robin Morissetdedef332014-09-23 20:31:14 +0000408 Instruction* emitTrailingFence(IRBuilder<> &Builder, AtomicOrdering Ord,
Robin Morisseta47cb412014-09-03 21:01:03 +0000409 bool IsStore, bool IsLoad) const override;
410
Robin Morisseted3d48f2014-09-03 21:29:59 +0000411 bool shouldExpandAtomicLoadInIR(LoadInst *LI) const override;
412 bool shouldExpandAtomicStoreInIR(StoreInst *SI) const override;
JF Bastienf14889e2015-03-04 15:47:57 +0000413 TargetLoweringBase::AtomicRMWExpansionKind
414 shouldExpandAtomicRMWInIR(AtomicRMWInst *AI) const override;
Tim Northover037f26f22014-04-17 18:22:47 +0000415
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +0000416 bool useLoadStackGuardNode() const override;
417
Quentin Colombetc32615d2014-10-31 17:52:53 +0000418 bool canCombineStoreAndExtract(Type *VectorTy, Value *Idx,
419 unsigned &Cost) const override;
420
Evan Cheng10f99a32010-07-19 22:15:08 +0000421 protected:
Eric Christopher23a3a7c2015-02-26 00:00:24 +0000422 std::pair<const TargetRegisterClass *, uint8_t>
423 findRepresentativeClass(const TargetRegisterInfo *TRI,
424 MVT VT) const override;
Evan Cheng10f99a32010-07-19 22:15:08 +0000425
Evan Cheng10043e22007-01-19 07:51:42 +0000426 private:
427 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
428 /// make the right decision when generating code for different targets.
429 const ARMSubtarget *Subtarget;
430
Evan Chengdf907f42010-07-23 22:39:59 +0000431 const TargetRegisterInfo *RegInfo;
432
Evan Chengbf407072010-09-10 01:29:16 +0000433 const InstrItineraryData *Itins;
434
Bob Wilson844d6c82009-07-13 18:11:36 +0000435 /// ARMPCLabelIndex - Keep track of the number of ARM PC labels created.
Evan Cheng10043e22007-01-19 07:51:42 +0000436 ///
437 unsigned ARMPCLabelIndex;
438
Craig Topper4fa625f2012-08-12 03:16:37 +0000439 void addTypeForNEON(MVT VT, MVT PromotedLdStVT, MVT PromotedBitwiseVT);
440 void addDRTypeForNEON(MVT VT);
441 void addQRTypeForNEON(MVT VT);
Louis Gerbarg3342bf12014-05-09 17:02:49 +0000442 std::pair<SDValue, SDValue> getARMXALUOOp(SDValue Op, SelectionDAG &DAG, SDValue &ARMcc) const;
Bob Wilson2e076c42009-06-22 23:27:02 +0000443
444 typedef SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPassVector;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000445 void PassF64ArgInRegs(SDLoc dl, SelectionDAG &DAG,
Bob Wilson2e076c42009-06-22 23:27:02 +0000446 SDValue Chain, SDValue &Arg,
447 RegsToPassVector &RegsToPass,
448 CCValAssign &VA, CCValAssign &NextVA,
449 SDValue &StackPtr,
Craig Topperb94011f2013-07-14 04:42:23 +0000450 SmallVectorImpl<SDValue> &MemOpChains,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000451 ISD::ArgFlagsTy Flags) const;
Bob Wilson2e076c42009-06-22 23:27:02 +0000452 SDValue GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000453 SDValue &Root, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000454 SDLoc dl) const;
Bob Wilson2e076c42009-06-22 23:27:02 +0000455
Oliver Stannardc24f2172014-05-09 14:01:47 +0000456 CallingConv::ID getEffectiveCallingConv(CallingConv::ID CC,
457 bool isVarArg) const;
Jim Grosbach84511e12010-06-02 21:53:11 +0000458 CCAssignFn *CCAssignFnForNode(CallingConv::ID CC, bool Return,
459 bool isVarArg) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000460 SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000461 SDLoc dl, SelectionDAG &DAG,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000462 const CCValAssign &VA,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000463 ISD::ArgFlagsTy Flags) const;
Jim Grosbachc98892f2010-05-26 20:22:18 +0000464 SDValue LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const;
Jim Grosbachbd9485d2010-05-22 01:06:18 +0000465 SDValue LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const;
Jim Grosbacha570d052010-02-08 23:22:00 +0000466 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000467 const ARMSubtarget *Subtarget) const;
468 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
469 SDValue LowerGlobalAddressDarwin(SDValue Op, SelectionDAG &DAG) const;
470 SDValue LowerGlobalAddressELF(SDValue Op, SelectionDAG &DAG) const;
Saleem Abdulrasool40bca0a2014-05-09 00:58:32 +0000471 SDValue LowerGlobalAddressWindows(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000472 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000473 SDValue LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000474 SelectionDAG &DAG) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000475 SDValue LowerToTLSExecModels(GlobalAddressSDNode *GA,
Hans Wennborgaea41202012-05-04 09:40:39 +0000476 SelectionDAG &DAG,
477 TLSModel::Model model) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000478 SDValue LowerGLOBAL_OFFSET_TABLE(SDValue Op, SelectionDAG &DAG) const;
479 SDValue LowerBR_JT(SDValue Op, SelectionDAG &DAG) const;
Louis Gerbarg3342bf12014-05-09 17:02:49 +0000480 SDValue LowerXALUO(SDValue Op, SelectionDAG &DAG) const;
Bill Wendling6a981312010-08-11 08:43:16 +0000481 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000482 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
483 SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG) const;
Evan Cheng25f93642010-07-08 02:08:50 +0000484 SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const;
Evan Cheng168ced92010-05-22 01:47:14 +0000485 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000486 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000487 SDValue LowerShiftRightParts(SDValue Op, SelectionDAG &DAG) const;
488 SDValue LowerShiftLeftParts(SDValue Op, SelectionDAG &DAG) const;
Nate Begemanb69b1822010-08-03 21:31:55 +0000489 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
Lang Hamesc35ee8b2012-03-15 18:49:02 +0000490 SDValue LowerConstantFP(SDValue Op, SelectionDAG &DAG,
491 const ARMSubtarget *ST) const;
Andrew Trick1a1f8d42011-04-23 03:24:11 +0000492 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
Bob Wilson6f2b8962011-01-07 21:37:30 +0000493 const ARMSubtarget *ST) const;
Bob Wilsone7dde0c2013-11-03 06:14:38 +0000494 SDValue LowerFSINCOS(SDValue Op, SelectionDAG &DAG) const;
Renato Golin87610692013-07-16 09:32:17 +0000495 SDValue LowerDivRem(SDValue Op, SelectionDAG &DAG) const;
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +0000496 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const;
Oliver Stannard51b1d462014-08-21 12:50:31 +0000497 SDValue LowerFP_ROUND(SDValue Op, SelectionDAG &DAG) const;
498 SDValue LowerFP_EXTEND(SDValue Op, SelectionDAG &DAG) const;
499 SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) const;
500 SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Bob Wilson6f2b8962011-01-07 21:37:30 +0000501
Hal Finkelf0e086a2014-05-11 19:29:07 +0000502 unsigned getRegisterByName(const char* RegName, EVT VT) const override;
Renato Golinc7aea402014-05-06 16:51:25 +0000503
Stephen Lindd502022013-07-10 01:54:24 +0000504 /// isFMAFasterThanFMulAndFAdd - Return true if an FMA operation is faster
505 /// than a pair of fmul and fadd instructions. fmuladd intrinsics will be
506 /// expanded to FMAs when this method returns true, otherwise fmuladd is
507 /// expanded to fmul + fadd.
508 ///
509 /// ARM supports both fused and unfused multiply-add operations; we already
Stephen Lin2a644732013-07-10 01:57:39 +0000510 /// lower a pair of fmul and fadd to the latter so it's not clear that there
Stephen Lindd502022013-07-10 01:54:24 +0000511 /// would be a gain or that the gain would be worthwhile enough to risk
512 /// correctness bugs.
Craig Topper6bc27bf2014-03-10 02:09:33 +0000513 bool isFMAFasterThanFMulAndFAdd(EVT VT) const override { return false; }
Stephen Lindd502022013-07-10 01:54:24 +0000514
Bob Wilson6f2b8962011-01-07 21:37:30 +0000515 SDValue ReconstructShuffle(SDValue Op, SelectionDAG &DAG) const;
Rafael Espindola18a831d2007-10-19 14:35:17 +0000516
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000517 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000518 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000519 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000520 SDLoc dl, SelectionDAG &DAG,
Stephen Linb8bd2322013-04-20 05:14:40 +0000521 SmallVectorImpl<SDValue> &InVals,
522 bool isThisReturn, SDValue ThisVal) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000523
Craig Topper6bc27bf2014-03-10 02:09:33 +0000524 SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000525 LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000526 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000527 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000528 SDLoc dl, SelectionDAG &DAG,
Craig Topper6bc27bf2014-03-10 02:09:33 +0000529 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000530
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +0000531 int StoreByValRegs(CCState &CCInfo, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000532 SDLoc dl, SDValue &Chain,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +0000533 const Value *OrigArg,
Stepan Dyatkovskiy8c02c982013-05-05 07:48:36 +0000534 unsigned InRegsParamRecordIdx,
Tim Northover8cda34f2015-03-11 18:54:22 +0000535 int ArgOffset,
536 unsigned ArgSize) const;
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +0000537
Stuart Hastings45fe3c32011-04-20 16:47:52 +0000538 void VarArgStyleRegisters(CCState &CCInfo, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000539 SDLoc dl, SDValue &Chain,
Stepan Dyatkovskiydab80432012-10-19 08:23:06 +0000540 unsigned ArgOffset,
Craig Topper6bc27bf2014-03-10 02:09:33 +0000541 unsigned TotalArgRegsSaveSize,
Stepan Dyatkovskiyf5aa83d2013-04-30 07:19:58 +0000542 bool ForceMutable = false) const;
Stuart Hastings45fe3c32011-04-20 16:47:52 +0000543
Craig Topper6bc27bf2014-03-10 02:09:33 +0000544 SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000545 LowerCall(TargetLowering::CallLoweringInfo &CLI,
Craig Topper6bc27bf2014-03-10 02:09:33 +0000546 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000547
Stuart Hastings67c5c3e2011-02-28 17:17:53 +0000548 /// HandleByVal - Target-specific cleanup for ByVal support.
Craig Topper6bc27bf2014-03-10 02:09:33 +0000549 void HandleByVal(CCState *, unsigned &, unsigned) const override;
Stuart Hastings67c5c3e2011-02-28 17:17:53 +0000550
Dale Johannesend679ff72010-06-03 21:09:53 +0000551 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
552 /// for tail call optimization. Targets which want to do tail call
553 /// optimization should implement this function.
554 bool IsEligibleForTailCallOptimization(SDValue Callee,
555 CallingConv::ID CalleeCC,
556 bool isVarArg,
557 bool isCalleeStructRet,
558 bool isCallerStructRet,
559 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000560 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesend679ff72010-06-03 21:09:53 +0000561 const SmallVectorImpl<ISD::InputArg> &Ins,
562 SelectionDAG& DAG) const;
Benjamin Kramerb1996da2012-11-28 20:55:10 +0000563
Craig Topper6bc27bf2014-03-10 02:09:33 +0000564 bool CanLowerReturn(CallingConv::ID CallConv,
565 MachineFunction &MF, bool isVarArg,
566 const SmallVectorImpl<ISD::OutputArg> &Outs,
567 LLVMContext &Context) const override;
Benjamin Kramerb1996da2012-11-28 20:55:10 +0000568
Craig Topper6bc27bf2014-03-10 02:09:33 +0000569 SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000570 LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000571 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000572 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000573 const SmallVectorImpl<SDValue> &OutVals,
Craig Topper6bc27bf2014-03-10 02:09:33 +0000574 SDLoc dl, SelectionDAG &DAG) const override;
Evan Cheng15b80e42009-11-12 07:13:11 +0000575
Craig Topper6bc27bf2014-03-10 02:09:33 +0000576 bool isUsedByReturnOnly(SDNode *N, SDValue &Chain) const override;
Evan Chengd4b08732010-11-30 23:55:39 +0000577
Craig Topper6bc27bf2014-03-10 02:09:33 +0000578 bool mayBeEmittedAsTailCall(CallInst *CI) const override;
Evan Cheng0663f232011-03-21 01:19:09 +0000579
Oliver Stannard51b1d462014-08-21 12:50:31 +0000580 SDValue getCMOV(SDLoc dl, EVT VT, SDValue FalseVal, SDValue TrueVal,
581 SDValue ARMcc, SDValue CCR, SDValue Cmp,
582 SelectionDAG &DAG) const;
Evan Cheng15b80e42009-11-12 07:13:11 +0000583 SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000584 SDValue &ARMcc, SelectionDAG &DAG, SDLoc dl) const;
Evan Cheng0cc4ad92010-07-13 19:27:42 +0000585 SDValue getVFPCmp(SDValue LHS, SDValue RHS,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000586 SelectionDAG &DAG, SDLoc dl) const;
Bob Wilson45acbd02011-03-08 01:17:20 +0000587 SDValue duplicateCmp(SDValue Cmp, SelectionDAG &DAG) const;
Evan Cheng0cc4ad92010-07-13 19:27:42 +0000588
589 SDValue OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +0000590
Bill Wendling030b58e2011-10-06 22:18:16 +0000591 void SetupEntryBlockForSjLj(MachineInstr *MI,
592 MachineBasicBlock *MBB,
593 MachineBasicBlock *DispatchBB, int FI) const;
594
Bill Wendling374ee192011-10-03 21:25:38 +0000595 MachineBasicBlock *EmitSjLjDispatchBlock(MachineInstr *MI,
596 MachineBasicBlock *MBB) const;
597
Andrew Trick0ed57782011-04-23 03:55:32 +0000598 bool RemapAddSubWithFlags(MachineInstr *MI, MachineBasicBlock *BB) const;
Manman Rene8735522012-06-01 19:33:18 +0000599
600 MachineBasicBlock *EmitStructByval(MachineInstr *MI,
601 MachineBasicBlock *MBB) const;
Saleem Abdulrasoolabac6e92014-06-09 20:18:42 +0000602
603 MachineBasicBlock *EmitLowered__chkstk(MachineInstr *MI,
604 MachineBasicBlock *MBB) const;
Evan Cheng10043e22007-01-19 07:51:42 +0000605 };
Andrew Trick1a1f8d42011-04-23 03:24:11 +0000606
Owen Andersona4076922010-11-05 21:57:54 +0000607 enum NEONModImmType {
608 VMOVModImm,
609 VMVNModImm,
610 OtherModImm
611 };
Andrew Trick1a1f8d42011-04-23 03:24:11 +0000612
Eric Christopher84bdfd82010-07-21 22:26:11 +0000613 namespace ARM {
Bob Wilson3e6fa462012-08-03 04:06:28 +0000614 FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
615 const TargetLibraryInfo *libInfo);
Eric Christopher84bdfd82010-07-21 22:26:11 +0000616 }
Evan Cheng10043e22007-01-19 07:51:42 +0000617}
618
619#endif // ARMISELLOWERING_H