blob: 578821a19f5cc06fde7274d3d5c5c4e38e33058c [file] [log] [blame]
Chris Lattner3a4d1b22005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukman10468d82005-04-21 22:55:34 +00002//
Chris Lattner3a4d1b22005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman10468d82005-04-21 22:55:34 +00007//
Chris Lattner3a4d1b22005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetLowering.h"
Jakob Stoklund Olesen75fbe902012-05-04 02:19:22 +000015#include "llvm/ADT/BitVector.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000016#include "llvm/ADT/STLExtras.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "llvm/CodeGen/Analysis.h"
18#include "llvm/CodeGen/MachineFrameInfo.h"
19#include "llvm/CodeGen/MachineFunction.h"
20#include "llvm/CodeGen/MachineJumpTableInfo.h"
21#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000022#include "llvm/IR/DataLayout.h"
23#include "llvm/IR/DerivedTypes.h"
24#include "llvm/IR/GlobalVariable.h"
Bill Wendling908bf812014-01-06 00:43:20 +000025#include "llvm/IR/LLVMContext.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000026#include "llvm/MC/MCAsmInfo.h"
27#include "llvm/MC/MCExpr.h"
Nadav Rotem8b24a732011-06-01 12:51:46 +000028#include "llvm/Support/CommandLine.h"
Torok Edwin56d06592009-07-11 20:10:48 +000029#include "llvm/Support/ErrorHandling.h"
Chris Lattnerf0b24d22006-01-30 04:09:27 +000030#include "llvm/Support/MathExtras.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000031#include "llvm/Target/TargetLoweringObjectFile.h"
32#include "llvm/Target/TargetMachine.h"
33#include "llvm/Target/TargetRegisterInfo.h"
Nick Lewycky0de20af2010-12-19 20:43:38 +000034#include <cctype>
Chris Lattner3a4d1b22005-01-07 07:44:53 +000035using namespace llvm;
36
Chris Lattner5e693ed2009-07-28 03:13:23 +000037/// NOTE: The constructor takes ownership of TLOF.
Dan Gohman57c732b2010-04-21 01:34:56 +000038TargetLowering::TargetLowering(const TargetMachine &tm,
39 const TargetLoweringObjectFile *tlof)
Benjamin Kramer56b31bd2013-01-11 20:05:37 +000040 : TargetLoweringBase(tm, tlof) {}
Chris Lattner6f809792005-01-16 07:28:11 +000041
Evan Cheng6af02632005-12-20 06:22:03 +000042const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
Craig Topperc0196b12014-04-14 00:51:57 +000043 return nullptr;
Evan Cheng6af02632005-12-20 06:22:03 +000044}
Evan Cheng9cdc16c2005-12-21 23:05:39 +000045
Tim Northoverf1450d82013-01-09 13:18:15 +000046/// Check whether a given call node is in tail position within its function. If
47/// so, it sets Chain to the input chain of the tail call.
48bool TargetLowering::isInTailCallPosition(SelectionDAG &DAG, SDNode *Node,
49 SDValue &Chain) const {
50 const Function *F = DAG.getMachineFunction().getFunction();
51
52 // Conservatively require the attributes of the call to match those of
53 // the return. Ignore noalias because it doesn't affect the call sequence.
Bill Wendling658d24d2013-01-18 21:53:16 +000054 AttributeSet CallerAttrs = F->getAttributes();
55 if (AttrBuilder(CallerAttrs, AttributeSet::ReturnIndex)
Tim Northoverf1450d82013-01-09 13:18:15 +000056 .removeAttribute(Attribute::NoAlias).hasAttributes())
57 return false;
58
59 // It's not safe to eliminate the sign / zero extension of the return value.
Bill Wendling658d24d2013-01-18 21:53:16 +000060 if (CallerAttrs.hasAttribute(AttributeSet::ReturnIndex, Attribute::ZExt) ||
61 CallerAttrs.hasAttribute(AttributeSet::ReturnIndex, Attribute::SExt))
Tim Northoverf1450d82013-01-09 13:18:15 +000062 return false;
63
64 // Check if the only use is a function return node.
65 return isUsedByReturnOnly(Node, Chain);
66}
67
Andrew Trick74f4c742013-10-31 17:18:24 +000068/// \brief Set CallLoweringInfo attribute flags based on a call instruction
69/// and called function attributes.
70void TargetLowering::ArgListEntry::setAttributes(ImmutableCallSite *CS,
71 unsigned AttrIdx) {
72 isSExt = CS->paramHasAttr(AttrIdx, Attribute::SExt);
73 isZExt = CS->paramHasAttr(AttrIdx, Attribute::ZExt);
74 isInReg = CS->paramHasAttr(AttrIdx, Attribute::InReg);
75 isSRet = CS->paramHasAttr(AttrIdx, Attribute::StructRet);
76 isNest = CS->paramHasAttr(AttrIdx, Attribute::Nest);
77 isByVal = CS->paramHasAttr(AttrIdx, Attribute::ByVal);
Reid Klecknerf5b76512014-01-31 23:50:57 +000078 isInAlloca = CS->paramHasAttr(AttrIdx, Attribute::InAlloca);
Andrew Trick74f4c742013-10-31 17:18:24 +000079 isReturned = CS->paramHasAttr(AttrIdx, Attribute::Returned);
80 Alignment = CS->getParamAlignment(AttrIdx);
81}
Tim Northoverf1450d82013-01-09 13:18:15 +000082
83/// Generate a libcall taking the given operands as arguments and returning a
84/// result of type RetVT.
Michael Gottesman7a801722013-08-13 17:54:56 +000085std::pair<SDValue, SDValue>
86TargetLowering::makeLibCall(SelectionDAG &DAG,
87 RTLIB::Libcall LC, EVT RetVT,
88 const SDValue *Ops, unsigned NumOps,
89 bool isSigned, SDLoc dl,
90 bool doesNotReturn,
91 bool isReturnValueUsed) const {
Tim Northoverf1450d82013-01-09 13:18:15 +000092 TargetLowering::ArgListTy Args;
93 Args.reserve(NumOps);
94
95 TargetLowering::ArgListEntry Entry;
96 for (unsigned i = 0; i != NumOps; ++i) {
97 Entry.Node = Ops[i];
98 Entry.Ty = Entry.Node.getValueType().getTypeForEVT(*DAG.getContext());
99 Entry.isSExt = isSigned;
100 Entry.isZExt = !isSigned;
101 Args.push_back(Entry);
102 }
103 SDValue Callee = DAG.getExternalSymbol(getLibcallName(LC), getPointerTy());
104
105 Type *RetTy = RetVT.getTypeForEVT(*DAG.getContext());
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +0000106 TargetLowering::CallLoweringInfo CLI(DAG);
107 CLI.setDebugLoc(dl).setChain(DAG.getEntryNode())
Juergen Ributzka3bd03c72014-07-01 22:01:54 +0000108 .setCallee(getLibcallCallingConv(LC), RetTy, Callee, std::move(Args), 0)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +0000109 .setNoReturn(doesNotReturn).setDiscardResult(!isReturnValueUsed)
110 .setSExtResult(isSigned).setZExtResult(!isSigned);
Michael Gottesman7a801722013-08-13 17:54:56 +0000111 return LowerCallTo(CLI);
Tim Northoverf1450d82013-01-09 13:18:15 +0000112}
113
114
115/// SoftenSetCCOperands - Soften the operands of a comparison. This code is
116/// shared among BR_CC, SELECT_CC, and SETCC handlers.
117void TargetLowering::softenSetCCOperands(SelectionDAG &DAG, EVT VT,
118 SDValue &NewLHS, SDValue &NewRHS,
119 ISD::CondCode &CCCode,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000120 SDLoc dl) const {
Tim Northoverf1450d82013-01-09 13:18:15 +0000121 assert((VT == MVT::f32 || VT == MVT::f64 || VT == MVT::f128)
122 && "Unsupported setcc type!");
123
124 // Expand into one or more soft-fp libcall(s).
125 RTLIB::Libcall LC1 = RTLIB::UNKNOWN_LIBCALL, LC2 = RTLIB::UNKNOWN_LIBCALL;
126 switch (CCCode) {
127 case ISD::SETEQ:
128 case ISD::SETOEQ:
129 LC1 = (VT == MVT::f32) ? RTLIB::OEQ_F32 :
130 (VT == MVT::f64) ? RTLIB::OEQ_F64 : RTLIB::OEQ_F128;
131 break;
132 case ISD::SETNE:
133 case ISD::SETUNE:
134 LC1 = (VT == MVT::f32) ? RTLIB::UNE_F32 :
135 (VT == MVT::f64) ? RTLIB::UNE_F64 : RTLIB::UNE_F128;
136 break;
137 case ISD::SETGE:
138 case ISD::SETOGE:
139 LC1 = (VT == MVT::f32) ? RTLIB::OGE_F32 :
140 (VT == MVT::f64) ? RTLIB::OGE_F64 : RTLIB::OGE_F128;
141 break;
142 case ISD::SETLT:
143 case ISD::SETOLT:
144 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
145 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
146 break;
147 case ISD::SETLE:
148 case ISD::SETOLE:
149 LC1 = (VT == MVT::f32) ? RTLIB::OLE_F32 :
150 (VT == MVT::f64) ? RTLIB::OLE_F64 : RTLIB::OLE_F128;
151 break;
152 case ISD::SETGT:
153 case ISD::SETOGT:
154 LC1 = (VT == MVT::f32) ? RTLIB::OGT_F32 :
155 (VT == MVT::f64) ? RTLIB::OGT_F64 : RTLIB::OGT_F128;
156 break;
157 case ISD::SETUO:
158 LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 :
159 (VT == MVT::f64) ? RTLIB::UO_F64 : RTLIB::UO_F128;
160 break;
161 case ISD::SETO:
162 LC1 = (VT == MVT::f32) ? RTLIB::O_F32 :
163 (VT == MVT::f64) ? RTLIB::O_F64 : RTLIB::O_F128;
164 break;
165 default:
166 LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 :
167 (VT == MVT::f64) ? RTLIB::UO_F64 : RTLIB::UO_F128;
168 switch (CCCode) {
169 case ISD::SETONE:
170 // SETONE = SETOLT | SETOGT
171 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
172 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
173 // Fallthrough
174 case ISD::SETUGT:
175 LC2 = (VT == MVT::f32) ? RTLIB::OGT_F32 :
176 (VT == MVT::f64) ? RTLIB::OGT_F64 : RTLIB::OGT_F128;
177 break;
178 case ISD::SETUGE:
179 LC2 = (VT == MVT::f32) ? RTLIB::OGE_F32 :
180 (VT == MVT::f64) ? RTLIB::OGE_F64 : RTLIB::OGE_F128;
181 break;
182 case ISD::SETULT:
183 LC2 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
184 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
185 break;
186 case ISD::SETULE:
187 LC2 = (VT == MVT::f32) ? RTLIB::OLE_F32 :
188 (VT == MVT::f64) ? RTLIB::OLE_F64 : RTLIB::OLE_F128;
189 break;
190 case ISD::SETUEQ:
191 LC2 = (VT == MVT::f32) ? RTLIB::OEQ_F32 :
192 (VT == MVT::f64) ? RTLIB::OEQ_F64 : RTLIB::OEQ_F128;
193 break;
194 default: llvm_unreachable("Do not know how to soften this setcc!");
195 }
196 }
197
198 // Use the target specific return value for comparions lib calls.
199 EVT RetVT = getCmpLibcallReturnType();
200 SDValue Ops[2] = { NewLHS, NewRHS };
Michael Gottesman7a801722013-08-13 17:54:56 +0000201 NewLHS = makeLibCall(DAG, LC1, RetVT, Ops, 2, false/*sign irrelevant*/,
202 dl).first;
Tim Northoverf1450d82013-01-09 13:18:15 +0000203 NewRHS = DAG.getConstant(0, RetVT);
204 CCCode = getCmpLibcallCC(LC1);
205 if (LC2 != RTLIB::UNKNOWN_LIBCALL) {
Matt Arsenault758659232013-05-18 00:21:46 +0000206 SDValue Tmp = DAG.getNode(ISD::SETCC, dl,
207 getSetCCResultType(*DAG.getContext(), RetVT),
Tim Northoverf1450d82013-01-09 13:18:15 +0000208 NewLHS, NewRHS, DAG.getCondCode(CCCode));
Michael Gottesman7a801722013-08-13 17:54:56 +0000209 NewLHS = makeLibCall(DAG, LC2, RetVT, Ops, 2, false/*sign irrelevant*/,
210 dl).first;
Matt Arsenault758659232013-05-18 00:21:46 +0000211 NewLHS = DAG.getNode(ISD::SETCC, dl,
212 getSetCCResultType(*DAG.getContext(), RetVT), NewLHS,
Tim Northoverf1450d82013-01-09 13:18:15 +0000213 NewRHS, DAG.getCondCode(getCmpLibcallCC(LC2)));
214 NewLHS = DAG.getNode(ISD::OR, dl, Tmp.getValueType(), Tmp, NewLHS);
215 NewRHS = SDValue();
216 }
217}
218
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000219/// getJumpTableEncoding - Return the entry encoding for a jump table in the
220/// current function. The returned value is a member of the
221/// MachineJumpTableInfo::JTEntryKind enum.
222unsigned TargetLowering::getJumpTableEncoding() const {
223 // In non-pic modes, just use the address of a block.
224 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
225 return MachineJumpTableInfo::EK_BlockAddress;
Wesley Peck527da1b2010-11-23 03:31:01 +0000226
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000227 // In PIC mode, if the target supports a GPRel32 directive, use it.
Craig Topperc0196b12014-04-14 00:51:57 +0000228 if (getTargetMachine().getMCAsmInfo()->getGPRel32Directive() != nullptr)
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000229 return MachineJumpTableInfo::EK_GPRel32BlockAddress;
Wesley Peck527da1b2010-11-23 03:31:01 +0000230
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000231 // Otherwise, use a label difference.
232 return MachineJumpTableInfo::EK_LabelDifference32;
233}
234
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000235SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
236 SelectionDAG &DAG) const {
Chris Lattner547c7612010-01-26 06:53:37 +0000237 // If our PIC model is GP relative, use the global offset table as the base.
Akira Hatanaka8483a6c2012-04-09 20:32:12 +0000238 unsigned JTEncoding = getJumpTableEncoding();
239
240 if ((JTEncoding == MachineJumpTableInfo::EK_GPRel64BlockAddress) ||
241 (JTEncoding == MachineJumpTableInfo::EK_GPRel32BlockAddress))
Micah Villmow89021e42012-10-09 16:06:12 +0000242 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy(0));
Akira Hatanaka8483a6c2012-04-09 20:32:12 +0000243
Evan Cheng797d56f2007-11-09 01:32:10 +0000244 return Table;
245}
246
Chris Lattner8a6c1ea2010-01-26 05:30:30 +0000247/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
248/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
249/// MCExpr.
250const MCExpr *
Chris Lattner8a785d72010-01-26 06:28:43 +0000251TargetLowering::getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
252 unsigned JTI,MCContext &Ctx) const{
Chris Lattner273735b2010-01-26 05:58:28 +0000253 // The normal PIC reloc base is the label at the start of the jump table.
Chris Lattner8a785d72010-01-26 06:28:43 +0000254 return MCSymbolRefExpr::Create(MF->getJTISymbol(JTI, Ctx), Ctx);
Chris Lattner8a6c1ea2010-01-26 05:30:30 +0000255}
256
Dan Gohman2fe6bee2008-10-18 02:06:02 +0000257bool
258TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
259 // Assume that everything is safe in static mode.
260 if (getTargetMachine().getRelocationModel() == Reloc::Static)
261 return true;
262
263 // In dynamic-no-pic mode, assume that known defined values are safe.
264 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
265 GA &&
266 !GA->getGlobal()->isDeclaration() &&
Duncan Sands12da8ce2009-03-07 15:45:40 +0000267 !GA->getGlobal()->isWeakForLinker())
Dan Gohman2fe6bee2008-10-18 02:06:02 +0000268 return true;
269
270 // Otherwise assume nothing is safe.
271 return false;
272}
273
Chris Lattneree1dadb2006-02-04 02:13:02 +0000274//===----------------------------------------------------------------------===//
275// Optimization Methods
276//===----------------------------------------------------------------------===//
277
Wesley Peck527da1b2010-11-23 03:31:01 +0000278/// ShrinkDemandedConstant - Check to see if the specified operand of the
Nate Begeman8a77efe2006-02-16 21:11:51 +0000279/// specified instruction is a constant integer. If so, check to see if there
280/// are any bits set in the constant that are not demanded. If so, shrink the
281/// constant and return true.
Wesley Peck527da1b2010-11-23 03:31:01 +0000282bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000283 const APInt &Demanded) {
Andrew Trickef9de2a2013-05-25 02:42:55 +0000284 SDLoc dl(Op);
Bill Wendling6d271472009-03-04 00:18:06 +0000285
Chris Lattner118ddba2006-02-26 23:36:02 +0000286 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane58ab792009-01-29 01:59:02 +0000287 switch (Op.getOpcode()) {
Nate Begeman8a77efe2006-02-16 21:11:51 +0000288 default: break;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000289 case ISD::XOR:
Bill Wendling6d271472009-03-04 00:18:06 +0000290 case ISD::AND:
291 case ISD::OR: {
292 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
293 if (!C) return false;
294
295 if (Op.getOpcode() == ISD::XOR &&
296 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
297 return false;
298
299 // if we can expand it to have all bits set, do it
300 if (C->getAPIntValue().intersects(~Demanded)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000301 EVT VT = Op.getValueType();
Bill Wendling6d271472009-03-04 00:18:06 +0000302 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
303 DAG.getConstant(Demanded &
Wesley Peck527da1b2010-11-23 03:31:01 +0000304 C->getAPIntValue(),
Bill Wendling6d271472009-03-04 00:18:06 +0000305 VT));
306 return CombineTo(Op, New);
307 }
308
Nate Begemandc7bba92006-02-03 22:24:05 +0000309 break;
310 }
Bill Wendling6d271472009-03-04 00:18:06 +0000311 }
312
Nate Begemandc7bba92006-02-03 22:24:05 +0000313 return false;
314}
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000315
Dan Gohmanad3e5492009-04-08 00:15:30 +0000316/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
317/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
318/// cast, but it could be generalized for targets with other types of
319/// implicit widening casts.
320bool
321TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
322 unsigned BitWidth,
323 const APInt &Demanded,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000324 SDLoc dl) {
Dan Gohmanad3e5492009-04-08 00:15:30 +0000325 assert(Op.getNumOperands() == 2 &&
326 "ShrinkDemandedOp only supports binary operators!");
327 assert(Op.getNode()->getNumValues() == 1 &&
328 "ShrinkDemandedOp only supports nodes with one result!");
329
Hao Liu40914502014-05-29 09:19:07 +0000330 // Early return, as this function cannot handle vector types.
331 if (Op.getValueType().isVector())
332 return false;
333
Dan Gohmanad3e5492009-04-08 00:15:30 +0000334 // Don't do this if the node has another user, which may require the
335 // full value.
336 if (!Op.getNode()->hasOneUse())
337 return false;
338
339 // Search for the smallest integer type with free casts to and from
340 // Op's type. For expedience, just check power-of-2 integer types.
341 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Nadav Rotem33360d82012-12-19 07:39:08 +0000342 unsigned DemandedSize = BitWidth - Demanded.countLeadingZeros();
343 unsigned SmallVTBits = DemandedSize;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000344 if (!isPowerOf2_32(SmallVTBits))
345 SmallVTBits = NextPowerOf2(SmallVTBits);
346 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
Owen Anderson117c9e82009-08-12 00:36:31 +0000347 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), SmallVTBits);
Dan Gohmanad3e5492009-04-08 00:15:30 +0000348 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
349 TLI.isZExtFree(SmallVT, Op.getValueType())) {
350 // We found a type with free casts.
351 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
352 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
353 Op.getNode()->getOperand(0)),
354 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
355 Op.getNode()->getOperand(1)));
Nadav Rotem33360d82012-12-19 07:39:08 +0000356 bool NeedZext = DemandedSize > SmallVTBits;
357 SDValue Z = DAG.getNode(NeedZext ? ISD::ZERO_EXTEND : ISD::ANY_EXTEND,
358 dl, Op.getValueType(), X);
Dan Gohmanad3e5492009-04-08 00:15:30 +0000359 return CombineTo(Op, Z);
360 }
361 }
362 return false;
363}
364
Nate Begeman8a77efe2006-02-16 21:11:51 +0000365/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
Chad Rosier79044db2011-06-11 02:27:46 +0000366/// DemandedMask bits of the result of Op are ever used downstream. If we can
Nate Begeman8a77efe2006-02-16 21:11:51 +0000367/// use this information to simplify Op, create a new simplified DAG node and
368/// return true, returning the original and new nodes in Old and New. Otherwise,
369/// analyze the expression and return a mask of KnownOne and KnownZero bits for
370/// the expression (used to simplify the caller). The KnownZero/One bits may
371/// only be accurate for those bits in the DemandedMask.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000372bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000373 const APInt &DemandedMask,
374 APInt &KnownZero,
375 APInt &KnownOne,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000376 TargetLoweringOpt &TLO,
377 unsigned Depth) const {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000378 unsigned BitWidth = DemandedMask.getBitWidth();
Dan Gohman1d459e42009-12-11 21:31:27 +0000379 assert(Op.getValueType().getScalarType().getSizeInBits() == BitWidth &&
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000380 "Mask size mismatches value type size!");
381 APInt NewMask = DemandedMask;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000382 SDLoc dl(Op);
Chris Lattner0184f882007-05-17 18:19:23 +0000383
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000384 // Don't know anything.
385 KnownZero = KnownOne = APInt(BitWidth, 0);
386
Nate Begeman8a77efe2006-02-16 21:11:51 +0000387 // Other users may use these bits.
Wesley Peck527da1b2010-11-23 03:31:01 +0000388 if (!Op.getNode()->hasOneUse()) {
Nate Begeman8a77efe2006-02-16 21:11:51 +0000389 if (Depth != 0) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000390 // If not at the root, Just compute the KnownZero/KnownOne bits to
Nate Begeman8a77efe2006-02-16 21:11:51 +0000391 // simplify things downstream.
Jay Foada0653a32014-05-14 21:14:37 +0000392 TLO.DAG.computeKnownBits(Op, KnownZero, KnownOne, Depth);
Nate Begeman8a77efe2006-02-16 21:11:51 +0000393 return false;
394 }
395 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000396 // just set the NewMask to all bits.
397 NewMask = APInt::getAllOnesValue(BitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +0000398 } else if (DemandedMask == 0) {
Nate Begeman8a77efe2006-02-16 21:11:51 +0000399 // Not demanding any bits from Op.
400 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesen84935752009-02-06 23:05:02 +0000401 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman8a77efe2006-02-16 21:11:51 +0000402 return false;
403 } else if (Depth == 6) { // Limit search depth.
404 return false;
405 }
406
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000407 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000408 switch (Op.getOpcode()) {
409 case ISD::Constant:
Nate Begeman8a77efe2006-02-16 21:11:51 +0000410 // We know all of the bits for a constant!
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +0000411 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue();
412 KnownZero = ~KnownOne;
Chris Lattner118ddba2006-02-26 23:36:02 +0000413 return false; // Don't fall through, will infinitely loop.
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000414 case ISD::AND:
Chris Lattnera60751d2006-02-27 00:36:27 +0000415 // If the RHS is a constant, check to see if the LHS would be zero without
416 // using the bits from the RHS. Below, we use knowledge about the RHS to
417 // simplify the LHS, here we're using information from the LHS to simplify
418 // the RHS.
419 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000420 APInt LHSZero, LHSOne;
Dale Johannesend2b48112011-01-10 21:53:07 +0000421 // Do not increment Depth here; that can cause an infinite loop.
Jay Foada0653a32014-05-14 21:14:37 +0000422 TLO.DAG.computeKnownBits(Op.getOperand(0), LHSZero, LHSOne, Depth);
Chris Lattnera60751d2006-02-27 00:36:27 +0000423 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000424 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattnera60751d2006-02-27 00:36:27 +0000425 return TLO.CombineTo(Op, Op.getOperand(0));
426 // If any of the set bits in the RHS are known zero on the LHS, shrink
427 // the constant.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000428 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattnera60751d2006-02-27 00:36:27 +0000429 return true;
430 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000431
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000432 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000433 KnownOne, TLO, Depth+1))
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000434 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000435 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000436 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000437 KnownZero2, KnownOne2, TLO, Depth+1))
438 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000439 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
440
Nate Begeman8a77efe2006-02-16 21:11:51 +0000441 // If all of the demanded bits are known one on one side, return the other.
442 // These bits cannot contribute to the result of the 'and'.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000443 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000444 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000445 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000446 return TLO.CombineTo(Op, Op.getOperand(1));
447 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000448 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman8a77efe2006-02-16 21:11:51 +0000449 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
450 // If the RHS is a constant, see if we can simplify it.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000451 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000452 return true;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000453 // If the operation can be done in a smaller type, do so.
Dan Gohman600f62b2010-06-24 14:30:44 +0000454 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +0000455 return true;
456
Nate Begeman8a77efe2006-02-16 21:11:51 +0000457 // Output known-1 bits are only known if set in both the LHS & RHS.
458 KnownOne &= KnownOne2;
459 // Output known-0 are known to be clear if zero in either the LHS | RHS.
460 KnownZero |= KnownZero2;
461 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000462 case ISD::OR:
Wesley Peck527da1b2010-11-23 03:31:01 +0000463 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000464 KnownOne, TLO, Depth+1))
465 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000466 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000467 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000468 KnownZero2, KnownOne2, TLO, Depth+1))
469 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000470 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
471
Nate Begeman8a77efe2006-02-16 21:11:51 +0000472 // If all of the demanded bits are known zero on one side, return the other.
473 // These bits cannot contribute to the result of the 'or'.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000474 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000475 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000476 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000477 return TLO.CombineTo(Op, Op.getOperand(1));
478 // If all of the potentially set bits on one side are known to be set on
479 // the other side, just use the 'other' side.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000480 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000481 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000482 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000483 return TLO.CombineTo(Op, Op.getOperand(1));
484 // If the RHS is a constant, see if we can simplify it.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000485 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000486 return true;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000487 // If the operation can be done in a smaller type, do so.
Dan Gohman600f62b2010-06-24 14:30:44 +0000488 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +0000489 return true;
490
Nate Begeman8a77efe2006-02-16 21:11:51 +0000491 // Output known-0 bits are only known if clear in both the LHS & RHS.
492 KnownZero &= KnownZero2;
493 // Output known-1 are known to be set if set in either the LHS | RHS.
494 KnownOne |= KnownOne2;
495 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000496 case ISD::XOR:
Wesley Peck527da1b2010-11-23 03:31:01 +0000497 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000498 KnownOne, TLO, Depth+1))
499 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000500 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000501 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000502 KnownOne2, TLO, Depth+1))
503 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000504 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
505
Nate Begeman8a77efe2006-02-16 21:11:51 +0000506 // If all of the demanded bits are known zero on one side, return the other.
507 // These bits cannot contribute to the result of the 'xor'.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000508 if ((KnownZero & NewMask) == NewMask)
Nate Begeman8a77efe2006-02-16 21:11:51 +0000509 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000510 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman8a77efe2006-02-16 21:11:51 +0000511 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohmanad3e5492009-04-08 00:15:30 +0000512 // If the operation can be done in a smaller type, do so.
Dan Gohman600f62b2010-06-24 14:30:44 +0000513 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +0000514 return true;
515
Chris Lattner5d5916b2006-11-27 21:50:02 +0000516 // If all of the unknown bits are known to be zero on one side or the other
517 // (but not both) turn this into an *inclusive* or.
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000518 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000519 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesen400dc2e2009-02-06 21:50:26 +0000520 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner5d5916b2006-11-27 21:50:02 +0000521 Op.getOperand(0),
522 Op.getOperand(1)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000523
Nate Begeman8a77efe2006-02-16 21:11:51 +0000524 // Output known-0 bits are known if clear or set in both the LHS & RHS.
525 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
526 // Output known-1 are known to be set if set in only one of the LHS, RHS.
527 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
Wesley Peck527da1b2010-11-23 03:31:01 +0000528
Nate Begeman8a77efe2006-02-16 21:11:51 +0000529 // If all of the demanded bits on one side are known, and all of the set
530 // bits on that side are also known to be set on the other side, turn this
531 // into an AND, as we know the bits will be cleared.
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000532 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Joel Jones828531f2012-04-17 22:23:10 +0000533 // NB: it is okay if more bits are known than are requested
Stephen Lincfe7f352013-07-08 00:37:03 +0000534 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known on one side
Joel Jones828531f2012-04-17 22:23:10 +0000535 if (KnownOne == KnownOne2) { // set bits are the same on both sides
Owen Anderson53aa7a92009-08-10 22:56:29 +0000536 EVT VT = Op.getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000537 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Wesley Peck527da1b2010-11-23 03:31:01 +0000538 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
Dale Johannesenf1163e92009-02-03 00:47:48 +0000539 Op.getOperand(0), ANDC));
Nate Begeman8a77efe2006-02-16 21:11:51 +0000540 }
541 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000542
Nate Begeman8a77efe2006-02-16 21:11:51 +0000543 // If the RHS is a constant, see if we can simplify it.
Torok Edwin613d7af2008-04-06 21:23:02 +0000544 // for XOR, we prefer to force bits to 1 if they will make a -1.
545 // if we can't force bits, try to shrink constant
546 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
547 APInt Expanded = C->getAPIntValue() | (~NewMask);
548 // if we can expand it to have all bits set, do it
549 if (Expanded.isAllOnesValue()) {
550 if (Expanded != C->getAPIntValue()) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000551 EVT VT = Op.getValueType();
Dale Johannesenf1163e92009-02-03 00:47:48 +0000552 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Torok Edwin613d7af2008-04-06 21:23:02 +0000553 TLO.DAG.getConstant(Expanded, VT));
554 return TLO.CombineTo(Op, New);
555 }
556 // if it already has all the bits set, nothing to change
557 // but don't shrink either!
558 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
559 return true;
560 }
561 }
562
Nate Begeman8a77efe2006-02-16 21:11:51 +0000563 KnownZero = KnownZeroOut;
564 KnownOne = KnownOneOut;
565 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000566 case ISD::SELECT:
Wesley Peck527da1b2010-11-23 03:31:01 +0000567 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000568 KnownOne, TLO, Depth+1))
569 return true;
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000570 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000571 KnownOne2, TLO, Depth+1))
572 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000573 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
574 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
575
Nate Begeman8a77efe2006-02-16 21:11:51 +0000576 // If the operands are constants, see if we can simplify them.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000577 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000578 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000579
Nate Begeman8a77efe2006-02-16 21:11:51 +0000580 // Only known if known in both the LHS and RHS.
581 KnownOne &= KnownOne2;
582 KnownZero &= KnownZero2;
583 break;
Chris Lattner118ddba2006-02-26 23:36:02 +0000584 case ISD::SELECT_CC:
Wesley Peck527da1b2010-11-23 03:31:01 +0000585 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattner118ddba2006-02-26 23:36:02 +0000586 KnownOne, TLO, Depth+1))
587 return true;
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000588 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattner118ddba2006-02-26 23:36:02 +0000589 KnownOne2, TLO, Depth+1))
590 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000591 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
592 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
593
Chris Lattner118ddba2006-02-26 23:36:02 +0000594 // If the operands are constants, see if we can simplify them.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000595 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattner118ddba2006-02-26 23:36:02 +0000596 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000597
Chris Lattner118ddba2006-02-26 23:36:02 +0000598 // Only known if known in both the LHS and RHS.
599 KnownOne &= KnownOne2;
600 KnownZero &= KnownZero2;
601 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000602 case ISD::SHL:
Nate Begeman8a77efe2006-02-16 21:11:51 +0000603 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +0000604 unsigned ShAmt = SA->getZExtValue();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000605 SDValue InOp = Op.getOperand(0);
Chris Lattner9a861a82007-04-17 21:14:16 +0000606
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000607 // If the shift count is an invalid immediate, don't do anything.
608 if (ShAmt >= BitWidth)
609 break;
610
Chris Lattner9a861a82007-04-17 21:14:16 +0000611 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
612 // single shift. We can do this if the bottom bits (which are shifted
613 // out) are never demanded.
614 if (InOp.getOpcode() == ISD::SRL &&
615 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000616 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmaneffb8942008-09-12 16:56:44 +0000617 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner9a861a82007-04-17 21:14:16 +0000618 unsigned Opc = ISD::SHL;
619 int Diff = ShAmt-C1;
620 if (Diff < 0) {
621 Diff = -Diff;
622 Opc = ISD::SRL;
Wesley Peck527da1b2010-11-23 03:31:01 +0000623 }
624
625 SDValue NewSA =
Chris Lattner397c4d92007-05-30 16:30:06 +0000626 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Owen Anderson53aa7a92009-08-10 22:56:29 +0000627 EVT VT = Op.getValueType();
Dale Johannesenf1163e92009-02-03 00:47:48 +0000628 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner9a861a82007-04-17 21:14:16 +0000629 InOp.getOperand(0), NewSA));
630 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000631 }
632
Dan Gohman08186842010-07-23 18:03:30 +0000633 if (SimplifyDemandedBits(InOp, NewMask.lshr(ShAmt),
Nate Begeman8a77efe2006-02-16 21:11:51 +0000634 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000635 return true;
Dan Gohman08186842010-07-23 18:03:30 +0000636
637 // Convert (shl (anyext x, c)) to (anyext (shl x, c)) if the high bits
638 // are not demanded. This will likely allow the anyext to be folded away.
639 if (InOp.getNode()->getOpcode() == ISD::ANY_EXTEND) {
640 SDValue InnerOp = InOp.getNode()->getOperand(0);
641 EVT InnerVT = InnerOp.getValueType();
Eli Friedman053a7242011-12-09 01:16:26 +0000642 unsigned InnerBits = InnerVT.getSizeInBits();
643 if (ShAmt < InnerBits && NewMask.lshr(InnerBits) == 0 &&
Dan Gohman08186842010-07-23 18:03:30 +0000644 isTypeDesirableForOp(ISD::SHL, InnerVT)) {
Owen Andersonb2c80da2011-02-25 21:41:48 +0000645 EVT ShTy = getShiftAmountTy(InnerVT);
Dan Gohman55e24462010-07-23 21:08:12 +0000646 if (!APInt(BitWidth, ShAmt).isIntN(ShTy.getSizeInBits()))
647 ShTy = InnerVT;
Dan Gohman08186842010-07-23 18:03:30 +0000648 SDValue NarrowShl =
649 TLO.DAG.getNode(ISD::SHL, dl, InnerVT, InnerOp,
Dan Gohman55e24462010-07-23 21:08:12 +0000650 TLO.DAG.getConstant(ShAmt, ShTy));
Dan Gohman08186842010-07-23 18:03:30 +0000651 return
652 TLO.CombineTo(Op,
653 TLO.DAG.getNode(ISD::ANY_EXTEND, dl, Op.getValueType(),
654 NarrowShl));
655 }
Richard Sandiford374a0e52013-10-16 10:26:19 +0000656 // Repeat the SHL optimization above in cases where an extension
657 // intervenes: (shl (anyext (shr x, c1)), c2) to
658 // (shl (anyext x), c2-c1). This requires that the bottom c1 bits
659 // aren't demanded (as above) and that the shifted upper c1 bits of
660 // x aren't demanded.
661 if (InOp.hasOneUse() &&
662 InnerOp.getOpcode() == ISD::SRL &&
663 InnerOp.hasOneUse() &&
664 isa<ConstantSDNode>(InnerOp.getOperand(1))) {
665 uint64_t InnerShAmt = cast<ConstantSDNode>(InnerOp.getOperand(1))
666 ->getZExtValue();
667 if (InnerShAmt < ShAmt &&
668 InnerShAmt < InnerBits &&
669 NewMask.lshr(InnerBits - InnerShAmt + ShAmt) == 0 &&
670 NewMask.trunc(ShAmt) == 0) {
671 SDValue NewSA =
672 TLO.DAG.getConstant(ShAmt - InnerShAmt,
673 Op.getOperand(1).getValueType());
674 EVT VT = Op.getValueType();
675 SDValue NewExt = TLO.DAG.getNode(ISD::ANY_EXTEND, dl, VT,
676 InnerOp.getOperand(0));
677 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl, VT,
678 NewExt, NewSA));
679 }
680 }
Dan Gohman08186842010-07-23 18:03:30 +0000681 }
682
Dan Gohmaneffb8942008-09-12 16:56:44 +0000683 KnownZero <<= SA->getZExtValue();
684 KnownOne <<= SA->getZExtValue();
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000685 // low bits known zero.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000686 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000687 }
688 break;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000689 case ISD::SRL:
690 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000691 EVT VT = Op.getValueType();
Dan Gohmaneffb8942008-09-12 16:56:44 +0000692 unsigned ShAmt = SA->getZExtValue();
Duncan Sands13237ac2008-06-06 12:08:01 +0000693 unsigned VTSize = VT.getSizeInBits();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000694 SDValue InOp = Op.getOperand(0);
Wesley Peck527da1b2010-11-23 03:31:01 +0000695
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000696 // If the shift count is an invalid immediate, don't do anything.
697 if (ShAmt >= BitWidth)
698 break;
699
Chris Lattner9a861a82007-04-17 21:14:16 +0000700 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
701 // single shift. We can do this if the top bits (which are shifted out)
702 // are never demanded.
703 if (InOp.getOpcode() == ISD::SHL &&
704 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000705 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmaneffb8942008-09-12 16:56:44 +0000706 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner9a861a82007-04-17 21:14:16 +0000707 unsigned Opc = ISD::SRL;
708 int Diff = ShAmt-C1;
709 if (Diff < 0) {
710 Diff = -Diff;
711 Opc = ISD::SHL;
Wesley Peck527da1b2010-11-23 03:31:01 +0000712 }
713
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000714 SDValue NewSA =
Chris Lattner4aff52b2007-04-17 22:53:02 +0000715 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesenf1163e92009-02-03 00:47:48 +0000716 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner9a861a82007-04-17 21:14:16 +0000717 InOp.getOperand(0), NewSA));
718 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000719 }
720
Nate Begeman8a77efe2006-02-16 21:11:51 +0000721 // Compute the new bits that are at the top now.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000722 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman8a77efe2006-02-16 21:11:51 +0000723 KnownZero, KnownOne, TLO, Depth+1))
724 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000725 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000726 KnownZero = KnownZero.lshr(ShAmt);
727 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc5bb8ab2006-06-13 16:52:37 +0000728
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000729 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc5bb8ab2006-06-13 16:52:37 +0000730 KnownZero |= HighBits; // High bits known zero.
Nate Begeman8a77efe2006-02-16 21:11:51 +0000731 }
732 break;
733 case ISD::SRA:
Dan Gohmane58ab792009-01-29 01:59:02 +0000734 // If this is an arithmetic shift right and only the low-bit is set, we can
735 // always convert this into a logical shr, even if the shift amount is
736 // variable. The low bit of the shift cannot be an input sign bit unless
737 // the shift amount is >= the size of the datatype, which is undefined.
Eli Friedman053a7242011-12-09 01:16:26 +0000738 if (NewMask == 1)
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000739 return TLO.CombineTo(Op,
740 TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
741 Op.getOperand(0), Op.getOperand(1)));
Dan Gohmane58ab792009-01-29 01:59:02 +0000742
Nate Begeman8a77efe2006-02-16 21:11:51 +0000743 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000744 EVT VT = Op.getValueType();
Dan Gohmaneffb8942008-09-12 16:56:44 +0000745 unsigned ShAmt = SA->getZExtValue();
Wesley Peck527da1b2010-11-23 03:31:01 +0000746
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000747 // If the shift count is an invalid immediate, don't do anything.
748 if (ShAmt >= BitWidth)
749 break;
750
751 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner10c65372006-05-08 17:22:53 +0000752
753 // If any of the demanded bits are produced by the sign extension, we also
754 // demand the input sign bit.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000755 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
756 if (HighBits.intersects(NewMask))
Dan Gohman1d459e42009-12-11 21:31:27 +0000757 InDemandedMask |= APInt::getSignBit(VT.getScalarType().getSizeInBits());
Wesley Peck527da1b2010-11-23 03:31:01 +0000758
Chris Lattner10c65372006-05-08 17:22:53 +0000759 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000760 KnownZero, KnownOne, TLO, Depth+1))
761 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000762 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000763 KnownZero = KnownZero.lshr(ShAmt);
764 KnownOne = KnownOne.lshr(ShAmt);
Wesley Peck527da1b2010-11-23 03:31:01 +0000765
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000766 // Handle the sign bit, adjusted to where it is now in the mask.
767 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Wesley Peck527da1b2010-11-23 03:31:01 +0000768
Nate Begeman8a77efe2006-02-16 21:11:51 +0000769 // If the input sign bit is known to be zero, or if none of the top bits
770 // are demanded, turn this into an unsigned shift right.
Richard Sandiford95f7ba92013-10-17 11:16:57 +0000771 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits)
Wesley Peck527da1b2010-11-23 03:31:01 +0000772 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
Dale Johannesenf1163e92009-02-03 00:47:48 +0000773 Op.getOperand(0),
Nate Begeman8a77efe2006-02-16 21:11:51 +0000774 Op.getOperand(1)));
Richard Sandiford95f7ba92013-10-17 11:16:57 +0000775
776 int Log2 = NewMask.exactLogBase2();
777 if (Log2 >= 0) {
778 // The bit must come from the sign.
779 SDValue NewSA =
780 TLO.DAG.getConstant(BitWidth - 1 - Log2,
781 Op.getOperand(1).getValueType());
782 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
783 Op.getOperand(0), NewSA));
Nate Begeman8a77efe2006-02-16 21:11:51 +0000784 }
Richard Sandiford95f7ba92013-10-17 11:16:57 +0000785
786 if (KnownOne.intersects(SignBit))
787 // New bits are known one.
788 KnownOne |= HighBits;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000789 }
790 break;
791 case ISD::SIGN_EXTEND_INREG: {
Nadav Rotem57935242012-01-15 19:27:55 +0000792 EVT ExVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
793
794 APInt MsbMask = APInt::getHighBitsSet(BitWidth, 1);
795 // If we only care about the highest bit, don't bother shifting right.
Eli Friedman18a4c312012-01-31 01:08:03 +0000796 if (MsbMask == DemandedMask) {
Nadav Rotem57935242012-01-15 19:27:55 +0000797 unsigned ShAmt = ExVT.getScalarType().getSizeInBits();
798 SDValue InOp = Op.getOperand(0);
Eli Friedman18a4c312012-01-31 01:08:03 +0000799
800 // Compute the correct shift amount type, which must be getShiftAmountTy
801 // for scalar types after legalization.
802 EVT ShiftAmtTy = Op.getValueType();
803 if (TLO.LegalTypes() && !ShiftAmtTy.isVector())
804 ShiftAmtTy = getShiftAmountTy(ShiftAmtTy);
805
806 SDValue ShiftAmt = TLO.DAG.getConstant(BitWidth - ShAmt, ShiftAmtTy);
Nadav Rotem57935242012-01-15 19:27:55 +0000807 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl,
808 Op.getValueType(), InOp, ShiftAmt));
809 }
Nate Begeman8a77efe2006-02-16 21:11:51 +0000810
Wesley Peck527da1b2010-11-23 03:31:01 +0000811 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman8a77efe2006-02-16 21:11:51 +0000812 // present in the input.
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000813 APInt NewBits =
814 APInt::getHighBitsSet(BitWidth,
Nadav Rotem57935242012-01-15 19:27:55 +0000815 BitWidth - ExVT.getScalarType().getSizeInBits());
Wesley Peck527da1b2010-11-23 03:31:01 +0000816
Chris Lattner118ddba2006-02-26 23:36:02 +0000817 // If none of the extended bits are demanded, eliminate the sextinreg.
Eli Friedman460ad412010-08-02 04:42:25 +0000818 if ((NewBits & NewMask) == 0)
Chris Lattner118ddba2006-02-26 23:36:02 +0000819 return TLO.CombineTo(Op, Op.getOperand(0));
820
Jay Foad583abbc2010-12-07 08:25:19 +0000821 APInt InSignBit =
Nadav Rotem57935242012-01-15 19:27:55 +0000822 APInt::getSignBit(ExVT.getScalarType().getSizeInBits()).zext(BitWidth);
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000823 APInt InputDemandedBits =
824 APInt::getLowBitsSet(BitWidth,
Nadav Rotem57935242012-01-15 19:27:55 +0000825 ExVT.getScalarType().getSizeInBits()) &
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000826 NewMask;
Wesley Peck527da1b2010-11-23 03:31:01 +0000827
Chris Lattner118ddba2006-02-26 23:36:02 +0000828 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman8a77efe2006-02-16 21:11:51 +0000829 // bit is demanded.
Chris Lattner118ddba2006-02-26 23:36:02 +0000830 InputDemandedBits |= InSignBit;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000831
832 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
833 KnownZero, KnownOne, TLO, Depth+1))
834 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000835 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Nate Begeman8a77efe2006-02-16 21:11:51 +0000836
837 // If the sign bit of the input is known set or clear, then we know the
838 // top bits of the result.
Wesley Peck527da1b2010-11-23 03:31:01 +0000839
Chris Lattner118ddba2006-02-26 23:36:02 +0000840 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000841 if (KnownZero.intersects(InSignBit))
Wesley Peck527da1b2010-11-23 03:31:01 +0000842 return TLO.CombineTo(Op,
Nadav Rotem57935242012-01-15 19:27:55 +0000843 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,ExVT));
Wesley Peck527da1b2010-11-23 03:31:01 +0000844
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000845 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman8a77efe2006-02-16 21:11:51 +0000846 KnownOne |= NewBits;
847 KnownZero &= ~NewBits;
Chris Lattner118ddba2006-02-26 23:36:02 +0000848 } else { // Input sign bit unknown
Nate Begeman8a77efe2006-02-16 21:11:51 +0000849 KnownZero &= ~NewBits;
850 KnownOne &= ~NewBits;
851 }
852 break;
853 }
Matt Arsenault2adca602014-05-12 17:14:48 +0000854 case ISD::BUILD_PAIR: {
855 EVT HalfVT = Op.getOperand(0).getValueType();
856 unsigned HalfBitWidth = HalfVT.getScalarSizeInBits();
857
858 APInt MaskLo = NewMask.getLoBits(HalfBitWidth).trunc(HalfBitWidth);
859 APInt MaskHi = NewMask.getHiBits(HalfBitWidth).trunc(HalfBitWidth);
860
861 APInt KnownZeroLo, KnownOneLo;
862 APInt KnownZeroHi, KnownOneHi;
863
864 if (SimplifyDemandedBits(Op.getOperand(0), MaskLo, KnownZeroLo,
865 KnownOneLo, TLO, Depth + 1))
866 return true;
867
868 if (SimplifyDemandedBits(Op.getOperand(1), MaskHi, KnownZeroHi,
869 KnownOneHi, TLO, Depth + 1))
870 return true;
871
872 KnownZero = KnownZeroLo.zext(BitWidth) |
873 KnownZeroHi.zext(BitWidth).shl(HalfBitWidth);
874
875 KnownOne = KnownOneLo.zext(BitWidth) |
876 KnownOneHi.zext(BitWidth).shl(HalfBitWidth);
877 break;
878 }
Chris Lattner118ddba2006-02-26 23:36:02 +0000879 case ISD::ZERO_EXTEND: {
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000880 unsigned OperandBitWidth =
881 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad583abbc2010-12-07 08:25:19 +0000882 APInt InMask = NewMask.trunc(OperandBitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +0000883
Chris Lattner118ddba2006-02-26 23:36:02 +0000884 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000885 APInt NewBits =
886 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
887 if (!NewBits.intersects(NewMask))
Dale Johannesenf1163e92009-02-03 00:47:48 +0000888 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Wesley Peck527da1b2010-11-23 03:31:01 +0000889 Op.getValueType(),
Chris Lattner118ddba2006-02-26 23:36:02 +0000890 Op.getOperand(0)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000891
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000892 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattner118ddba2006-02-26 23:36:02 +0000893 KnownZero, KnownOne, TLO, Depth+1))
894 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000895 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad583abbc2010-12-07 08:25:19 +0000896 KnownZero = KnownZero.zext(BitWidth);
897 KnownOne = KnownOne.zext(BitWidth);
Chris Lattner118ddba2006-02-26 23:36:02 +0000898 KnownZero |= NewBits;
899 break;
900 }
901 case ISD::SIGN_EXTEND: {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000902 EVT InVT = Op.getOperand(0).getValueType();
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000903 unsigned InBits = InVT.getScalarType().getSizeInBits();
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000904 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman44b4c072008-03-11 21:29:43 +0000905 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000906 APInt NewBits = ~InMask & NewMask;
Wesley Peck527da1b2010-11-23 03:31:01 +0000907
Chris Lattner118ddba2006-02-26 23:36:02 +0000908 // If none of the top bits are demanded, convert this into an any_extend.
909 if (NewBits == 0)
Dale Johannesenf1163e92009-02-03 00:47:48 +0000910 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
911 Op.getValueType(),
912 Op.getOperand(0)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000913
Chris Lattner118ddba2006-02-26 23:36:02 +0000914 // Since some of the sign extended bits are demanded, we know that the sign
915 // bit is demanded.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000916 APInt InDemandedBits = InMask & NewMask;
Chris Lattner118ddba2006-02-26 23:36:02 +0000917 InDemandedBits |= InSignBit;
Jay Foad583abbc2010-12-07 08:25:19 +0000918 InDemandedBits = InDemandedBits.trunc(InBits);
Wesley Peck527da1b2010-11-23 03:31:01 +0000919
920 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
Chris Lattner118ddba2006-02-26 23:36:02 +0000921 KnownOne, TLO, Depth+1))
922 return true;
Jay Foad583abbc2010-12-07 08:25:19 +0000923 KnownZero = KnownZero.zext(BitWidth);
924 KnownOne = KnownOne.zext(BitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +0000925
Chris Lattner118ddba2006-02-26 23:36:02 +0000926 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000927 if (KnownZero.intersects(InSignBit))
Dale Johannesenf1163e92009-02-03 00:47:48 +0000928 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Wesley Peck527da1b2010-11-23 03:31:01 +0000929 Op.getValueType(),
Chris Lattner118ddba2006-02-26 23:36:02 +0000930 Op.getOperand(0)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000931
Chris Lattner118ddba2006-02-26 23:36:02 +0000932 // If the sign bit is known one, the top bits match.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000933 if (KnownOne.intersects(InSignBit)) {
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +0000934 KnownOne |= NewBits;
935 assert((KnownZero & NewBits) == 0);
Chris Lattner118ddba2006-02-26 23:36:02 +0000936 } else { // Otherwise, top bits aren't known.
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +0000937 assert((KnownOne & NewBits) == 0);
938 assert((KnownZero & NewBits) == 0);
Chris Lattner118ddba2006-02-26 23:36:02 +0000939 }
940 break;
941 }
942 case ISD::ANY_EXTEND: {
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000943 unsigned OperandBitWidth =
944 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad583abbc2010-12-07 08:25:19 +0000945 APInt InMask = NewMask.trunc(OperandBitWidth);
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000946 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattner118ddba2006-02-26 23:36:02 +0000947 KnownZero, KnownOne, TLO, Depth+1))
948 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000949 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad583abbc2010-12-07 08:25:19 +0000950 KnownZero = KnownZero.zext(BitWidth);
951 KnownOne = KnownOne.zext(BitWidth);
Chris Lattner118ddba2006-02-26 23:36:02 +0000952 break;
953 }
Chris Lattner0f649322006-05-05 22:32:12 +0000954 case ISD::TRUNCATE: {
Chris Lattner86a14672006-05-06 00:11:52 +0000955 // Simplify the input, using demanded bit information, and compute the known
956 // zero/one bits live out.
Dan Gohmanc3c3c682010-03-01 17:59:21 +0000957 unsigned OperandBitWidth =
958 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad583abbc2010-12-07 08:25:19 +0000959 APInt TruncMask = NewMask.zext(OperandBitWidth);
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000960 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattner0f649322006-05-05 22:32:12 +0000961 KnownZero, KnownOne, TLO, Depth+1))
962 return true;
Jay Foad583abbc2010-12-07 08:25:19 +0000963 KnownZero = KnownZero.trunc(BitWidth);
964 KnownOne = KnownOne.trunc(BitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +0000965
Chris Lattner86a14672006-05-06 00:11:52 +0000966 // If the input is only used by this truncate, see if we can shrink it based
967 // on the known demanded bits.
Gabor Greiff304a7a2008-08-28 21:40:38 +0000968 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000969 SDValue In = Op.getOperand(0);
Chris Lattner86a14672006-05-06 00:11:52 +0000970 switch (In.getOpcode()) {
971 default: break;
972 case ISD::SRL:
973 // Shrink SRL by a constant if none of the high bits shifted in are
974 // demanded.
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000975 if (TLO.LegalTypes() &&
976 !isTypeDesirableForOp(ISD::SRL, Op.getValueType()))
977 // Do not turn (vt1 truncate (vt2 srl)) into (vt1 srl) if vt1 is
978 // undesirable.
979 break;
980 ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1));
981 if (!ShAmt)
982 break;
Owen Anderson9c128342011-04-13 23:22:23 +0000983 SDValue Shift = In.getOperand(1);
984 if (TLO.LegalTypes()) {
985 uint64_t ShVal = ShAmt->getZExtValue();
986 Shift =
987 TLO.DAG.getConstant(ShVal, getShiftAmountTy(Op.getValueType()));
988 }
989
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000990 APInt HighBits = APInt::getHighBitsSet(OperandBitWidth,
991 OperandBitWidth - BitWidth);
Jay Foad583abbc2010-12-07 08:25:19 +0000992 HighBits = HighBits.lshr(ShAmt->getZExtValue()).trunc(BitWidth);
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000993
994 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
995 // None of the shifted in bits are needed. Add a truncate of the
996 // shift input, then shift it.
997 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Wesley Peck527da1b2010-11-23 03:31:01 +0000998 Op.getValueType(),
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000999 In.getOperand(0));
1000 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1001 Op.getValueType(),
Wesley Peck527da1b2010-11-23 03:31:01 +00001002 NewTrunc,
Owen Anderson9c128342011-04-13 23:22:23 +00001003 Shift));
Chris Lattner86a14672006-05-06 00:11:52 +00001004 }
1005 break;
1006 }
1007 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001008
1009 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattner0f649322006-05-05 22:32:12 +00001010 break;
1011 }
Chris Lattner118ddba2006-02-26 23:36:02 +00001012 case ISD::AssertZext: {
Owen Anderson40d756e2011-09-03 00:26:49 +00001013 // AssertZext demands all of the high bits, plus any of the low bits
1014 // demanded by its users.
1015 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
1016 APInt InMask = APInt::getLowBitsSet(BitWidth,
1017 VT.getSizeInBits());
1018 if (SimplifyDemandedBits(Op.getOperand(0), ~InMask | NewMask,
Chris Lattner118ddba2006-02-26 23:36:02 +00001019 KnownZero, KnownOne, TLO, Depth+1))
1020 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +00001021 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmand83e3e72010-06-03 20:21:33 +00001022
Dan Gohmanae2b6fb2008-02-27 00:25:32 +00001023 KnownZero |= ~InMask & NewMask;
Chris Lattner118ddba2006-02-26 23:36:02 +00001024 break;
1025 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001026 case ISD::BITCAST:
Stuart Hastingsbee6fcc2011-06-06 16:44:31 +00001027 // If this is an FP->Int bitcast and if the sign bit is the only
1028 // thing demanded, turn this into a FGETSIGN.
Eli Friedman2ec82492011-12-15 02:07:20 +00001029 if (!TLO.LegalOperations() &&
1030 !Op.getValueType().isVector() &&
Eli Friedman53218b62011-11-09 22:25:12 +00001031 !Op.getOperand(0).getValueType().isVector() &&
Nadav Rotem504cf0c2011-06-12 14:56:55 +00001032 NewMask == APInt::getSignBit(Op.getValueType().getSizeInBits()) &&
1033 Op.getOperand(0).getValueType().isFloatingPoint()) {
Stuart Hastingsbee6fcc2011-06-06 16:44:31 +00001034 bool OpVTLegal = isOperationLegalOrCustom(ISD::FGETSIGN, Op.getValueType());
1035 bool i32Legal = isOperationLegalOrCustom(ISD::FGETSIGN, MVT::i32);
1036 if ((OpVTLegal || i32Legal) && Op.getValueType().isSimple()) {
1037 EVT Ty = OpVTLegal ? Op.getValueType() : MVT::i32;
Chris Lattnerde272b12007-12-22 21:35:38 +00001038 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1039 // place. We expect the SHL to be eliminated by other optimizations.
Stuart Hastings3ae49c02011-06-01 18:32:25 +00001040 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, dl, Ty, Op.getOperand(0));
Stuart Hastingsbee6fcc2011-06-06 16:44:31 +00001041 unsigned OpVTSizeInBits = Op.getValueType().getSizeInBits();
1042 if (!OpVTLegal && OpVTSizeInBits > 32)
Stuart Hastings3ae49c02011-06-01 18:32:25 +00001043 Sign = TLO.DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), Sign);
Duncan Sands13237ac2008-06-06 12:08:01 +00001044 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Stuart Hastingsfd5ecd02011-06-01 14:04:17 +00001045 SDValue ShAmt = TLO.DAG.getConstant(ShVal, Op.getValueType());
Stuart Hastings4a4e5a22011-05-19 18:48:20 +00001046 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl,
1047 Op.getValueType(),
Chris Lattnerde272b12007-12-22 21:35:38 +00001048 Sign, ShAmt));
1049 }
1050 }
Chris Lattnerde272b12007-12-22 21:35:38 +00001051 break;
Dan Gohmanad3e5492009-04-08 00:15:30 +00001052 case ISD::ADD:
1053 case ISD::MUL:
1054 case ISD::SUB: {
1055 // Add, Sub, and Mul don't demand any bits in positions beyond that
1056 // of the highest bit demanded of them.
1057 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1058 BitWidth - NewMask.countLeadingZeros());
1059 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1060 KnownOne2, TLO, Depth+1))
1061 return true;
1062 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1063 KnownOne2, TLO, Depth+1))
1064 return true;
1065 // See if the operation should be performed at a smaller bit width.
Dan Gohman600f62b2010-06-24 14:30:44 +00001066 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +00001067 return true;
1068 }
1069 // FALL THROUGH
Dan Gohman38dc08f2008-05-06 00:53:29 +00001070 default:
Jay Foada0653a32014-05-14 21:14:37 +00001071 // Just use computeKnownBits to compute output bits.
1072 TLO.DAG.computeKnownBits(Op, KnownZero, KnownOne, Depth);
Chris Lattnerab816402006-02-27 01:00:42 +00001073 break;
Nate Begeman8a77efe2006-02-16 21:11:51 +00001074 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001075
Chris Lattner118ddba2006-02-26 23:36:02 +00001076 // If we know the value of all of the demanded bits, return this as a
1077 // constant.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +00001078 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattner118ddba2006-02-26 23:36:02 +00001079 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
Wesley Peck527da1b2010-11-23 03:31:01 +00001080
Nate Begeman8a77efe2006-02-16 21:11:51 +00001081 return false;
1082}
1083
Jay Foada0653a32014-05-14 21:14:37 +00001084/// computeKnownBitsForTargetNode - Determine which of the bits specified
Wesley Peck527da1b2010-11-23 03:31:01 +00001085/// in Mask are known to be either zero or one and return them in the
Nate Begeman8a77efe2006-02-16 21:11:51 +00001086/// KnownZero/KnownOne bitsets.
Jay Foada0653a32014-05-14 21:14:37 +00001087void TargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
1088 APInt &KnownZero,
1089 APInt &KnownOne,
1090 const SelectionDAG &DAG,
1091 unsigned Depth) const {
Chris Lattner6c1321c2006-04-02 06:19:46 +00001092 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1093 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1094 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1095 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerf0b24d22006-01-30 04:09:27 +00001096 "Should use MaskedValueIsZero if you don't know whether Op"
1097 " is a target node!");
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00001098 KnownZero = KnownOne = APInt(KnownOne.getBitWidth(), 0);
Evan Cheng9cdc16c2005-12-21 23:05:39 +00001099}
Chris Lattner32fef532006-01-26 20:37:03 +00001100
Chris Lattner7206d742006-05-06 09:27:13 +00001101/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1102/// targets that want to expose additional information about sign bits to the
1103/// DAG Combiner.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001104unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Matt Arsenaultcf6f6882014-04-04 20:13:13 +00001105 const SelectionDAG &,
Chris Lattner7206d742006-05-06 09:27:13 +00001106 unsigned Depth) const {
1107 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1108 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1109 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1110 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1111 "Should use ComputeNumSignBits if you don't know whether Op"
1112 " is a target node!");
1113 return 1;
1114}
1115
Dan Gohmanaaee6c92009-02-15 23:59:32 +00001116/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
Jay Foada0653a32014-05-14 21:14:37 +00001117/// one bit set. This differs from computeKnownBits in that it doesn't need to
Dan Gohmanaaee6c92009-02-15 23:59:32 +00001118/// determine which bit is set.
1119///
Dale Johannesencc5fc442009-02-11 19:19:41 +00001120static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohmanaaee6c92009-02-15 23:59:32 +00001121 // A left-shift of a constant one will have exactly one bit set, because
1122 // shifting the bit off the end is undefined.
1123 if (Val.getOpcode() == ISD::SHL)
1124 if (ConstantSDNode *C =
1125 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1126 if (C->getAPIntValue() == 1)
1127 return true;
Dan Gohmane58ab792009-01-29 01:59:02 +00001128
Dan Gohmanaaee6c92009-02-15 23:59:32 +00001129 // Similarly, a right-shift of a constant sign-bit will have exactly
1130 // one bit set.
1131 if (Val.getOpcode() == ISD::SRL)
1132 if (ConstantSDNode *C =
1133 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1134 if (C->getAPIntValue().isSignBit())
1135 return true;
1136
1137 // More could be done here, though the above checks are enough
1138 // to handle some common cases.
1139
Jay Foada0653a32014-05-14 21:14:37 +00001140 // Fall back to computeKnownBits to catch other known cases.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001141 EVT OpVT = Val.getValueType();
Dan Gohman4cec5432010-03-02 02:14:38 +00001142 unsigned BitWidth = OpVT.getScalarType().getSizeInBits();
Dan Gohmane58ab792009-01-29 01:59:02 +00001143 APInt KnownZero, KnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001144 DAG.computeKnownBits(Val, KnownZero, KnownOne);
Dale Johannesencc5fc442009-02-11 19:19:41 +00001145 return (KnownZero.countPopulation() == BitWidth - 1) &&
1146 (KnownOne.countPopulation() == 1);
Dan Gohmane58ab792009-01-29 01:59:02 +00001147}
Chris Lattner7206d742006-05-06 09:27:13 +00001148
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001149bool TargetLowering::isConstTrueVal(const SDNode *N) const {
1150 if (!N)
1151 return false;
1152
1153 bool IsVec = false;
1154 const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N);
Chandler Carruthbeeacac2014-07-07 19:03:32 +00001155 if (!CN) {
1156 const BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N);
1157 if (!BV)
1158 return false;
1159
1160 IsVec = true;
Chandler Carruthf0a33b72014-07-09 00:41:34 +00001161 BitVector UndefElements;
1162 CN = BV->getConstantSplatNode(&UndefElements);
Chandler Carruthefbce582014-07-08 07:44:15 +00001163 // Only interested in constant splats, and we don't try to handle undef
1164 // elements in identifying boolean constants.
Chandler Carruthf0a33b72014-07-09 00:41:34 +00001165 if (!CN || UndefElements.none())
Chandler Carruthefbce582014-07-08 07:44:15 +00001166 return false;
Chandler Carruthbeeacac2014-07-07 19:03:32 +00001167 }
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001168
1169 switch (getBooleanContents(IsVec)) {
1170 case UndefinedBooleanContent:
1171 return CN->getAPIntValue()[0];
1172 case ZeroOrOneBooleanContent:
1173 return CN->isOne();
1174 case ZeroOrNegativeOneBooleanContent:
1175 return CN->isAllOnesValue();
1176 }
1177
1178 llvm_unreachable("Invalid boolean contents");
1179}
1180
1181bool TargetLowering::isConstFalseVal(const SDNode *N) const {
1182 if (!N)
1183 return false;
1184
1185 bool IsVec = false;
1186 const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N);
Chandler Carruthbeeacac2014-07-07 19:03:32 +00001187 if (!CN) {
1188 const BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N);
1189 if (!BV)
1190 return false;
1191
1192 IsVec = true;
Chandler Carruthf0a33b72014-07-09 00:41:34 +00001193 BitVector UndefElements;
1194 CN = BV->getConstantSplatNode(&UndefElements);
Chandler Carruthefbce582014-07-08 07:44:15 +00001195 // Only interested in constant splats, and we don't try to handle undef
1196 // elements in identifying boolean constants.
Chandler Carruthf0a33b72014-07-09 00:41:34 +00001197 if (!CN || UndefElements.none())
Chandler Carruthefbce582014-07-08 07:44:15 +00001198 return false;
Chandler Carruthbeeacac2014-07-07 19:03:32 +00001199 }
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001200
1201 if (getBooleanContents(IsVec) == UndefinedBooleanContent)
1202 return !CN->getAPIntValue()[0];
1203
1204 return CN->isNullValue();
1205}
1206
Wesley Peck527da1b2010-11-23 03:31:01 +00001207/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001208/// and cc. If it is unable to simplify it, return a null SDValue.
1209SDValue
Owen Anderson53aa7a92009-08-10 22:56:29 +00001210TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
Evan Cheng92658d52007-02-08 22:13:59 +00001211 ISD::CondCode Cond, bool foldBooleans,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001212 DAGCombinerInfo &DCI, SDLoc dl) const {
Evan Cheng92658d52007-02-08 22:13:59 +00001213 SelectionDAG &DAG = DCI.DAG;
1214
1215 // These setcc operations always fold.
1216 switch (Cond) {
1217 default: break;
1218 case ISD::SETFALSE:
1219 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1220 case ISD::SETTRUE:
Tim Northover950fcc02013-09-06 12:38:12 +00001221 case ISD::SETTRUE2: {
1222 TargetLowering::BooleanContent Cnt = getBooleanContents(VT.isVector());
1223 return DAG.getConstant(
1224 Cnt == TargetLowering::ZeroOrNegativeOneBooleanContent ? -1ULL : 1, VT);
1225 }
Evan Cheng92658d52007-02-08 22:13:59 +00001226 }
1227
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001228 // Ensure that the constant occurs on the RHS, and fold constant
1229 // comparisons.
Tom Stellardcd428182013-09-28 02:50:38 +00001230 ISD::CondCode SwappedCC = ISD::getSetCCSwappedOperands(Cond);
1231 if (isa<ConstantSDNode>(N0.getNode()) &&
1232 (DCI.isBeforeLegalizeOps() ||
1233 isCondCodeLegal(SwappedCC, N0.getSimpleValueType())))
1234 return DAG.getSetCC(dl, VT, N1, N0, SwappedCC);
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00001235
Gabor Greiff304a7a2008-08-28 21:40:38 +00001236 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman2fa65b72008-03-03 22:22:56 +00001237 const APInt &C1 = N1C->getAPIntValue();
Dale Johannesen7aad5422008-11-07 01:28:02 +00001238
Eli Friedman65919b52009-07-26 23:47:17 +00001239 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1240 // equality comparison, then we're just comparing whether X itself is
1241 // zero.
1242 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1243 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1244 N0.getOperand(1).getOpcode() == ISD::Constant) {
Evan Cheng16b75ce2010-01-07 20:58:44 +00001245 const APInt &ShAmt
1246 = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedman65919b52009-07-26 23:47:17 +00001247 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1248 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
1249 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1250 // (srl (ctlz x), 5) == 0 -> X != 0
1251 // (srl (ctlz x), 5) != 1 -> X != 0
1252 Cond = ISD::SETNE;
1253 } else {
1254 // (srl (ctlz x), 5) != 0 -> X == 0
1255 // (srl (ctlz x), 5) == 1 -> X == 0
1256 Cond = ISD::SETEQ;
1257 }
1258 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1259 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
1260 Zero, Cond);
1261 }
1262 }
1263
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001264 SDValue CTPOP = N0;
1265 // Look through truncs that don't change the value of a ctpop.
1266 if (N0.hasOneUse() && N0.getOpcode() == ISD::TRUNCATE)
1267 CTPOP = N0.getOperand(0);
1268
1269 if (CTPOP.hasOneUse() && CTPOP.getOpcode() == ISD::CTPOP &&
Benjamin Kramer45d183c2011-01-17 18:00:28 +00001270 (N0 == CTPOP || N0.getValueType().getSizeInBits() >
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001271 Log2_32_Ceil(CTPOP.getValueType().getSizeInBits()))) {
1272 EVT CTVT = CTPOP.getValueType();
1273 SDValue CTOp = CTPOP.getOperand(0);
1274
1275 // (ctpop x) u< 2 -> (x & x-1) == 0
1276 // (ctpop x) u> 1 -> (x & x-1) != 0
1277 if ((Cond == ISD::SETULT && C1 == 2) || (Cond == ISD::SETUGT && C1 == 1)){
1278 SDValue Sub = DAG.getNode(ISD::SUB, dl, CTVT, CTOp,
1279 DAG.getConstant(1, CTVT));
1280 SDValue And = DAG.getNode(ISD::AND, dl, CTVT, CTOp, Sub);
1281 ISD::CondCode CC = Cond == ISD::SETULT ? ISD::SETEQ : ISD::SETNE;
1282 return DAG.getSetCC(dl, VT, And, DAG.getConstant(0, CTVT), CC);
1283 }
1284
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00001285 // TODO: (ctpop x) == 1 -> x && (x & x-1) == 0 iff ctpop is illegal.
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001286 }
1287
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001288 // (zext x) == C --> x == (trunc C)
1289 if (DCI.isBeforeLegalize() && N0->hasOneUse() &&
1290 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
1291 unsigned MinBits = N0.getValueSizeInBits();
1292 SDValue PreZExt;
1293 if (N0->getOpcode() == ISD::ZERO_EXTEND) {
1294 // ZExt
1295 MinBits = N0->getOperand(0).getValueSizeInBits();
1296 PreZExt = N0->getOperand(0);
1297 } else if (N0->getOpcode() == ISD::AND) {
1298 // DAGCombine turns costly ZExts into ANDs
1299 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0->getOperand(1)))
1300 if ((C->getAPIntValue()+1).isPowerOf2()) {
1301 MinBits = C->getAPIntValue().countTrailingOnes();
1302 PreZExt = N0->getOperand(0);
1303 }
1304 } else if (LoadSDNode *LN0 = dyn_cast<LoadSDNode>(N0)) {
1305 // ZEXTLOAD
1306 if (LN0->getExtensionType() == ISD::ZEXTLOAD) {
1307 MinBits = LN0->getMemoryVT().getSizeInBits();
1308 PreZExt = N0;
1309 }
1310 }
1311
Benjamin Kramerbde91762012-06-02 10:20:22 +00001312 // Make sure we're not losing bits from the constant.
Benjamin Kramer8aaf1972013-05-21 08:51:09 +00001313 if (MinBits > 0 &&
1314 MinBits < C1.getBitWidth() && MinBits >= C1.getActiveBits()) {
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001315 EVT MinVT = EVT::getIntegerVT(*DAG.getContext(), MinBits);
1316 if (isTypeDesirableForOp(ISD::SETCC, MinVT)) {
1317 // Will get folded away.
1318 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, dl, MinVT, PreZExt);
1319 SDValue C = DAG.getConstant(C1.trunc(MinBits), MinVT);
1320 return DAG.getSetCC(dl, VT, Trunc, C, Cond);
1321 }
1322 }
1323 }
1324
Eli Friedman65919b52009-07-26 23:47:17 +00001325 // If the LHS is '(and load, const)', the RHS is 0,
1326 // the test is for equality or unsigned, and all 1 bits of the const are
1327 // in the same partial word, see if we can shorten the load.
1328 if (DCI.isBeforeLegalize() &&
Eli Friedmana961d692013-09-24 22:50:14 +00001329 !ISD::isSignedIntSetCC(Cond) &&
Eli Friedman65919b52009-07-26 23:47:17 +00001330 N0.getOpcode() == ISD::AND && C1 == 0 &&
1331 N0.getNode()->hasOneUse() &&
1332 isa<LoadSDNode>(N0.getOperand(0)) &&
1333 N0.getOperand(0).getNode()->hasOneUse() &&
1334 isa<ConstantSDNode>(N0.getOperand(1))) {
1335 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
Evan Cheng16b75ce2010-01-07 20:58:44 +00001336 APInt bestMask;
Eli Friedman65919b52009-07-26 23:47:17 +00001337 unsigned bestWidth = 0, bestOffset = 0;
Evan Cheng16b75ce2010-01-07 20:58:44 +00001338 if (!Lod->isVolatile() && Lod->isUnindexed()) {
Eli Friedman65919b52009-07-26 23:47:17 +00001339 unsigned origWidth = N0.getValueType().getSizeInBits();
Evan Cheng16b75ce2010-01-07 20:58:44 +00001340 unsigned maskWidth = origWidth;
Wesley Peck527da1b2010-11-23 03:31:01 +00001341 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
Eli Friedman65919b52009-07-26 23:47:17 +00001342 // 8 bits, but have to be careful...
1343 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1344 origWidth = Lod->getMemoryVT().getSizeInBits();
Evan Cheng16b75ce2010-01-07 20:58:44 +00001345 const APInt &Mask =
1346 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedman65919b52009-07-26 23:47:17 +00001347 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
Evan Cheng16b75ce2010-01-07 20:58:44 +00001348 APInt newMask = APInt::getLowBitsSet(maskWidth, width);
Eli Friedman65919b52009-07-26 23:47:17 +00001349 for (unsigned offset=0; offset<origWidth/width; offset++) {
1350 if ((newMask & Mask) == Mask) {
Benjamin Kramer56b31bd2013-01-11 20:05:37 +00001351 if (!getDataLayout()->isLittleEndian())
Eli Friedman65919b52009-07-26 23:47:17 +00001352 bestOffset = (origWidth/width - offset - 1) * (width/8);
1353 else
1354 bestOffset = (uint64_t)offset * (width/8);
Evan Cheng16b75ce2010-01-07 20:58:44 +00001355 bestMask = Mask.lshr(offset * (width/8) * 8);
Eli Friedman65919b52009-07-26 23:47:17 +00001356 bestWidth = width;
1357 break;
Dale Johannesen7aad5422008-11-07 01:28:02 +00001358 }
Eli Friedman65919b52009-07-26 23:47:17 +00001359 newMask = newMask << width;
Dale Johannesen7aad5422008-11-07 01:28:02 +00001360 }
1361 }
1362 }
Eli Friedman65919b52009-07-26 23:47:17 +00001363 if (bestWidth) {
Chris Lattner493b3e72011-04-14 04:12:47 +00001364 EVT newVT = EVT::getIntegerVT(*DAG.getContext(), bestWidth);
Eli Friedman65919b52009-07-26 23:47:17 +00001365 if (newVT.isRound()) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001366 EVT PtrType = Lod->getOperand(1).getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001367 SDValue Ptr = Lod->getBasePtr();
1368 if (bestOffset != 0)
1369 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
1370 DAG.getConstant(bestOffset, PtrType));
1371 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
1372 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
Chris Lattner1ffcf522010-09-21 16:36:31 +00001373 Lod->getPointerInfo().getWithOffset(bestOffset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001374 false, false, false, NewAlign);
Wesley Peck527da1b2010-11-23 03:31:01 +00001375 return DAG.getSetCC(dl, VT,
Eli Friedman65919b52009-07-26 23:47:17 +00001376 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
Evan Cheng16b75ce2010-01-07 20:58:44 +00001377 DAG.getConstant(bestMask.trunc(bestWidth),
1378 newVT)),
Eli Friedman65919b52009-07-26 23:47:17 +00001379 DAG.getConstant(0LL, newVT), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001380 }
Eli Friedman65919b52009-07-26 23:47:17 +00001381 }
1382 }
Evan Cheng92658d52007-02-08 22:13:59 +00001383
Eli Friedman65919b52009-07-26 23:47:17 +00001384 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1385 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
1386 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
1387
1388 // If the comparison constant has bits in the upper part, the
1389 // zero-extended value could never match.
1390 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1391 C1.getBitWidth() - InSize))) {
Evan Cheng92658d52007-02-08 22:13:59 +00001392 switch (Cond) {
Evan Cheng92658d52007-02-08 22:13:59 +00001393 case ISD::SETUGT:
1394 case ISD::SETUGE:
Eli Friedman65919b52009-07-26 23:47:17 +00001395 case ISD::SETEQ: return DAG.getConstant(0, VT);
Evan Cheng92658d52007-02-08 22:13:59 +00001396 case ISD::SETULT:
Eli Friedman65919b52009-07-26 23:47:17 +00001397 case ISD::SETULE:
1398 case ISD::SETNE: return DAG.getConstant(1, VT);
1399 case ISD::SETGT:
1400 case ISD::SETGE:
1401 // True if the sign bit of C1 is set.
1402 return DAG.getConstant(C1.isNegative(), VT);
1403 case ISD::SETLT:
1404 case ISD::SETLE:
1405 // True if the sign bit of C1 isn't set.
1406 return DAG.getConstant(C1.isNonNegative(), VT);
1407 default:
Jakob Stoklund Olesen1ae07362009-07-24 18:22:59 +00001408 break;
1409 }
Eli Friedman65919b52009-07-26 23:47:17 +00001410 }
Evan Cheng92658d52007-02-08 22:13:59 +00001411
Eli Friedman65919b52009-07-26 23:47:17 +00001412 // Otherwise, we can perform the comparison with the low bits.
1413 switch (Cond) {
1414 case ISD::SETEQ:
1415 case ISD::SETNE:
1416 case ISD::SETUGT:
1417 case ISD::SETUGE:
1418 case ISD::SETULT:
1419 case ISD::SETULE: {
Patrik Hagglunde98b7a02012-12-11 11:14:33 +00001420 EVT newVT = N0.getOperand(0).getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001421 if (DCI.isBeforeLegalizeOps() ||
1422 (isOperationLegal(ISD::SETCC, newVT) &&
Matt Arsenault5f2fd4b2014-05-07 18:26:58 +00001423 getCondCodeAction(Cond, newVT.getSimpleVT()) == Legal)) {
1424 EVT NewSetCCVT = getSetCCResultType(*DAG.getContext(), newVT);
1425 SDValue NewConst = DAG.getConstant(C1.trunc(InSize), newVT);
1426
1427 SDValue NewSetCC = DAG.getSetCC(dl, NewSetCCVT, N0.getOperand(0),
1428 NewConst, Cond);
1429 return DAG.getBoolExtOrTrunc(NewSetCC, dl, VT);
1430 }
Eli Friedman65919b52009-07-26 23:47:17 +00001431 break;
1432 }
1433 default:
1434 break; // todo, be more careful with signed comparisons
1435 }
1436 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
Evan Cheng228c31f2010-02-27 07:36:59 +00001437 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001438 EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
Eli Friedman65919b52009-07-26 23:47:17 +00001439 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
Owen Anderson53aa7a92009-08-10 22:56:29 +00001440 EVT ExtDstTy = N0.getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001441 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
1442
Eli Friedmanffe64c02010-07-30 06:44:31 +00001443 // If the constant doesn't fit into the number of bits for the source of
1444 // the sign extension, it is impossible for both sides to be equal.
1445 if (C1.getMinSignedBits() > ExtSrcTyBits)
Eli Friedman65919b52009-07-26 23:47:17 +00001446 return DAG.getConstant(Cond == ISD::SETNE, VT);
Wesley Peck527da1b2010-11-23 03:31:01 +00001447
Eli Friedman65919b52009-07-26 23:47:17 +00001448 SDValue ZextOp;
Owen Anderson53aa7a92009-08-10 22:56:29 +00001449 EVT Op0Ty = N0.getOperand(0).getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001450 if (Op0Ty == ExtSrcTy) {
1451 ZextOp = N0.getOperand(0);
1452 } else {
1453 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
1454 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
1455 DAG.getConstant(Imm, Op0Ty));
1456 }
1457 if (!DCI.isCalledByLegalizer())
1458 DCI.AddToWorklist(ZextOp.getNode());
1459 // Otherwise, make this a use of a zext.
Wesley Peck527da1b2010-11-23 03:31:01 +00001460 return DAG.getSetCC(dl, VT, ZextOp,
Eli Friedman65919b52009-07-26 23:47:17 +00001461 DAG.getConstant(C1 & APInt::getLowBitsSet(
1462 ExtDstTyBits,
Wesley Peck527da1b2010-11-23 03:31:01 +00001463 ExtSrcTyBits),
Eli Friedman65919b52009-07-26 23:47:17 +00001464 ExtDstTy),
1465 Cond);
1466 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
1467 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Eli Friedman65919b52009-07-26 23:47:17 +00001468 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
Evan Cheng228c31f2010-02-27 07:36:59 +00001469 if (N0.getOpcode() == ISD::SETCC &&
1470 isTypeLegal(VT) && VT.bitsLE(N0.getValueType())) {
Evan Cheng16b75ce2010-01-07 20:58:44 +00001471 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getAPIntValue() != 1);
Eli Friedman65919b52009-07-26 23:47:17 +00001472 if (TrueWhenTrue)
Wesley Peck527da1b2010-11-23 03:31:01 +00001473 return DAG.getNode(ISD::TRUNCATE, dl, VT, N0);
Eli Friedman65919b52009-07-26 23:47:17 +00001474 // Invert the condition.
1475 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
Wesley Peck527da1b2010-11-23 03:31:01 +00001476 CC = ISD::getSetCCInverse(CC,
Eli Friedman65919b52009-07-26 23:47:17 +00001477 N0.getOperand(0).getValueType().isInteger());
Tom Stellardcd428182013-09-28 02:50:38 +00001478 if (DCI.isBeforeLegalizeOps() ||
1479 isCondCodeLegal(CC, N0.getOperand(0).getSimpleValueType()))
1480 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Cheng92658d52007-02-08 22:13:59 +00001481 }
Evan Cheng228c31f2010-02-27 07:36:59 +00001482
Eli Friedman65919b52009-07-26 23:47:17 +00001483 if ((N0.getOpcode() == ISD::XOR ||
Wesley Peck527da1b2010-11-23 03:31:01 +00001484 (N0.getOpcode() == ISD::AND &&
Eli Friedman65919b52009-07-26 23:47:17 +00001485 N0.getOperand(0).getOpcode() == ISD::XOR &&
1486 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1487 isa<ConstantSDNode>(N0.getOperand(1)) &&
1488 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
1489 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1490 // can only do this if the top bits are known zero.
1491 unsigned BitWidth = N0.getValueSizeInBits();
1492 if (DAG.MaskedValueIsZero(N0,
1493 APInt::getHighBitsSet(BitWidth,
1494 BitWidth-1))) {
1495 // Okay, get the un-inverted input value.
1496 SDValue Val;
1497 if (N0.getOpcode() == ISD::XOR)
1498 Val = N0.getOperand(0);
1499 else {
Wesley Peck527da1b2010-11-23 03:31:01 +00001500 assert(N0.getOpcode() == ISD::AND &&
Eli Friedman65919b52009-07-26 23:47:17 +00001501 N0.getOperand(0).getOpcode() == ISD::XOR);
1502 // ((X^1)&1)^1 -> X & 1
1503 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
1504 N0.getOperand(0).getOperand(0),
1505 N0.getOperand(1));
1506 }
Evan Cheng228c31f2010-02-27 07:36:59 +00001507
Eli Friedman65919b52009-07-26 23:47:17 +00001508 return DAG.getSetCC(dl, VT, Val, N1,
1509 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1510 }
Evan Cheng228c31f2010-02-27 07:36:59 +00001511 } else if (N1C->getAPIntValue() == 1 &&
1512 (VT == MVT::i1 ||
Duncan Sandsf2641e12011-09-06 19:07:46 +00001513 getBooleanContents(false) == ZeroOrOneBooleanContent)) {
Evan Cheng228c31f2010-02-27 07:36:59 +00001514 SDValue Op0 = N0;
1515 if (Op0.getOpcode() == ISD::TRUNCATE)
1516 Op0 = Op0.getOperand(0);
1517
1518 if ((Op0.getOpcode() == ISD::XOR) &&
1519 Op0.getOperand(0).getOpcode() == ISD::SETCC &&
1520 Op0.getOperand(1).getOpcode() == ISD::SETCC) {
1521 // (xor (setcc), (setcc)) == / != 1 -> (setcc) != / == (setcc)
1522 Cond = (Cond == ISD::SETEQ) ? ISD::SETNE : ISD::SETEQ;
1523 return DAG.getSetCC(dl, VT, Op0.getOperand(0), Op0.getOperand(1),
1524 Cond);
Craig Topper63f59212012-12-19 06:12:28 +00001525 }
1526 if (Op0.getOpcode() == ISD::AND &&
1527 isa<ConstantSDNode>(Op0.getOperand(1)) &&
1528 cast<ConstantSDNode>(Op0.getOperand(1))->getAPIntValue() == 1) {
Evan Cheng228c31f2010-02-27 07:36:59 +00001529 // If this is (X&1) == / != 1, normalize it to (X&1) != / == 0.
Anton Korobeynikov737718d2010-05-01 12:52:34 +00001530 if (Op0.getValueType().bitsGT(VT))
Evan Cheng228c31f2010-02-27 07:36:59 +00001531 Op0 = DAG.getNode(ISD::AND, dl, VT,
1532 DAG.getNode(ISD::TRUNCATE, dl, VT, Op0.getOperand(0)),
1533 DAG.getConstant(1, VT));
Anton Korobeynikov737718d2010-05-01 12:52:34 +00001534 else if (Op0.getValueType().bitsLT(VT))
1535 Op0 = DAG.getNode(ISD::AND, dl, VT,
1536 DAG.getNode(ISD::ANY_EXTEND, dl, VT, Op0.getOperand(0)),
1537 DAG.getConstant(1, VT));
1538
Evan Cheng228c31f2010-02-27 07:36:59 +00001539 return DAG.getSetCC(dl, VT, Op0,
1540 DAG.getConstant(0, Op0.getValueType()),
1541 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1542 }
Craig Topper63f59212012-12-19 06:12:28 +00001543 if (Op0.getOpcode() == ISD::AssertZext &&
1544 cast<VTSDNode>(Op0.getOperand(1))->getVT() == MVT::i1)
1545 return DAG.getSetCC(dl, VT, Op0,
1546 DAG.getConstant(0, Op0.getValueType()),
1547 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
Evan Cheng92658d52007-02-08 22:13:59 +00001548 }
Eli Friedman65919b52009-07-26 23:47:17 +00001549 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001550
Eli Friedman65919b52009-07-26 23:47:17 +00001551 APInt MinVal, MaxVal;
1552 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
1553 if (ISD::isSignedIntSetCC(Cond)) {
1554 MinVal = APInt::getSignedMinValue(OperandBitSize);
1555 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
1556 } else {
1557 MinVal = APInt::getMinValue(OperandBitSize);
1558 MaxVal = APInt::getMaxValue(OperandBitSize);
1559 }
Evan Cheng92658d52007-02-08 22:13:59 +00001560
Eli Friedman65919b52009-07-26 23:47:17 +00001561 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1562 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1563 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
Matt Arsenaultb22426c2014-03-25 16:09:21 +00001564 // X >= C0 --> X > (C0 - 1)
1565 APInt C = C1 - 1;
1566 ISD::CondCode NewCC = (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT;
1567 if ((DCI.isBeforeLegalizeOps() ||
1568 isCondCodeLegal(NewCC, VT.getSimpleVT())) &&
1569 (!N1C->isOpaque() || (N1C->isOpaque() && C.getBitWidth() <= 64 &&
1570 isLegalICmpImmediate(C.getSExtValue())))) {
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001571 return DAG.getSetCC(dl, VT, N0,
1572 DAG.getConstant(C, N1.getValueType()),
Matt Arsenaultb22426c2014-03-25 16:09:21 +00001573 NewCC);
1574 }
Eli Friedman65919b52009-07-26 23:47:17 +00001575 }
Evan Cheng92658d52007-02-08 22:13:59 +00001576
Eli Friedman65919b52009-07-26 23:47:17 +00001577 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1578 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
Matt Arsenaultb22426c2014-03-25 16:09:21 +00001579 // X <= C0 --> X < (C0 + 1)
1580 APInt C = C1 + 1;
1581 ISD::CondCode NewCC = (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT;
1582 if ((DCI.isBeforeLegalizeOps() ||
1583 isCondCodeLegal(NewCC, VT.getSimpleVT())) &&
1584 (!N1C->isOpaque() || (N1C->isOpaque() && C.getBitWidth() <= 64 &&
1585 isLegalICmpImmediate(C.getSExtValue())))) {
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001586 return DAG.getSetCC(dl, VT, N0,
1587 DAG.getConstant(C, N1.getValueType()),
Matt Arsenaultb22426c2014-03-25 16:09:21 +00001588 NewCC);
1589 }
Eli Friedman65919b52009-07-26 23:47:17 +00001590 }
Evan Cheng92658d52007-02-08 22:13:59 +00001591
Eli Friedman65919b52009-07-26 23:47:17 +00001592 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1593 return DAG.getConstant(0, VT); // X < MIN --> false
1594 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1595 return DAG.getConstant(1, VT); // X >= MIN --> true
1596 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1597 return DAG.getConstant(0, VT); // X > MAX --> false
1598 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1599 return DAG.getConstant(1, VT); // X <= MAX --> true
Evan Cheng92658d52007-02-08 22:13:59 +00001600
Eli Friedman65919b52009-07-26 23:47:17 +00001601 // Canonicalize setgt X, Min --> setne X, Min
1602 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
1603 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
1604 // Canonicalize setlt X, Max --> setne X, Max
1605 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
1606 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Cheng92658d52007-02-08 22:13:59 +00001607
Eli Friedman65919b52009-07-26 23:47:17 +00001608 // If we have setult X, 1, turn it into seteq X, 0
1609 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
Wesley Peck527da1b2010-11-23 03:31:01 +00001610 return DAG.getSetCC(dl, VT, N0,
1611 DAG.getConstant(MinVal, N0.getValueType()),
Eli Friedman65919b52009-07-26 23:47:17 +00001612 ISD::SETEQ);
1613 // If we have setugt X, Max-1, turn it into seteq X, Max
Craig Topper3f194c82012-12-19 06:43:58 +00001614 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
Wesley Peck527da1b2010-11-23 03:31:01 +00001615 return DAG.getSetCC(dl, VT, N0,
Eli Friedman65919b52009-07-26 23:47:17 +00001616 DAG.getConstant(MaxVal, N0.getValueType()),
1617 ISD::SETEQ);
Evan Cheng92658d52007-02-08 22:13:59 +00001618
Eli Friedman65919b52009-07-26 23:47:17 +00001619 // If we have "setcc X, C0", check to see if we can shrink the immediate
1620 // by changing cc.
Evan Cheng92658d52007-02-08 22:13:59 +00001621
Eli Friedman65919b52009-07-26 23:47:17 +00001622 // SETUGT X, SINTMAX -> SETLT X, 0
Wesley Peck527da1b2010-11-23 03:31:01 +00001623 if (Cond == ISD::SETUGT &&
Eli Friedman65919b52009-07-26 23:47:17 +00001624 C1 == APInt::getSignedMaxValue(OperandBitSize))
Wesley Peck527da1b2010-11-23 03:31:01 +00001625 return DAG.getSetCC(dl, VT, N0,
Eli Friedman65919b52009-07-26 23:47:17 +00001626 DAG.getConstant(0, N1.getValueType()),
1627 ISD::SETLT);
Evan Cheng92658d52007-02-08 22:13:59 +00001628
Eli Friedman65919b52009-07-26 23:47:17 +00001629 // SETULT X, SINTMIN -> SETGT X, -1
1630 if (Cond == ISD::SETULT &&
1631 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1632 SDValue ConstMinusOne =
1633 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
1634 N1.getValueType());
1635 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
1636 }
Evan Cheng92658d52007-02-08 22:13:59 +00001637
Eli Friedman65919b52009-07-26 23:47:17 +00001638 // Fold bit comparisons when we can.
1639 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Evan Cheng166a4e62010-01-06 19:38:29 +00001640 (VT == N0.getValueType() ||
1641 (isTypeLegal(VT) && VT.bitsLE(N0.getValueType()))) &&
1642 N0.getOpcode() == ISD::AND)
Eli Friedman65919b52009-07-26 23:47:17 +00001643 if (ConstantSDNode *AndRHS =
1644 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Owen Anderson77e4d442014-01-22 22:34:17 +00001645 EVT ShiftTy = DCI.isBeforeLegalize() ?
Owen Andersonb2c80da2011-02-25 21:41:48 +00001646 getPointerTy() : getShiftAmountTy(N0.getValueType());
Eli Friedman65919b52009-07-26 23:47:17 +00001647 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1648 // Perform the xform if the AND RHS is a single bit.
Evan Cheng16b75ce2010-01-07 20:58:44 +00001649 if (AndRHS->getAPIntValue().isPowerOf2()) {
Evan Cheng166a4e62010-01-06 19:38:29 +00001650 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1651 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
Evan Cheng16b75ce2010-01-07 20:58:44 +00001652 DAG.getConstant(AndRHS->getAPIntValue().logBase2(), ShiftTy)));
Eli Friedman65919b52009-07-26 23:47:17 +00001653 }
Evan Cheng16b75ce2010-01-07 20:58:44 +00001654 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getAPIntValue()) {
Eli Friedman65919b52009-07-26 23:47:17 +00001655 // (X & 8) == 8 --> (X & 8) >> 3
1656 // Perform the xform if C1 is a single bit.
1657 if (C1.isPowerOf2()) {
Evan Cheng166a4e62010-01-06 19:38:29 +00001658 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1659 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
1660 DAG.getConstant(C1.logBase2(), ShiftTy)));
Evan Cheng92658d52007-02-08 22:13:59 +00001661 }
1662 }
Eli Friedman65919b52009-07-26 23:47:17 +00001663 }
Evan Chengf579bec2012-07-17 06:53:39 +00001664
Evan Cheng47d7be92012-07-17 07:47:50 +00001665 if (C1.getMinSignedBits() <= 64 &&
1666 !isLegalICmpImmediate(C1.getSExtValue())) {
Evan Chengf579bec2012-07-17 06:53:39 +00001667 // (X & -256) == 256 -> (X >> 8) == 1
1668 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1669 N0.getOpcode() == ISD::AND && N0.hasOneUse()) {
1670 if (ConstantSDNode *AndRHS =
1671 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1672 const APInt &AndRHSC = AndRHS->getAPIntValue();
1673 if ((-AndRHSC).isPowerOf2() && (AndRHSC & C1) == C1) {
1674 unsigned ShiftBits = AndRHSC.countTrailingZeros();
Owen Anderson77e4d442014-01-22 22:34:17 +00001675 EVT ShiftTy = DCI.isBeforeLegalize() ?
Evan Chengf579bec2012-07-17 06:53:39 +00001676 getPointerTy() : getShiftAmountTy(N0.getValueType());
1677 EVT CmpTy = N0.getValueType();
1678 SDValue Shift = DAG.getNode(ISD::SRL, dl, CmpTy, N0.getOperand(0),
1679 DAG.getConstant(ShiftBits, ShiftTy));
1680 SDValue CmpRHS = DAG.getConstant(C1.lshr(ShiftBits), CmpTy);
1681 return DAG.getSetCC(dl, VT, Shift, CmpRHS, Cond);
1682 }
1683 }
Evan Cheng780f9b52012-07-17 08:31:11 +00001684 } else if (Cond == ISD::SETULT || Cond == ISD::SETUGE ||
1685 Cond == ISD::SETULE || Cond == ISD::SETUGT) {
1686 bool AdjOne = (Cond == ISD::SETULE || Cond == ISD::SETUGT);
1687 // X < 0x100000000 -> (X >> 32) < 1
1688 // X >= 0x100000000 -> (X >> 32) >= 1
1689 // X <= 0x0ffffffff -> (X >> 32) < 1
1690 // X > 0x0ffffffff -> (X >> 32) >= 1
1691 unsigned ShiftBits;
1692 APInt NewC = C1;
1693 ISD::CondCode NewCond = Cond;
1694 if (AdjOne) {
1695 ShiftBits = C1.countTrailingOnes();
1696 NewC = NewC + 1;
1697 NewCond = (Cond == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
1698 } else {
1699 ShiftBits = C1.countTrailingZeros();
1700 }
1701 NewC = NewC.lshr(ShiftBits);
1702 if (ShiftBits && isLegalICmpImmediate(NewC.getSExtValue())) {
Owen Anderson77e4d442014-01-22 22:34:17 +00001703 EVT ShiftTy = DCI.isBeforeLegalize() ?
Evan Cheng780f9b52012-07-17 08:31:11 +00001704 getPointerTy() : getShiftAmountTy(N0.getValueType());
1705 EVT CmpTy = N0.getValueType();
1706 SDValue Shift = DAG.getNode(ISD::SRL, dl, CmpTy, N0,
1707 DAG.getConstant(ShiftBits, ShiftTy));
1708 SDValue CmpRHS = DAG.getConstant(NewC, CmpTy);
1709 return DAG.getSetCC(dl, VT, Shift, CmpRHS, NewCond);
1710 }
Evan Chengf579bec2012-07-17 06:53:39 +00001711 }
1712 }
Evan Cheng92658d52007-02-08 22:13:59 +00001713 }
1714
Gabor Greiff304a7a2008-08-28 21:40:38 +00001715 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Cheng92658d52007-02-08 22:13:59 +00001716 // Constant fold or commute setcc.
Dale Johannesenf1163e92009-02-03 00:47:48 +00001717 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greiff304a7a2008-08-28 21:40:38 +00001718 if (O.getNode()) return O;
1719 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner3b6a8212007-12-29 08:37:08 +00001720 // If the RHS of an FP comparison is a constant, simplify it away in
1721 // some cases.
1722 if (CFP->getValueAPF().isNaN()) {
1723 // If an operand is known to be a nan, we can fold it.
1724 switch (ISD::getUnorderedFlavor(Cond)) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001725 default: llvm_unreachable("Unknown flavor!");
Chris Lattner3b6a8212007-12-29 08:37:08 +00001726 case 0: // Known false.
1727 return DAG.getConstant(0, VT);
1728 case 1: // Known true.
1729 return DAG.getConstant(1, VT);
Chris Lattner96317d22007-12-30 21:21:10 +00001730 case 2: // Undefined.
Dale Johannesen84935752009-02-06 23:05:02 +00001731 return DAG.getUNDEF(VT);
Chris Lattner3b6a8212007-12-29 08:37:08 +00001732 }
1733 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001734
Chris Lattner3b6a8212007-12-29 08:37:08 +00001735 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1736 // constant if knowing that the operand is non-nan is enough. We prefer to
1737 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1738 // materialize 0.0.
1739 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenf1163e92009-02-03 00:47:48 +00001740 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Dan Gohman832800a2009-09-26 15:24:17 +00001741
1742 // If the condition is not legal, see if we can find an equivalent one
1743 // which is legal.
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001744 if (!isCondCodeLegal(Cond, N0.getSimpleValueType())) {
Dan Gohman832800a2009-09-26 15:24:17 +00001745 // If the comparison was an awkward floating-point == or != and one of
1746 // the comparison operands is infinity or negative infinity, convert the
1747 // condition to a less-awkward <= or >=.
1748 if (CFP->getValueAPF().isInfinity()) {
1749 if (CFP->getValueAPF().isNegative()) {
1750 if (Cond == ISD::SETOEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001751 isCondCodeLegal(ISD::SETOLE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001752 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLE);
1753 if (Cond == ISD::SETUEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001754 isCondCodeLegal(ISD::SETOLE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001755 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULE);
1756 if (Cond == ISD::SETUNE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001757 isCondCodeLegal(ISD::SETUGT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001758 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGT);
1759 if (Cond == ISD::SETONE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001760 isCondCodeLegal(ISD::SETUGT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001761 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGT);
1762 } else {
1763 if (Cond == ISD::SETOEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001764 isCondCodeLegal(ISD::SETOGE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001765 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGE);
1766 if (Cond == ISD::SETUEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001767 isCondCodeLegal(ISD::SETOGE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001768 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGE);
1769 if (Cond == ISD::SETUNE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001770 isCondCodeLegal(ISD::SETULT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001771 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULT);
1772 if (Cond == ISD::SETONE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001773 isCondCodeLegal(ISD::SETULT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001774 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLT);
1775 }
1776 }
1777 }
Evan Cheng92658d52007-02-08 22:13:59 +00001778 }
1779
1780 if (N0 == N1) {
Duncan Sands0552a2c2012-07-05 09:32:46 +00001781 // The sext(setcc()) => setcc() optimization relies on the appropriate
1782 // constant being emitted.
Nadav Rotema8e15b02012-09-06 11:13:55 +00001783 uint64_t EqVal = 0;
Duncan Sands0552a2c2012-07-05 09:32:46 +00001784 switch (getBooleanContents(N0.getValueType().isVector())) {
Duncan Sands0552a2c2012-07-05 09:32:46 +00001785 case UndefinedBooleanContent:
1786 case ZeroOrOneBooleanContent:
1787 EqVal = ISD::isTrueWhenEqual(Cond);
1788 break;
1789 case ZeroOrNegativeOneBooleanContent:
1790 EqVal = ISD::isTrueWhenEqual(Cond) ? -1 : 0;
1791 break;
1792 }
1793
Evan Cheng92658d52007-02-08 22:13:59 +00001794 // We can always fold X == X for integer setcc's.
Chad Rosier2a02fe12012-04-03 20:11:24 +00001795 if (N0.getValueType().isInteger()) {
Duncan Sands0552a2c2012-07-05 09:32:46 +00001796 return DAG.getConstant(EqVal, VT);
Chad Rosier2a02fe12012-04-03 20:11:24 +00001797 }
Evan Cheng92658d52007-02-08 22:13:59 +00001798 unsigned UOF = ISD::getUnorderedFlavor(Cond);
1799 if (UOF == 2) // FP operators that are undefined on NaNs.
Duncan Sands0552a2c2012-07-05 09:32:46 +00001800 return DAG.getConstant(EqVal, VT);
Evan Cheng92658d52007-02-08 22:13:59 +00001801 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
Duncan Sands0552a2c2012-07-05 09:32:46 +00001802 return DAG.getConstant(EqVal, VT);
Evan Cheng92658d52007-02-08 22:13:59 +00001803 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
1804 // if it is not already.
1805 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
Micah Villmowb67d7a32012-07-31 18:07:43 +00001806 if (NewCond != Cond && (DCI.isBeforeLegalizeOps() ||
Patrik Hagglunddeee9002012-12-19 10:09:26 +00001807 getCondCodeAction(NewCond, N0.getSimpleValueType()) == Legal))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001808 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Cheng92658d52007-02-08 22:13:59 +00001809 }
1810
1811 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands13237ac2008-06-06 12:08:01 +00001812 N0.getValueType().isInteger()) {
Evan Cheng92658d52007-02-08 22:13:59 +00001813 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
1814 N0.getOpcode() == ISD::XOR) {
1815 // Simplify (X+Y) == (X+Z) --> Y == Z
1816 if (N0.getOpcode() == N1.getOpcode()) {
1817 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001818 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001819 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001820 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001821 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
1822 // If X op Y == Y op X, try other combinations.
1823 if (N0.getOperand(0) == N1.getOperand(1))
Wesley Peck527da1b2010-11-23 03:31:01 +00001824 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
Dale Johannesenf1163e92009-02-03 00:47:48 +00001825 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001826 if (N0.getOperand(1) == N1.getOperand(0))
Wesley Peck527da1b2010-11-23 03:31:01 +00001827 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
Dale Johannesenf1163e92009-02-03 00:47:48 +00001828 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001829 }
1830 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001831
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001832 // If RHS is a legal immediate value for a compare instruction, we need
1833 // to be careful about increasing register pressure needlessly.
1834 bool LegalRHSImm = false;
1835
Evan Cheng92658d52007-02-08 22:13:59 +00001836 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
1837 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1838 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greiff304a7a2008-08-28 21:40:38 +00001839 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenf1163e92009-02-03 00:47:48 +00001840 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmaneffb8942008-09-12 16:56:44 +00001841 DAG.getConstant(RHSC->getAPIntValue()-
1842 LHSR->getAPIntValue(),
Evan Cheng92658d52007-02-08 22:13:59 +00001843 N0.getValueType()), Cond);
1844 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001845
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00001846 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
Evan Cheng92658d52007-02-08 22:13:59 +00001847 if (N0.getOpcode() == ISD::XOR)
1848 // If we know that all of the inverted bits are zero, don't bother
1849 // performing the inversion.
Dan Gohman1f372ed2008-02-25 21:11:39 +00001850 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
1851 return
Dale Johannesenf1163e92009-02-03 00:47:48 +00001852 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman1f372ed2008-02-25 21:11:39 +00001853 DAG.getConstant(LHSR->getAPIntValue() ^
1854 RHSC->getAPIntValue(),
1855 N0.getValueType()),
1856 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001857 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001858
Evan Cheng92658d52007-02-08 22:13:59 +00001859 // Turn (C1-X) == C2 --> X == C1-C2
1860 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001861 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman1f372ed2008-02-25 21:11:39 +00001862 return
Dale Johannesenf1163e92009-02-03 00:47:48 +00001863 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman1f372ed2008-02-25 21:11:39 +00001864 DAG.getConstant(SUBC->getAPIntValue() -
1865 RHSC->getAPIntValue(),
1866 N0.getValueType()),
1867 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001868 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001869 }
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001870
1871 // Could RHSC fold directly into a compare?
1872 if (RHSC->getValueType(0).getSizeInBits() <= 64)
1873 LegalRHSImm = isLegalICmpImmediate(RHSC->getSExtValue());
Evan Cheng92658d52007-02-08 22:13:59 +00001874 }
1875
1876 // Simplify (X+Z) == X --> Z == 0
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001877 // Don't do this if X is an immediate that can fold into a cmp
1878 // instruction and X+Z has other uses. It could be an induction variable
1879 // chain, and the transform would increase register pressure.
1880 if (!LegalRHSImm || N0.getNode()->hasOneUse()) {
1881 if (N0.getOperand(0) == N1)
1882 return DAG.getSetCC(dl, VT, N0.getOperand(1),
1883 DAG.getConstant(0, N0.getValueType()), Cond);
1884 if (N0.getOperand(1) == N1) {
1885 if (DAG.isCommutativeBinOp(N0.getOpcode()))
1886 return DAG.getSetCC(dl, VT, N0.getOperand(0),
1887 DAG.getConstant(0, N0.getValueType()), Cond);
Craig Topper3f194c82012-12-19 06:43:58 +00001888 if (N0.getNode()->hasOneUse()) {
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001889 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
1890 // (Z-X) == X --> Z == X<<1
1891 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N1,
Owen Andersonb2c80da2011-02-25 21:41:48 +00001892 DAG.getConstant(1, getShiftAmountTy(N1.getValueType())));
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001893 if (!DCI.isCalledByLegalizer())
1894 DCI.AddToWorklist(SH.getNode());
1895 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
1896 }
Evan Cheng92658d52007-02-08 22:13:59 +00001897 }
1898 }
1899 }
1900
1901 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
1902 N1.getOpcode() == ISD::XOR) {
1903 // Simplify X == (X+Z) --> Z == 0
Craig Topper3f194c82012-12-19 06:43:58 +00001904 if (N1.getOperand(0) == N0)
Dale Johannesenf1163e92009-02-03 00:47:48 +00001905 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Evan Cheng92658d52007-02-08 22:13:59 +00001906 DAG.getConstant(0, N1.getValueType()), Cond);
Craig Topper3f194c82012-12-19 06:43:58 +00001907 if (N1.getOperand(1) == N0) {
1908 if (DAG.isCommutativeBinOp(N1.getOpcode()))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001909 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Evan Cheng92658d52007-02-08 22:13:59 +00001910 DAG.getConstant(0, N1.getValueType()), Cond);
Craig Topper3f194c82012-12-19 06:43:58 +00001911 if (N1.getNode()->hasOneUse()) {
Evan Cheng92658d52007-02-08 22:13:59 +00001912 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
1913 // X == (Z-X) --> X<<1 == Z
Wesley Peck527da1b2010-11-23 03:31:01 +00001914 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Owen Andersonb2c80da2011-02-25 21:41:48 +00001915 DAG.getConstant(1, getShiftAmountTy(N0.getValueType())));
Evan Cheng92658d52007-02-08 22:13:59 +00001916 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00001917 DCI.AddToWorklist(SH.getNode());
Dale Johannesenf1163e92009-02-03 00:47:48 +00001918 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001919 }
1920 }
1921 }
Dan Gohmane58ab792009-01-29 01:59:02 +00001922
Dan Gohman8b437cc2009-01-29 16:18:12 +00001923 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesencc5fc442009-02-11 19:19:41 +00001924 // Note that where y is variable and is known to have at most
1925 // one bit set (for example, if it is z&1) we cannot do this;
1926 // the expressions are not equivalent when y==0.
Dan Gohmane58ab792009-01-29 01:59:02 +00001927 if (N0.getOpcode() == ISD::AND)
1928 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesencc5fc442009-02-11 19:19:41 +00001929 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane58ab792009-01-29 01:59:02 +00001930 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
Tom Stellardcd428182013-09-28 02:50:38 +00001931 if (DCI.isBeforeLegalizeOps() ||
1932 isCondCodeLegal(Cond, N0.getSimpleValueType())) {
1933 SDValue Zero = DAG.getConstant(0, N1.getValueType());
1934 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
1935 }
Dan Gohmane58ab792009-01-29 01:59:02 +00001936 }
1937 }
1938 if (N1.getOpcode() == ISD::AND)
1939 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesencc5fc442009-02-11 19:19:41 +00001940 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane58ab792009-01-29 01:59:02 +00001941 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
Tom Stellardcd428182013-09-28 02:50:38 +00001942 if (DCI.isBeforeLegalizeOps() ||
1943 isCondCodeLegal(Cond, N1.getSimpleValueType())) {
1944 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1945 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
1946 }
Dan Gohmane58ab792009-01-29 01:59:02 +00001947 }
1948 }
Evan Cheng92658d52007-02-08 22:13:59 +00001949 }
1950
1951 // Fold away ALL boolean setcc's.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001952 SDValue Temp;
Owen Anderson9f944592009-08-11 20:47:22 +00001953 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Evan Cheng92658d52007-02-08 22:13:59 +00001954 switch (Cond) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001955 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilsonc5890052009-01-22 17:39:32 +00001956 case ISD::SETEQ: // X == Y -> ~(X^Y)
Owen Anderson9f944592009-08-11 20:47:22 +00001957 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
1958 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Cheng92658d52007-02-08 22:13:59 +00001959 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00001960 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00001961 break;
1962 case ISD::SETNE: // X != Y --> (X^Y)
Owen Anderson9f944592009-08-11 20:47:22 +00001963 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Cheng92658d52007-02-08 22:13:59 +00001964 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00001965 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
1966 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Owen Anderson9f944592009-08-11 20:47:22 +00001967 Temp = DAG.getNOT(dl, N0, MVT::i1);
1968 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00001969 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00001970 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00001971 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00001972 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
1973 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Owen Anderson9f944592009-08-11 20:47:22 +00001974 Temp = DAG.getNOT(dl, N1, MVT::i1);
1975 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00001976 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00001977 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00001978 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00001979 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
1980 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Owen Anderson9f944592009-08-11 20:47:22 +00001981 Temp = DAG.getNOT(dl, N0, MVT::i1);
1982 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00001983 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00001984 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00001985 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00001986 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
1987 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Owen Anderson9f944592009-08-11 20:47:22 +00001988 Temp = DAG.getNOT(dl, N1, MVT::i1);
1989 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00001990 break;
1991 }
Owen Anderson9f944592009-08-11 20:47:22 +00001992 if (VT != MVT::i1) {
Evan Cheng92658d52007-02-08 22:13:59 +00001993 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00001994 DCI.AddToWorklist(N0.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00001995 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenf1163e92009-02-03 00:47:48 +00001996 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Cheng92658d52007-02-08 22:13:59 +00001997 }
1998 return N0;
1999 }
2000
2001 // Could not fold it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002002 return SDValue();
Evan Cheng92658d52007-02-08 22:13:59 +00002003}
2004
Evan Cheng2609d5e2008-05-12 19:56:52 +00002005/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
2006/// node is a GlobalAddress + offset.
Chris Lattner46c01a32011-02-13 22:25:43 +00002007bool TargetLowering::isGAPlusOffset(SDNode *N, const GlobalValue *&GA,
Evan Cheng2609d5e2008-05-12 19:56:52 +00002008 int64_t &Offset) const {
2009 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohmane38cc012008-06-09 22:05:52 +00002010 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
2011 GA = GASD->getGlobal();
2012 Offset += GASD->getOffset();
Evan Cheng2609d5e2008-05-12 19:56:52 +00002013 return true;
2014 }
2015
2016 if (N->getOpcode() == ISD::ADD) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002017 SDValue N1 = N->getOperand(0);
2018 SDValue N2 = N->getOperand(1);
Gabor Greiff304a7a2008-08-28 21:40:38 +00002019 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Cheng2609d5e2008-05-12 19:56:52 +00002020 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
2021 if (V) {
Dan Gohman6e054832008-09-26 21:54:37 +00002022 Offset += V->getSExtValue();
Evan Cheng2609d5e2008-05-12 19:56:52 +00002023 return true;
2024 }
Gabor Greiff304a7a2008-08-28 21:40:38 +00002025 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Cheng2609d5e2008-05-12 19:56:52 +00002026 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
2027 if (V) {
Dan Gohman6e054832008-09-26 21:54:37 +00002028 Offset += V->getSExtValue();
Evan Cheng2609d5e2008-05-12 19:56:52 +00002029 return true;
2030 }
2031 }
2032 }
Owen Andersonb2c80da2011-02-25 21:41:48 +00002033
Evan Cheng2609d5e2008-05-12 19:56:52 +00002034 return false;
2035}
2036
2037
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002038SDValue TargetLowering::
Chris Lattner4a2eeea2006-03-01 04:52:55 +00002039PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
2040 // Default implementation: no optimization.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002041 return SDValue();
Chris Lattner4a2eeea2006-03-01 04:52:55 +00002042}
2043
Chris Lattneree1dadb2006-02-04 02:13:02 +00002044//===----------------------------------------------------------------------===//
2045// Inline Assembler Implementation Methods
2046//===----------------------------------------------------------------------===//
2047
Chris Lattner47935152008-04-27 00:09:47 +00002048
Chris Lattneree1dadb2006-02-04 02:13:02 +00002049TargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +00002050TargetLowering::getConstraintType(const std::string &Constraint) const {
Eric Christopher0cb6fd92013-01-11 18:12:39 +00002051 unsigned S = Constraint.size();
2052
2053 if (S == 1) {
Chris Lattnerd6855142007-03-25 02:14:49 +00002054 switch (Constraint[0]) {
2055 default: break;
2056 case 'r': return C_RegisterClass;
2057 case 'm': // memory
2058 case 'o': // offsetable
2059 case 'V': // not offsetable
2060 return C_Memory;
2061 case 'i': // Simple Integer or Relocatable Constant
2062 case 'n': // Simple Integer
John Thompsonc467aa22010-09-21 22:04:54 +00002063 case 'E': // Floating Point Constant
2064 case 'F': // Floating Point Constant
Chris Lattnerd6855142007-03-25 02:14:49 +00002065 case 's': // Relocatable Constant
John Thompsonc467aa22010-09-21 22:04:54 +00002066 case 'p': // Address.
Chris Lattner3d7efa22007-03-25 04:35:41 +00002067 case 'X': // Allow ANY value.
Chris Lattnerd6855142007-03-25 02:14:49 +00002068 case 'I': // Target registers.
2069 case 'J':
2070 case 'K':
2071 case 'L':
2072 case 'M':
2073 case 'N':
2074 case 'O':
2075 case 'P':
John Thompsonc467aa22010-09-21 22:04:54 +00002076 case '<':
2077 case '>':
Chris Lattnerd6855142007-03-25 02:14:49 +00002078 return C_Other;
2079 }
Chris Lattneree1dadb2006-02-04 02:13:02 +00002080 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002081
Eric Christopher0cb6fd92013-01-11 18:12:39 +00002082 if (S > 1 && Constraint[0] == '{' && Constraint[S-1] == '}') {
2083 if (S == 8 && !Constraint.compare(1, 6, "memory", 6)) // "{memory}"
2084 return C_Memory;
Chris Lattner843e4452007-03-25 02:18:14 +00002085 return C_Register;
Eric Christopher0cb6fd92013-01-11 18:12:39 +00002086 }
Chris Lattnerd6855142007-03-25 02:14:49 +00002087 return C_Unknown;
Chris Lattneree1dadb2006-02-04 02:13:02 +00002088}
2089
Dale Johannesen2b3bc302008-01-29 02:21:21 +00002090/// LowerXConstraint - try to replace an X constraint, which matches anything,
2091/// with another that has more specific requirements based on the type of the
2092/// corresponding operand.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002093const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const{
Duncan Sands13237ac2008-06-06 12:08:01 +00002094 if (ConstraintVT.isInteger())
Chris Lattner724539c2008-04-26 23:02:14 +00002095 return "r";
Duncan Sands13237ac2008-06-06 12:08:01 +00002096 if (ConstraintVT.isFloatingPoint())
Chris Lattner724539c2008-04-26 23:02:14 +00002097 return "f"; // works for many targets
Craig Topperc0196b12014-04-14 00:51:57 +00002098 return nullptr;
Dale Johannesen2b3bc302008-01-29 02:21:21 +00002099}
2100
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002101/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2102/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002103void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +00002104 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002105 std::vector<SDValue> &Ops,
Chris Lattner724539c2008-04-26 23:02:14 +00002106 SelectionDAG &DAG) const {
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00002107
Eric Christopherde9399b2011-06-02 23:16:42 +00002108 if (Constraint.length() > 1) return;
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00002109
Eric Christopherde9399b2011-06-02 23:16:42 +00002110 char ConstraintLetter = Constraint[0];
Chris Lattneree1dadb2006-02-04 02:13:02 +00002111 switch (ConstraintLetter) {
Chris Lattnera9f917a2007-02-17 06:00:35 +00002112 default: break;
Dale Johannesen4646aa32007-11-05 21:20:28 +00002113 case 'X': // Allows any operand; labels (basic block) use this.
2114 if (Op.getOpcode() == ISD::BasicBlock) {
2115 Ops.push_back(Op);
2116 return;
2117 }
2118 // fall through
Chris Lattneree1dadb2006-02-04 02:13:02 +00002119 case 'i': // Simple Integer or Relocatable Constant
2120 case 'n': // Simple Integer
Dale Johannesen4646aa32007-11-05 21:20:28 +00002121 case 's': { // Relocatable Constant
Chris Lattner44a2ed62007-05-03 16:54:34 +00002122 // These operands are interested in values of the form (GV+C), where C may
2123 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2124 // is possible and fine if either GV or C are missing.
2125 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2126 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
Wesley Peck527da1b2010-11-23 03:31:01 +00002127
Chris Lattner44a2ed62007-05-03 16:54:34 +00002128 // If we have "(add GV, C)", pull out GV/C
2129 if (Op.getOpcode() == ISD::ADD) {
2130 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2131 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
Craig Topperc0196b12014-04-14 00:51:57 +00002132 if (!C || !GA) {
Chris Lattner44a2ed62007-05-03 16:54:34 +00002133 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2134 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2135 }
Craig Topperc0196b12014-04-14 00:51:57 +00002136 if (!C || !GA)
2137 C = nullptr, GA = nullptr;
Chris Lattner44a2ed62007-05-03 16:54:34 +00002138 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002139
Chris Lattner44a2ed62007-05-03 16:54:34 +00002140 // If we find a valid operand, map to the TargetXXX version so that the
2141 // value itself doesn't get selected.
2142 if (GA) { // Either &GV or &GV+C
2143 if (ConstraintLetter != 'n') {
2144 int64_t Offs = GA->getOffset();
Dan Gohmaneffb8942008-09-12 16:56:44 +00002145 if (C) Offs += C->getZExtValue();
Wesley Peck527da1b2010-11-23 03:31:01 +00002146 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00002147 C ? SDLoc(C) : SDLoc(),
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002148 Op.getValueType(), Offs));
2149 return;
Chris Lattner44a2ed62007-05-03 16:54:34 +00002150 }
2151 }
2152 if (C) { // just C, no GV.
Chris Lattnera9f917a2007-02-17 06:00:35 +00002153 // Simple constants are not allowed for 's'.
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002154 if (ConstraintLetter != 's') {
Dale Johannesen65577522009-02-12 20:58:09 +00002155 // gcc prints these as sign extended. Sign extend value to 64 bits
2156 // now; without this it would get ZExt'd later in
2157 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2158 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
Owen Anderson9f944592009-08-11 20:47:22 +00002159 MVT::i64));
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002160 return;
2161 }
Chris Lattnera9f917a2007-02-17 06:00:35 +00002162 }
Chris Lattnera9f917a2007-02-17 06:00:35 +00002163 break;
Chris Lattneree1dadb2006-02-04 02:13:02 +00002164 }
Chris Lattner44a2ed62007-05-03 16:54:34 +00002165 }
Chris Lattneree1dadb2006-02-04 02:13:02 +00002166}
2167
Chris Lattner7ad77df2006-02-22 00:56:39 +00002168std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner7bb46962006-02-21 23:11:00 +00002169getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00002170 MVT VT) const {
Will Dietzae726a92013-10-13 03:08:49 +00002171 if (Constraint.empty() || Constraint[0] != '{')
Craig Topperc0196b12014-04-14 00:51:57 +00002172 return std::make_pair(0u, static_cast<TargetRegisterClass*>(nullptr));
Chris Lattner7ed31012006-02-01 01:29:47 +00002173 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2174
2175 // Remove the braces from around the name.
Benjamin Kramer68e49452009-11-12 20:36:59 +00002176 StringRef RegName(Constraint.data()+1, Constraint.size()-2);
Chris Lattner7ad77df2006-02-22 00:56:39 +00002177
Hal Finkel943f76d2012-12-18 17:50:58 +00002178 std::pair<unsigned, const TargetRegisterClass*> R =
Craig Topperc0196b12014-04-14 00:51:57 +00002179 std::make_pair(0u, static_cast<const TargetRegisterClass*>(nullptr));
Hal Finkel943f76d2012-12-18 17:50:58 +00002180
Chris Lattner7ad77df2006-02-22 00:56:39 +00002181 // Figure out which register class contains this reg.
Benjamin Kramer56b31bd2013-01-11 20:05:37 +00002182 const TargetRegisterInfo *RI = getTargetMachine().getRegisterInfo();
Dan Gohman3a4be0f2008-02-10 18:45:23 +00002183 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner7ad77df2006-02-22 00:56:39 +00002184 E = RI->regclass_end(); RCI != E; ++RCI) {
2185 const TargetRegisterClass *RC = *RCI;
Wesley Peck527da1b2010-11-23 03:31:01 +00002186
2187 // If none of the value types for this register class are valid, we
Chris Lattner2e124af2006-02-22 23:00:51 +00002188 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Jakob Stoklund Olesen35163e22011-10-12 01:24:51 +00002189 if (!isLegalRC(RC))
2190 continue;
Wesley Peck527da1b2010-11-23 03:31:01 +00002191
2192 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
Chris Lattner7ad77df2006-02-22 00:56:39 +00002193 I != E; ++I) {
Hal Finkel943f76d2012-12-18 17:50:58 +00002194 if (RegName.equals_lower(RI->getName(*I))) {
2195 std::pair<unsigned, const TargetRegisterClass*> S =
2196 std::make_pair(*I, RC);
2197
2198 // If this register class has the requested value type, return it,
2199 // otherwise keep searching and return the first class found
2200 // if no other is found which explicitly has the requested type.
2201 if (RC->hasType(VT))
2202 return S;
2203 else if (!R.second)
2204 R = S;
2205 }
Chris Lattner7ad77df2006-02-22 00:56:39 +00002206 }
Chris Lattner32fef532006-01-26 20:37:03 +00002207 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002208
Hal Finkel943f76d2012-12-18 17:50:58 +00002209 return R;
Chris Lattner32fef532006-01-26 20:37:03 +00002210}
Evan Chengaf598d22006-03-13 23:18:16 +00002211
2212//===----------------------------------------------------------------------===//
Chris Lattner47935152008-04-27 00:09:47 +00002213// Constraint Selection.
2214
Chris Lattner860df6e2008-10-17 16:47:46 +00002215/// isMatchingInputConstraint - Return true of this is an input operand that is
2216/// a matching constraint like "4".
2217bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattneref890172008-10-17 16:21:11 +00002218 assert(!ConstraintCode.empty() && "No known constraint!");
Guy Benyei83c74e92013-02-12 21:21:59 +00002219 return isdigit(static_cast<unsigned char>(ConstraintCode[0]));
Chris Lattneref890172008-10-17 16:21:11 +00002220}
2221
2222/// getMatchedOperand - If this is an input matching constraint, this method
2223/// returns the output operand it matches.
2224unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2225 assert(!ConstraintCode.empty() && "No known constraint!");
2226 return atoi(ConstraintCode.c_str());
2227}
2228
Wesley Peck527da1b2010-11-23 03:31:01 +00002229
John Thompson1094c802010-09-13 18:15:37 +00002230/// ParseConstraints - Split up the constraint string from the inline
2231/// assembly value into the specific constraints and their prefixes,
2232/// and also tie in the associated operand values.
2233/// If this returns an empty vector, and if the constraint string itself
2234/// isn't empty, there was an error parsing.
John Thompsone8360b72010-10-29 17:29:13 +00002235TargetLowering::AsmOperandInfoVector TargetLowering::ParseConstraints(
John Thompson1094c802010-09-13 18:15:37 +00002236 ImmutableCallSite CS) const {
2237 /// ConstraintOperands - Information about all of the constraints.
John Thompsone8360b72010-10-29 17:29:13 +00002238 AsmOperandInfoVector ConstraintOperands;
John Thompson1094c802010-09-13 18:15:37 +00002239 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
John Thompsonc467aa22010-09-21 22:04:54 +00002240 unsigned maCount = 0; // Largest number of multiple alternative constraints.
John Thompson1094c802010-09-13 18:15:37 +00002241
2242 // Do a prepass over the constraints, canonicalizing them, and building up the
2243 // ConstraintOperands list.
John Thompsone8360b72010-10-29 17:29:13 +00002244 InlineAsm::ConstraintInfoVector
John Thompson1094c802010-09-13 18:15:37 +00002245 ConstraintInfos = IA->ParseConstraints();
Wesley Peck527da1b2010-11-23 03:31:01 +00002246
John Thompson1094c802010-09-13 18:15:37 +00002247 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
2248 unsigned ResNo = 0; // ResNo - The result number of the next output.
2249
2250 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
2251 ConstraintOperands.push_back(AsmOperandInfo(ConstraintInfos[i]));
2252 AsmOperandInfo &OpInfo = ConstraintOperands.back();
2253
John Thompsonc467aa22010-09-21 22:04:54 +00002254 // Update multiple alternative constraint count.
2255 if (OpInfo.multipleAlternatives.size() > maCount)
2256 maCount = OpInfo.multipleAlternatives.size();
2257
John Thompsone8360b72010-10-29 17:29:13 +00002258 OpInfo.ConstraintVT = MVT::Other;
John Thompson1094c802010-09-13 18:15:37 +00002259
2260 // Compute the value type for each operand.
2261 switch (OpInfo.Type) {
2262 case InlineAsm::isOutput:
2263 // Indirect outputs just consume an argument.
2264 if (OpInfo.isIndirect) {
2265 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2266 break;
2267 }
2268
2269 // The return value of the call is this value. As such, there is no
2270 // corresponding argument.
2271 assert(!CS.getType()->isVoidTy() &&
2272 "Bad inline asm!");
Chris Lattner229907c2011-07-18 04:54:35 +00002273 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Patrik Hagglundf9934612012-12-19 15:19:11 +00002274 OpInfo.ConstraintVT = getSimpleValueType(STy->getElementType(ResNo));
John Thompson1094c802010-09-13 18:15:37 +00002275 } else {
2276 assert(ResNo == 0 && "Asm only has one result!");
Patrik Hagglundf9934612012-12-19 15:19:11 +00002277 OpInfo.ConstraintVT = getSimpleValueType(CS.getType());
John Thompson1094c802010-09-13 18:15:37 +00002278 }
2279 ++ResNo;
2280 break;
2281 case InlineAsm::isInput:
2282 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2283 break;
2284 case InlineAsm::isClobber:
2285 // Nothing to do.
2286 break;
2287 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002288
John Thompsone8360b72010-10-29 17:29:13 +00002289 if (OpInfo.CallOperandVal) {
Chris Lattner229907c2011-07-18 04:54:35 +00002290 llvm::Type *OpTy = OpInfo.CallOperandVal->getType();
John Thompsone8360b72010-10-29 17:29:13 +00002291 if (OpInfo.isIndirect) {
Chris Lattner229907c2011-07-18 04:54:35 +00002292 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
John Thompsone8360b72010-10-29 17:29:13 +00002293 if (!PtrTy)
2294 report_fatal_error("Indirect operand for inline asm not a pointer!");
2295 OpTy = PtrTy->getElementType();
2296 }
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00002297
Eric Christopher44804282011-05-09 20:04:43 +00002298 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattner229907c2011-07-18 04:54:35 +00002299 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christopher44804282011-05-09 20:04:43 +00002300 if (STy->getNumElements() == 1)
2301 OpTy = STy->getElementType(0);
2302
John Thompsone8360b72010-10-29 17:29:13 +00002303 // If OpTy is not a single value, it may be a struct/union that we
2304 // can tile with integers.
2305 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Benjamin Kramer56b31bd2013-01-11 20:05:37 +00002306 unsigned BitSize = getDataLayout()->getTypeSizeInBits(OpTy);
John Thompsone8360b72010-10-29 17:29:13 +00002307 switch (BitSize) {
2308 default: break;
2309 case 1:
2310 case 8:
2311 case 16:
2312 case 32:
2313 case 64:
2314 case 128:
Dale Johannesenf11ea9c2010-11-09 01:15:07 +00002315 OpInfo.ConstraintVT =
Patrik Hagglundf9934612012-12-19 15:19:11 +00002316 MVT::getVT(IntegerType::get(OpTy->getContext(), BitSize), true);
John Thompsone8360b72010-10-29 17:29:13 +00002317 break;
2318 }
Micah Villmow89021e42012-10-09 16:06:12 +00002319 } else if (PointerType *PT = dyn_cast<PointerType>(OpTy)) {
Matt Arsenaulta98c3b12013-10-10 19:09:05 +00002320 unsigned PtrSize
2321 = getDataLayout()->getPointerSizeInBits(PT->getAddressSpace());
2322 OpInfo.ConstraintVT = MVT::getIntegerVT(PtrSize);
John Thompsone8360b72010-10-29 17:29:13 +00002323 } else {
Patrik Hagglundf9934612012-12-19 15:19:11 +00002324 OpInfo.ConstraintVT = MVT::getVT(OpTy, true);
John Thompsone8360b72010-10-29 17:29:13 +00002325 }
2326 }
John Thompson1094c802010-09-13 18:15:37 +00002327 }
2328
2329 // If we have multiple alternative constraints, select the best alternative.
2330 if (ConstraintInfos.size()) {
John Thompson1094c802010-09-13 18:15:37 +00002331 if (maCount) {
2332 unsigned bestMAIndex = 0;
2333 int bestWeight = -1;
2334 // weight: -1 = invalid match, and 0 = so-so match to 5 = good match.
2335 int weight = -1;
2336 unsigned maIndex;
2337 // Compute the sums of the weights for each alternative, keeping track
2338 // of the best (highest weight) one so far.
2339 for (maIndex = 0; maIndex < maCount; ++maIndex) {
2340 int weightSum = 0;
2341 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2342 cIndex != eIndex; ++cIndex) {
2343 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
2344 if (OpInfo.Type == InlineAsm::isClobber)
2345 continue;
John Thompson1094c802010-09-13 18:15:37 +00002346
John Thompsone8360b72010-10-29 17:29:13 +00002347 // If this is an output operand with a matching input operand,
2348 // look up the matching input. If their types mismatch, e.g. one
2349 // is an integer, the other is floating point, or their sizes are
2350 // different, flag it as an maCantMatch.
John Thompson1094c802010-09-13 18:15:37 +00002351 if (OpInfo.hasMatchingInput()) {
2352 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompson1094c802010-09-13 18:15:37 +00002353 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
2354 if ((OpInfo.ConstraintVT.isInteger() !=
2355 Input.ConstraintVT.isInteger()) ||
2356 (OpInfo.ConstraintVT.getSizeInBits() !=
2357 Input.ConstraintVT.getSizeInBits())) {
2358 weightSum = -1; // Can't match.
2359 break;
2360 }
John Thompson1094c802010-09-13 18:15:37 +00002361 }
2362 }
John Thompson1094c802010-09-13 18:15:37 +00002363 weight = getMultipleConstraintMatchWeight(OpInfo, maIndex);
2364 if (weight == -1) {
2365 weightSum = -1;
2366 break;
2367 }
2368 weightSum += weight;
2369 }
2370 // Update best.
2371 if (weightSum > bestWeight) {
2372 bestWeight = weightSum;
2373 bestMAIndex = maIndex;
2374 }
2375 }
2376
2377 // Now select chosen alternative in each constraint.
2378 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2379 cIndex != eIndex; ++cIndex) {
2380 AsmOperandInfo& cInfo = ConstraintOperands[cIndex];
2381 if (cInfo.Type == InlineAsm::isClobber)
2382 continue;
2383 cInfo.selectAlternative(bestMAIndex);
2384 }
2385 }
2386 }
2387
2388 // Check and hook up tied operands, choose constraint code to use.
2389 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2390 cIndex != eIndex; ++cIndex) {
2391 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
Wesley Peck527da1b2010-11-23 03:31:01 +00002392
John Thompson1094c802010-09-13 18:15:37 +00002393 // If this is an output operand with a matching input operand, look up the
2394 // matching input. If their types mismatch, e.g. one is an integer, the
2395 // other is floating point, or their sizes are different, flag it as an
2396 // error.
2397 if (OpInfo.hasMatchingInput()) {
2398 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompsone8360b72010-10-29 17:29:13 +00002399
John Thompson1094c802010-09-13 18:15:37 +00002400 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Bill Wendlingd1634052012-07-19 00:04:14 +00002401 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
2402 getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
2403 OpInfo.ConstraintVT);
2404 std::pair<unsigned, const TargetRegisterClass*> InputRC =
2405 getRegForInlineAsmConstraint(Input.ConstraintCode,
2406 Input.ConstraintVT);
John Thompson1094c802010-09-13 18:15:37 +00002407 if ((OpInfo.ConstraintVT.isInteger() !=
2408 Input.ConstraintVT.isInteger()) ||
Eric Christopher92464be2011-07-14 20:13:52 +00002409 (MatchRC.second != InputRC.second)) {
John Thompson1094c802010-09-13 18:15:37 +00002410 report_fatal_error("Unsupported asm: input constraint"
2411 " with a matching output constraint of"
2412 " incompatible type!");
2413 }
John Thompson1094c802010-09-13 18:15:37 +00002414 }
John Thompsone8360b72010-10-29 17:29:13 +00002415
John Thompson1094c802010-09-13 18:15:37 +00002416 }
2417 }
2418
2419 return ConstraintOperands;
2420}
2421
Chris Lattneref890172008-10-17 16:21:11 +00002422
Chris Lattner47935152008-04-27 00:09:47 +00002423/// getConstraintGenerality - Return an integer indicating how general CT
2424/// is.
2425static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2426 switch (CT) {
Chris Lattner47935152008-04-27 00:09:47 +00002427 case TargetLowering::C_Other:
2428 case TargetLowering::C_Unknown:
2429 return 0;
2430 case TargetLowering::C_Register:
2431 return 1;
2432 case TargetLowering::C_RegisterClass:
2433 return 2;
2434 case TargetLowering::C_Memory:
2435 return 3;
2436 }
Chandler Carruthf3e85022012-01-10 18:08:01 +00002437 llvm_unreachable("Invalid constraint type");
Chris Lattner47935152008-04-27 00:09:47 +00002438}
2439
John Thompsone8360b72010-10-29 17:29:13 +00002440/// Examine constraint type and operand type and determine a weight value.
John Thompson1094c802010-09-13 18:15:37 +00002441/// This object must already have been set up with the operand type
2442/// and the current alternative constraint selected.
John Thompsone8360b72010-10-29 17:29:13 +00002443TargetLowering::ConstraintWeight
2444 TargetLowering::getMultipleConstraintMatchWeight(
John Thompson1094c802010-09-13 18:15:37 +00002445 AsmOperandInfo &info, int maIndex) const {
John Thompsone8360b72010-10-29 17:29:13 +00002446 InlineAsm::ConstraintCodeVector *rCodes;
John Thompsonc467aa22010-09-21 22:04:54 +00002447 if (maIndex >= (int)info.multipleAlternatives.size())
2448 rCodes = &info.Codes;
2449 else
2450 rCodes = &info.multipleAlternatives[maIndex].Codes;
John Thompsone8360b72010-10-29 17:29:13 +00002451 ConstraintWeight BestWeight = CW_Invalid;
John Thompson1094c802010-09-13 18:15:37 +00002452
2453 // Loop over the options, keeping track of the most general one.
John Thompsonc467aa22010-09-21 22:04:54 +00002454 for (unsigned i = 0, e = rCodes->size(); i != e; ++i) {
John Thompsone8360b72010-10-29 17:29:13 +00002455 ConstraintWeight weight =
2456 getSingleConstraintMatchWeight(info, (*rCodes)[i].c_str());
John Thompson1094c802010-09-13 18:15:37 +00002457 if (weight > BestWeight)
2458 BestWeight = weight;
2459 }
2460
2461 return BestWeight;
2462}
2463
John Thompsone8360b72010-10-29 17:29:13 +00002464/// Examine constraint type and operand type and determine a weight value.
John Thompson1094c802010-09-13 18:15:37 +00002465/// This object must already have been set up with the operand type
2466/// and the current alternative constraint selected.
John Thompsone8360b72010-10-29 17:29:13 +00002467TargetLowering::ConstraintWeight
2468 TargetLowering::getSingleConstraintMatchWeight(
John Thompson1094c802010-09-13 18:15:37 +00002469 AsmOperandInfo &info, const char *constraint) const {
John Thompsone8360b72010-10-29 17:29:13 +00002470 ConstraintWeight weight = CW_Invalid;
John Thompson1094c802010-09-13 18:15:37 +00002471 Value *CallOperandVal = info.CallOperandVal;
2472 // If we don't have a value, we can't do a match,
2473 // but allow it at the lowest weight.
Craig Topperc0196b12014-04-14 00:51:57 +00002474 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00002475 return CW_Default;
John Thompson1094c802010-09-13 18:15:37 +00002476 // Look at the constraint type.
2477 switch (*constraint) {
2478 case 'i': // immediate integer.
2479 case 'n': // immediate integer with a known value.
John Thompsone8360b72010-10-29 17:29:13 +00002480 if (isa<ConstantInt>(CallOperandVal))
2481 weight = CW_Constant;
John Thompson1094c802010-09-13 18:15:37 +00002482 break;
2483 case 's': // non-explicit intregal immediate.
John Thompsone8360b72010-10-29 17:29:13 +00002484 if (isa<GlobalValue>(CallOperandVal))
2485 weight = CW_Constant;
John Thompson1094c802010-09-13 18:15:37 +00002486 break;
John Thompsone8360b72010-10-29 17:29:13 +00002487 case 'E': // immediate float if host format.
2488 case 'F': // immediate float.
2489 if (isa<ConstantFP>(CallOperandVal))
2490 weight = CW_Constant;
2491 break;
2492 case '<': // memory operand with autodecrement.
2493 case '>': // memory operand with autoincrement.
John Thompson1094c802010-09-13 18:15:37 +00002494 case 'm': // memory operand.
2495 case 'o': // offsettable memory operand
2496 case 'V': // non-offsettable memory operand
John Thompsone8360b72010-10-29 17:29:13 +00002497 weight = CW_Memory;
John Thompson1094c802010-09-13 18:15:37 +00002498 break;
John Thompsone8360b72010-10-29 17:29:13 +00002499 case 'r': // general register.
John Thompson1094c802010-09-13 18:15:37 +00002500 case 'g': // general register, memory operand or immediate integer.
John Thompsone8360b72010-10-29 17:29:13 +00002501 // note: Clang converts "g" to "imr".
2502 if (CallOperandVal->getType()->isIntegerTy())
2503 weight = CW_Register;
John Thompson1094c802010-09-13 18:15:37 +00002504 break;
John Thompsone8360b72010-10-29 17:29:13 +00002505 case 'X': // any operand.
John Thompson1094c802010-09-13 18:15:37 +00002506 default:
John Thompsone8360b72010-10-29 17:29:13 +00002507 weight = CW_Default;
John Thompson1094c802010-09-13 18:15:37 +00002508 break;
2509 }
2510 return weight;
2511}
2512
Chris Lattner47935152008-04-27 00:09:47 +00002513/// ChooseConstraint - If there are multiple different constraints that we
2514/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner58b9ece2008-04-27 01:49:46 +00002515/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner47935152008-04-27 00:09:47 +00002516/// Other -> immediates and magic values
2517/// Register -> one specific register
2518/// RegisterClass -> a group of regs
2519/// Memory -> memory
2520/// Ideally, we would pick the most specific constraint possible: if we have
2521/// something that fits into a register, we would pick it. The problem here
2522/// is that if we have something that could either be in a register or in
2523/// memory that use of the register could cause selection of *other*
2524/// operands to fail: they might only succeed if we pick memory. Because of
2525/// this the heuristic we use is:
2526///
2527/// 1) If there is an 'other' constraint, and if the operand is valid for
2528/// that constraint, use it. This makes us take advantage of 'i'
2529/// constraints when available.
2530/// 2) Otherwise, pick the most general constraint present. This prefers
2531/// 'm' over 'r', for example.
2532///
2533static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Dale Johannesence97d552010-06-25 21:55:36 +00002534 const TargetLowering &TLI,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002535 SDValue Op, SelectionDAG *DAG) {
Chris Lattner47935152008-04-27 00:09:47 +00002536 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2537 unsigned BestIdx = 0;
2538 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2539 int BestGenerality = -1;
Dale Johannesen17feb072010-06-28 22:09:45 +00002540
Chris Lattner47935152008-04-27 00:09:47 +00002541 // Loop over the options, keeping track of the most general one.
2542 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2543 TargetLowering::ConstraintType CType =
2544 TLI.getConstraintType(OpInfo.Codes[i]);
Dale Johannesen17feb072010-06-28 22:09:45 +00002545
Chris Lattner22379732008-04-27 00:37:18 +00002546 // If this is an 'other' constraint, see if the operand is valid for it.
2547 // For example, on X86 we might have an 'rI' constraint. If the operand
2548 // is an integer in the range [0..31] we want to use I (saving a load
2549 // of a register), otherwise we must use 'r'.
Gabor Greiff304a7a2008-08-28 21:40:38 +00002550 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner22379732008-04-27 00:37:18 +00002551 assert(OpInfo.Codes[i].size() == 1 &&
2552 "Unhandled multi-letter 'other' constraint");
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002553 std::vector<SDValue> ResultOps;
Eric Christopherde9399b2011-06-02 23:16:42 +00002554 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i],
Chris Lattner22379732008-04-27 00:37:18 +00002555 ResultOps, *DAG);
2556 if (!ResultOps.empty()) {
2557 BestType = CType;
2558 BestIdx = i;
2559 break;
2560 }
2561 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002562
Dale Johannesen17feb072010-06-28 22:09:45 +00002563 // Things with matching constraints can only be registers, per gcc
2564 // documentation. This mainly affects "g" constraints.
2565 if (CType == TargetLowering::C_Memory && OpInfo.hasMatchingInput())
2566 continue;
Wesley Peck527da1b2010-11-23 03:31:01 +00002567
Chris Lattner47935152008-04-27 00:09:47 +00002568 // This constraint letter is more general than the previous one, use it.
2569 int Generality = getConstraintGenerality(CType);
2570 if (Generality > BestGenerality) {
2571 BestType = CType;
2572 BestIdx = i;
2573 BestGenerality = Generality;
2574 }
2575 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002576
Chris Lattner47935152008-04-27 00:09:47 +00002577 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2578 OpInfo.ConstraintType = BestType;
2579}
2580
2581/// ComputeConstraintToUse - Determines the constraint code and constraint
2582/// type to use for the specific AsmOperandInfo, setting
2583/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner22379732008-04-27 00:37:18 +00002584void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Wesley Peck527da1b2010-11-23 03:31:01 +00002585 SDValue Op,
Chris Lattner22379732008-04-27 00:37:18 +00002586 SelectionDAG *DAG) const {
Chris Lattner47935152008-04-27 00:09:47 +00002587 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
Wesley Peck527da1b2010-11-23 03:31:01 +00002588
Chris Lattner47935152008-04-27 00:09:47 +00002589 // Single-letter constraints ('r') are very common.
2590 if (OpInfo.Codes.size() == 1) {
2591 OpInfo.ConstraintCode = OpInfo.Codes[0];
2592 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2593 } else {
Dale Johannesence97d552010-06-25 21:55:36 +00002594 ChooseConstraint(OpInfo, *this, Op, DAG);
Chris Lattner47935152008-04-27 00:09:47 +00002595 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002596
Chris Lattner47935152008-04-27 00:09:47 +00002597 // 'X' matches anything.
2598 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2599 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesen4e331152009-07-07 23:26:33 +00002600 // that matches labels). For Functions, the type here is the type of
Dale Johannesenade297d2009-07-20 23:27:39 +00002601 // the result, which is not what we want to look at; leave them alone.
2602 Value *v = OpInfo.CallOperandVal;
Dale Johannesen4e331152009-07-07 23:26:33 +00002603 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
2604 OpInfo.CallOperandVal = v;
Chris Lattner47935152008-04-27 00:09:47 +00002605 return;
Dale Johannesen4e331152009-07-07 23:26:33 +00002606 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002607
Chris Lattner47935152008-04-27 00:09:47 +00002608 // Otherwise, try to resolve it to something we know about by looking at
2609 // the actual operand type.
2610 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2611 OpInfo.ConstraintCode = Repl;
2612 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2613 }
2614 }
2615}
2616
David Majnemer0fc86702013-06-08 23:51:45 +00002617/// \brief Given an exact SDIV by a constant, create a multiplication
Benjamin Kramer9960a252011-07-08 10:31:30 +00002618/// with the multiplicative inverse of the constant.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002619SDValue TargetLowering::BuildExactSDIV(SDValue Op1, SDValue Op2, SDLoc dl,
Benjamin Kramer9960a252011-07-08 10:31:30 +00002620 SelectionDAG &DAG) const {
2621 ConstantSDNode *C = cast<ConstantSDNode>(Op2);
2622 APInt d = C->getAPIntValue();
2623 assert(d != 0 && "Division by zero!");
2624
2625 // Shift the value upfront if it is even, so the LSB is one.
2626 unsigned ShAmt = d.countTrailingZeros();
2627 if (ShAmt) {
2628 // TODO: For UDIV use SRL instead of SRA.
2629 SDValue Amt = DAG.getConstant(ShAmt, getShiftAmountTy(Op1.getValueType()));
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002630 Op1 = DAG.getNode(ISD::SRA, dl, Op1.getValueType(), Op1, Amt, false, false,
2631 true);
Benjamin Kramer9960a252011-07-08 10:31:30 +00002632 d = d.ashr(ShAmt);
2633 }
2634
2635 // Calculate the multiplicative inverse, using Newton's method.
2636 APInt t, xn = d;
2637 while ((t = d*xn) != 1)
2638 xn *= APInt(d.getBitWidth(), 2) - t;
2639
2640 Op2 = DAG.getConstant(xn, Op1.getValueType());
2641 return DAG.getNode(ISD::MUL, dl, Op1.getValueType(), Op1, Op2);
2642}
2643
David Majnemer0fc86702013-06-08 23:51:45 +00002644/// \brief Given an ISD::SDIV node expressing a divide by constant,
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002645/// return a DAG expression to select that will generate the same value by
2646/// multiplying by a magic number. See:
2647/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002648SDValue TargetLowering::BuildSDIV(SDNode *N, const APInt &Divisor,
2649 SelectionDAG &DAG, bool IsAfterLegalization,
2650 std::vector<SDNode *> *Created) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002651 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002652 SDLoc dl(N);
Wesley Peck527da1b2010-11-23 03:31:01 +00002653
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002654 // Check to see if we can do this.
Eli Friedmanc8228d22008-11-30 06:35:39 +00002655 // FIXME: We should be more aggressive here.
2656 if (!isTypeLegal(VT))
2657 return SDValue();
Wesley Peck527da1b2010-11-23 03:31:01 +00002658
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002659 APInt::ms magics = Divisor.magic();
Wesley Peck527da1b2010-11-23 03:31:01 +00002660
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002661 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanc8228d22008-11-30 06:35:39 +00002662 // FIXME: We should support doing a MUL in a wider type
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002663 SDValue Q;
Richard Osborne561fac42011-11-07 17:09:05 +00002664 if (IsAfterLegalization ? isOperationLegal(ISD::MULHS, VT) :
2665 isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenf1163e92009-02-03 00:47:48 +00002666 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohmana1603612007-10-08 18:33:35 +00002667 DAG.getConstant(magics.m, VT));
Richard Osborne561fac42011-11-07 17:09:05 +00002668 else if (IsAfterLegalization ? isOperationLegal(ISD::SMUL_LOHI, VT) :
2669 isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenf1163e92009-02-03 00:47:48 +00002670 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohmana1603612007-10-08 18:33:35 +00002671 N->getOperand(0),
Gabor Greiff304a7a2008-08-28 21:40:38 +00002672 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohmana1603612007-10-08 18:33:35 +00002673 else
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002674 return SDValue(); // No mulhs or equvialent
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002675 // If d > 0 and m < 0, add the numerator
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002676 if (Divisor.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenf1163e92009-02-03 00:47:48 +00002677 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002678 if (Created)
Gabor Greiff304a7a2008-08-28 21:40:38 +00002679 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002680 }
2681 // If d < 0 and m > 0, subtract the numerator.
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002682 if (Divisor.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenf1163e92009-02-03 00:47:48 +00002683 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002684 if (Created)
Gabor Greiff304a7a2008-08-28 21:40:38 +00002685 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002686 }
2687 // Shift right algebraic if shift value is nonzero
2688 if (magics.s > 0) {
Wesley Peck527da1b2010-11-23 03:31:01 +00002689 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Owen Andersonb2c80da2011-02-25 21:41:48 +00002690 DAG.getConstant(magics.s, getShiftAmountTy(Q.getValueType())));
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002691 if (Created)
Gabor Greiff304a7a2008-08-28 21:40:38 +00002692 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002693 }
2694 // Extract the sign bit and add it to the quotient
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002695 SDValue T = DAG.getNode(ISD::SRL, dl, VT, Q,
2696 DAG.getConstant(VT.getScalarSizeInBits() - 1,
2697 getShiftAmountTy(Q.getValueType())));
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002698 if (Created)
Gabor Greiff304a7a2008-08-28 21:40:38 +00002699 Created->push_back(T.getNode());
Dale Johannesenf1163e92009-02-03 00:47:48 +00002700 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002701}
2702
David Majnemer0fc86702013-06-08 23:51:45 +00002703/// \brief Given an ISD::UDIV node expressing a divide by constant,
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002704/// return a DAG expression to select that will generate the same value by
2705/// multiplying by a magic number. See:
2706/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002707SDValue TargetLowering::BuildUDIV(SDNode *N, const APInt &Divisor,
2708 SelectionDAG &DAG, bool IsAfterLegalization,
2709 std::vector<SDNode *> *Created) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002710 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002711 SDLoc dl(N);
Eli Friedman1b7fc152008-11-30 06:02:26 +00002712
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002713 // Check to see if we can do this.
Eli Friedman1b7fc152008-11-30 06:02:26 +00002714 // FIXME: We should be more aggressive here.
2715 if (!isTypeLegal(VT))
2716 return SDValue();
2717
2718 // FIXME: We should use a narrower constant when the upper
2719 // bits are known to be zero.
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002720 APInt::mu magics = Divisor.magicu();
Benjamin Kramercfcea122011-03-17 20:39:14 +00002721
2722 SDValue Q = N->getOperand(0);
2723
2724 // If the divisor is even, we can avoid using the expensive fixup by shifting
2725 // the divided value upfront.
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002726 if (magics.a != 0 && !Divisor[0]) {
2727 unsigned Shift = Divisor.countTrailingZeros();
Benjamin Kramercfcea122011-03-17 20:39:14 +00002728 Q = DAG.getNode(ISD::SRL, dl, VT, Q,
2729 DAG.getConstant(Shift, getShiftAmountTy(Q.getValueType())));
2730 if (Created)
2731 Created->push_back(Q.getNode());
2732
2733 // Get magic number for the shifted divisor.
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002734 magics = Divisor.lshr(Shift).magicu(Shift);
Benjamin Kramercfcea122011-03-17 20:39:14 +00002735 assert(magics.a == 0 && "Should use cheap fixup now");
2736 }
Eli Friedman1b7fc152008-11-30 06:02:26 +00002737
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002738 // Multiply the numerator (operand 0) by the magic value
Eli Friedman1b7fc152008-11-30 06:02:26 +00002739 // FIXME: We should support doing a MUL in a wider type
Richard Osborne561fac42011-11-07 17:09:05 +00002740 if (IsAfterLegalization ? isOperationLegal(ISD::MULHU, VT) :
2741 isOperationLegalOrCustom(ISD::MULHU, VT))
Benjamin Kramercfcea122011-03-17 20:39:14 +00002742 Q = DAG.getNode(ISD::MULHU, dl, VT, Q, DAG.getConstant(magics.m, VT));
Richard Osborne561fac42011-11-07 17:09:05 +00002743 else if (IsAfterLegalization ? isOperationLegal(ISD::UMUL_LOHI, VT) :
2744 isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Benjamin Kramercfcea122011-03-17 20:39:14 +00002745 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT), Q,
2746 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohmana1603612007-10-08 18:33:35 +00002747 else
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002748 return SDValue(); // No mulhu or equvialent
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002749 if (Created)
Gabor Greiff304a7a2008-08-28 21:40:38 +00002750 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002751
2752 if (magics.a == 0) {
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002753 assert(magics.s < Divisor.getBitWidth() &&
Eli Friedman1b7fc152008-11-30 06:02:26 +00002754 "We shouldn't generate an undefined shift!");
Wesley Peck527da1b2010-11-23 03:31:01 +00002755 return DAG.getNode(ISD::SRL, dl, VT, Q,
Owen Andersonb2c80da2011-02-25 21:41:48 +00002756 DAG.getConstant(magics.s, getShiftAmountTy(Q.getValueType())));
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002757 } else {
Dale Johannesenf1163e92009-02-03 00:47:48 +00002758 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002759 if (Created)
Gabor Greiff304a7a2008-08-28 21:40:38 +00002760 Created->push_back(NPQ.getNode());
Wesley Peck527da1b2010-11-23 03:31:01 +00002761 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Owen Andersonb2c80da2011-02-25 21:41:48 +00002762 DAG.getConstant(1, getShiftAmountTy(NPQ.getValueType())));
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002763 if (Created)
Gabor Greiff304a7a2008-08-28 21:40:38 +00002764 Created->push_back(NPQ.getNode());
Dale Johannesenf1163e92009-02-03 00:47:48 +00002765 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002766 if (Created)
Gabor Greiff304a7a2008-08-28 21:40:38 +00002767 Created->push_back(NPQ.getNode());
Wesley Peck527da1b2010-11-23 03:31:01 +00002768 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Owen Andersonb2c80da2011-02-25 21:41:48 +00002769 DAG.getConstant(magics.s-1, getShiftAmountTy(NPQ.getValueType())));
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002770 }
2771}
Bill Wendling908bf812014-01-06 00:43:20 +00002772
2773bool TargetLowering::
2774verifyReturnAddressArgumentIsConstant(SDValue Op, SelectionDAG &DAG) const {
2775 if (!isa<ConstantSDNode>(Op.getOperand(0))) {
2776 DAG.getContext()->emitError("argument to '__builtin_return_address' must "
2777 "be a constant integer");
2778 return true;
2779 }
2780
2781 return false;
2782}
Tom Stellardb3a7fa22014-04-11 16:11:58 +00002783
2784//===----------------------------------------------------------------------===//
2785// Legalization Utilities
2786//===----------------------------------------------------------------------===//
2787
2788bool TargetLowering::expandMUL(SDNode *N, SDValue &Lo, SDValue &Hi, EVT HiLoVT,
2789 SelectionDAG &DAG, SDValue LL, SDValue LH,
2790 SDValue RL, SDValue RH) const {
2791 EVT VT = N->getValueType(0);
2792 SDLoc dl(N);
2793
2794 bool HasMULHS = isOperationLegalOrCustom(ISD::MULHS, HiLoVT);
2795 bool HasMULHU = isOperationLegalOrCustom(ISD::MULHU, HiLoVT);
2796 bool HasSMUL_LOHI = isOperationLegalOrCustom(ISD::SMUL_LOHI, HiLoVT);
2797 bool HasUMUL_LOHI = isOperationLegalOrCustom(ISD::UMUL_LOHI, HiLoVT);
2798 if (HasMULHU || HasMULHS || HasUMUL_LOHI || HasSMUL_LOHI) {
2799 unsigned OuterBitSize = VT.getSizeInBits();
2800 unsigned InnerBitSize = HiLoVT.getSizeInBits();
2801 unsigned LHSSB = DAG.ComputeNumSignBits(N->getOperand(0));
2802 unsigned RHSSB = DAG.ComputeNumSignBits(N->getOperand(1));
2803
2804 // LL, LH, RL, and RH must be either all NULL or all set to a value.
2805 assert((LL.getNode() && LH.getNode() && RL.getNode() && RH.getNode()) ||
2806 (!LL.getNode() && !LH.getNode() && !RL.getNode() && !RH.getNode()));
2807
2808 if (!LL.getNode() && !RL.getNode() &&
2809 isOperationLegalOrCustom(ISD::TRUNCATE, HiLoVT)) {
2810 LL = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, N->getOperand(0));
2811 RL = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, N->getOperand(1));
2812 }
2813
2814 if (!LL.getNode())
2815 return false;
2816
2817 APInt HighMask = APInt::getHighBitsSet(OuterBitSize, InnerBitSize);
2818 if (DAG.MaskedValueIsZero(N->getOperand(0), HighMask) &&
2819 DAG.MaskedValueIsZero(N->getOperand(1), HighMask)) {
2820 // The inputs are both zero-extended.
2821 if (HasUMUL_LOHI) {
2822 // We can emit a umul_lohi.
2823 Lo = DAG.getNode(ISD::UMUL_LOHI, dl,
2824 DAG.getVTList(HiLoVT, HiLoVT), LL, RL);
2825 Hi = SDValue(Lo.getNode(), 1);
2826 return true;
2827 }
2828 if (HasMULHU) {
2829 // We can emit a mulhu+mul.
2830 Lo = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RL);
2831 Hi = DAG.getNode(ISD::MULHU, dl, HiLoVT, LL, RL);
2832 return true;
2833 }
2834 }
2835 if (LHSSB > InnerBitSize && RHSSB > InnerBitSize) {
2836 // The input values are both sign-extended.
2837 if (HasSMUL_LOHI) {
2838 // We can emit a smul_lohi.
2839 Lo = DAG.getNode(ISD::SMUL_LOHI, dl,
2840 DAG.getVTList(HiLoVT, HiLoVT), LL, RL);
2841 Hi = SDValue(Lo.getNode(), 1);
2842 return true;
2843 }
2844 if (HasMULHS) {
2845 // We can emit a mulhs+mul.
2846 Lo = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RL);
2847 Hi = DAG.getNode(ISD::MULHS, dl, HiLoVT, LL, RL);
2848 return true;
2849 }
2850 }
2851
2852 if (!LH.getNode() && !RH.getNode() &&
2853 isOperationLegalOrCustom(ISD::SRL, VT) &&
2854 isOperationLegalOrCustom(ISD::TRUNCATE, HiLoVT)) {
2855 unsigned ShiftAmt = VT.getSizeInBits() - HiLoVT.getSizeInBits();
2856 SDValue Shift = DAG.getConstant(ShiftAmt, getShiftAmountTy(VT));
2857 LH = DAG.getNode(ISD::SRL, dl, VT, N->getOperand(0), Shift);
2858 LH = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, LH);
2859 RH = DAG.getNode(ISD::SRL, dl, VT, N->getOperand(1), Shift);
2860 RH = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, RH);
2861 }
2862
2863 if (!LH.getNode())
2864 return false;
2865
2866 if (HasUMUL_LOHI) {
2867 // Lo,Hi = umul LHS, RHS.
2868 SDValue UMulLOHI = DAG.getNode(ISD::UMUL_LOHI, dl,
2869 DAG.getVTList(HiLoVT, HiLoVT), LL, RL);
2870 Lo = UMulLOHI;
2871 Hi = UMulLOHI.getValue(1);
2872 RH = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RH);
2873 LH = DAG.getNode(ISD::MUL, dl, HiLoVT, LH, RL);
2874 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, RH);
2875 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, LH);
2876 return true;
2877 }
2878 if (HasMULHU) {
2879 Lo = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RL);
2880 Hi = DAG.getNode(ISD::MULHU, dl, HiLoVT, LL, RL);
2881 RH = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RH);
2882 LH = DAG.getNode(ISD::MUL, dl, HiLoVT, LH, RL);
2883 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, RH);
2884 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, LH);
2885 return true;
2886 }
2887 }
2888 return false;
2889}