blob: cfef17572773efe52501d664736c5a6b6d7bd723 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUInstrInfo.td - AMDGPU DAG nodes --------------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains DAG node defintions for the AMDGPU target.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// AMDGPU DAG Profiles
16//===----------------------------------------------------------------------===//
17
18def AMDGPUDTIntTernaryOp : SDTypeProfile<1, 3, [
19 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<0>, SDTCisInt<3>
20]>;
21
Matt Arsenaulta0050b02014-06-19 01:19:19 +000022def AMDGPUTrigPreOp : SDTypeProfile<1, 2,
23 [SDTCisSameAs<0, 1>, SDTCisFP<0>, SDTCisInt<2>]
24>;
25
Matt Arsenault2e7cc482014-08-15 17:30:25 +000026def AMDGPULdExpOp : SDTypeProfile<1, 2,
27 [SDTCisSameAs<0, 1>, SDTCisFP<0>, SDTCisInt<2>]
28>;
29
Matt Arsenault4831ce52015-01-06 23:00:37 +000030def AMDGPUFPClassOp : SDTypeProfile<1, 2,
31 [SDTCisInt<0>, SDTCisFP<1>, SDTCisInt<2>]
32>;
33
Matt Arsenaulta0050b02014-06-19 01:19:19 +000034def AMDGPUDivScaleOp : SDTypeProfile<2, 3,
35 [SDTCisFP<0>, SDTCisInt<1>, SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>, SDTCisSameAs<0, 4>]
36>;
37
Matt Arsenault1bc9d952015-02-14 04:22:00 +000038// float, float, float, vcc
39def AMDGPUFmasOp : SDTypeProfile<1, 4,
40 [SDTCisFP<0>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>, SDTCisInt<4>]
41>;
42
Matt Arsenault03006fd2016-07-19 16:27:56 +000043def AMDGPUKillSDT : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
44
Tom Stellard75aadc22012-12-11 21:25:42 +000045//===----------------------------------------------------------------------===//
46// AMDGPU DAG Nodes
47//
48
Jan Veselyfbcb7542016-05-13 20:39:18 +000049def AMDGPUconstdata_ptr : SDNode<
50 "AMDGPUISD::CONST_DATA_PTR", SDTypeProfile <1, 1, [SDTCisVT<0, iPTR>,
51 SDTCisVT<0, iPTR>]>
52>;
53
Tom Stellard75aadc22012-12-11 21:25:42 +000054// This argument to this node is a dword address.
55def AMDGPUdwordaddr : SDNode<"AMDGPUISD::DWORDADDR", SDTIntUnaryOp>;
56
Jan Veselyf1705042017-01-20 21:24:26 +000057// Force dependencies for vector trunc stores
58def R600dummy_chain : SDNode<"AMDGPUISD::DUMMY_CHAIN", SDTNone, [SDNPHasChain]>;
59
Matt Arsenaultad14ce82014-07-19 18:44:39 +000060def AMDGPUcos : SDNode<"AMDGPUISD::COS_HW", SDTFPUnaryOp>;
61def AMDGPUsin : SDNode<"AMDGPUISD::SIN_HW", SDTFPUnaryOp>;
62
Tom Stellard75aadc22012-12-11 21:25:42 +000063// out = a - floor(a)
64def AMDGPUfract : SDNode<"AMDGPUISD::FRACT", SDTFPUnaryOp>;
65
Matt Arsenaulta0050b02014-06-19 01:19:19 +000066// out = 1.0 / a
67def AMDGPUrcp : SDNode<"AMDGPUISD::RCP", SDTFPUnaryOp>;
68
69// out = 1.0 / sqrt(a)
70def AMDGPUrsq : SDNode<"AMDGPUISD::RSQ", SDTFPUnaryOp>;
71
Matt Arsenault257d48d2014-06-24 22:13:39 +000072// out = 1.0 / sqrt(a)
Matt Arsenault32fc5272016-07-26 16:45:45 +000073def AMDGPUrcp_legacy : SDNode<"AMDGPUISD::RCP_LEGACY", SDTFPUnaryOp>;
Matt Arsenault257d48d2014-06-24 22:13:39 +000074def AMDGPUrsq_legacy : SDNode<"AMDGPUISD::RSQ_LEGACY", SDTFPUnaryOp>;
75
76// out = 1.0 / sqrt(a) result clamped to +/- max_float.
Matt Arsenault79963e82016-02-13 01:03:00 +000077def AMDGPUrsq_clamp : SDNode<"AMDGPUISD::RSQ_CLAMP", SDTFPUnaryOp>;
Matt Arsenault257d48d2014-06-24 22:13:39 +000078
Matt Arsenault2e7cc482014-08-15 17:30:25 +000079def AMDGPUldexp : SDNode<"AMDGPUISD::LDEXP", AMDGPULdExpOp>;
80
Matt Arsenault4831ce52015-01-06 23:00:37 +000081def AMDGPUfp_class : SDNode<"AMDGPUISD::FP_CLASS", AMDGPUFPClassOp>;
82
Matt Arsenaultda59f3d2014-11-13 23:03:09 +000083// out = max(a, b) a and b are floats, where a nan comparison fails.
84// This is not commutative because this gives the second operand:
85// x < nan ? x : nan -> nan
86// nan < x ? nan : x -> x
87def AMDGPUfmax_legacy : SDNode<"AMDGPUISD::FMAX_LEGACY", SDTFPBinOp,
Matt Arsenault145d5712014-12-12 02:30:33 +000088 []
Tom Stellard75aadc22012-12-11 21:25:42 +000089>;
90
Matt Arsenault32fc5272016-07-26 16:45:45 +000091def AMDGPUfmul_legacy : SDNode<"AMDGPUISD::FMUL_LEGACY", SDTFPBinOp,
92 [SDNPCommutative, SDNPAssociative]
93>;
94
Matt Arsenault5d47d4a2014-06-12 21:15:44 +000095def AMDGPUclamp : SDNode<"AMDGPUISD::CLAMP", SDTFPTernaryOp, []>;
96
Tom Stellard75aadc22012-12-11 21:25:42 +000097// out = max(a, b) a and b are signed ints
98def AMDGPUsmax : SDNode<"AMDGPUISD::SMAX", SDTIntBinOp,
99 [SDNPCommutative, SDNPAssociative]
100>;
101
102// out = max(a, b) a and b are unsigned ints
103def AMDGPUumax : SDNode<"AMDGPUISD::UMAX", SDTIntBinOp,
104 [SDNPCommutative, SDNPAssociative]
105>;
106
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000107// out = min(a, b) a and b are floats, where a nan comparison fails.
108def AMDGPUfmin_legacy : SDNode<"AMDGPUISD::FMIN_LEGACY", SDTFPBinOp,
Matt Arsenault145d5712014-12-12 02:30:33 +0000109 []
Tom Stellard75aadc22012-12-11 21:25:42 +0000110>;
111
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +0000112// FIXME: TableGen doesn't like commutative instructions with more
113// than 2 operands.
114// out = max(a, b, c) a, b and c are floats
115def AMDGPUfmax3 : SDNode<"AMDGPUISD::FMAX3", SDTFPTernaryOp,
116 [/*SDNPCommutative, SDNPAssociative*/]
117>;
118
119// out = max(a, b, c) a, b, and c are signed ints
120def AMDGPUsmax3 : SDNode<"AMDGPUISD::SMAX3", AMDGPUDTIntTernaryOp,
121 [/*SDNPCommutative, SDNPAssociative*/]
122>;
123
124// out = max(a, b, c) a, b and c are unsigned ints
125def AMDGPUumax3 : SDNode<"AMDGPUISD::UMAX3", AMDGPUDTIntTernaryOp,
126 [/*SDNPCommutative, SDNPAssociative*/]
127>;
128
129// out = min(a, b, c) a, b and c are floats
130def AMDGPUfmin3 : SDNode<"AMDGPUISD::FMIN3", SDTFPTernaryOp,
131 [/*SDNPCommutative, SDNPAssociative*/]
132>;
133
134// out = min(a, b, c) a, b and c are signed ints
135def AMDGPUsmin3 : SDNode<"AMDGPUISD::SMIN3", AMDGPUDTIntTernaryOp,
136 [/*SDNPCommutative, SDNPAssociative*/]
137>;
138
139// out = min(a, b) a and b are unsigned ints
140def AMDGPUumin3 : SDNode<"AMDGPUISD::UMIN3", AMDGPUDTIntTernaryOp,
141 [/*SDNPCommutative, SDNPAssociative*/]
142>;
Matt Arsenault364a6742014-06-11 17:50:44 +0000143
Jan Vesely808fff52015-04-30 17:15:56 +0000144// out = (src0 + src1 > 0xFFFFFFFF) ? 1 : 0
145def AMDGPUcarry : SDNode<"AMDGPUISD::CARRY", SDTIntBinOp, []>;
146
147// out = (src1 > src0) ? 1 : 0
148def AMDGPUborrow : SDNode<"AMDGPUISD::BORROW", SDTIntBinOp, []>;
149
Wei Ding07e03712016-07-28 16:42:13 +0000150def AMDGPUSetCCOp : SDTypeProfile<1, 3, [ // setcc
151 SDTCisVT<0, i64>, SDTCisSameAs<1, 2>, SDTCisVT<3, OtherVT>
152]>;
153
154def AMDGPUsetcc : SDNode<"AMDGPUISD::SETCC", AMDGPUSetCCOp>;
Jan Vesely808fff52015-04-30 17:15:56 +0000155
Tom Stellard8485fa02016-12-07 02:42:15 +0000156def AMDGPUSetRegOp : SDTypeProfile<0, 2, [
157 SDTCisInt<0>, SDTCisInt<1>
158]>;
159
160def AMDGPUsetreg : SDNode<"AMDGPUISD::SETREG", AMDGPUSetRegOp, [
161 SDNPHasChain, SDNPSideEffect, SDNPOptInGlue, SDNPOutGlue]>;
162
163def AMDGPUfma : SDNode<"AMDGPUISD::FMA_W_CHAIN", SDTFPTernaryOp, [
164 SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
165
166def AMDGPUmul : SDNode<"AMDGPUISD::FMUL_W_CHAIN", SDTFPBinOp, [
167 SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
168
Matt Arsenault364a6742014-06-11 17:50:44 +0000169def AMDGPUcvt_f32_ubyte0 : SDNode<"AMDGPUISD::CVT_F32_UBYTE0",
170 SDTIntToFPOp, []>;
171def AMDGPUcvt_f32_ubyte1 : SDNode<"AMDGPUISD::CVT_F32_UBYTE1",
172 SDTIntToFPOp, []>;
173def AMDGPUcvt_f32_ubyte2 : SDNode<"AMDGPUISD::CVT_F32_UBYTE2",
174 SDTIntToFPOp, []>;
175def AMDGPUcvt_f32_ubyte3 : SDNode<"AMDGPUISD::CVT_F32_UBYTE3",
176 SDTIntToFPOp, []>;
177
178
Tom Stellard75aadc22012-12-11 21:25:42 +0000179// urecip - This operation is a helper for integer division, it returns the
180// result of 1 / a as a fractional unsigned integer.
181// out = (2^32 / a) + e
182// e is rounding error
183def AMDGPUurecip : SDNode<"AMDGPUISD::URECIP", SDTIntUnaryOp>;
184
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000185// Special case divide preop and flags.
186def AMDGPUdiv_scale : SDNode<"AMDGPUISD::DIV_SCALE", AMDGPUDivScaleOp>;
187
188// Special case divide FMA with scale and flags (src0 = Quotient,
189// src1 = Denominator, src2 = Numerator).
Matt Arsenault1bc9d952015-02-14 04:22:00 +0000190def AMDGPUdiv_fmas : SDNode<"AMDGPUISD::DIV_FMAS", AMDGPUFmasOp>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000191
192// Single or double precision division fixup.
193// Special case divide fixup and flags(src0 = Quotient, src1 =
194// Denominator, src2 = Numerator).
195def AMDGPUdiv_fixup : SDNode<"AMDGPUISD::DIV_FIXUP", SDTFPTernaryOp>;
196
197// Look Up 2.0 / pi src0 with segment select src1[4:0]
198def AMDGPUtrig_preop : SDNode<"AMDGPUISD::TRIG_PREOP", AMDGPUTrigPreOp>;
199
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000200def AMDGPUregister_load : SDNode<"AMDGPUISD::REGISTER_LOAD",
201 SDTypeProfile<1, 2, [SDTCisPtrTy<1>, SDTCisInt<2>]>,
202 [SDNPHasChain, SDNPMayLoad]>;
203
204def AMDGPUregister_store : SDNode<"AMDGPUISD::REGISTER_STORE",
205 SDTypeProfile<0, 3, [SDTCisPtrTy<1>, SDTCisInt<2>]>,
206 [SDNPHasChain, SDNPMayStore]>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000207
Tom Stellardf3d166a2013-08-26 15:05:49 +0000208// MSKOR instructions are atomic memory instructions used mainly for storing
209// 8-bit and 16-bit values. The definition is:
210//
211// MSKOR(dst, mask, src) MEM[dst] = ((MEM[dst] & ~mask) | src)
212//
213// src0: vec4(src, 0, 0, mask)
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000214// src1: dst - rat offset (aka pointer) in dwords
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000215def AMDGPUstore_mskor : SDNode<"AMDGPUISD::STORE_MSKOR",
216 SDTypeProfile<0, 2, []>,
217 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
Tom Stellard4d566b22013-11-27 21:23:20 +0000218
Tom Stellard354a43c2016-04-01 18:27:37 +0000219def AMDGPUatomic_cmp_swap : SDNode<"AMDGPUISD::ATOMIC_CMP_SWAP",
220 SDTypeProfile<1, 2, [SDTCisPtrTy<1>, SDTCisVec<2>]>,
221 [SDNPHasChain, SDNPMayStore, SDNPMayLoad,
222 SDNPMemOperand]>;
223
Tom Stellard4d566b22013-11-27 21:23:20 +0000224def AMDGPUround : SDNode<"ISD::FROUND",
225 SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisSameAs<0,1>]>>;
Matt Arsenaultfae02982014-03-17 18:58:11 +0000226
227def AMDGPUbfe_u32 : SDNode<"AMDGPUISD::BFE_U32", AMDGPUDTIntTernaryOp>;
228def AMDGPUbfe_i32 : SDNode<"AMDGPUISD::BFE_I32", AMDGPUDTIntTernaryOp>;
Matt Arsenaultb3458362014-03-31 18:21:13 +0000229def AMDGPUbfi : SDNode<"AMDGPUISD::BFI", AMDGPUDTIntTernaryOp>;
230def AMDGPUbfm : SDNode<"AMDGPUISD::BFM", SDTIntBinOp>;
Matt Arsenaultfae02982014-03-17 18:58:11 +0000231
Matt Arsenaultde5fbe92016-01-11 17:02:00 +0000232def AMDGPUffbh_u32 : SDNode<"AMDGPUISD::FFBH_U32", SDTIntUnaryOp>;
Matt Arsenaultc96e1de2016-07-18 18:35:05 +0000233def AMDGPUffbh_i32 : SDNode<"AMDGPUISD::FFBH_I32", SDTIntUnaryOp>;
Matt Arsenaultde5fbe92016-01-11 17:02:00 +0000234
Matt Arsenault2712d4a2016-08-27 01:32:27 +0000235// Signed and unsigned 24-bit multiply. The highest 8-bits are ignore
236// when performing the mulitply. The result is a 32-bit value.
Tom Stellard50122a52014-04-07 19:45:41 +0000237def AMDGPUmul_u24 : SDNode<"AMDGPUISD::MUL_U24", SDTIntBinOp,
Matt Arsenault2712d4a2016-08-27 01:32:27 +0000238 [SDNPCommutative, SDNPAssociative]
Tom Stellard50122a52014-04-07 19:45:41 +0000239>;
240def AMDGPUmul_i24 : SDNode<"AMDGPUISD::MUL_I24", SDTIntBinOp,
Matt Arsenault2712d4a2016-08-27 01:32:27 +0000241 [SDNPCommutative, SDNPAssociative]
242>;
243
244def AMDGPUmulhi_u24 : SDNode<"AMDGPUISD::MULHI_U24", SDTIntBinOp,
245 [SDNPCommutative, SDNPAssociative]
246>;
247def AMDGPUmulhi_i24 : SDNode<"AMDGPUISD::MULHI_I24", SDTIntBinOp,
248 [SDNPCommutative, SDNPAssociative]
Tom Stellard50122a52014-04-07 19:45:41 +0000249>;
Matt Arsenaulteb260202014-05-22 18:00:15 +0000250
251def AMDGPUmad_u24 : SDNode<"AMDGPUISD::MAD_U24", AMDGPUDTIntTernaryOp,
252 []
253>;
254def AMDGPUmad_i24 : SDNode<"AMDGPUISD::MAD_I24", AMDGPUDTIntTernaryOp,
255 []
256>;
Tom Stellardbc5b5372014-06-13 16:38:59 +0000257
Matt Arsenaultf639c322016-01-28 20:53:42 +0000258def AMDGPUsmed3 : SDNode<"AMDGPUISD::SMED3", AMDGPUDTIntTernaryOp,
259 []
260>;
261
262def AMDGPUumed3 : SDNode<"AMDGPUISD::UMED3", AMDGPUDTIntTernaryOp,
263 []
264>;
265
266def AMDGPUfmed3 : SDNode<"AMDGPUISD::FMED3", SDTFPTernaryOp, []>;
267
Tom Stellardfc92e772015-05-12 14:18:14 +0000268def AMDGPUsendmsg : SDNode<"AMDGPUISD::SENDMSG",
269 SDTypeProfile<0, 1, [SDTCisInt<0>]>,
270 [SDNPHasChain, SDNPInGlue]>;
271
Jan Veselyd48445d2017-01-04 18:06:55 +0000272def AMDGPUsendmsghalt : SDNode<"AMDGPUISD::SENDMSGHALT",
273 SDTypeProfile<0, 1, [SDTCisInt<0>]>,
274 [SDNPHasChain, SDNPInGlue]>;
275
Tom Stellard2a9d9472015-05-12 15:00:46 +0000276def AMDGPUinterp_mov : SDNode<"AMDGPUISD::INTERP_MOV",
277 SDTypeProfile<1, 3, [SDTCisFP<0>]>,
278 [SDNPInGlue]>;
279
280def AMDGPUinterp_p1 : SDNode<"AMDGPUISD::INTERP_P1",
281 SDTypeProfile<1, 3, [SDTCisFP<0>]>,
282 [SDNPInGlue, SDNPOutGlue]>;
283
284def AMDGPUinterp_p2 : SDNode<"AMDGPUISD::INTERP_P2",
285 SDTypeProfile<1, 4, [SDTCisFP<0>]>,
286 [SDNPInGlue]>;
287
Matt Arsenault7bee6ac2016-12-05 20:23:10 +0000288
Matt Arsenault03006fd2016-07-19 16:27:56 +0000289def AMDGPUkill : SDNode<"AMDGPUISD::KILL", AMDGPUKillSDT,
290 [SDNPHasChain, SDNPSideEffect]>;
291
Matt Arsenault7bee6ac2016-12-05 20:23:10 +0000292// SI+ export
293def AMDGPUExportOp : SDTypeProfile<0, 8, [
Matt Arsenault4165efd2017-01-17 07:26:53 +0000294 SDTCisInt<0>, // i8 tgt
295 SDTCisInt<1>, // i8 en
296 // i32 or f32 src0
297 SDTCisSameAs<3, 2>, // f32 src1
298 SDTCisSameAs<4, 2>, // f32 src2
299 SDTCisSameAs<5, 2>, // f32 src3
300 SDTCisInt<6>, // i1 compr
Matt Arsenault7bee6ac2016-12-05 20:23:10 +0000301 // skip done
Matt Arsenault4165efd2017-01-17 07:26:53 +0000302 SDTCisInt<1> // i1 vm
303
Matt Arsenault7bee6ac2016-12-05 20:23:10 +0000304]>;
305
306def AMDGPUexport: SDNode<"AMDGPUISD::EXPORT", AMDGPUExportOp,
307 [SDNPHasChain, SDNPMayStore]>;
308
309def AMDGPUexport_done: SDNode<"AMDGPUISD::EXPORT_DONE", AMDGPUExportOp,
310 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
311
312
313def R600ExportOp : SDTypeProfile<0, 7, [SDTCisFP<0>, SDTCisInt<1>]>;
314
315def R600_EXPORT: SDNode<"AMDGPUISD::R600_EXPORT", R600ExportOp,
316 [SDNPHasChain, SDNPSideEffect]>;
317
Tom Stellardbc5b5372014-06-13 16:38:59 +0000318//===----------------------------------------------------------------------===//
319// Flow Control Profile Types
320//===----------------------------------------------------------------------===//
321// Branch instruction where second and third are basic blocks
322def SDTIL_BRCond : SDTypeProfile<0, 2, [
323 SDTCisVT<0, OtherVT>
324 ]>;
325
326//===----------------------------------------------------------------------===//
327// Flow Control DAG Nodes
328//===----------------------------------------------------------------------===//
329def IL_brcond : SDNode<"AMDGPUISD::BRANCH_COND", SDTIL_BRCond, [SDNPHasChain]>;
330
331//===----------------------------------------------------------------------===//
332// Call/Return DAG Nodes
333//===----------------------------------------------------------------------===//
Matt Arsenault9babdf42016-06-22 20:15:28 +0000334def AMDGPUendpgm : SDNode<"AMDGPUISD::ENDPGM", SDTNone,
335 [SDNPHasChain, SDNPOptInGlue]>;
336
337def AMDGPUreturn : SDNode<"AMDGPUISD::RETURN", SDTNone,
Marek Olsak8a0f3352016-01-13 17:23:04 +0000338 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;