blob: 064a67efb7a418a7756c4b3faa03e579e5e780cc [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrInfo.td - SI Instruction Infos -------------*- tablegen -*--===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Tom Stellardc721a232014-05-16 20:56:47 +000010// Execpt for the NONE field, this must be kept in sync with the SISubtarget enum
11// in AMDGPUMCInstLower.h
12def SISubtarget {
13 int NONE = -1;
14 int SI = 0;
15}
16
Tom Stellard75aadc22012-12-11 21:25:42 +000017//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +000018// SI DAG Nodes
19//===----------------------------------------------------------------------===//
20
Tom Stellard9fa17912013-08-14 23:24:45 +000021def SIload_constant : SDNode<"AMDGPUISD::LOAD_CONSTANT",
Tom Stellard868fd922014-04-17 21:00:11 +000022 SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i32>]>,
Tom Stellard9fa17912013-08-14 23:24:45 +000023 [SDNPMayLoad, SDNPMemOperand]
24>;
25
Tom Stellardafcf12f2013-09-12 02:55:14 +000026def SItbuffer_store : SDNode<"AMDGPUISD::TBUFFER_STORE_FORMAT",
27 SDTypeProfile<0, 13,
Tom Stellard868fd922014-04-17 21:00:11 +000028 [SDTCisVT<0, v4i32>, // rsrc(SGPR)
Tom Stellardafcf12f2013-09-12 02:55:14 +000029 SDTCisVT<1, iAny>, // vdata(VGPR)
30 SDTCisVT<2, i32>, // num_channels(imm)
31 SDTCisVT<3, i32>, // vaddr(VGPR)
32 SDTCisVT<4, i32>, // soffset(SGPR)
33 SDTCisVT<5, i32>, // inst_offset(imm)
34 SDTCisVT<6, i32>, // dfmt(imm)
35 SDTCisVT<7, i32>, // nfmt(imm)
36 SDTCisVT<8, i32>, // offen(imm)
37 SDTCisVT<9, i32>, // idxen(imm)
38 SDTCisVT<10, i32>, // glc(imm)
39 SDTCisVT<11, i32>, // slc(imm)
40 SDTCisVT<12, i32> // tfe(imm)
41 ]>,
42 [SDNPMayStore, SDNPMemOperand, SDNPHasChain]
43>;
44
Tom Stellard9fa17912013-08-14 23:24:45 +000045def SIload_input : SDNode<"AMDGPUISD::LOAD_INPUT",
Tom Stellard868fd922014-04-17 21:00:11 +000046 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i16>,
Tom Stellard9fa17912013-08-14 23:24:45 +000047 SDTCisVT<3, i32>]>
48>;
49
50class SDSample<string opcode> : SDNode <opcode,
Tom Stellard67850652013-08-14 23:24:53 +000051 SDTypeProfile<1, 4, [SDTCisVT<0, v4f32>, SDTCisVT<2, v32i8>,
Tom Stellard868fd922014-04-17 21:00:11 +000052 SDTCisVT<3, v4i32>, SDTCisVT<4, i32>]>
Tom Stellard9fa17912013-08-14 23:24:45 +000053>;
54
55def SIsample : SDSample<"AMDGPUISD::SAMPLE">;
56def SIsampleb : SDSample<"AMDGPUISD::SAMPLEB">;
57def SIsampled : SDSample<"AMDGPUISD::SAMPLED">;
58def SIsamplel : SDSample<"AMDGPUISD::SAMPLEL">;
59
Tom Stellard067c8152014-07-21 14:01:14 +000060def SIconstdata_ptr : SDNode<
61 "AMDGPUISD::CONST_DATA_PTR", SDTypeProfile <1, 0, [SDTCisVT<0, i64>]>
62>;
63
Tom Stellard26075d52013-02-07 19:39:38 +000064// Transformation function, extract the lower 32bit of a 64bit immediate
65def LO32 : SDNodeXForm<imm, [{
66 return CurDAG->getTargetConstant(N->getZExtValue() & 0xffffffff, MVT::i32);
67}]>;
68
Tom Stellardab8a8c82013-07-12 18:15:02 +000069def LO32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +000070 APInt V = N->getValueAPF().bitcastToAPInt().trunc(32);
71 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +000072}]>;
73
Tom Stellard26075d52013-02-07 19:39:38 +000074// Transformation function, extract the upper 32bit of a 64bit immediate
75def HI32 : SDNodeXForm<imm, [{
76 return CurDAG->getTargetConstant(N->getZExtValue() >> 32, MVT::i32);
77}]>;
78
Tom Stellardab8a8c82013-07-12 18:15:02 +000079def HI32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +000080 APInt V = N->getValueAPF().bitcastToAPInt().lshr(32).trunc(32);
81 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +000082}]>;
83
Tom Stellard044e4182014-02-06 18:36:34 +000084def IMM8bitDWORD : PatLeaf <(imm),
85 [{return (N->getZExtValue() & ~0x3FC) == 0;}]
Tom Stellard89093802013-02-07 19:39:40 +000086>;
87
Tom Stellard044e4182014-02-06 18:36:34 +000088def as_dword_i32imm : SDNodeXForm<imm, [{
89 return CurDAG->getTargetConstant(N->getZExtValue() >> 2, MVT::i32);
90}]>;
91
Tom Stellardafcf12f2013-09-12 02:55:14 +000092def as_i1imm : SDNodeXForm<imm, [{
93 return CurDAG->getTargetConstant(N->getZExtValue(), MVT::i1);
94}]>;
95
96def as_i8imm : SDNodeXForm<imm, [{
97 return CurDAG->getTargetConstant(N->getZExtValue(), MVT::i8);
98}]>;
99
Tom Stellard07a10a32013-06-03 17:39:43 +0000100def as_i16imm : SDNodeXForm<imm, [{
101 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i16);
102}]>;
103
Tom Stellard044e4182014-02-06 18:36:34 +0000104def as_i32imm: SDNodeXForm<imm, [{
105 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i32);
106}]>;
107
Matt Arsenault99ed7892014-03-19 22:19:49 +0000108def IMM8bit : PatLeaf <(imm),
109 [{return isUInt<8>(N->getZExtValue());}]
110>;
111
Tom Stellard07a10a32013-06-03 17:39:43 +0000112def IMM12bit : PatLeaf <(imm),
113 [{return isUInt<12>(N->getZExtValue());}]
Tom Stellard89093802013-02-07 19:39:40 +0000114>;
115
Matt Arsenault99ed7892014-03-19 22:19:49 +0000116def IMM16bit : PatLeaf <(imm),
117 [{return isUInt<16>(N->getZExtValue());}]
118>;
119
Tom Stellardd6cb8e82014-05-09 16:42:21 +0000120def IMM32bit : PatLeaf <(imm),
121 [{return isUInt<32>(N->getZExtValue());}]
122>;
123
Tom Stellarde2367942014-02-06 18:36:41 +0000124def mubuf_vaddr_offset : PatFrag<
125 (ops node:$ptr, node:$offset, node:$imm_offset),
126 (add (add node:$ptr, node:$offset), node:$imm_offset)
127>;
128
Christian Konigf82901a2013-02-26 17:52:23 +0000129class InlineImm <ValueType vt> : PatLeaf <(vt imm), [{
Tom Stellard7ed0b522014-04-03 20:19:27 +0000130 return isInlineImmediate(N);
Christian Konigb559b072013-02-16 11:28:36 +0000131}]>;
132
Tom Stellarddf94dc32013-08-14 23:24:24 +0000133class SGPRImm <dag frag> : PatLeaf<frag, [{
134 if (TM.getSubtarget<AMDGPUSubtarget>().getGeneration() <
135 AMDGPUSubtarget::SOUTHERN_ISLANDS) {
136 return false;
137 }
138 const SIRegisterInfo *SIRI =
Eric Christopherd9134482014-08-04 21:25:23 +0000139 static_cast<const SIRegisterInfo*>(TM.getSubtargetImpl()->getRegisterInfo());
Tom Stellarddf94dc32013-08-14 23:24:24 +0000140 for (SDNode::use_iterator U = N->use_begin(), E = SDNode::use_end();
141 U != E; ++U) {
142 if (SIRI->isSGPRClass(getOperandRegClass(*U, U.getOperandNo()))) {
143 return true;
144 }
145 }
146 return false;
147}]>;
148
Tom Stellard01825af2014-07-21 14:01:08 +0000149//===----------------------------------------------------------------------===//
150// Custom Operands
151//===----------------------------------------------------------------------===//
152
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +0000153def FRAMEri32 : Operand<iPTR> {
Matt Arsenault06028dd2014-05-01 16:37:52 +0000154 let MIOperandInfo = (ops i32:$ptr, i32imm:$index);
Tom Stellard81d871d2013-11-13 23:36:50 +0000155}
156
Tom Stellard01825af2014-07-21 14:01:08 +0000157def sopp_brtarget : Operand<OtherVT> {
158 let EncoderMethod = "getSOPPBrEncoding";
159 let OperandType = "OPERAND_PCREL";
160}
161
Tom Stellardb4a313a2014-08-01 00:32:39 +0000162include "SIInstrFormats.td"
163
Tom Stellard229d5e62014-08-05 14:48:12 +0000164let OperandType = "OPERAND_IMMEDIATE" in {
165
166def offen : Operand<i1> {
167 let PrintMethod = "printOffen";
168}
169def idxen : Operand<i1> {
170 let PrintMethod = "printIdxen";
171}
172def addr64 : Operand<i1> {
173 let PrintMethod = "printAddr64";
174}
175def mbuf_offset : Operand<i16> {
176 let PrintMethod = "printMBUFOffset";
177}
178def glc : Operand <i1> {
179 let PrintMethod = "printGLC";
180}
181def slc : Operand <i1> {
182 let PrintMethod = "printSLC";
183}
184def tfe : Operand <i1> {
185 let PrintMethod = "printTFE";
186}
187
188} // End OperandType = "OPERAND_IMMEDIATE"
189
Christian Konig72d5d5c2013-02-21 15:16:44 +0000190//===----------------------------------------------------------------------===//
Tom Stellardb02c2682014-06-24 23:33:07 +0000191// Complex patterns
192//===----------------------------------------------------------------------===//
193
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000194def DS1Addr1Offset : ComplexPattern<i32, 2, "SelectDS1Addr1Offset">;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000195def DS64Bit4ByteAligned : ComplexPattern<i32, 3, "SelectDS64Bit4ByteAligned">;
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000196
Tom Stellardb02094e2014-07-21 15:45:01 +0000197def MUBUFAddr32 : ComplexPattern<i64, 9, "SelectMUBUFAddr32">;
Tom Stellardb02c2682014-06-24 23:33:07 +0000198def MUBUFAddr64 : ComplexPattern<i64, 3, "SelectMUBUFAddr64">;
Tom Stellardb02094e2014-07-21 15:45:01 +0000199def MUBUFScratch : ComplexPattern<i64, 4, "SelectMUBUFScratch">;
Tom Stellard155bbb72014-08-11 22:18:17 +0000200def MUBUFOffset : ComplexPattern<i64, 6, "SelectMUBUFOffset">;
Tom Stellardb02c2682014-06-24 23:33:07 +0000201
Tom Stellardb4a313a2014-08-01 00:32:39 +0000202def VOP3Mods0 : ComplexPattern<untyped, 4, "SelectVOP3Mods0">;
203def VOP3Mods : ComplexPattern<untyped, 2, "SelectVOP3Mods">;
204
Tom Stellardb02c2682014-06-24 23:33:07 +0000205//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000206// SI assembler operands
207//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000208
Christian Konigeabf8332013-02-21 15:16:49 +0000209def SIOperand {
210 int ZERO = 0x80;
Christian Konigd3039962013-02-26 17:52:09 +0000211 int VCC = 0x6A;
Tom Stellard75aadc22012-12-11 21:25:42 +0000212}
213
Tom Stellardb4a313a2014-08-01 00:32:39 +0000214def SRCMODS {
215 int NONE = 0;
216}
217
218def DSTCLAMP {
219 int NONE = 0;
220}
221
222def DSTOMOD {
223 int NONE = 0;
224}
Tom Stellard75aadc22012-12-11 21:25:42 +0000225
Christian Konig72d5d5c2013-02-21 15:16:44 +0000226//===----------------------------------------------------------------------===//
227//
228// SI Instruction multiclass helpers.
229//
230// Instructions with _32 take 32-bit operands.
231// Instructions with _64 take 64-bit operands.
232//
233// VOP_* instructions can use either a 32-bit or 64-bit encoding. The 32-bit
234// encoding is the standard encoding, but instruction that make use of
235// any of the instruction modifiers must use the 64-bit encoding.
236//
237// Instructions with _e32 use the 32-bit encoding.
238// Instructions with _e64 use the 64-bit encoding.
239//
240//===----------------------------------------------------------------------===//
241
242//===----------------------------------------------------------------------===//
243// Scalar classes
244//===----------------------------------------------------------------------===//
245
Christian Konige0130a22013-02-21 15:17:13 +0000246class SOP1_32 <bits<8> op, string opName, list<dag> pattern> : SOP1 <
247 op, (outs SReg_32:$dst), (ins SSrc_32:$src0),
248 opName#" $dst, $src0", pattern
249>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000250
Christian Konige0130a22013-02-21 15:17:13 +0000251class SOP1_64 <bits<8> op, string opName, list<dag> pattern> : SOP1 <
252 op, (outs SReg_64:$dst), (ins SSrc_64:$src0),
253 opName#" $dst, $src0", pattern
254>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000255
Matt Arsenault8333e432014-06-10 19:18:24 +0000256// 64-bit input, 32-bit output.
257class SOP1_32_64 <bits<8> op, string opName, list<dag> pattern> : SOP1 <
258 op, (outs SReg_32:$dst), (ins SSrc_64:$src0),
259 opName#" $dst, $src0", pattern
260>;
261
Christian Konige0130a22013-02-21 15:17:13 +0000262class SOP2_32 <bits<7> op, string opName, list<dag> pattern> : SOP2 <
263 op, (outs SReg_32:$dst), (ins SSrc_32:$src0, SSrc_32:$src1),
264 opName#" $dst, $src0, $src1", pattern
265>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000266
Christian Konige0130a22013-02-21 15:17:13 +0000267class SOP2_64 <bits<7> op, string opName, list<dag> pattern> : SOP2 <
268 op, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_64:$src1),
269 opName#" $dst, $src0, $src1", pattern
270>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000271
Tom Stellard82166022013-11-13 23:36:37 +0000272class SOP2_SHIFT_64 <bits<7> op, string opName, list<dag> pattern> : SOP2 <
273 op, (outs SReg_64:$dst), (ins SSrc_64:$src0, SSrc_32:$src1),
274 opName#" $dst, $src0, $src1", pattern
275>;
276
Christian Konig72d5d5c2013-02-21 15:16:44 +0000277
Matt Arsenault0cb92e12014-04-11 19:25:18 +0000278class SOPC_Helper <bits<7> op, RegisterClass rc, ValueType vt,
279 string opName, PatLeaf cond> : SOPC <
280 op, (outs SCCReg:$dst), (ins rc:$src0, rc:$src1),
281 opName#" $dst, $src0, $src1", []>;
282
283class SOPC_32<bits<7> op, string opName, PatLeaf cond = COND_NULL>
284 : SOPC_Helper<op, SSrc_32, i32, opName, cond>;
285
286class SOPC_64<bits<7> op, string opName, PatLeaf cond = COND_NULL>
287 : SOPC_Helper<op, SSrc_64, i64, opName, cond>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000288
Christian Konige0130a22013-02-21 15:17:13 +0000289class SOPK_32 <bits<5> op, string opName, list<dag> pattern> : SOPK <
290 op, (outs SReg_32:$dst), (ins i16imm:$src0),
291 opName#" $dst, $src0", pattern
292>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000293
Christian Konige0130a22013-02-21 15:17:13 +0000294class SOPK_64 <bits<5> op, string opName, list<dag> pattern> : SOPK <
295 op, (outs SReg_64:$dst), (ins i16imm:$src0),
296 opName#" $dst, $src0", pattern
297>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000298
Christian Konig9c7afd12013-03-18 11:33:50 +0000299multiclass SMRD_Helper <bits<5> op, string asm, RegisterClass baseClass,
300 RegisterClass dstClass> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000301 def _IMM : SMRD <
302 op, 1, (outs dstClass:$dst),
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000303 (ins baseClass:$sbase, u32imm:$offset),
Christian Konige0130a22013-02-21 15:17:13 +0000304 asm#" $dst, $sbase, $offset", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000305 >;
306
307 def _SGPR : SMRD <
308 op, 0, (outs dstClass:$dst),
Christian Konig9c7afd12013-03-18 11:33:50 +0000309 (ins baseClass:$sbase, SReg_32:$soff),
Christian Konige0130a22013-02-21 15:17:13 +0000310 asm#" $dst, $sbase, $soff", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000311 >;
312}
313
314//===----------------------------------------------------------------------===//
315// Vector ALU classes
316//===----------------------------------------------------------------------===//
317
Tom Stellardb4a313a2014-08-01 00:32:39 +0000318// This must always be right before the operand being input modified.
319def InputMods : OperandWithDefaultOps <i32, (ops (i32 0))> {
320 let PrintMethod = "printOperandAndMods";
321}
322def InputModsNoDefault : Operand <i32> {
323 let PrintMethod = "printOperandAndMods";
324}
325
326class getNumSrcArgs<ValueType Src1, ValueType Src2> {
327 int ret =
328 !if (!eq(Src1.Value, untyped.Value), 1, // VOP1
329 !if (!eq(Src2.Value, untyped.Value), 2, // VOP2
330 3)); // VOP3
331}
332
333// Returns the register class to use for the destination of VOP[123C]
334// instructions for the given VT.
335class getVALUDstForVT<ValueType VT> {
336 RegisterClass ret = !if(!eq(VT.Size, 32), VReg_32, VReg_64);
337}
338
339// Returns the register class to use for source 0 of VOP[12C]
340// instructions for the given VT.
341class getVOPSrc0ForVT<ValueType VT> {
342 RegisterClass ret = !if(!eq(VT.Size, 32), VSrc_32, VSrc_64);
343}
344
345// Returns the register class to use for source 1 of VOP[12C] for the
346// given VT.
347class getVOPSrc1ForVT<ValueType VT> {
348 RegisterClass ret = !if(!eq(VT.Size, 32), VReg_32, VReg_64);
349}
350
351// Returns the register classes for the source arguments of a VOP[12C]
352// instruction for the given SrcVTs.
353class getInRC32 <list<ValueType> SrcVT> {
354 list<RegisterClass> ret = [
355 getVOPSrc0ForVT<SrcVT[0]>.ret,
356 getVOPSrc1ForVT<SrcVT[1]>.ret
357 ];
358}
359
360// Returns the register class to use for sources of VOP3 instructions for the
361// given VT.
362class getVOP3SrcForVT<ValueType VT> {
363 RegisterClass ret = !if(!eq(VT.Size, 32), VSrc_32, VSrc_64);
364}
365
366// Returns the register classes for the source arguments of a VOP3
367// instruction for the given SrcVTs.
368class getInRC64 <list<ValueType> SrcVT> {
369 list<RegisterClass> ret = [
370 getVOP3SrcForVT<SrcVT[0]>.ret,
371 getVOP3SrcForVT<SrcVT[1]>.ret,
372 getVOP3SrcForVT<SrcVT[2]>.ret
373 ];
374}
375
376// Returns 1 if the source arguments have modifiers, 0 if they do not.
377class hasModifiers<ValueType SrcVT> {
378 bit ret = !if(!eq(SrcVT.Value, f32.Value), 1,
379 !if(!eq(SrcVT.Value, f64.Value), 1, 0));
380}
381
382// Returns the input arguments for VOP[12C] instructions for the given SrcVT.
383class getIns32 <RegisterClass Src0RC, RegisterClass Src1RC, int NumSrcArgs> {
384 dag ret = !if(!eq(NumSrcArgs, 1), (ins Src0RC:$src0), // VOP1
385 !if(!eq(NumSrcArgs, 2), (ins Src0RC:$src0, Src1RC:$src1), // VOP2
386 (ins)));
387}
388
389// Returns the input arguments for VOP3 instructions for the given SrcVT.
390class getIns64 <RegisterClass Src0RC, RegisterClass Src1RC,
391 RegisterClass Src2RC, int NumSrcArgs,
392 bit HasModifiers> {
393
394 dag ret =
395 !if (!eq(NumSrcArgs, 1),
396 !if (!eq(HasModifiers, 1),
397 // VOP1 with modifiers
398 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
399 i32imm:$clamp, i32imm:$omod)
400 /* else */,
401 // VOP1 without modifiers
402 (ins Src0RC:$src0)
403 /* endif */ ),
404 !if (!eq(NumSrcArgs, 2),
405 !if (!eq(HasModifiers, 1),
406 // VOP 2 with modifiers
407 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
408 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
409 i32imm:$clamp, i32imm:$omod)
410 /* else */,
411 // VOP2 without modifiers
412 (ins Src0RC:$src0, Src1RC:$src1)
413 /* endif */ )
414 /* NumSrcArgs == 3 */,
415 !if (!eq(HasModifiers, 1),
416 // VOP3 with modifiers
417 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
418 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
419 InputModsNoDefault:$src2_modifiers, Src2RC:$src2,
420 i32imm:$clamp, i32imm:$omod)
421 /* else */,
422 // VOP3 without modifiers
423 (ins Src0RC:$src0, Src1RC:$src1, Src2RC:$src2)
424 /* endif */ )));
425}
426
427// Returns the assembly string for the inputs and outputs of a VOP[12C]
428// instruction. This does not add the _e32 suffix, so it can be reused
429// by getAsm64.
430class getAsm32 <int NumSrcArgs> {
431 string src1 = ", $src1";
432 string src2 = ", $src2";
433 string ret = " $dst, $src0"#
434 !if(!eq(NumSrcArgs, 1), "", src1)#
435 !if(!eq(NumSrcArgs, 3), src2, "");
436}
437
438// Returns the assembly string for the inputs and outputs of a VOP3
439// instruction.
440class getAsm64 <int NumSrcArgs, bit HasModifiers> {
441 string src0 = "$src0_modifiers,";
442 string src1 = !if(!eq(NumSrcArgs, 1), "", " $src1_modifiers,");
443 string src2 = !if(!eq(NumSrcArgs, 3), " $src2_modifiers,", "");
444 string ret =
445 !if(!eq(HasModifiers, 0),
446 getAsm32<NumSrcArgs>.ret,
447 " $dst, "#src0#src1#src2#" $clamp, $omod");
448}
449
450
451class VOPProfile <list<ValueType> _ArgVT> {
452
453 field list<ValueType> ArgVT = _ArgVT;
454
455 field ValueType DstVT = ArgVT[0];
456 field ValueType Src0VT = ArgVT[1];
457 field ValueType Src1VT = ArgVT[2];
458 field ValueType Src2VT = ArgVT[3];
459 field RegisterClass DstRC = getVALUDstForVT<DstVT>.ret;
460 field RegisterClass Src0RC32 = getVOPSrc0ForVT<Src0VT>.ret;
461 field RegisterClass Src1RC32 = getVOPSrc1ForVT<Src1VT>.ret;
462 field RegisterClass Src0RC64 = getVOP3SrcForVT<Src0VT>.ret;
463 field RegisterClass Src1RC64 = getVOP3SrcForVT<Src1VT>.ret;
464 field RegisterClass Src2RC64 = getVOP3SrcForVT<Src2VT>.ret;
465
466 field int NumSrcArgs = getNumSrcArgs<Src1VT, Src2VT>.ret;
467 field bit HasModifiers = hasModifiers<Src0VT>.ret;
468
469 field dag Outs = (outs DstRC:$dst);
470
471 field dag Ins32 = getIns32<Src0RC32, Src1RC32, NumSrcArgs>.ret;
472 field dag Ins64 = getIns64<Src0RC64, Src1RC64, Src2RC64, NumSrcArgs,
473 HasModifiers>.ret;
474
Matt Arsenault9215b172014-08-03 05:27:14 +0000475 field string Asm32 = "_e32"#getAsm32<NumSrcArgs>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000476 field string Asm64 = getAsm64<NumSrcArgs, HasModifiers>.ret;
477}
478
479def VOP_F32_F32 : VOPProfile <[f32, f32, untyped, untyped]>;
480def VOP_F32_F64 : VOPProfile <[f32, f64, untyped, untyped]>;
481def VOP_F32_I32 : VOPProfile <[f32, i32, untyped, untyped]>;
482def VOP_F64_F32 : VOPProfile <[f64, f32, untyped, untyped]>;
483def VOP_F64_F64 : VOPProfile <[f64, f64, untyped, untyped]>;
484def VOP_F64_I32 : VOPProfile <[f64, i32, untyped, untyped]>;
485def VOP_I32_F32 : VOPProfile <[i32, f32, untyped, untyped]>;
486def VOP_I32_F64 : VOPProfile <[i32, f64, untyped, untyped]>;
487def VOP_I32_I32 : VOPProfile <[i32, i32, untyped, untyped]>;
488
489def VOP_F32_F32_F32 : VOPProfile <[f32, f32, f32, untyped]>;
490def VOP_F32_F32_I32 : VOPProfile <[f32, f32, i32, untyped]>;
491def VOP_F64_F64_F64 : VOPProfile <[f64, f64, f64, untyped]>;
492def VOP_F64_F64_I32 : VOPProfile <[f64, f64, i32, untyped]>;
493def VOP_I32_F32_F32 : VOPProfile <[i32, f32, f32, untyped]>;
494def VOP_I32_I32_I32 : VOPProfile <[i32, i32, i32, untyped]>;
495def VOP_I32_I32_I32_VCC : VOPProfile <[i32, i32, i32, untyped]> {
496 let Src0RC32 = VReg_32;
497}
498def VOP_I64_I64_I32 : VOPProfile <[i64, i64, i32, untyped]>;
499def VOP_I64_I64_I64 : VOPProfile <[i64, i64, i64, untyped]>;
500
501def VOP_F32_F32_F32_F32 : VOPProfile <[f32, f32, f32, f32]>;
502def VOP_F64_F64_F64_F64 : VOPProfile <[f64, f64, f64, f64]>;
503def VOP_I32_I32_I32_I32 : VOPProfile <[i32, i32, i32, i32]>;
504def VOP_I64_I32_I32_I64 : VOPProfile <[i64, i32, i32, i64]>;
505
506
Christian Konigf741fbf2013-02-26 17:52:42 +0000507class VOP <string opName> {
508 string OpName = opName;
509}
510
Christian Konig3c145802013-03-27 09:12:59 +0000511class VOP2_REV <string revOp, bit isOrig> {
512 string RevOp = revOp;
513 bit IsOrig = isOrig;
514}
515
Tom Stellardc721a232014-05-16 20:56:47 +0000516class SIMCInstr <string pseudo, int subtarget> {
517 string PseudoInstr = pseudo;
518 int Subtarget = subtarget;
519}
520
Tom Stellardb4a313a2014-08-01 00:32:39 +0000521class VOP3DisableFields <bit HasSrc1, bit HasSrc2, bit HasModifiers> {
522
523 bits<2> src0_modifiers = !if(HasModifiers, ?, 0);
524 bits<2> src1_modifiers = !if(HasModifiers, !if(HasSrc1, ?, 0), 0);
525 bits<2> src2_modifiers = !if(HasModifiers, !if(HasSrc2, ? ,0) ,0);
526 bits<2> omod = !if(HasModifiers, ?, 0);
527 bits<1> clamp = !if(HasModifiers, ?, 0);
528 bits<9> src1 = !if(HasSrc1, ?, 0);
529 bits<9> src2 = !if(HasSrc2, ?, 0);
530}
531
Tom Stellardbda32c92014-07-21 17:44:29 +0000532class VOP3_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
533 VOP3Common <outs, ins, "", pattern>,
534 VOP <opName>,
535 SIMCInstr<opName, SISubtarget.NONE> {
536 let isPseudo = 1;
537}
538
539class VOP3_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> :
540 VOP3 <op, outs, ins, asm, []>,
541 SIMCInstr<opName, SISubtarget.SI>;
542
Tom Stellardc721a232014-05-16 20:56:47 +0000543multiclass VOP3_m <bits<9> op, dag outs, dag ins, string asm, list<dag> pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000544 string opName, int NumSrcArgs, bit HasMods = 1> {
Tom Stellardc721a232014-05-16 20:56:47 +0000545
Tom Stellardbda32c92014-07-21 17:44:29 +0000546 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
Tom Stellardc721a232014-05-16 20:56:47 +0000547
Tom Stellardb4a313a2014-08-01 00:32:39 +0000548 def _si : VOP3_Real_si <op, outs, ins, asm, opName>,
549 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
550 !if(!eq(NumSrcArgs, 2), 0, 1),
551 HasMods>;
Tom Stellardc721a232014-05-16 20:56:47 +0000552
553}
554
Tom Stellardbda32c92014-07-21 17:44:29 +0000555multiclass VOP3_1_m <bits<8> op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000556 list<dag> pattern, string opName, bit HasMods = 1> {
Tom Stellardbda32c92014-07-21 17:44:29 +0000557
558 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
559
Tom Stellardb4a313a2014-08-01 00:32:39 +0000560 def _si : VOP3_Real_si <
561 {1, 1, op{6}, op{5}, op{4}, op{3}, op{2}, op{1}, op{0}},
562 outs, ins, asm, opName>,
563 VOP3DisableFields<0, 0, HasMods>;
Tom Stellardbda32c92014-07-21 17:44:29 +0000564}
565
Tom Stellardb4a313a2014-08-01 00:32:39 +0000566multiclass VOP3_2_m <bits<9> op, dag outs, dag ins, string asm,
567 list<dag> pattern, string opName, string revOp,
568 bit HasMods = 1, bit UseFullOp = 0> {
569
570 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
571 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
572
573 def _si : VOP3_Real_si <op,
574 outs, ins, asm, opName>,
575 VOP2_REV<revOp#"_e64_si", !eq(revOp, opName)>,
576 VOP3DisableFields<1, 0, HasMods>;
577}
578
579multiclass VOP3b_2_m <bits<9> op, dag outs, dag ins, string asm,
580 list<dag> pattern, string opName, string revOp,
581 bit HasMods = 1, bit UseFullOp = 0> {
582 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
583 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
584
585 // The VOP2 variant puts the carry out into VCC, the VOP3 variant
586 // can write it into any SGPR. We currently don't use the carry out,
587 // so for now hardcode it to VCC as well.
588 let sdst = SIOperand.VCC, Defs = [VCC] in {
589 def _si : VOP3b <op, outs, ins, asm, pattern>,
590 VOP3DisableFields<1, 0, HasMods>,
591 SIMCInstr<opName, SISubtarget.SI>,
592 VOP2_REV<revOp#"_e64_si", !eq(revOp, opName)>;
593 } // End sdst = SIOperand.VCC, Defs = [VCC]
594}
595
596multiclass VOP3_C_m <bits<8> op, dag outs, dag ins, string asm,
597 list<dag> pattern, string opName,
598 bit HasMods, bit defExec> {
Tom Stellardbda32c92014-07-21 17:44:29 +0000599
600 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
601
Tom Stellardbda32c92014-07-21 17:44:29 +0000602 def _si : VOP3_Real_si <
Tom Stellardb4a313a2014-08-01 00:32:39 +0000603 {0, op{7}, op{6}, op{5}, op{4}, op{3}, op{2}, op{1}, op{0}},
604 outs, ins, asm, opName>,
605 VOP3DisableFields<1, 0, HasMods> {
606 let Defs = !if(defExec, [EXEC], []);
Christian Konigd3039962013-02-26 17:52:09 +0000607 }
608}
609
Tom Stellardb4a313a2014-08-01 00:32:39 +0000610multiclass VOP1_Helper <bits<8> op, string opName, dag outs,
611 dag ins32, string asm32, list<dag> pat32,
612 dag ins64, string asm64, list<dag> pat64,
613 bit HasMods> {
Christian Konigb19849a2013-02-21 15:17:04 +0000614
Tom Stellardb4a313a2014-08-01 00:32:39 +0000615 def _e32 : VOP1 <op, outs, ins32, opName#asm32, pat32>, VOP<opName>;
616
617 defm _e64 : VOP3_1_m <op, outs, ins64, opName#"_e64"#asm64, pat64, opName, HasMods>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000618}
619
Tom Stellardb4a313a2014-08-01 00:32:39 +0000620multiclass VOP1Inst <bits<8> op, string opName, VOPProfile P,
621 SDPatternOperator node = null_frag> : VOP1_Helper <
622 op, opName, P.Outs,
623 P.Ins32, P.Asm32, [],
624 P.Ins64, P.Asm64,
625 !if(P.HasModifiers,
626 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
627 i32:$src0_modifiers, i32:$clamp, i32:$omod))))],
628 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]),
629 P.HasModifiers
Tom Stellardc721a232014-05-16 20:56:47 +0000630>;
Christian Konigf5754a02013-02-21 15:17:09 +0000631
Tom Stellardb4a313a2014-08-01 00:32:39 +0000632class VOP2_e32 <bits<6> op, string opName, dag outs, dag ins, string asm,
633 list<dag> pattern, string revOp> :
634 VOP2 <op, outs, ins, opName#asm, pattern>,
635 VOP <opName>,
636 VOP2_REV<revOp#"_e32", !eq(revOp, opName)>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +0000637
Tom Stellardb4a313a2014-08-01 00:32:39 +0000638multiclass VOP2_Helper <bits<6> op, string opName, dag outs,
639 dag ins32, string asm32, list<dag> pat32,
640 dag ins64, string asm64, list<dag> pat64,
641 string revOp, bit HasMods> {
642 def _e32 : VOP2_e32 <op, opName, outs, ins32, asm32, pat32, revOp>;
643
644 defm _e64 : VOP3_2_m <
645 {1, 0, 0, op{5}, op{4}, op{3}, op{2}, op{1}, op{0}},
646 outs, ins64, opName#"_e64"#asm64, pat64, opName, revOp, HasMods
647 >;
Tom Stellard1cfd7a52013-05-20 15:02:12 +0000648}
649
Tom Stellardb4a313a2014-08-01 00:32:39 +0000650multiclass VOP2Inst <bits<6> op, string opName, VOPProfile P,
651 SDPatternOperator node = null_frag,
652 string revOp = opName> : VOP2_Helper <
653 op, opName, P.Outs,
654 P.Ins32, P.Asm32, [],
655 P.Ins64, P.Asm64,
656 !if(P.HasModifiers,
657 [(set P.DstVT:$dst,
658 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
659 i32:$clamp, i32:$omod)),
660 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
661 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
662 revOp, P.HasModifiers
663>;
664
665multiclass VOP2b_Helper <bits<6> op, string opName, dag outs,
666 dag ins32, string asm32, list<dag> pat32,
667 dag ins64, string asm64, list<dag> pat64,
668 string revOp, bit HasMods> {
669
670 def _e32 : VOP2_e32 <op, opName, outs, ins32, asm32, pat32, revOp>;
671
672 defm _e64 : VOP3b_2_m <
673 {1, 0, 0, op{5}, op{4}, op{3}, op{2}, op{1}, op{0}},
674 outs, ins64, opName#"_e64"#asm64, pat64, opName, revOp, HasMods
675 >;
676}
677
678multiclass VOP2bInst <bits<6> op, string opName, VOPProfile P,
679 SDPatternOperator node = null_frag,
680 string revOp = opName> : VOP2b_Helper <
681 op, opName, P.Outs,
682 P.Ins32, P.Asm32, [],
683 P.Ins64, P.Asm64,
684 !if(P.HasModifiers,
685 [(set P.DstVT:$dst,
686 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
687 i32:$clamp, i32:$omod)),
688 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
689 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
690 revOp, P.HasModifiers
691>;
692
693multiclass VOPC_Helper <bits<8> op, string opName,
694 dag ins32, string asm32, list<dag> pat32,
695 dag out64, dag ins64, string asm64, list<dag> pat64,
696 bit HasMods, bit DefExec> {
697 def _e32 : VOPC <op, ins32, opName#asm32, pat32>, VOP <opName> {
698 let Defs = !if(DefExec, [EXEC], []);
699 }
700
701 defm _e64 : VOP3_C_m <op, out64, ins64, opName#"_e64"#asm64, pat64, opName,
702 HasMods, DefExec>;
703}
704
705multiclass VOPCInst <bits<8> op, string opName,
706 VOPProfile P, PatLeaf cond = COND_NULL,
707 bit DefExec = 0> : VOPC_Helper <
708 op, opName,
709 P.Ins32, P.Asm32, [],
710 (outs SReg_64:$dst), P.Ins64, P.Asm64,
711 !if(P.HasModifiers,
712 [(set i1:$dst,
713 (setcc (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
714 i32:$clamp, i32:$omod)),
715 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
716 cond))],
717 [(set i1:$dst, (setcc P.Src0VT:$src0, P.Src1VT:$src1, cond))]),
718 P.HasModifiers, DefExec
719>;
720
721multiclass VOPC_F32 <bits<8> op, string opName, PatLeaf cond = COND_NULL> :
722 VOPCInst <op, opName, VOP_F32_F32_F32, cond>;
723
724multiclass VOPC_F64 <bits<8> op, string opName, PatLeaf cond = COND_NULL> :
725 VOPCInst <op, opName, VOP_F64_F64_F64, cond>;
726
727multiclass VOPC_I32 <bits<8> op, string opName, PatLeaf cond = COND_NULL> :
728 VOPCInst <op, opName, VOP_I32_I32_I32, cond>;
729
730multiclass VOPC_I64 <bits<8> op, string opName, PatLeaf cond = COND_NULL> :
731 VOPCInst <op, opName, VOP_I64_I64_I64, cond>;
Christian Konigf5754a02013-02-21 15:17:09 +0000732
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000733
Tom Stellardb4a313a2014-08-01 00:32:39 +0000734multiclass VOPCX <bits<8> op, string opName, VOPProfile P,
735 PatLeaf cond = COND_NULL>
736 : VOPCInst <op, opName, P, cond, 1>;
737
738multiclass VOPCX_F32 <bits<8> op, string opName, PatLeaf cond = COND_NULL> :
739 VOPCX <op, opName, VOP_F32_F32_F32, cond>;
740
741multiclass VOPCX_F64 <bits<8> op, string opName, PatLeaf cond = COND_NULL> :
742 VOPCX <op, opName, VOP_F64_F64_F64, cond>;
743
744multiclass VOPCX_I32 <bits<8> op, string opName, PatLeaf cond = COND_NULL> :
745 VOPCX <op, opName, VOP_I32_I32_I32, cond>;
746
747multiclass VOPCX_I64 <bits<8> op, string opName, PatLeaf cond = COND_NULL> :
748 VOPCX <op, opName, VOP_I64_I64_I64, cond>;
749
750multiclass VOP3_Helper <bits<9> op, string opName, dag outs, dag ins, string asm,
751 list<dag> pat, int NumSrcArgs, bit HasMods> : VOP3_m <
752 op, outs, ins, opName#asm, pat, opName, NumSrcArgs, HasMods
753>;
754
755multiclass VOP3Inst <bits<9> op, string opName, VOPProfile P,
756 SDPatternOperator node = null_frag> : VOP3_Helper <
757 op, opName, P.Outs, P.Ins64, P.Asm64,
758 !if(!eq(P.NumSrcArgs, 3),
759 !if(P.HasModifiers,
760 [(set P.DstVT:$dst,
761 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
762 i32:$clamp, i32:$omod)),
763 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
764 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))))],
765 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1,
766 P.Src2VT:$src2))]),
767 !if(!eq(P.NumSrcArgs, 2),
768 !if(P.HasModifiers,
769 [(set P.DstVT:$dst,
770 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
771 i32:$clamp, i32:$omod)),
772 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
773 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))])
774 /* P.NumSrcArgs == 1 */,
775 !if(P.HasModifiers,
776 [(set P.DstVT:$dst,
777 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
778 i32:$clamp, i32:$omod))))],
779 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]))),
780 P.NumSrcArgs, P.HasModifiers
781>;
782
783multiclass VOP3b_Helper <bits<9> op, RegisterClass vrc, RegisterClass arc,
784 string opName, list<dag> pattern> :
785 VOP3b_2_m <
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000786 op, (outs vrc:$dst0, SReg_64:$dst1),
787 (ins arc:$src0, arc:$src1, arc:$src2,
788 InstFlag:$abs, InstFlag:$clamp, InstFlag:$omod, InstFlag:$neg),
Tom Stellardb4a313a2014-08-01 00:32:39 +0000789 opName#" $dst0, $dst1, $src0, $src1, $src2, $abs, $clamp, $omod, $neg", pattern,
790 opName, opName, 1, 1
791>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000792
Tom Stellardb4a313a2014-08-01 00:32:39 +0000793multiclass VOP3b_64 <bits<9> op, string opName, list<dag> pattern> :
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000794 VOP3b_Helper <op, VReg_64, VSrc_64, opName, pattern>;
795
Tom Stellardb4a313a2014-08-01 00:32:39 +0000796multiclass VOP3b_32 <bits<9> op, string opName, list<dag> pattern> :
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000797 VOP3b_Helper <op, VReg_32, VSrc_32, opName, pattern>;
798
Christian Konig72d5d5c2013-02-21 15:16:44 +0000799//===----------------------------------------------------------------------===//
800// Vector I/O classes
801//===----------------------------------------------------------------------===//
802
Matt Arsenault9cd8c382014-03-19 22:19:39 +0000803class DS_1A <bits<8> op, dag outs, dag ins, string asm, list<dag> pat> :
804 DS <op, outs, ins, asm, pat> {
805 bits<16> offset;
806
Matt Arsenault99ed7892014-03-19 22:19:49 +0000807 // Single load interpret the 2 i8imm operands as a single i16 offset.
Matt Arsenault9cd8c382014-03-19 22:19:39 +0000808 let offset0 = offset{7-0};
809 let offset1 = offset{15-8};
810}
811
812class DS_Load_Helper <bits<8> op, string asm, RegisterClass regClass> : DS_1A <
Michel Danzer1c454302013-07-10 16:36:43 +0000813 op,
814 (outs regClass:$vdst),
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000815 (ins i1imm:$gds, VReg_32:$addr, u16imm:$offset),
Matt Arsenault547aff22014-03-19 22:19:43 +0000816 asm#" $vdst, $addr, $offset, [M0]",
Michel Danzer1c454302013-07-10 16:36:43 +0000817 []> {
Matt Arsenault9cd8c382014-03-19 22:19:39 +0000818 let data0 = 0;
819 let data1 = 0;
Michel Danzer1c454302013-07-10 16:36:43 +0000820 let mayLoad = 1;
821 let mayStore = 0;
822}
823
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000824class DS_Load2_Helper <bits<8> op, string asm, RegisterClass regClass> : DS <
825 op,
826 (outs regClass:$vdst),
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000827 (ins i1imm:$gds, VReg_32:$addr, u8imm:$offset0, u8imm:$offset1),
Matt Arsenaultcdcdb872014-08-01 17:00:26 +0000828 asm#" $vdst, $addr, $offset0, $offset1, [M0]",
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000829 []> {
830 let data0 = 0;
831 let data1 = 0;
832 let mayLoad = 1;
833 let mayStore = 0;
834}
835
Matt Arsenault9cd8c382014-03-19 22:19:39 +0000836class DS_Store_Helper <bits<8> op, string asm, RegisterClass regClass> : DS_1A <
Michel Danzer1c454302013-07-10 16:36:43 +0000837 op,
838 (outs),
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000839 (ins i1imm:$gds, VReg_32:$addr, regClass:$data0, u16imm:$offset),
Matt Arsenault547aff22014-03-19 22:19:43 +0000840 asm#" $addr, $data0, $offset [M0]",
Michel Danzer1c454302013-07-10 16:36:43 +0000841 []> {
Matt Arsenault9cd8c382014-03-19 22:19:39 +0000842 let data1 = 0;
Michel Danzer1c454302013-07-10 16:36:43 +0000843 let mayStore = 1;
844 let mayLoad = 0;
845 let vdst = 0;
846}
847
Tom Stellard05105142014-08-22 18:49:28 +0000848class DS_Store2_Helper <bits<8> op, string asm, RegisterClass regClass> : DS <
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000849 op,
850 (outs),
Matt Arsenaultfa097f82014-08-04 18:49:22 +0000851 (ins i1imm:$gds, VReg_32:$addr, regClass:$data0, regClass:$data1,
852 u8imm:$offset0, u8imm:$offset1),
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000853 asm#" $addr, $data0, $data1, $offset0, $offset1 [M0]",
854 []> {
855 let mayStore = 1;
856 let mayLoad = 0;
857 let vdst = 0;
858}
859
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000860// 1 address, 1 data.
Matt Arsenault9cd8c382014-03-19 22:19:39 +0000861class DS_1A1D_RET <bits<8> op, string asm, RegisterClass rc> : DS_1A <
Tom Stellard13c68ef2013-09-05 18:38:09 +0000862 op,
863 (outs rc:$vdst),
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +0000864 (ins i1imm:$gds, VReg_32:$addr, rc:$data0, u16imm:$offset),
Matt Arsenault547aff22014-03-19 22:19:43 +0000865 asm#" $vdst, $addr, $data0, $offset, [M0]",
Tom Stellard13c68ef2013-09-05 18:38:09 +0000866 []> {
Matt Arsenault9cd8c382014-03-19 22:19:39 +0000867
868 let data1 = 0;
Tom Stellard13c68ef2013-09-05 18:38:09 +0000869 let mayStore = 1;
870 let mayLoad = 1;
Tom Stellard13c68ef2013-09-05 18:38:09 +0000871}
872
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000873// 1 address, 2 data.
874class DS_1A2D_RET <bits<8> op, string asm, RegisterClass rc> : DS_1A <
875 op,
876 (outs rc:$vdst),
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +0000877 (ins i1imm:$gds, VReg_32:$addr, rc:$data0, rc:$data1, u16imm:$offset),
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000878 asm#" $vdst, $addr, $data0, $data1, $offset, [M0]",
879 []> {
880 let mayStore = 1;
881 let mayLoad = 1;
882}
883
884// 1 address, 2 data.
885class DS_1A2D_NORET <bits<8> op, string asm, RegisterClass rc> : DS_1A <
886 op,
887 (outs),
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +0000888 (ins i1imm:$gds, VReg_32:$addr, rc:$data0, rc:$data1, u16imm:$offset),
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000889 asm#" $addr, $data0, $data1, $offset, [M0]",
890 []> {
891 let mayStore = 1;
892 let mayLoad = 1;
893}
894
895// 1 address, 1 data.
896class DS_1A1D_NORET <bits<8> op, string asm, RegisterClass rc> : DS_1A <
897 op,
898 (outs),
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +0000899 (ins i1imm:$gds, VReg_32:$addr, rc:$data0, u16imm:$offset),
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000900 asm#" $addr, $data0, $offset, [M0]",
901 []> {
902
903 let data1 = 0;
904 let mayStore = 1;
905 let mayLoad = 1;
906}
907
Tom Stellard155bbb72014-08-11 22:18:17 +0000908class MUBUFAddr64Table <bit is_addr64> {
909
910 bit IsAddr64 = is_addr64;
911}
912
Christian Konig72d5d5c2013-02-21 15:16:44 +0000913class MTBUF_Store_Helper <bits<3> op, string asm, RegisterClass regClass> : MTBUF <
914 op,
Tom Stellard75aadc22012-12-11 21:25:42 +0000915 (outs),
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000916 (ins regClass:$vdata, u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc,
Christian Konig72d5d5c2013-02-21 15:16:44 +0000917 i1imm:$addr64, i8imm:$dfmt, i8imm:$nfmt, VReg_32:$vaddr,
Christian Konig84652962013-03-01 09:46:17 +0000918 SReg_128:$srsrc, i1imm:$slc, i1imm:$tfe, SSrc_32:$soffset),
Christian Konig08e768b2013-02-21 15:17:17 +0000919 asm#" $vdata, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
920 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset",
Christian Konig72d5d5c2013-02-21 15:16:44 +0000921 []> {
922 let mayStore = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000923 let mayLoad = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000924}
Tom Stellard75aadc22012-12-11 21:25:42 +0000925
Tom Stellard7c1838d2014-07-02 20:53:56 +0000926multiclass MUBUF_Load_Helper <bits<7> op, string asm, RegisterClass regClass,
927 ValueType load_vt = i32,
928 SDPatternOperator ld = null_frag> {
Tom Stellardf1ee7162013-05-20 15:02:31 +0000929
Michel Danzer13736222014-01-27 07:20:51 +0000930 let lds = 0, mayLoad = 1 in {
Tom Stellardf1ee7162013-05-20 15:02:31 +0000931
Michel Danzer13736222014-01-27 07:20:51 +0000932 let addr64 = 0 in {
Tom Stellardf1ee7162013-05-20 15:02:31 +0000933
Tom Stellard8e44d942014-07-21 15:44:55 +0000934 let offen = 0, idxen = 0, vaddr = 0 in {
Michel Danzer13736222014-01-27 07:20:51 +0000935 def _OFFSET : MUBUF <op, (outs regClass:$vdata),
Tom Stellard8e44d942014-07-21 15:44:55 +0000936 (ins SReg_128:$srsrc,
Tom Stellard229d5e62014-08-05 14:48:12 +0000937 mbuf_offset:$offset, SSrc_32:$soffset, glc:$glc,
938 slc:$slc, tfe:$tfe),
Tom Stellard155bbb72014-08-11 22:18:17 +0000939 asm#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
940 [(set load_vt:$vdata, (ld (MUBUFOffset v4i32:$srsrc,
941 i32:$soffset, i16:$offset,
942 i1:$glc, i1:$slc, i1:$tfe)))]>,
943 MUBUFAddr64Table<0>;
Michel Danzer13736222014-01-27 07:20:51 +0000944 }
Tom Stellardf1ee7162013-05-20 15:02:31 +0000945
Tom Stellardb02094e2014-07-21 15:45:01 +0000946 let offen = 1, idxen = 0 in {
Michel Danzer13736222014-01-27 07:20:51 +0000947 def _OFFEN : MUBUF <op, (outs regClass:$vdata),
948 (ins SReg_128:$srsrc, VReg_32:$vaddr,
Tom Stellard229d5e62014-08-05 14:48:12 +0000949 SSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, slc:$slc,
950 tfe:$tfe),
951 asm#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
Michel Danzer13736222014-01-27 07:20:51 +0000952 }
953
954 let offen = 0, idxen = 1 in {
955 def _IDXEN : MUBUF <op, (outs regClass:$vdata),
956 (ins SReg_128:$srsrc, VReg_32:$vaddr,
Tom Stellard229d5e62014-08-05 14:48:12 +0000957 mbuf_offset:$offset, SSrc_32:$soffset, glc:$glc,
958 slc:$slc, tfe:$tfe),
959 asm#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
Michel Danzer13736222014-01-27 07:20:51 +0000960 }
961
962 let offen = 1, idxen = 1 in {
963 def _BOTHEN : MUBUF <op, (outs regClass:$vdata),
964 (ins SReg_128:$srsrc, VReg_64:$vaddr,
Tom Stellard229d5e62014-08-05 14:48:12 +0000965 SSrc_32:$soffset, glc:$glc, slc:$slc, tfe:$tfe),
966 asm#" $vdata, $vaddr, $srsrc, $soffset, idxen offen"#"$glc"#"$slc"#"$tfe", []>;
Michel Danzer13736222014-01-27 07:20:51 +0000967 }
968 }
969
970 let offen = 0, idxen = 0, addr64 = 1, glc = 0, slc = 0, tfe = 0, soffset = 128 /* ZERO */ in {
971 def _ADDR64 : MUBUF <op, (outs regClass:$vdata),
Tom Stellard229d5e62014-08-05 14:48:12 +0000972 (ins SReg_128:$srsrc, VReg_64:$vaddr, mbuf_offset:$offset),
973 asm#" $vdata, $vaddr, $srsrc, 0 addr64"#"$offset",
Tom Stellard7c1838d2014-07-02 20:53:56 +0000974 [(set load_vt:$vdata, (ld (MUBUFAddr64 v4i32:$srsrc,
Tom Stellard155bbb72014-08-11 22:18:17 +0000975 i64:$vaddr, i16:$offset)))]>, MUBUFAddr64Table<1>;
Michel Danzer13736222014-01-27 07:20:51 +0000976 }
Tom Stellardf1ee7162013-05-20 15:02:31 +0000977 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000978}
979
Tom Stellardb02094e2014-07-21 15:45:01 +0000980multiclass MUBUF_Store_Helper <bits<7> op, string name, RegisterClass vdataClass,
981 ValueType store_vt, SDPatternOperator st> {
Tom Stellard754f80f2013-04-05 23:31:51 +0000982
Tom Stellardddea4862014-08-11 22:18:14 +0000983 let addr64 = 0, lds = 0 in {
984
985 def "" : MUBUF <
986 op, (outs),
987 (ins vdataClass:$vdata, SReg_128:$srsrc, VReg_32:$vaddr, SSrc_32:$soffset,
988 mbuf_offset:$offset, offen:$offen, idxen:$idxen, glc:$glc, slc:$slc,
989 tfe:$tfe),
990 name#" $vdata, $vaddr, $srsrc, $soffset"#"$offen"#"$idxen"#"$offset"#
991 "$glc"#"$slc"#"$tfe",
992 []
993 >;
994
Tom Stellard155bbb72014-08-11 22:18:17 +0000995 let offen = 0, idxen = 0, vaddr = 0 in {
996 def _OFFSET : MUBUF <
997 op, (outs),
998 (ins vdataClass:$vdata, SReg_128:$srsrc, mbuf_offset:$offset,
999 SSrc_32:$soffset, glc:$glc, slc:$slc, tfe:$tfe),
1000 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
1001 [(st store_vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset,
1002 i16:$offset, i1:$glc, i1:$slc,
1003 i1:$tfe))]
1004 >, MUBUFAddr64Table<0>;
1005 } // offen = 0, idxen = 0, vaddr = 0
1006
Tom Stellardddea4862014-08-11 22:18:14 +00001007 let offen = 1, idxen = 0 in {
1008 def _OFFEN : MUBUF <
1009 op, (outs),
1010 (ins vdataClass:$vdata, SReg_128:$srsrc, VReg_32:$vaddr, SSrc_32:$soffset,
1011 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
1012 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#
1013 "$glc"#"$slc"#"$tfe",
1014 []
1015 >;
1016 } // end offen = 1, idxen = 0
1017
1018 } // End addr64 = 0, lds = 0
Tom Stellard754f80f2013-04-05 23:31:51 +00001019
Tom Stellardb02094e2014-07-21 15:45:01 +00001020 def _ADDR64 : MUBUF <
1021 op, (outs),
Tom Stellard229d5e62014-08-05 14:48:12 +00001022 (ins vdataClass:$vdata, SReg_128:$srsrc, VReg_64:$vaddr, mbuf_offset:$offset),
1023 name#" $vdata, $vaddr, $srsrc, 0 addr64"#"$offset",
Tom Stellardb02094e2014-07-21 15:45:01 +00001024 [(st store_vt:$vdata,
Tom Stellard155bbb72014-08-11 22:18:17 +00001025 (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i16:$offset))]>, MUBUFAddr64Table<1>
1026 {
Tom Stellardb02094e2014-07-21 15:45:01 +00001027
1028 let mayLoad = 0;
1029 let mayStore = 1;
1030
1031 // Encoding
1032 let offen = 0;
1033 let idxen = 0;
1034 let glc = 0;
1035 let addr64 = 1;
1036 let lds = 0;
1037 let slc = 0;
1038 let tfe = 0;
1039 let soffset = 128; // ZERO
1040 }
Tom Stellard754f80f2013-04-05 23:31:51 +00001041}
1042
Christian Konig72d5d5c2013-02-21 15:16:44 +00001043class MTBUF_Load_Helper <bits<3> op, string asm, RegisterClass regClass> : MTBUF <
1044 op,
1045 (outs regClass:$dst),
Matt Arsenault4d7d3832014-04-15 22:32:49 +00001046 (ins u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc, i1imm:$addr64,
Christian Konig84652962013-03-01 09:46:17 +00001047 i8imm:$dfmt, i8imm:$nfmt, VReg_32:$vaddr, SReg_128:$srsrc,
Christian Konig72d5d5c2013-02-21 15:16:44 +00001048 i1imm:$slc, i1imm:$tfe, SSrc_32:$soffset),
Christian Konig08e768b2013-02-21 15:17:17 +00001049 asm#" $dst, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
1050 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset",
Christian Konig72d5d5c2013-02-21 15:16:44 +00001051 []> {
1052 let mayLoad = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +00001053 let mayStore = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +00001054}
1055
Tom Stellard682bfbc2013-10-10 17:11:24 +00001056class MIMG_Mask <string op, int channels> {
1057 string Op = op;
1058 int Channels = channels;
1059}
1060
Tom Stellard16a9a202013-08-14 23:24:17 +00001061class MIMG_NoSampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001062 RegisterClass dst_rc,
Tom Stellard16a9a202013-08-14 23:24:17 +00001063 RegisterClass src_rc> : MIMG <
Tom Stellard353b3362013-05-06 23:02:12 +00001064 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001065 (outs dst_rc:$vdata),
Tom Stellard353b3362013-05-06 23:02:12 +00001066 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00001067 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Tom Stellard353b3362013-05-06 23:02:12 +00001068 SReg_256:$srsrc),
1069 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
1070 #" $tfe, $lwe, $slc, $vaddr, $srsrc",
1071 []> {
1072 let SSAMP = 0;
1073 let mayLoad = 1;
1074 let mayStore = 0;
1075 let hasPostISelHook = 1;
1076}
1077
Tom Stellard682bfbc2013-10-10 17:11:24 +00001078multiclass MIMG_NoSampler_Src_Helper <bits<7> op, string asm,
1079 RegisterClass dst_rc,
1080 int channels> {
1081 def _V1 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_32>,
1082 MIMG_Mask<asm#"_V1", channels>;
1083 def _V2 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_64>,
1084 MIMG_Mask<asm#"_V2", channels>;
1085 def _V4 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_128>,
1086 MIMG_Mask<asm#"_V4", channels>;
1087}
1088
Tom Stellard16a9a202013-08-14 23:24:17 +00001089multiclass MIMG_NoSampler <bits<7> op, string asm> {
Tom Stellard682bfbc2013-10-10 17:11:24 +00001090 defm _V1 : MIMG_NoSampler_Src_Helper <op, asm, VReg_32, 1>;
1091 defm _V2 : MIMG_NoSampler_Src_Helper <op, asm, VReg_64, 2>;
1092 defm _V3 : MIMG_NoSampler_Src_Helper <op, asm, VReg_96, 3>;
1093 defm _V4 : MIMG_NoSampler_Src_Helper <op, asm, VReg_128, 4>;
Tom Stellard16a9a202013-08-14 23:24:17 +00001094}
1095
1096class MIMG_Sampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001097 RegisterClass dst_rc,
Tom Stellard16a9a202013-08-14 23:24:17 +00001098 RegisterClass src_rc> : MIMG <
Christian Konig72d5d5c2013-02-21 15:16:44 +00001099 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001100 (outs dst_rc:$vdata),
Christian Konig72d5d5c2013-02-21 15:16:44 +00001101 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00001102 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Christian Konig84652962013-03-01 09:46:17 +00001103 SReg_256:$srsrc, SReg_128:$ssamp),
Christian Konig08e768b2013-02-21 15:17:17 +00001104 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
1105 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
Christian Konig72d5d5c2013-02-21 15:16:44 +00001106 []> {
1107 let mayLoad = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +00001108 let mayStore = 0;
Christian Konig8b1ed282013-04-10 08:39:16 +00001109 let hasPostISelHook = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +00001110}
1111
Tom Stellard682bfbc2013-10-10 17:11:24 +00001112multiclass MIMG_Sampler_Src_Helper <bits<7> op, string asm,
1113 RegisterClass dst_rc,
1114 int channels> {
1115 def _V1 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_32>,
1116 MIMG_Mask<asm#"_V1", channels>;
1117 def _V2 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_64>,
1118 MIMG_Mask<asm#"_V2", channels>;
1119 def _V4 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_128>,
1120 MIMG_Mask<asm#"_V4", channels>;
1121 def _V8 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_256>,
1122 MIMG_Mask<asm#"_V8", channels>;
1123 def _V16 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_512>,
1124 MIMG_Mask<asm#"_V16", channels>;
1125}
1126
Tom Stellard16a9a202013-08-14 23:24:17 +00001127multiclass MIMG_Sampler <bits<7> op, string asm> {
Tom Stellard682bfbc2013-10-10 17:11:24 +00001128 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VReg_32, 1>;
1129 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2>;
1130 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3>;
1131 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4>;
Tom Stellard16a9a202013-08-14 23:24:17 +00001132}
1133
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001134class MIMG_Gather_Helper <bits<7> op, string asm,
1135 RegisterClass dst_rc,
1136 RegisterClass src_rc> : MIMG <
1137 op,
1138 (outs dst_rc:$vdata),
1139 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
1140 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
1141 SReg_256:$srsrc, SReg_128:$ssamp),
1142 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
1143 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
1144 []> {
1145 let mayLoad = 1;
1146 let mayStore = 0;
1147
1148 // DMASK was repurposed for GATHER4. 4 components are always
1149 // returned and DMASK works like a swizzle - it selects
1150 // the component to fetch. The only useful DMASK values are
1151 // 1=red, 2=green, 4=blue, 8=alpha. (e.g. 1 returns
1152 // (red,red,red,red) etc.) The ISA document doesn't mention
1153 // this.
1154 // Therefore, disable all code which updates DMASK by setting these two:
1155 let MIMG = 0;
1156 let hasPostISelHook = 0;
1157}
1158
1159multiclass MIMG_Gather_Src_Helper <bits<7> op, string asm,
1160 RegisterClass dst_rc,
1161 int channels> {
1162 def _V1 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_32>,
1163 MIMG_Mask<asm#"_V1", channels>;
1164 def _V2 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_64>,
1165 MIMG_Mask<asm#"_V2", channels>;
1166 def _V4 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_128>,
1167 MIMG_Mask<asm#"_V4", channels>;
1168 def _V8 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_256>,
1169 MIMG_Mask<asm#"_V8", channels>;
1170 def _V16 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_512>,
1171 MIMG_Mask<asm#"_V16", channels>;
1172}
1173
1174multiclass MIMG_Gather <bits<7> op, string asm> {
1175 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VReg_32, 1>;
1176 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2>;
1177 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3>;
1178 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4>;
1179}
1180
Christian Konigf741fbf2013-02-26 17:52:42 +00001181//===----------------------------------------------------------------------===//
1182// Vector instruction mappings
1183//===----------------------------------------------------------------------===//
1184
1185// Maps an opcode in e32 form to its e64 equivalent
1186def getVOPe64 : InstrMapping {
1187 let FilterClass = "VOP";
1188 let RowFields = ["OpName"];
1189 let ColFields = ["Size"];
1190 let KeyCol = ["4"];
1191 let ValueCols = [["8"]];
1192}
1193
Tom Stellard1aaad692014-07-21 16:55:33 +00001194// Maps an opcode in e64 form to its e32 equivalent
1195def getVOPe32 : InstrMapping {
1196 let FilterClass = "VOP";
1197 let RowFields = ["OpName"];
1198 let ColFields = ["Size"];
1199 let KeyCol = ["8"];
1200 let ValueCols = [["4"]];
1201}
1202
Christian Konig3c145802013-03-27 09:12:59 +00001203// Maps an original opcode to its commuted version
1204def getCommuteRev : InstrMapping {
1205 let FilterClass = "VOP2_REV";
1206 let RowFields = ["RevOp"];
1207 let ColFields = ["IsOrig"];
1208 let KeyCol = ["1"];
1209 let ValueCols = [["0"]];
1210}
1211
Tom Stellard682bfbc2013-10-10 17:11:24 +00001212def getMaskedMIMGOp : InstrMapping {
1213 let FilterClass = "MIMG_Mask";
1214 let RowFields = ["Op"];
1215 let ColFields = ["Channels"];
1216 let KeyCol = ["4"];
1217 let ValueCols = [["1"], ["2"], ["3"] ];
1218}
1219
Christian Konig3c145802013-03-27 09:12:59 +00001220// Maps an commuted opcode to its original version
1221def getCommuteOrig : InstrMapping {
1222 let FilterClass = "VOP2_REV";
1223 let RowFields = ["RevOp"];
1224 let ColFields = ["IsOrig"];
1225 let KeyCol = ["0"];
1226 let ValueCols = [["1"]];
1227}
1228
Tom Stellard5d7aaae2014-02-10 16:58:30 +00001229def isDS : InstrMapping {
1230 let FilterClass = "DS";
1231 let RowFields = ["Inst"];
1232 let ColFields = ["Size"];
1233 let KeyCol = ["8"];
1234 let ValueCols = [["8"]];
1235}
1236
Tom Stellardc721a232014-05-16 20:56:47 +00001237def getMCOpcode : InstrMapping {
1238 let FilterClass = "SIMCInstr";
1239 let RowFields = ["PseudoInstr"];
1240 let ColFields = ["Subtarget"];
1241 let KeyCol = [!cast<string>(SISubtarget.NONE)];
1242 let ValueCols = [[!cast<string>(SISubtarget.SI)]];
1243}
1244
Tom Stellard155bbb72014-08-11 22:18:17 +00001245def getAddr64Inst : InstrMapping {
1246 let FilterClass = "MUBUFAddr64Table";
1247 let RowFields = ["NAME"];
1248 let ColFields = ["IsAddr64"];
1249 let KeyCol = ["0"];
1250 let ValueCols = [["1"]];
1251}
1252
Tom Stellard75aadc22012-12-11 21:25:42 +00001253include "SIInstructions.td"