blob: 82e12b735828bdcb670f0ff80207c980b18b4d15 [file] [log] [blame]
Tim Northover3b0846e2014-05-24 12:50:23 +00001//===-- AArch64MCTargetDesc.cpp - AArch64 Target Descriptions ---*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides AArch64 specific target descriptions.
11//
12//===----------------------------------------------------------------------===//
13
14#include "AArch64MCTargetDesc.h"
15#include "AArch64ELFStreamer.h"
16#include "AArch64MCAsmInfo.h"
17#include "InstPrinter/AArch64InstPrinter.h"
18#include "llvm/MC/MCCodeGenInfo.h"
19#include "llvm/MC/MCInstrInfo.h"
20#include "llvm/MC/MCRegisterInfo.h"
21#include "llvm/MC/MCStreamer.h"
22#include "llvm/MC/MCSubtargetInfo.h"
23#include "llvm/Support/ErrorHandling.h"
24#include "llvm/Support/TargetRegistry.h"
25
26using namespace llvm;
27
28#define GET_INSTRINFO_MC_DESC
29#include "AArch64GenInstrInfo.inc"
30
31#define GET_SUBTARGETINFO_MC_DESC
32#include "AArch64GenSubtargetInfo.inc"
33
34#define GET_REGINFO_MC_DESC
35#include "AArch64GenRegisterInfo.inc"
36
37static MCInstrInfo *createAArch64MCInstrInfo() {
38 MCInstrInfo *X = new MCInstrInfo();
39 InitAArch64MCInstrInfo(X);
40 return X;
41}
42
43static MCSubtargetInfo *
Daniel Sandersa73f1fd2015-06-10 12:11:26 +000044createAArch64MCSubtargetInfo(const Triple &TT, StringRef CPU, StringRef FS) {
Tim Northover3b0846e2014-05-24 12:50:23 +000045 MCSubtargetInfo *X = new MCSubtargetInfo();
46
47 if (CPU.empty())
48 CPU = "generic";
49
50 InitAArch64MCSubtargetInfo(X, TT, CPU, FS);
51 return X;
52}
53
Daniel Sandersf423f562015-07-06 16:56:07 +000054static MCRegisterInfo *createAArch64MCRegisterInfo(const Triple &Triple) {
Tim Northover3b0846e2014-05-24 12:50:23 +000055 MCRegisterInfo *X = new MCRegisterInfo();
56 InitAArch64MCRegisterInfo(X, AArch64::LR);
57 return X;
58}
59
60static MCAsmInfo *createAArch64MCAsmInfo(const MCRegisterInfo &MRI,
Daniel Sanders7813ae82015-06-04 13:12:25 +000061 const Triple &TheTriple) {
Tim Northover3b0846e2014-05-24 12:50:23 +000062 MCAsmInfo *MAI;
Tim Northover02cfdbb2015-06-12 23:37:11 +000063 if (TheTriple.isOSBinFormatMachO())
Tim Northover3b0846e2014-05-24 12:50:23 +000064 MAI = new AArch64MCAsmInfoDarwin();
65 else {
66 assert(TheTriple.isOSBinFormatELF() && "Only expect Darwin or ELF");
Daniel Sanders7813ae82015-06-04 13:12:25 +000067 MAI = new AArch64MCAsmInfoELF(TheTriple);
Tim Northover3b0846e2014-05-24 12:50:23 +000068 }
69
70 // Initial state of the frame pointer is SP.
71 unsigned Reg = MRI.getDwarfRegNum(AArch64::SP, true);
72 MCCFIInstruction Inst = MCCFIInstruction::createDefCfa(nullptr, Reg, 0);
73 MAI->addInitialFrameState(Inst);
74
75 return MAI;
76}
77
Daniel Sandersf423f562015-07-06 16:56:07 +000078static MCCodeGenInfo *createAArch64MCCodeGenInfo(const Triple &TT,
79 Reloc::Model RM,
Tim Northover3b0846e2014-05-24 12:50:23 +000080 CodeModel::Model CM,
81 CodeGenOpt::Level OL) {
Daniel Sandersf423f562015-07-06 16:56:07 +000082 assert((TT.isOSBinFormatELF() || TT.isOSBinFormatMachO()) &&
Tim Northover3b0846e2014-05-24 12:50:23 +000083 "Only expect Darwin and ELF targets");
84
85 if (CM == CodeModel::Default)
86 CM = CodeModel::Small;
87 // The default MCJIT memory managers make no guarantees about where they can
88 // find an executable page; JITed code needs to be able to refer to globals
89 // no matter how far away they are.
90 else if (CM == CodeModel::JITDefault)
91 CM = CodeModel::Large;
92 else if (CM != CodeModel::Small && CM != CodeModel::Large)
93 report_fatal_error(
94 "Only small and large code models are allowed on AArch64");
95
96 // AArch64 Darwin is always PIC.
Daniel Sandersf423f562015-07-06 16:56:07 +000097 if (TT.isOSDarwin())
Tim Northover3b0846e2014-05-24 12:50:23 +000098 RM = Reloc::PIC_;
99 // On ELF platforms the default static relocation model has a smart enough
100 // linker to cope with referencing external symbols defined in a shared
101 // library. Hence DynamicNoPIC doesn't need to be promoted to PIC.
102 else if (RM == Reloc::Default || RM == Reloc::DynamicNoPIC)
103 RM = Reloc::Static;
104
105 MCCodeGenInfo *X = new MCCodeGenInfo();
Jim Grosbach4c98cf72015-05-15 19:13:31 +0000106 X->initMCCodeGenInfo(RM, CM, OL);
Tim Northover3b0846e2014-05-24 12:50:23 +0000107 return X;
108}
109
Eric Christopherf8019402015-03-31 00:10:04 +0000110static MCInstPrinter *createAArch64MCInstPrinter(const Triple &T,
111 unsigned SyntaxVariant,
Tim Northover3b0846e2014-05-24 12:50:23 +0000112 const MCAsmInfo &MAI,
113 const MCInstrInfo &MII,
Eric Christopherf8019402015-03-31 00:10:04 +0000114 const MCRegisterInfo &MRI) {
Tim Northover3b0846e2014-05-24 12:50:23 +0000115 if (SyntaxVariant == 0)
Eric Christopher2226c722015-03-30 21:52:26 +0000116 return new AArch64InstPrinter(MAI, MII, MRI);
Tim Northover3b0846e2014-05-24 12:50:23 +0000117 if (SyntaxVariant == 1)
Eric Christopher2226c722015-03-30 21:52:26 +0000118 return new AArch64AppleInstPrinter(MAI, MII, MRI);
Tim Northover3b0846e2014-05-24 12:50:23 +0000119
120 return nullptr;
121}
122
Rafael Espindolacd584a82015-03-19 01:50:16 +0000123static MCStreamer *createELFStreamer(const Triple &T, MCContext &Ctx,
Rafael Espindola5560a4c2015-04-14 22:14:34 +0000124 MCAsmBackend &TAB, raw_pwrite_stream &OS,
Rafael Espindolacd584a82015-03-19 01:50:16 +0000125 MCCodeEmitter *Emitter, bool RelaxAll) {
Rafael Espindola7b61ddf2014-10-15 16:12:52 +0000126 return createAArch64ELFStreamer(Ctx, TAB, OS, Emitter, RelaxAll);
Tim Northover3b0846e2014-05-24 12:50:23 +0000127}
128
Rafael Espindolacd584a82015-03-19 01:50:16 +0000129static MCStreamer *createMachOStreamer(MCContext &Ctx, MCAsmBackend &TAB,
Rafael Espindola5560a4c2015-04-14 22:14:34 +0000130 raw_pwrite_stream &OS,
131 MCCodeEmitter *Emitter, bool RelaxAll,
Rafael Espindola36a15cb2015-03-20 20:00:01 +0000132 bool DWARFMustBeAtTheEnd) {
Rafael Espindolacd584a82015-03-19 01:50:16 +0000133 return createMachOStreamer(Ctx, TAB, OS, Emitter, RelaxAll,
Rafael Espindola36a15cb2015-03-20 20:00:01 +0000134 DWARFMustBeAtTheEnd,
Rafael Espindolacd584a82015-03-19 01:50:16 +0000135 /*LabelSections*/ true);
136}
137
Tim Northover3b0846e2014-05-24 12:50:23 +0000138// Force static initialization.
139extern "C" void LLVMInitializeAArch64TargetMC() {
Rafael Espindola69244c32015-03-18 23:15:49 +0000140 for (Target *T :
141 {&TheAArch64leTarget, &TheAArch64beTarget, &TheARM64Target}) {
142 // Register the MC asm info.
143 RegisterMCAsmInfoFn X(*T, createAArch64MCAsmInfo);
Tim Northover3b0846e2014-05-24 12:50:23 +0000144
Rafael Espindola69244c32015-03-18 23:15:49 +0000145 // Register the MC codegen info.
146 TargetRegistry::RegisterMCCodeGenInfo(*T, createAArch64MCCodeGenInfo);
Tim Northover3b0846e2014-05-24 12:50:23 +0000147
Rafael Espindola69244c32015-03-18 23:15:49 +0000148 // Register the MC instruction info.
149 TargetRegistry::RegisterMCInstrInfo(*T, createAArch64MCInstrInfo);
Tim Northover3b0846e2014-05-24 12:50:23 +0000150
Rafael Espindola69244c32015-03-18 23:15:49 +0000151 // Register the MC register info.
152 TargetRegistry::RegisterMCRegInfo(*T, createAArch64MCRegisterInfo);
Tim Northover3b0846e2014-05-24 12:50:23 +0000153
Rafael Espindola69244c32015-03-18 23:15:49 +0000154 // Register the MC subtarget info.
155 TargetRegistry::RegisterMCSubtargetInfo(*T, createAArch64MCSubtargetInfo);
156
157 // Register the MC Code Emitter
158 TargetRegistry::RegisterMCCodeEmitter(*T, createAArch64MCCodeEmitter);
159
Rafael Espindolacd584a82015-03-19 01:50:16 +0000160 // Register the obj streamers.
161 TargetRegistry::RegisterELFStreamer(*T, createELFStreamer);
162 TargetRegistry::RegisterMachOStreamer(*T, createMachOStreamer);
163
164 // Register the obj target streamer.
165 TargetRegistry::RegisterObjectTargetStreamer(
166 *T, createAArch64ObjectTargetStreamer);
Rafael Espindola69244c32015-03-18 23:15:49 +0000167
168 // Register the asm streamer.
169 TargetRegistry::RegisterAsmTargetStreamer(*T,
170 createAArch64AsmTargetStreamer);
171 // Register the MCInstPrinter.
172 TargetRegistry::RegisterMCInstPrinter(*T, createAArch64MCInstPrinter);
173 }
Tim Northover3b0846e2014-05-24 12:50:23 +0000174
175 // Register the asm backend.
Rafael Espindola69244c32015-03-18 23:15:49 +0000176 for (Target *T : {&TheAArch64leTarget, &TheARM64Target})
177 TargetRegistry::RegisterMCAsmBackend(*T, createAArch64leAsmBackend);
Tim Northover3b0846e2014-05-24 12:50:23 +0000178 TargetRegistry::RegisterMCAsmBackend(TheAArch64beTarget,
179 createAArch64beAsmBackend);
Tim Northover3b0846e2014-05-24 12:50:23 +0000180}