Jia Liu | e1d6196 | 2012-02-19 02:03:36 +0000 | [diff] [blame] | 1 | //===-- X86Subtarget.h - Define Subtarget for the X86 ----------*- C++ -*--===// |
Nate Begeman | f26625e | 2005-07-12 01:41:54 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Nate Begeman | f26625e | 2005-07-12 01:41:54 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Evan Cheng | 0d639a2 | 2011-07-01 21:01:15 +0000 | [diff] [blame] | 10 | // This file declares the X86 specific subclass of TargetSubtargetInfo. |
Nate Begeman | f26625e | 2005-07-12 01:41:54 +0000 | [diff] [blame] | 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Benjamin Kramer | a7c40ef | 2014-08-13 16:26:38 +0000 | [diff] [blame] | 14 | #ifndef LLVM_LIB_TARGET_X86_X86SUBTARGET_H |
| 15 | #define LLVM_LIB_TARGET_X86_X86SUBTARGET_H |
Nate Begeman | f26625e | 2005-07-12 01:41:54 +0000 | [diff] [blame] | 16 | |
Eric Christopher | a08f30b | 2014-06-09 17:08:19 +0000 | [diff] [blame] | 17 | #include "X86FrameLowering.h" |
| 18 | #include "X86ISelLowering.h" |
| 19 | #include "X86InstrInfo.h" |
Eric Christopher | a08f30b | 2014-06-09 17:08:19 +0000 | [diff] [blame] | 20 | #include "X86SelectionDAGInfo.h" |
Eric Christopher | d429846 | 2010-07-05 19:26:33 +0000 | [diff] [blame] | 21 | #include "llvm/ADT/Triple.h" |
Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 22 | #include "llvm/IR/CallingConv.h" |
Evan Cheng | 0d639a2 | 2011-07-01 21:01:15 +0000 | [diff] [blame] | 23 | #include "llvm/Target/TargetSubtargetInfo.h" |
Jim Laskey | 19058c3 | 2005-09-01 21:38:21 +0000 | [diff] [blame] | 24 | #include <string> |
| 25 | |
Evan Cheng | 54b68e3 | 2011-07-01 20:45:01 +0000 | [diff] [blame] | 26 | #define GET_SUBTARGETINFO_HEADER |
Evan Cheng | c9c090d | 2011-07-01 22:36:09 +0000 | [diff] [blame] | 27 | #include "X86GenSubtargetInfo.inc" |
Evan Cheng | 54b68e3 | 2011-07-01 20:45:01 +0000 | [diff] [blame] | 28 | |
Nate Begeman | f26625e | 2005-07-12 01:41:54 +0000 | [diff] [blame] | 29 | namespace llvm { |
Anton Korobeynikov | 6dbdfe2 | 2006-11-30 22:42:55 +0000 | [diff] [blame] | 30 | class GlobalValue; |
Evan Cheng | 1a72add6 | 2011-07-07 07:07:08 +0000 | [diff] [blame] | 31 | class StringRef; |
Anton Korobeynikov | 430e68a1 | 2006-12-22 22:29:05 +0000 | [diff] [blame] | 32 | class TargetMachine; |
Mikhail Glushenkov | abd56bd | 2010-02-28 22:54:30 +0000 | [diff] [blame] | 33 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 34 | /// The X86 backend supports a number of different styles of PIC. |
Mikhail Glushenkov | abd56bd | 2010-02-28 22:54:30 +0000 | [diff] [blame] | 35 | /// |
Duncan Sands | 595a442 | 2008-11-28 09:29:37 +0000 | [diff] [blame] | 36 | namespace PICStyles { |
Anton Korobeynikov | a0554d9 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 37 | enum Style { |
Chris Lattner | ba4d733 | 2009-07-10 20:58:47 +0000 | [diff] [blame] | 38 | StubPIC, // Used on i386-darwin in -fPIC mode. |
| 39 | StubDynamicNoPIC, // Used on i386-darwin in -mdynamic-no-pic mode. |
| 40 | GOT, // Used on many 32-bit unices in -fPIC mode. |
| 41 | RIPRel, // Used on X86-64 when not in -static mode. |
| 42 | None // Set when in -static mode (not PIC or DynamicNoPIC mode). |
Anton Korobeynikov | a0554d9 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 43 | }; |
| 44 | } |
Nate Begeman | f26625e | 2005-07-12 01:41:54 +0000 | [diff] [blame] | 45 | |
Craig Topper | ec82847 | 2014-03-31 06:53:13 +0000 | [diff] [blame] | 46 | class X86Subtarget final : public X86GenSubtargetInfo { |
Eric Christopher | a08f30b | 2014-06-09 17:08:19 +0000 | [diff] [blame] | 47 | |
Nate Begeman | f26625e | 2005-07-12 01:41:54 +0000 | [diff] [blame] | 48 | protected: |
Evan Cheng | cde9e30 | 2006-01-27 08:10:46 +0000 | [diff] [blame] | 49 | enum X86SSEEnum { |
Eric Christopher | 11e5983 | 2015-10-08 20:10:06 +0000 | [diff] [blame] | 50 | NoSSE, SSE1, SSE2, SSE3, SSSE3, SSE41, SSE42, AVX, AVX2, AVX512F |
Evan Cheng | cde9e30 | 2006-01-27 08:10:46 +0000 | [diff] [blame] | 51 | }; |
| 52 | |
Evan Cheng | ff1beda | 2006-10-06 09:17:41 +0000 | [diff] [blame] | 53 | enum X863DNowEnum { |
Eric Christopher | 57a6e13 | 2015-11-14 03:04:00 +0000 | [diff] [blame] | 54 | NoThreeDNow, MMX, ThreeDNow, ThreeDNowA |
Evan Cheng | ff1beda | 2006-10-06 09:17:41 +0000 | [diff] [blame] | 55 | }; |
| 56 | |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 57 | enum X86ProcFamilyEnum { |
Craig Topper | f730a6b | 2016-02-13 21:35:37 +0000 | [diff] [blame^] | 58 | Others, IntelAtom, IntelSLM |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 59 | }; |
| 60 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 61 | /// X86 processor family: Intel Atom, and others |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 62 | X86ProcFamilyEnum X86ProcFamily; |
Chad Rosier | 24c19d2 | 2012-08-01 18:39:17 +0000 | [diff] [blame] | 63 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 64 | /// Which PIC style to use |
Duncan Sands | 595a442 | 2008-11-28 09:29:37 +0000 | [diff] [blame] | 65 | PICStyles::Style PICStyle; |
Mikhail Glushenkov | abd56bd | 2010-02-28 22:54:30 +0000 | [diff] [blame] | 66 | |
Eric Christopher | 11e5983 | 2015-10-08 20:10:06 +0000 | [diff] [blame] | 67 | /// SSE1, SSE2, SSE3, SSSE3, SSE41, SSE42, or none supported. |
Evan Cheng | cde9e30 | 2006-01-27 08:10:46 +0000 | [diff] [blame] | 68 | X86SSEEnum X86SSELevel; |
| 69 | |
Eric Christopher | 57a6e13 | 2015-11-14 03:04:00 +0000 | [diff] [blame] | 70 | /// MMX, 3DNow, 3DNow Athlon, or none supported. |
Evan Cheng | ff1beda | 2006-10-06 09:17:41 +0000 | [diff] [blame] | 71 | X863DNowEnum X863DNowLevel; |
| 72 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 73 | /// True if this processor has conditional move instructions |
Chris Lattner | cc8c581 | 2009-09-02 05:53:04 +0000 | [diff] [blame] | 74 | /// (generally pentium pro+). |
| 75 | bool HasCMov; |
Mikhail Glushenkov | abd56bd | 2010-02-28 22:54:30 +0000 | [diff] [blame] | 76 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 77 | /// True if the processor supports X86-64 instructions. |
Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 78 | bool HasX86_64; |
Evan Cheng | 4c91aa3 | 2009-01-02 05:35:45 +0000 | [diff] [blame] | 79 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 80 | /// True if the processor supports POPCNT. |
Benjamin Kramer | 2f48923 | 2010-12-04 20:32:23 +0000 | [diff] [blame] | 81 | bool HasPOPCNT; |
| 82 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 83 | /// True if the processor supports SSE4A instructions. |
Stefanus Du Toit | 96180b5 | 2009-05-26 21:04:35 +0000 | [diff] [blame] | 84 | bool HasSSE4A; |
| 85 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 86 | /// Target has AES instructions |
Eric Christopher | 2ef6318 | 2010-04-02 21:54:27 +0000 | [diff] [blame] | 87 | bool HasAES; |
| 88 | |
Craig Topper | 09b6598 | 2015-10-16 06:03:09 +0000 | [diff] [blame] | 89 | /// Target has FXSAVE/FXRESTOR instructions |
| 90 | bool HasFXSR; |
| 91 | |
Amjad Aboud | 1db6d7a | 2015-10-12 11:47:46 +0000 | [diff] [blame] | 92 | /// Target has XSAVE instructions |
| 93 | bool HasXSAVE; |
| 94 | /// Target has XSAVEOPT instructions |
| 95 | bool HasXSAVEOPT; |
| 96 | /// Target has XSAVEC instructions |
| 97 | bool HasXSAVEC; |
| 98 | /// Target has XSAVES instructions |
| 99 | bool HasXSAVES; |
| 100 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 101 | /// Target has carry-less multiplication |
Benjamin Kramer | a0396e4 | 2012-05-31 14:34:17 +0000 | [diff] [blame] | 102 | bool HasPCLMUL; |
Bruno Cardoso Lopes | 09dc24b | 2010-07-23 01:17:51 +0000 | [diff] [blame] | 103 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 104 | /// Target has 3-operand fused multiply-add |
Craig Topper | 79dbb0c | 2012-06-03 18:58:46 +0000 | [diff] [blame] | 105 | bool HasFMA; |
David Greene | 8f6f72c | 2009-06-26 22:46:54 +0000 | [diff] [blame] | 106 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 107 | /// Target has 4-operand fused multiply-add |
David Greene | 8f6f72c | 2009-06-26 22:46:54 +0000 | [diff] [blame] | 108 | bool HasFMA4; |
| 109 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 110 | /// Target has XOP instructions |
Jan Sjödin | 1280eb1 | 2011-12-02 15:14:37 +0000 | [diff] [blame] | 111 | bool HasXOP; |
| 112 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 113 | /// Target has TBM instructions. |
Yunzhong Gao | dd36e93 | 2013-09-24 18:21:52 +0000 | [diff] [blame] | 114 | bool HasTBM; |
| 115 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 116 | /// True if the processor has the MOVBE instruction. |
Craig Topper | 786bdb9 | 2011-10-03 17:28:23 +0000 | [diff] [blame] | 117 | bool HasMOVBE; |
| 118 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 119 | /// True if the processor has the RDRAND instruction. |
Craig Topper | 786bdb9 | 2011-10-03 17:28:23 +0000 | [diff] [blame] | 120 | bool HasRDRAND; |
| 121 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 122 | /// Processor has 16-bit floating point conversion instructions. |
Craig Topper | fe9179f | 2011-10-09 07:31:39 +0000 | [diff] [blame] | 123 | bool HasF16C; |
| 124 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 125 | /// Processor has FS/GS base insturctions. |
Craig Topper | 228d913 | 2011-10-30 19:57:21 +0000 | [diff] [blame] | 126 | bool HasFSGSBase; |
| 127 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 128 | /// Processor has LZCNT instruction. |
Craig Topper | 271064e | 2011-10-11 06:44:02 +0000 | [diff] [blame] | 129 | bool HasLZCNT; |
| 130 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 131 | /// Processor has BMI1 instructions. |
Craig Topper | 3657fe4 | 2011-10-14 03:21:46 +0000 | [diff] [blame] | 132 | bool HasBMI; |
| 133 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 134 | /// Processor has BMI2 instructions. |
Craig Topper | aea148c | 2011-10-16 07:55:05 +0000 | [diff] [blame] | 135 | bool HasBMI2; |
| 136 | |
Michael Zuckerman | 97b6a692 | 2016-01-17 13:42:12 +0000 | [diff] [blame] | 137 | /// Processor has VBMI instructions. |
| 138 | bool HasVBMI; |
| 139 | |
Elena Demikhovsky | 29cde35 | 2016-01-24 10:41:28 +0000 | [diff] [blame] | 140 | /// Processor has Integer Fused Multiply Add |
| 141 | bool HasIFMA; |
| 142 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 143 | /// Processor has RTM instructions. |
Michael Liao | 73cffdd | 2012-11-08 07:28:54 +0000 | [diff] [blame] | 144 | bool HasRTM; |
| 145 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 146 | /// Processor has HLE. |
Michael Liao | e344ec9 | 2013-03-26 22:46:02 +0000 | [diff] [blame] | 147 | bool HasHLE; |
| 148 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 149 | /// Processor has ADX instructions. |
Kay Tiong Khoo | f809c64 | 2013-02-14 19:08:21 +0000 | [diff] [blame] | 150 | bool HasADX; |
| 151 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 152 | /// Processor has SHA instructions. |
Ben Langmuir | 1650175 | 2013-09-12 15:51:31 +0000 | [diff] [blame] | 153 | bool HasSHA; |
| 154 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 155 | /// Processor has PRFCHW instructions. |
Michael Liao | 5173ee0 | 2013-03-26 17:47:11 +0000 | [diff] [blame] | 156 | bool HasPRFCHW; |
| 157 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 158 | /// Processor has RDSEED instructions. |
Michael Liao | a486a11 | 2013-03-28 23:41:26 +0000 | [diff] [blame] | 159 | bool HasRDSEED; |
| 160 | |
Hans Wennborg | 5000ce8 | 2015-12-04 23:00:33 +0000 | [diff] [blame] | 161 | /// Processor has LAHF/SAHF instructions. |
| 162 | bool HasLAHFSAHF; |
| 163 | |
Elena Demikhovsky | 29cde35 | 2016-01-24 10:41:28 +0000 | [diff] [blame] | 164 | /// Processor has Prefetch with intent to Write instruction |
| 165 | bool HasPFPREFETCHWT1; |
| 166 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 167 | /// True if BT (bit test) of memory instructions are slow. |
David Greene | 8f6f72c | 2009-06-26 22:46:54 +0000 | [diff] [blame] | 168 | bool IsBTMemSlow; |
Evan Cheng | 4cf30b7 | 2009-12-18 07:40:29 +0000 | [diff] [blame] | 169 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 170 | /// True if SHLD instructions are slow. |
Ekaterina Romanova | d5fa554 | 2013-11-21 23:21:26 +0000 | [diff] [blame] | 171 | bool IsSHLDSlow; |
| 172 | |
Sanjay Patel | 3014567 | 2015-09-01 20:51:51 +0000 | [diff] [blame] | 173 | /// True if unaligned memory accesses of 16-bytes are slow. |
| 174 | bool IsUAMem16Slow; |
Evan Cheng | 738b0f9 | 2010-04-01 05:58:17 +0000 | [diff] [blame] | 175 | |
Sanjay Patel | 9e916dc | 2015-08-21 20:17:26 +0000 | [diff] [blame] | 176 | /// True if unaligned memory accesses of 32-bytes are slow. |
Sanjay Patel | 501890e | 2014-11-21 17:40:04 +0000 | [diff] [blame] | 177 | bool IsUAMem32Slow; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 178 | |
Sanjay Patel | ffd039b | 2015-02-03 17:13:04 +0000 | [diff] [blame] | 179 | /// True if SSE operations can have unaligned memory operands. |
| 180 | /// This may require setting a configuration bit in the processor. |
| 181 | bool HasSSEUnalignedMem; |
David Greene | 206351a | 2010-01-11 16:29:42 +0000 | [diff] [blame] | 182 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 183 | /// True if this processor has the CMPXCHG16B instruction; |
Eli Friedman | 5e57042 | 2011-08-26 21:21:21 +0000 | [diff] [blame] | 184 | /// this is true for most x86-64 chips, but not the first AMD chips. |
| 185 | bool HasCmpxchg16b; |
| 186 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 187 | /// True if the LEA instruction should be used for adjusting |
Evan Cheng | 1b81fdd | 2012-02-07 22:50:41 +0000 | [diff] [blame] | 188 | /// the stack pointer. This is an optimization for Intel Atom processors. |
| 189 | bool UseLeaForSP; |
| 190 | |
Yunzhong Gao | 0de36ec | 2016-02-12 23:37:57 +0000 | [diff] [blame] | 191 | /// True if there is no performance penalty to writing only the lower parts |
| 192 | /// of a YMM register without clearing the upper part. |
| 193 | bool HasFastPartialYMMWrite; |
| 194 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 195 | /// True if 8-bit divisions are significantly faster than |
Alexey Volkov | fd1731d | 2014-11-21 11:19:34 +0000 | [diff] [blame] | 196 | /// 32-bit divisions and should be used when possible. |
| 197 | bool HasSlowDivide32; |
| 198 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 199 | /// True if 16-bit divides are significantly faster than |
Alexey Volkov | fd1731d | 2014-11-21 11:19:34 +0000 | [diff] [blame] | 200 | /// 64-bit divisions and should be used when possible. |
| 201 | bool HasSlowDivide64; |
Preston Gurd | cdf540d | 2012-09-04 18:22:17 +0000 | [diff] [blame] | 202 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 203 | /// True if the short functions should be padded to prevent |
Preston Gurd | a01daac | 2013-01-08 18:27:24 +0000 | [diff] [blame] | 204 | /// a stall when returning too early. |
| 205 | bool PadShortFunctions; |
| 206 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 207 | /// True if the Calls with memory reference should be converted |
Preston Gurd | 663e6f9 | 2013-03-27 19:14:02 +0000 | [diff] [blame] | 208 | /// to a register-based indirect call. |
| 209 | bool CallRegIndirect; |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 210 | |
| 211 | /// True if the LEA instruction inputs have to be ready at address generation |
| 212 | /// (AG) time. |
Preston Gurd | 8b7ab4b | 2013-04-25 20:29:37 +0000 | [diff] [blame] | 213 | bool LEAUsesAG; |
Preston Gurd | 663e6f9 | 2013-03-27 19:14:02 +0000 | [diff] [blame] | 214 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 215 | /// True if the LEA instruction with certain arguments is slow |
Alexey Volkov | 6226de6 | 2014-05-20 08:55:50 +0000 | [diff] [blame] | 216 | bool SlowLEA; |
| 217 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 218 | /// True if INC and DEC instructions are slow when writing to flags |
Alexey Volkov | 5260dba | 2014-06-09 11:40:41 +0000 | [diff] [blame] | 219 | bool SlowIncDec; |
| 220 | |
Elena Demikhovsky | 8cfb43f | 2013-07-24 11:02:47 +0000 | [diff] [blame] | 221 | /// Processor has AVX-512 PreFetch Instructions |
| 222 | bool HasPFI; |
Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 223 | |
Elena Demikhovsky | 8cfb43f | 2013-07-24 11:02:47 +0000 | [diff] [blame] | 224 | /// Processor has AVX-512 Exponential and Reciprocal Instructions |
| 225 | bool HasERI; |
Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 226 | |
Elena Demikhovsky | 8cfb43f | 2013-07-24 11:02:47 +0000 | [diff] [blame] | 227 | /// Processor has AVX-512 Conflict Detection Instructions |
| 228 | bool HasCDI; |
Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 229 | |
| 230 | /// Processor has AVX-512 Doubleword and Quadword instructions |
| 231 | bool HasDQI; |
| 232 | |
| 233 | /// Processor has AVX-512 Byte and Word instructions |
| 234 | bool HasBWI; |
| 235 | |
| 236 | /// Processor has AVX-512 Vector Length eXtenstions |
| 237 | bool HasVLX; |
| 238 | |
Asaf Badouh | 5acf66f | 2015-12-15 13:35:29 +0000 | [diff] [blame] | 239 | /// Processor has PKU extenstions |
| 240 | bool HasPKU; |
| 241 | |
Elena Demikhovsky | 29cde35 | 2016-01-24 10:41:28 +0000 | [diff] [blame] | 242 | /// Processor supports MPX - Memory Protection Extensions |
Elena Demikhovsky | f7e641c | 2015-06-03 10:30:57 +0000 | [diff] [blame] | 243 | bool HasMPX; |
| 244 | |
Elena Demikhovsky | 29cde35 | 2016-01-24 10:41:28 +0000 | [diff] [blame] | 245 | /// Processor supports Invalidate Process-Context Identifier |
| 246 | bool HasInvPCId; |
| 247 | |
| 248 | /// Processor has VM Functions |
| 249 | bool HasVMFUNC; |
| 250 | |
| 251 | /// Processor has Supervisor Mode Access Protection |
| 252 | bool HasSMAP; |
| 253 | |
| 254 | /// Processor has Software Guard Extensions |
| 255 | bool HasSGX; |
| 256 | |
| 257 | /// Processor supports Flush Cache Line instruction |
| 258 | bool HasCLFLUSHOPT; |
| 259 | |
| 260 | /// Processor has Persistent Commit feature |
| 261 | bool HasPCOMMIT; |
| 262 | |
| 263 | /// Processor supports Cache Line Write Back instruction |
| 264 | bool HasCLWB; |
| 265 | |
Eric Christopher | 824f42f | 2015-05-12 01:26:05 +0000 | [diff] [blame] | 266 | /// Use software floating point for code generation. |
| 267 | bool UseSoftFloat; |
| 268 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 269 | /// The minimum alignment known to hold of the stack frame on |
Chris Lattner | 351817b | 2005-07-12 02:36:10 +0000 | [diff] [blame] | 270 | /// entry to the function and which must be maintained by every function. |
Nate Begeman | f26625e | 2005-07-12 01:41:54 +0000 | [diff] [blame] | 271 | unsigned stackAlignment; |
Jeff Cohen | 33a030e | 2005-07-27 05:53:44 +0000 | [diff] [blame] | 272 | |
Rafael Espindola | 063f177 | 2007-10-31 11:52:06 +0000 | [diff] [blame] | 273 | /// Max. memset / memcpy size that is turned into rep/movs, rep/stos ops. |
Evan Cheng | 763cdfd | 2007-08-01 23:45:51 +0000 | [diff] [blame] | 274 | /// |
Rafael Espindola | 063f177 | 2007-10-31 11:52:06 +0000 | [diff] [blame] | 275 | unsigned MaxInlineSizeThreshold; |
NAKAMURA Takumi | 0544fe7 | 2011-02-17 12:23:50 +0000 | [diff] [blame] | 276 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 277 | /// What processor and OS we're targeting. |
Eric Christopher | d429846 | 2010-07-05 19:26:33 +0000 | [diff] [blame] | 278 | Triple TargetTriple; |
Chad Rosier | 24c19d2 | 2012-08-01 18:39:17 +0000 | [diff] [blame] | 279 | |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 280 | /// Instruction itineraries for scheduling |
| 281 | InstrItineraryData InstrItins; |
Evan Cheng | 03c1e6f | 2006-02-16 00:21:07 +0000 | [diff] [blame] | 282 | |
Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 283 | private: |
Eric Christopher | e950b67 | 2014-08-09 04:38:53 +0000 | [diff] [blame] | 284 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 285 | /// Override the stack alignment. |
Bill Wendling | aef9c37 | 2013-02-15 22:31:27 +0000 | [diff] [blame] | 286 | unsigned StackAlignOverride; |
| 287 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 288 | /// True if compiling for 64-bit, false for 16-bit or 32-bit. |
Evan Cheng | 13bcc6c | 2011-07-07 21:06:52 +0000 | [diff] [blame] | 289 | bool In64BitMode; |
Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 290 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 291 | /// True if compiling for 32-bit, false for 16-bit or 64-bit. |
Craig Topper | 3c80d62 | 2014-01-06 04:55:54 +0000 | [diff] [blame] | 292 | bool In32BitMode; |
| 293 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 294 | /// True if compiling for 16-bit, false for 32-bit or 64-bit. |
Craig Topper | 3c80d62 | 2014-01-06 04:55:54 +0000 | [diff] [blame] | 295 | bool In16BitMode; |
| 296 | |
Eric Christopher | a08f30b | 2014-06-09 17:08:19 +0000 | [diff] [blame] | 297 | X86SelectionDAGInfo TSInfo; |
Eric Christopher | 1a21203 | 2014-06-11 00:25:19 +0000 | [diff] [blame] | 298 | // Ordering here is important. X86InstrInfo initializes X86RegisterInfo which |
| 299 | // X86TargetLowering needs. |
| 300 | X86InstrInfo InstrInfo; |
| 301 | X86TargetLowering TLInfo; |
| 302 | X86FrameLowering FrameLowering; |
Eric Christopher | a08f30b | 2014-06-09 17:08:19 +0000 | [diff] [blame] | 303 | |
Nate Begeman | f26625e | 2005-07-12 01:41:54 +0000 | [diff] [blame] | 304 | public: |
Jeff Cohen | 33a030e | 2005-07-27 05:53:44 +0000 | [diff] [blame] | 305 | /// This constructor initializes the data members to match that |
Daniel Dunbar | 31b44e8 | 2009-08-02 22:11:08 +0000 | [diff] [blame] | 306 | /// of the specified triple. |
Nate Begeman | f26625e | 2005-07-12 01:41:54 +0000 | [diff] [blame] | 307 | /// |
Daniel Sanders | a73f1fd | 2015-06-10 12:11:26 +0000 | [diff] [blame] | 308 | X86Subtarget(const Triple &TT, const std::string &CPU, const std::string &FS, |
| 309 | const X86TargetMachine &TM, unsigned StackAlignOverride); |
Eric Christopher | a08f30b | 2014-06-09 17:08:19 +0000 | [diff] [blame] | 310 | |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 311 | const X86TargetLowering *getTargetLowering() const override { |
| 312 | return &TLInfo; |
| 313 | } |
| 314 | const X86InstrInfo *getInstrInfo() const override { return &InstrInfo; } |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 315 | const X86FrameLowering *getFrameLowering() const override { |
| 316 | return &FrameLowering; |
| 317 | } |
| 318 | const X86SelectionDAGInfo *getSelectionDAGInfo() const override { |
| 319 | return &TSInfo; |
| 320 | } |
| 321 | const X86RegisterInfo *getRegisterInfo() const override { |
| 322 | return &getInstrInfo()->getRegisterInfo(); |
| 323 | } |
Chris Lattner | 351817b | 2005-07-12 02:36:10 +0000 | [diff] [blame] | 324 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 325 | /// Returns the minimum alignment known to hold of the |
Chris Lattner | 351817b | 2005-07-12 02:36:10 +0000 | [diff] [blame] | 326 | /// stack frame on entry to the function and which must be maintained by every |
| 327 | /// function for this subtarget. |
Nate Begeman | f26625e | 2005-07-12 01:41:54 +0000 | [diff] [blame] | 328 | unsigned getStackAlignment() const { return stackAlignment; } |
Jeff Cohen | 33a030e | 2005-07-27 05:53:44 +0000 | [diff] [blame] | 329 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 330 | /// Returns the maximum memset / memcpy size |
Rafael Espindola | 063f177 | 2007-10-31 11:52:06 +0000 | [diff] [blame] | 331 | /// that still makes it profitable to inline the call. |
| 332 | unsigned getMaxInlineSizeThreshold() const { return MaxInlineSizeThreshold; } |
Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 333 | |
| 334 | /// ParseSubtargetFeatures - Parses features string setting specified |
Evan Cheng | ff1beda | 2006-10-06 09:17:41 +0000 | [diff] [blame] | 335 | /// subtarget options. Definition of function is auto generated by tblgen. |
Evan Cheng | 1a72add6 | 2011-07-07 07:07:08 +0000 | [diff] [blame] | 336 | void ParseSubtargetFeatures(StringRef CPU, StringRef FS); |
Evan Cheng | ff1beda | 2006-10-06 09:17:41 +0000 | [diff] [blame] | 337 | |
Bill Wendling | 61375d8 | 2013-02-16 01:36:26 +0000 | [diff] [blame] | 338 | private: |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 339 | /// Initialize the full set of dependencies so we can use an initializer |
Eric Christopher | 1a21203 | 2014-06-11 00:25:19 +0000 | [diff] [blame] | 340 | /// list for X86Subtarget. |
| 341 | X86Subtarget &initializeSubtargetDependencies(StringRef CPU, StringRef FS); |
Bill Wendling | 61375d8 | 2013-02-16 01:36:26 +0000 | [diff] [blame] | 342 | void initializeEnvironment(); |
Eric Christopher | b68e253 | 2014-09-03 20:36:31 +0000 | [diff] [blame] | 343 | void initSubtargetFeatures(StringRef CPU, StringRef FS); |
Bill Wendling | 61375d8 | 2013-02-16 01:36:26 +0000 | [diff] [blame] | 344 | public: |
Eli Bendersky | 597fc12 | 2013-01-25 22:07:43 +0000 | [diff] [blame] | 345 | /// Is this x86_64? (disregarding specific ABI / programming model) |
| 346 | bool is64Bit() const { |
| 347 | return In64BitMode; |
| 348 | } |
| 349 | |
Craig Topper | 3c80d62 | 2014-01-06 04:55:54 +0000 | [diff] [blame] | 350 | bool is32Bit() const { |
| 351 | return In32BitMode; |
| 352 | } |
| 353 | |
| 354 | bool is16Bit() const { |
| 355 | return In16BitMode; |
| 356 | } |
| 357 | |
Eli Bendersky | 597fc12 | 2013-01-25 22:07:43 +0000 | [diff] [blame] | 358 | /// Is this x86_64 with the ILP32 programming model (x32 ABI)? |
| 359 | bool isTarget64BitILP32() const { |
Rafael Espindola | ddb913c | 2013-12-19 00:44:37 +0000 | [diff] [blame] | 360 | return In64BitMode && (TargetTriple.getEnvironment() == Triple::GNUX32 || |
Simon Pilgrim | a279410 | 2014-11-22 19:12:10 +0000 | [diff] [blame] | 361 | TargetTriple.isOSNaCl()); |
Eli Bendersky | 597fc12 | 2013-01-25 22:07:43 +0000 | [diff] [blame] | 362 | } |
| 363 | |
| 364 | /// Is this x86_64 with the LP64 programming model (standard AMD64, no x32)? |
| 365 | bool isTarget64BitLP64() const { |
Pavel Chupin | f55eb45 | 2014-08-07 09:41:19 +0000 | [diff] [blame] | 366 | return In64BitMode && (TargetTriple.getEnvironment() != Triple::GNUX32 && |
Simon Pilgrim | a279410 | 2014-11-22 19:12:10 +0000 | [diff] [blame] | 367 | !TargetTriple.isOSNaCl()); |
Eli Bendersky | 597fc12 | 2013-01-25 22:07:43 +0000 | [diff] [blame] | 368 | } |
Evan Cheng | 54c13da | 2006-01-26 09:53:06 +0000 | [diff] [blame] | 369 | |
Duncan Sands | 595a442 | 2008-11-28 09:29:37 +0000 | [diff] [blame] | 370 | PICStyles::Style getPICStyle() const { return PICStyle; } |
| 371 | void setPICStyle(PICStyles::Style Style) { PICStyle = Style; } |
Anton Korobeynikov | a0554d9 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 372 | |
Chris Lattner | a30d4ce | 2010-03-14 18:31:44 +0000 | [diff] [blame] | 373 | bool hasCMov() const { return HasCMov; } |
Craig Topper | eb8f9e9 | 2012-01-10 06:30:56 +0000 | [diff] [blame] | 374 | bool hasSSE1() const { return X86SSELevel >= SSE1; } |
| 375 | bool hasSSE2() const { return X86SSELevel >= SSE2; } |
| 376 | bool hasSSE3() const { return X86SSELevel >= SSE3; } |
| 377 | bool hasSSSE3() const { return X86SSELevel >= SSSE3; } |
| 378 | bool hasSSE41() const { return X86SSELevel >= SSE41; } |
| 379 | bool hasSSE42() const { return X86SSELevel >= SSE42; } |
Craig Topper | b0c0f72 | 2012-01-10 06:54:16 +0000 | [diff] [blame] | 380 | bool hasAVX() const { return X86SSELevel >= AVX; } |
| 381 | bool hasAVX2() const { return X86SSELevel >= AVX2; } |
Craig Topper | 5c94bb8 | 2013-08-21 03:57:57 +0000 | [diff] [blame] | 382 | bool hasAVX512() const { return X86SSELevel >= AVX512F; } |
Elena Demikhovsky | eace43b | 2012-11-29 12:44:59 +0000 | [diff] [blame] | 383 | bool hasFp256() const { return hasAVX(); } |
| 384 | bool hasInt256() const { return hasAVX2(); } |
Stefanus Du Toit | 96180b5 | 2009-05-26 21:04:35 +0000 | [diff] [blame] | 385 | bool hasSSE4A() const { return HasSSE4A; } |
Eric Christopher | 57a6e13 | 2015-11-14 03:04:00 +0000 | [diff] [blame] | 386 | bool hasMMX() const { return X863DNowLevel >= MMX; } |
Evan Cheng | ff1beda | 2006-10-06 09:17:41 +0000 | [diff] [blame] | 387 | bool has3DNow() const { return X863DNowLevel >= ThreeDNow; } |
| 388 | bool has3DNowA() const { return X863DNowLevel >= ThreeDNowA; } |
Benjamin Kramer | 2f48923 | 2010-12-04 20:32:23 +0000 | [diff] [blame] | 389 | bool hasPOPCNT() const { return HasPOPCNT; } |
Eric Christopher | 2ef6318 | 2010-04-02 21:54:27 +0000 | [diff] [blame] | 390 | bool hasAES() const { return HasAES; } |
Craig Topper | 09b6598 | 2015-10-16 06:03:09 +0000 | [diff] [blame] | 391 | bool hasFXSR() const { return HasFXSR; } |
Amjad Aboud | 1db6d7a | 2015-10-12 11:47:46 +0000 | [diff] [blame] | 392 | bool hasXSAVE() const { return HasXSAVE; } |
| 393 | bool hasXSAVEOPT() const { return HasXSAVEOPT; } |
| 394 | bool hasXSAVEC() const { return HasXSAVEC; } |
| 395 | bool hasXSAVES() const { return HasXSAVES; } |
Benjamin Kramer | a0396e4 | 2012-05-31 14:34:17 +0000 | [diff] [blame] | 396 | bool hasPCLMUL() const { return HasPCLMUL; } |
Simon Pilgrim | db26b3d | 2015-11-30 22:22:06 +0000 | [diff] [blame] | 397 | // Prefer FMA4 to FMA - its better for commutation/memory folding and |
| 398 | // has equal or better performance on all supported targets. |
| 399 | bool hasFMA() const { return HasFMA && !HasFMA4; } |
| 400 | bool hasFMA4() const { return HasFMA4; } |
Sanjay Patel | 60216f6 | 2015-12-01 17:27:55 +0000 | [diff] [blame] | 401 | bool hasAnyFMA() const { return hasFMA() || hasFMA4() || hasAVX512(); } |
Jan Sjödin | 1280eb1 | 2011-12-02 15:14:37 +0000 | [diff] [blame] | 402 | bool hasXOP() const { return HasXOP; } |
Yunzhong Gao | dd36e93 | 2013-09-24 18:21:52 +0000 | [diff] [blame] | 403 | bool hasTBM() const { return HasTBM; } |
Craig Topper | 786bdb9 | 2011-10-03 17:28:23 +0000 | [diff] [blame] | 404 | bool hasMOVBE() const { return HasMOVBE; } |
| 405 | bool hasRDRAND() const { return HasRDRAND; } |
Craig Topper | fe9179f | 2011-10-09 07:31:39 +0000 | [diff] [blame] | 406 | bool hasF16C() const { return HasF16C; } |
Craig Topper | 228d913 | 2011-10-30 19:57:21 +0000 | [diff] [blame] | 407 | bool hasFSGSBase() const { return HasFSGSBase; } |
Craig Topper | 271064e | 2011-10-11 06:44:02 +0000 | [diff] [blame] | 408 | bool hasLZCNT() const { return HasLZCNT; } |
Craig Topper | 3657fe4 | 2011-10-14 03:21:46 +0000 | [diff] [blame] | 409 | bool hasBMI() const { return HasBMI; } |
Craig Topper | aea148c | 2011-10-16 07:55:05 +0000 | [diff] [blame] | 410 | bool hasBMI2() const { return HasBMI2; } |
Michael Zuckerman | 97b6a692 | 2016-01-17 13:42:12 +0000 | [diff] [blame] | 411 | bool hasVBMI() const { return HasVBMI; } |
Elena Demikhovsky | 29cde35 | 2016-01-24 10:41:28 +0000 | [diff] [blame] | 412 | bool hasIFMA() const { return HasIFMA; } |
Michael Liao | 73cffdd | 2012-11-08 07:28:54 +0000 | [diff] [blame] | 413 | bool hasRTM() const { return HasRTM; } |
Michael Liao | e344ec9 | 2013-03-26 22:46:02 +0000 | [diff] [blame] | 414 | bool hasHLE() const { return HasHLE; } |
Kay Tiong Khoo | f809c64 | 2013-02-14 19:08:21 +0000 | [diff] [blame] | 415 | bool hasADX() const { return HasADX; } |
Ben Langmuir | 1650175 | 2013-09-12 15:51:31 +0000 | [diff] [blame] | 416 | bool hasSHA() const { return HasSHA; } |
Michael Liao | 5173ee0 | 2013-03-26 17:47:11 +0000 | [diff] [blame] | 417 | bool hasPRFCHW() const { return HasPRFCHW; } |
Michael Liao | a486a11 | 2013-03-28 23:41:26 +0000 | [diff] [blame] | 418 | bool hasRDSEED() const { return HasRDSEED; } |
Hans Wennborg | 5000ce8 | 2015-12-04 23:00:33 +0000 | [diff] [blame] | 419 | bool hasLAHFSAHF() const { return HasLAHFSAHF; } |
Evan Cheng | 4c91aa3 | 2009-01-02 05:35:45 +0000 | [diff] [blame] | 420 | bool isBTMemSlow() const { return IsBTMemSlow; } |
Ekaterina Romanova | d5fa554 | 2013-11-21 23:21:26 +0000 | [diff] [blame] | 421 | bool isSHLDSlow() const { return IsSHLDSlow; } |
Sanjay Patel | 3014567 | 2015-09-01 20:51:51 +0000 | [diff] [blame] | 422 | bool isUnalignedMem16Slow() const { return IsUAMem16Slow; } |
Sanjay Patel | 501890e | 2014-11-21 17:40:04 +0000 | [diff] [blame] | 423 | bool isUnalignedMem32Slow() const { return IsUAMem32Slow; } |
Sanjay Patel | ffd039b | 2015-02-03 17:13:04 +0000 | [diff] [blame] | 424 | bool hasSSEUnalignedMem() const { return HasSSEUnalignedMem; } |
Eli Friedman | 5e57042 | 2011-08-26 21:21:21 +0000 | [diff] [blame] | 425 | bool hasCmpxchg16b() const { return HasCmpxchg16b; } |
Evan Cheng | 1b81fdd | 2012-02-07 22:50:41 +0000 | [diff] [blame] | 426 | bool useLeaForSP() const { return UseLeaForSP; } |
Yunzhong Gao | 0de36ec | 2016-02-12 23:37:57 +0000 | [diff] [blame] | 427 | bool hasFastPartialYMMWrite() const { return HasFastPartialYMMWrite; } |
Alexey Volkov | fd1731d | 2014-11-21 11:19:34 +0000 | [diff] [blame] | 428 | bool hasSlowDivide32() const { return HasSlowDivide32; } |
| 429 | bool hasSlowDivide64() const { return HasSlowDivide64; } |
Preston Gurd | a01daac | 2013-01-08 18:27:24 +0000 | [diff] [blame] | 430 | bool padShortFunctions() const { return PadShortFunctions; } |
Preston Gurd | 663e6f9 | 2013-03-27 19:14:02 +0000 | [diff] [blame] | 431 | bool callRegIndirect() const { return CallRegIndirect; } |
Preston Gurd | 8b7ab4b | 2013-04-25 20:29:37 +0000 | [diff] [blame] | 432 | bool LEAusesAG() const { return LEAUsesAG; } |
Alexey Volkov | 6226de6 | 2014-05-20 08:55:50 +0000 | [diff] [blame] | 433 | bool slowLEA() const { return SlowLEA; } |
Alexey Volkov | 5260dba | 2014-06-09 11:40:41 +0000 | [diff] [blame] | 434 | bool slowIncDec() const { return SlowIncDec; } |
Elena Demikhovsky | 8cfb43f | 2013-07-24 11:02:47 +0000 | [diff] [blame] | 435 | bool hasCDI() const { return HasCDI; } |
| 436 | bool hasPFI() const { return HasPFI; } |
| 437 | bool hasERI() const { return HasERI; } |
Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 438 | bool hasDQI() const { return HasDQI; } |
| 439 | bool hasBWI() const { return HasBWI; } |
| 440 | bool hasVLX() const { return HasVLX; } |
Asaf Badouh | 5acf66f | 2015-12-15 13:35:29 +0000 | [diff] [blame] | 441 | bool hasPKU() const { return HasPKU; } |
Elena Demikhovsky | f7e641c | 2015-06-03 10:30:57 +0000 | [diff] [blame] | 442 | bool hasMPX() const { return HasMPX; } |
Evan Cheng | 4c91aa3 | 2009-01-02 05:35:45 +0000 | [diff] [blame] | 443 | |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 444 | bool isAtom() const { return X86ProcFamily == IntelAtom; } |
Alexey Volkov | 6226de6 | 2014-05-20 08:55:50 +0000 | [diff] [blame] | 445 | bool isSLM() const { return X86ProcFamily == IntelSLM; } |
Eric Christopher | 824f42f | 2015-05-12 01:26:05 +0000 | [diff] [blame] | 446 | bool useSoftFloat() const { return UseSoftFloat; } |
Andrew Trick | 8523b16 | 2012-02-01 23:20:51 +0000 | [diff] [blame] | 447 | |
Sanjay Patel | e9bf993 | 2016-02-13 17:26:29 +0000 | [diff] [blame] | 448 | /// Use mfence if we have SSE2 or we're on x86-64 (even if we asked for |
| 449 | /// no-sse2). There isn't any reason to disable it if the target processor |
| 450 | /// supports it. |
| 451 | bool hasMFence() const { return hasSSE2() || is64Bit(); } |
| 452 | |
Daniel Dunbar | 44b5303 | 2011-04-19 21:01:47 +0000 | [diff] [blame] | 453 | const Triple &getTargetTriple() const { return TargetTriple; } |
| 454 | |
Daniel Dunbar | 2b9b0e3 | 2011-04-19 21:14:45 +0000 | [diff] [blame] | 455 | bool isTargetDarwin() const { return TargetTriple.isOSDarwin(); } |
Simon Pilgrim | a279410 | 2014-11-22 19:12:10 +0000 | [diff] [blame] | 456 | bool isTargetFreeBSD() const { return TargetTriple.isOSFreeBSD(); } |
Rafael Espindola | 44eae72 | 2014-12-29 15:47:28 +0000 | [diff] [blame] | 457 | bool isTargetDragonFly() const { return TargetTriple.isOSDragonFly(); } |
Simon Pilgrim | a279410 | 2014-11-22 19:12:10 +0000 | [diff] [blame] | 458 | bool isTargetSolaris() const { return TargetTriple.isOSSolaris(); } |
Alex Rosenberg | b9fefdd | 2015-01-26 19:09:27 +0000 | [diff] [blame] | 459 | bool isTargetPS4() const { return TargetTriple.isPS4(); } |
Tim Northover | 9653eb5 | 2013-12-10 16:57:43 +0000 | [diff] [blame] | 460 | |
| 461 | bool isTargetELF() const { return TargetTriple.isOSBinFormatELF(); } |
| 462 | bool isTargetCOFF() const { return TargetTriple.isOSBinFormatCOFF(); } |
Eric Christopher | 2189515 | 2014-12-05 00:22:38 +0000 | [diff] [blame] | 463 | bool isTargetMachO() const { return TargetTriple.isOSBinFormatMachO(); } |
Tim Northover | 9653eb5 | 2013-12-10 16:57:43 +0000 | [diff] [blame] | 464 | |
Cameron Esfahani | 943908b | 2013-08-29 20:23:14 +0000 | [diff] [blame] | 465 | bool isTargetLinux() const { return TargetTriple.isOSLinux(); } |
Evgeniy Stepanov | 5fe279e | 2015-10-08 21:21:24 +0000 | [diff] [blame] | 466 | bool isTargetAndroid() const { return TargetTriple.isAndroid(); } |
Cameron Esfahani | 943908b | 2013-08-29 20:23:14 +0000 | [diff] [blame] | 467 | bool isTargetNaCl() const { return TargetTriple.isOSNaCl(); } |
Nick Lewycky | 73df7e3 | 2011-09-05 21:51:43 +0000 | [diff] [blame] | 468 | bool isTargetNaCl32() const { return isTargetNaCl() && !is64Bit(); } |
| 469 | bool isTargetNaCl64() const { return isTargetNaCl() && is64Bit(); } |
Michael Kuperstein | e1194bd | 2015-10-27 07:23:59 +0000 | [diff] [blame] | 470 | bool isTargetMCU() const { return TargetTriple.isOSIAMCU(); } |
Yaron Keren | 2895496 | 2014-04-02 04:27:51 +0000 | [diff] [blame] | 471 | |
| 472 | bool isTargetWindowsMSVC() const { |
| 473 | return TargetTriple.isWindowsMSVCEnvironment(); |
| 474 | } |
| 475 | |
Yaron Keren | 136fe7d | 2014-04-01 18:15:34 +0000 | [diff] [blame] | 476 | bool isTargetKnownWindowsMSVC() const { |
NAKAMURA Takumi | 09717bd | 2014-03-30 04:35:00 +0000 | [diff] [blame] | 477 | return TargetTriple.isKnownWindowsMSVCEnvironment(); |
Saleem Abdulrasool | edbdd2e | 2014-03-27 22:50:05 +0000 | [diff] [blame] | 478 | } |
Yaron Keren | 2895496 | 2014-04-02 04:27:51 +0000 | [diff] [blame] | 479 | |
Pat Gavlin | b399095 | 2015-08-14 22:41:43 +0000 | [diff] [blame] | 480 | bool isTargetWindowsCoreCLR() const { |
| 481 | return TargetTriple.isWindowsCoreCLREnvironment(); |
| 482 | } |
| 483 | |
Yaron Keren | 2895496 | 2014-04-02 04:27:51 +0000 | [diff] [blame] | 484 | bool isTargetWindowsCygwin() const { |
Saleem Abdulrasool | edbdd2e | 2014-03-27 22:50:05 +0000 | [diff] [blame] | 485 | return TargetTriple.isWindowsCygwinEnvironment(); |
| 486 | } |
Yaron Keren | 2895496 | 2014-04-02 04:27:51 +0000 | [diff] [blame] | 487 | |
| 488 | bool isTargetWindowsGNU() const { |
| 489 | return TargetTriple.isWindowsGNUEnvironment(); |
| 490 | } |
| 491 | |
Saleem Abdulrasool | 2f3b3f3 | 2014-11-20 18:01:26 +0000 | [diff] [blame] | 492 | bool isTargetWindowsItanium() const { |
| 493 | return TargetTriple.isWindowsItaniumEnvironment(); |
| 494 | } |
| 495 | |
Chandler Carruth | ebd90c5 | 2012-02-05 08:26:40 +0000 | [diff] [blame] | 496 | bool isTargetCygMing() const { return TargetTriple.isOSCygMing(); } |
Mikhail Glushenkov | abd56bd | 2010-02-28 22:54:30 +0000 | [diff] [blame] | 497 | |
Yaron Keren | 79bb266 | 2013-10-23 23:37:01 +0000 | [diff] [blame] | 498 | bool isOSWindows() const { return TargetTriple.isOSWindows(); } |
| 499 | |
Anton Korobeynikov | 7f125b2 | 2008-03-22 20:57:27 +0000 | [diff] [blame] | 500 | bool isTargetWin64() const { |
Chandler Carruth | ebd90c5 | 2012-02-05 08:26:40 +0000 | [diff] [blame] | 501 | return In64BitMode && TargetTriple.isOSWindows(); |
Evan Cheng | d22a4a1 | 2011-02-01 01:14:13 +0000 | [diff] [blame] | 502 | } |
| 503 | |
Anton Korobeynikov | a5a6455 | 2010-09-02 23:03:46 +0000 | [diff] [blame] | 504 | bool isTargetWin32() const { |
Yaron Keren | 136fe7d | 2014-04-01 18:15:34 +0000 | [diff] [blame] | 505 | return !In64BitMode && (isTargetCygMing() || isTargetKnownWindowsMSVC()); |
Anton Korobeynikov | a5a6455 | 2010-09-02 23:03:46 +0000 | [diff] [blame] | 506 | } |
| 507 | |
Duncan Sands | 595a442 | 2008-11-28 09:29:37 +0000 | [diff] [blame] | 508 | bool isPICStyleSet() const { return PICStyle != PICStyles::None; } |
| 509 | bool isPICStyleGOT() const { return PICStyle == PICStyles::GOT; } |
Duncan Sands | 595a442 | 2008-11-28 09:29:37 +0000 | [diff] [blame] | 510 | bool isPICStyleRIPRel() const { return PICStyle == PICStyles::RIPRel; } |
Chris Lattner | e2f524f | 2009-07-10 20:47:30 +0000 | [diff] [blame] | 511 | |
Chris Lattner | 21c2940 | 2009-07-10 21:00:45 +0000 | [diff] [blame] | 512 | bool isPICStyleStubPIC() const { |
Chris Lattner | ba4d733 | 2009-07-10 20:58:47 +0000 | [diff] [blame] | 513 | return PICStyle == PICStyles::StubPIC; |
| 514 | } |
| 515 | |
Chris Lattner | 21c2940 | 2009-07-10 21:00:45 +0000 | [diff] [blame] | 516 | bool isPICStyleStubNoDynamic() const { |
Chris Lattner | ba4d733 | 2009-07-10 20:58:47 +0000 | [diff] [blame] | 517 | return PICStyle == PICStyles::StubDynamicNoPIC; |
| 518 | } |
| 519 | bool isPICStyleStubAny() const { |
| 520 | return PICStyle == PICStyles::StubDynamicNoPIC || |
Charles Davis | e8f297c | 2013-07-12 06:02:35 +0000 | [diff] [blame] | 521 | PICStyle == PICStyles::StubPIC; |
| 522 | } |
| 523 | |
| 524 | bool isCallingConvWin64(CallingConv::ID CC) const { |
Reid Kleckner | 4f21df2 | 2015-07-08 21:03:47 +0000 | [diff] [blame] | 525 | switch (CC) { |
| 526 | // On Win64, all these conventions just use the default convention. |
| 527 | case CallingConv::C: |
| 528 | case CallingConv::Fast: |
| 529 | case CallingConv::X86_FastCall: |
| 530 | case CallingConv::X86_StdCall: |
| 531 | case CallingConv::X86_ThisCall: |
| 532 | case CallingConv::X86_VectorCall: |
| 533 | case CallingConv::Intel_OCL_BI: |
| 534 | return isTargetWin64(); |
| 535 | // This convention allows using the Win64 convention on other targets. |
| 536 | case CallingConv::X86_64_Win64: |
| 537 | return true; |
| 538 | // This convention allows using the SysV convention on Windows targets. |
| 539 | case CallingConv::X86_64_SysV: |
| 540 | return false; |
| 541 | // Otherwise, who knows what this is. |
| 542 | default: |
| 543 | return false; |
| 544 | } |
Charles Davis | e8f297c | 2013-07-12 06:02:35 +0000 | [diff] [blame] | 545 | } |
Mikhail Glushenkov | abd56bd | 2010-02-28 22:54:30 +0000 | [diff] [blame] | 546 | |
Chris Lattner | dc842c0 | 2009-07-10 07:20:05 +0000 | [diff] [blame] | 547 | /// ClassifyGlobalReference - Classify a global variable reference for the |
| 548 | /// current subtarget according to how we should reference it in a non-pcrel |
| 549 | /// context. |
| 550 | unsigned char ClassifyGlobalReference(const GlobalValue *GV, |
| 551 | const TargetMachine &TM)const; |
Anton Korobeynikov | 93acb49 | 2006-12-20 01:03:20 +0000 | [diff] [blame] | 552 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 553 | /// Classify a blockaddress reference for the current subtarget according to |
| 554 | /// how we should reference it in a non-pcrel context. |
Dan Gohman | 7a661179 | 2009-11-20 23:18:13 +0000 | [diff] [blame] | 555 | unsigned char ClassifyBlockAddressReference() const; |
| 556 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 557 | /// Return true if the subtarget allows calls to immediate address. |
Evan Cheng | 9609833 | 2009-05-20 04:53:57 +0000 | [diff] [blame] | 558 | bool IsLegalToCallImmediateAddr(const TargetMachine &TM) const; |
| 559 | |
Dan Gohman | 980d720 | 2008-04-01 20:38:36 +0000 | [diff] [blame] | 560 | /// This function returns the name of a function which has an interface |
| 561 | /// like the non-standard bzero function, if such a function exists on |
| 562 | /// the current subtarget and it is considered prefereable over |
| 563 | /// memset with zero passed as the second argument. Otherwise it |
| 564 | /// returns null. |
Bill Wendling | 1782584 | 2008-09-30 22:05:33 +0000 | [diff] [blame] | 565 | const char *getBZeroEntry() const; |
Andrew Trick | e97d8d6 | 2013-10-15 23:33:07 +0000 | [diff] [blame] | 566 | |
Evan Cheng | 0e88c7d | 2013-01-29 02:32:37 +0000 | [diff] [blame] | 567 | /// This function returns true if the target has sincos() routine in its |
| 568 | /// compiler runtime or math libraries. |
| 569 | bool hasSinCos() const; |
Dan Gohman | b9a0121 | 2008-12-16 03:35:01 +0000 | [diff] [blame] | 570 | |
Andrew Trick | e97d8d6 | 2013-10-15 23:33:07 +0000 | [diff] [blame] | 571 | /// Enable the MachineScheduler pass for all X86 subtargets. |
Craig Topper | 7315602 | 2014-03-02 09:09:27 +0000 | [diff] [blame] | 572 | bool enableMachineScheduler() const override { return true; } |
Andrew Trick | e97d8d6 | 2013-10-15 23:33:07 +0000 | [diff] [blame] | 573 | |
Eric Christopher | 6b0fcfe | 2014-05-21 23:40:26 +0000 | [diff] [blame] | 574 | bool enableEarlyIfConversion() const override; |
| 575 | |
Sanjay Patel | e63abfe | 2015-02-03 18:47:32 +0000 | [diff] [blame] | 576 | /// Return the instruction itineraries based on the subtarget selection. |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 577 | const InstrItineraryData *getInstrItineraryData() const override { |
| 578 | return &InstrItins; |
| 579 | } |
Sanjay Patel | a2f658d | 2014-07-15 22:39:58 +0000 | [diff] [blame] | 580 | |
| 581 | AntiDepBreakMode getAntiDepBreakMode() const override { |
| 582 | return TargetSubtargetInfo::ANTIDEP_CRITICAL; |
| 583 | } |
Evan Cheng | 47455a7 | 2009-09-03 04:37:05 +0000 | [diff] [blame] | 584 | }; |
Evan Cheng | a8b4aea | 2006-10-16 21:00:37 +0000 | [diff] [blame] | 585 | |
Alexander Kornienko | f00654e | 2015-06-23 09:49:53 +0000 | [diff] [blame] | 586 | } // End llvm namespace |
Nate Begeman | f26625e | 2005-07-12 01:41:54 +0000 | [diff] [blame] | 587 | |
| 588 | #endif |