blob: 7ce0c36d74675686f698fb7e6240f4c70e673008 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUISelLowering.cpp - AMDGPU Common DAG lowering functions -----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief This is the parent TargetLowering class for hardware code gen
12/// targets.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUISelLowering.h"
Tom Stellarded882c22013-06-03 17:40:11 +000017#include "AMDGPU.h"
Tom Stellard81d871d2013-11-13 23:36:50 +000018#include "AMDGPUFrameLowering.h"
Matt Arsenaultc791f392014-06-23 18:00:31 +000019#include "AMDGPUIntrinsicInfo.h"
Christian Konig2c8f6d52013-03-07 09:03:52 +000020#include "AMDGPURegisterInfo.h"
Christian Konig2c8f6d52013-03-07 09:03:52 +000021#include "AMDGPUSubtarget.h"
Tom Stellardacfeebf2013-07-23 01:48:05 +000022#include "R600MachineFunctionInfo.h"
Tom Stellarded882c22013-06-03 17:40:11 +000023#include "SIMachineFunctionInfo.h"
Christian Konig2c8f6d52013-03-07 09:03:52 +000024#include "llvm/CodeGen/CallingConvLower.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000025#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineRegisterInfo.h"
27#include "llvm/CodeGen/SelectionDAG.h"
28#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Tom Stellardc026e8b2013-06-28 15:47:08 +000029#include "llvm/IR/DataLayout.h"
Matt Arsenault16353872014-04-22 16:42:00 +000030#include "llvm/IR/DiagnosticInfo.h"
31#include "llvm/IR/DiagnosticPrinter.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000032
33using namespace llvm;
Matt Arsenault16353872014-04-22 16:42:00 +000034
35namespace {
36
37/// Diagnostic information for unimplemented or unsupported feature reporting.
38class DiagnosticInfoUnsupported : public DiagnosticInfo {
39private:
40 const Twine &Description;
41 const Function &Fn;
42
43 static int KindID;
44
45 static int getKindID() {
46 if (KindID == 0)
47 KindID = llvm::getNextAvailablePluginDiagnosticKind();
48 return KindID;
49 }
50
51public:
52 DiagnosticInfoUnsupported(const Function &Fn, const Twine &Desc,
53 DiagnosticSeverity Severity = DS_Error)
54 : DiagnosticInfo(getKindID(), Severity),
55 Description(Desc),
56 Fn(Fn) { }
57
58 const Function &getFunction() const { return Fn; }
59 const Twine &getDescription() const { return Description; }
60
61 void print(DiagnosticPrinter &DP) const override {
62 DP << "unsupported " << getDescription() << " in " << Fn.getName();
63 }
64
65 static bool classof(const DiagnosticInfo *DI) {
66 return DI->getKind() == getKindID();
67 }
68};
69
70int DiagnosticInfoUnsupported::KindID = 0;
71}
72
73
Tom Stellardaf775432013-10-23 00:44:32 +000074static bool allocateStack(unsigned ValNo, MVT ValVT, MVT LocVT,
75 CCValAssign::LocInfo LocInfo,
76 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Matt Arsenault52226f92013-12-14 18:21:59 +000077 unsigned Offset = State.AllocateStack(ValVT.getStoreSize(),
78 ArgFlags.getOrigAlign());
79 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Tom Stellardaf775432013-10-23 00:44:32 +000080
81 return true;
82}
Tom Stellard75aadc22012-12-11 21:25:42 +000083
Christian Konig2c8f6d52013-03-07 09:03:52 +000084#include "AMDGPUGenCallingConv.inc"
85
Matt Arsenaultc9df7942014-06-11 03:29:54 +000086// Find a larger type to do a load / store of a vector with.
87EVT AMDGPUTargetLowering::getEquivalentMemType(LLVMContext &Ctx, EVT VT) {
88 unsigned StoreSize = VT.getStoreSizeInBits();
89 if (StoreSize <= 32)
90 return EVT::getIntegerVT(Ctx, StoreSize);
91
92 assert(StoreSize % 32 == 0 && "Store size not a multiple of 32");
93 return EVT::getVectorVT(Ctx, MVT::i32, StoreSize / 32);
94}
95
96// Type for a vector that will be loaded to.
97EVT AMDGPUTargetLowering::getEquivalentLoadRegType(LLVMContext &Ctx, EVT VT) {
98 unsigned StoreSize = VT.getStoreSizeInBits();
99 if (StoreSize <= 32)
100 return EVT::getIntegerVT(Ctx, 32);
101
102 return EVT::getVectorVT(Ctx, MVT::i32, StoreSize / 32);
103}
104
Tom Stellard75aadc22012-12-11 21:25:42 +0000105AMDGPUTargetLowering::AMDGPUTargetLowering(TargetMachine &TM) :
Aditya Nandakumar30531552014-11-13 21:29:21 +0000106 TargetLowering(TM) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000107
Matt Arsenault41e2f2b2014-02-24 21:01:28 +0000108 Subtarget = &TM.getSubtarget<AMDGPUSubtarget>();
109
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000110 setOperationAction(ISD::Constant, MVT::i32, Legal);
111 setOperationAction(ISD::Constant, MVT::i64, Legal);
112 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
113 setOperationAction(ISD::ConstantFP, MVT::f64, Legal);
114
115 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
116 setOperationAction(ISD::BRIND, MVT::Other, Expand);
117
Tom Stellard75aadc22012-12-11 21:25:42 +0000118 // We need to custom lower some of the intrinsics
119 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
120
121 // Library functions. These default to Expand, but we have instructions
122 // for them.
123 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
124 setOperationAction(ISD::FEXP2, MVT::f32, Legal);
125 setOperationAction(ISD::FPOW, MVT::f32, Legal);
126 setOperationAction(ISD::FLOG2, MVT::f32, Legal);
127 setOperationAction(ISD::FABS, MVT::f32, Legal);
128 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
129 setOperationAction(ISD::FRINT, MVT::f32, Legal);
Tom Stellardeddfa692013-12-20 05:11:55 +0000130 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
Tom Stellard75aadc22012-12-11 21:25:42 +0000131
Matt Arsenaultb0055482015-01-21 18:18:25 +0000132 setOperationAction(ISD::FROUND, MVT::f32, Custom);
133 setOperationAction(ISD::FROUND, MVT::f64, Custom);
134
Matt Arsenault16e31332014-09-10 21:44:27 +0000135 setOperationAction(ISD::FREM, MVT::f32, Custom);
136 setOperationAction(ISD::FREM, MVT::f64, Custom);
137
Tom Stellard75aadc22012-12-11 21:25:42 +0000138 // Lower floating point store/load to integer store/load to reduce the number
139 // of patterns in tablegen.
140 setOperationAction(ISD::STORE, MVT::f32, Promote);
141 AddPromotedToType(ISD::STORE, MVT::f32, MVT::i32);
142
Tom Stellarded2f6142013-07-18 21:43:42 +0000143 setOperationAction(ISD::STORE, MVT::v2f32, Promote);
144 AddPromotedToType(ISD::STORE, MVT::v2f32, MVT::v2i32);
145
Tom Stellard9b3816b2014-06-24 23:33:04 +0000146 setOperationAction(ISD::STORE, MVT::i64, Promote);
147 AddPromotedToType(ISD::STORE, MVT::i64, MVT::v2i32);
148
Tom Stellard75aadc22012-12-11 21:25:42 +0000149 setOperationAction(ISD::STORE, MVT::v4f32, Promote);
150 AddPromotedToType(ISD::STORE, MVT::v4f32, MVT::v4i32);
151
Tom Stellardaf775432013-10-23 00:44:32 +0000152 setOperationAction(ISD::STORE, MVT::v8f32, Promote);
153 AddPromotedToType(ISD::STORE, MVT::v8f32, MVT::v8i32);
154
155 setOperationAction(ISD::STORE, MVT::v16f32, Promote);
156 AddPromotedToType(ISD::STORE, MVT::v16f32, MVT::v16i32);
157
Tom Stellard7512c082013-07-12 18:14:56 +0000158 setOperationAction(ISD::STORE, MVT::f64, Promote);
159 AddPromotedToType(ISD::STORE, MVT::f64, MVT::i64);
160
Matt Arsenaulte8a076a2014-05-08 18:01:56 +0000161 setOperationAction(ISD::STORE, MVT::v2f64, Promote);
162 AddPromotedToType(ISD::STORE, MVT::v2f64, MVT::v2i64);
163
Tom Stellard2ffc3302013-08-26 15:05:44 +0000164 // Custom lowering of vector stores is required for local address space
165 // stores.
166 setOperationAction(ISD::STORE, MVT::v4i32, Custom);
167 // XXX: Native v2i32 local address space stores are possible, but not
168 // currently implemented.
169 setOperationAction(ISD::STORE, MVT::v2i32, Custom);
170
Tom Stellardfbab8272013-08-16 01:12:11 +0000171 setTruncStoreAction(MVT::v2i32, MVT::v2i16, Custom);
172 setTruncStoreAction(MVT::v2i32, MVT::v2i8, Custom);
173 setTruncStoreAction(MVT::v4i32, MVT::v4i8, Custom);
Matt Arsenaulte389dd52014-03-12 18:45:52 +0000174
Tom Stellardfbab8272013-08-16 01:12:11 +0000175 // XXX: This can be change to Custom, once ExpandVectorStores can
176 // handle 64-bit stores.
177 setTruncStoreAction(MVT::v4i32, MVT::v4i16, Expand);
178
Tom Stellard605e1162014-05-02 15:41:46 +0000179 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
180 setTruncStoreAction(MVT::i64, MVT::i8, Expand);
Matt Arsenaulte389dd52014-03-12 18:45:52 +0000181 setTruncStoreAction(MVT::i64, MVT::i1, Expand);
182 setTruncStoreAction(MVT::v2i64, MVT::v2i1, Expand);
183 setTruncStoreAction(MVT::v4i64, MVT::v4i1, Expand);
184
185
Tom Stellard75aadc22012-12-11 21:25:42 +0000186 setOperationAction(ISD::LOAD, MVT::f32, Promote);
187 AddPromotedToType(ISD::LOAD, MVT::f32, MVT::i32);
188
Tom Stellardadf732c2013-07-18 21:43:48 +0000189 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
190 AddPromotedToType(ISD::LOAD, MVT::v2f32, MVT::v2i32);
191
Tom Stellard10ae6a02014-07-02 20:53:54 +0000192 setOperationAction(ISD::LOAD, MVT::i64, Promote);
193 AddPromotedToType(ISD::LOAD, MVT::i64, MVT::v2i32);
194
Tom Stellard75aadc22012-12-11 21:25:42 +0000195 setOperationAction(ISD::LOAD, MVT::v4f32, Promote);
196 AddPromotedToType(ISD::LOAD, MVT::v4f32, MVT::v4i32);
197
Tom Stellardaf775432013-10-23 00:44:32 +0000198 setOperationAction(ISD::LOAD, MVT::v8f32, Promote);
199 AddPromotedToType(ISD::LOAD, MVT::v8f32, MVT::v8i32);
200
201 setOperationAction(ISD::LOAD, MVT::v16f32, Promote);
202 AddPromotedToType(ISD::LOAD, MVT::v16f32, MVT::v16i32);
203
Tom Stellard7512c082013-07-12 18:14:56 +0000204 setOperationAction(ISD::LOAD, MVT::f64, Promote);
205 AddPromotedToType(ISD::LOAD, MVT::f64, MVT::i64);
206
Matt Arsenaulte8a076a2014-05-08 18:01:56 +0000207 setOperationAction(ISD::LOAD, MVT::v2f64, Promote);
208 AddPromotedToType(ISD::LOAD, MVT::v2f64, MVT::v2i64);
209
Tom Stellardd86003e2013-08-14 23:25:00 +0000210 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
211 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f32, Custom);
Tom Stellard967bf582014-02-13 23:34:15 +0000212 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
213 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
Tom Stellardd86003e2013-08-14 23:25:00 +0000214 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v2f32, Custom);
Tom Stellard967bf582014-02-13 23:34:15 +0000215 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v2i32, Custom);
216 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v4f32, Custom);
217 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v4i32, Custom);
218 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v8f32, Custom);
219 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v8i32, Custom);
Tom Stellard0344cdf2013-08-01 15:23:42 +0000220
Matt Arsenaultbd223422015-01-14 01:35:17 +0000221 // There are no 64-bit extloads. These should be done as a 32-bit extload and
222 // an extension to 64-bit.
223 for (MVT VT : MVT::integer_valuetypes()) {
224 setLoadExtAction(ISD::EXTLOAD, MVT::i64, VT, Expand);
225 setLoadExtAction(ISD::SEXTLOAD, MVT::i64, VT, Expand);
226 setLoadExtAction(ISD::ZEXTLOAD, MVT::i64, VT, Expand);
227 }
228
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000229 for (MVT VT : MVT::integer_vector_valuetypes()) {
230 setLoadExtAction(ISD::EXTLOAD, VT, MVT::v2i8, Expand);
231 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::v2i8, Expand);
232 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::v2i8, Expand);
233 setLoadExtAction(ISD::EXTLOAD, VT, MVT::v4i8, Expand);
234 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::v4i8, Expand);
235 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::v4i8, Expand);
236 setLoadExtAction(ISD::EXTLOAD, VT, MVT::v2i16, Expand);
237 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::v2i16, Expand);
238 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::v2i16, Expand);
239 setLoadExtAction(ISD::EXTLOAD, VT, MVT::v4i16, Expand);
240 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::v4i16, Expand);
241 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::v4i16, Expand);
242 }
Tom Stellardb03edec2013-08-16 01:12:16 +0000243
Tom Stellardaeb45642014-02-04 17:18:43 +0000244 setOperationAction(ISD::BR_CC, MVT::i1, Expand);
245
Matt Arsenaulte8208ec2014-06-18 17:05:26 +0000246 if (Subtarget->getGeneration() < AMDGPUSubtarget::SEA_ISLANDS) {
Matt Arsenault46010932014-06-18 17:05:30 +0000247 setOperationAction(ISD::FCEIL, MVT::f64, Custom);
248 setOperationAction(ISD::FTRUNC, MVT::f64, Custom);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +0000249 setOperationAction(ISD::FRINT, MVT::f64, Custom);
Matt Arsenault46010932014-06-18 17:05:30 +0000250 setOperationAction(ISD::FFLOOR, MVT::f64, Custom);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +0000251 }
252
Matt Arsenault6e439652014-06-10 19:00:20 +0000253 if (!Subtarget->hasBFI()) {
254 // fcopysign can be done in a single instruction with BFI.
255 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
256 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
257 }
258
Tim Northoverf861de32014-07-18 08:43:24 +0000259 setOperationAction(ISD::FP16_TO_FP, MVT::f64, Expand);
260
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000261 setLoadExtAction(ISD::EXTLOAD, MVT::f32, MVT::f16, Expand);
262 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f16, Expand);
Tim Northover00fdbbb2014-07-18 13:01:37 +0000263 setTruncStoreAction(MVT::f32, MVT::f16, Expand);
264 setTruncStoreAction(MVT::f64, MVT::f16, Expand);
265
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000266 const MVT ScalarIntVTs[] = { MVT::i32, MVT::i64 };
267 for (MVT VT : ScalarIntVTs) {
Matt Arsenault717c1d02014-06-15 21:08:58 +0000268 setOperationAction(ISD::SREM, VT, Expand);
Jan Vesely4a33bc62014-08-12 17:31:17 +0000269 setOperationAction(ISD::SDIV, VT, Expand);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000270
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000271 // GPU does not have divrem function for signed or unsigned.
Jan Vesely109efdf2014-06-22 21:43:00 +0000272 setOperationAction(ISD::SDIVREM, VT, Custom);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000273 setOperationAction(ISD::UDIVREM, VT, Custom);
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000274
275 // GPU does not have [S|U]MUL_LOHI functions as a single instruction.
276 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
277 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
278
279 setOperationAction(ISD::BSWAP, VT, Expand);
280 setOperationAction(ISD::CTTZ, VT, Expand);
281 setOperationAction(ISD::CTLZ, VT, Expand);
282 }
283
Matt Arsenault60425062014-06-10 19:18:28 +0000284 if (!Subtarget->hasBCNT(32))
285 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
286
287 if (!Subtarget->hasBCNT(64))
288 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
289
Matt Arsenault717c1d02014-06-15 21:08:58 +0000290 // The hardware supports 32-bit ROTR, but not ROTL.
291 setOperationAction(ISD::ROTL, MVT::i32, Expand);
292 setOperationAction(ISD::ROTL, MVT::i64, Expand);
293 setOperationAction(ISD::ROTR, MVT::i64, Expand);
294
295 setOperationAction(ISD::MUL, MVT::i64, Expand);
296 setOperationAction(ISD::MULHU, MVT::i64, Expand);
297 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000298 setOperationAction(ISD::UDIV, MVT::i32, Expand);
299 setOperationAction(ISD::UREM, MVT::i32, Expand);
300 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Matt Arsenaultf7c95e32014-10-03 23:54:41 +0000301 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Matt Arsenaultc9961752014-10-03 23:54:56 +0000302 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
303 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000304 setOperationAction(ISD::SELECT_CC, MVT::i64, Expand);
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000305
Jan Vesely6ddb8dd2014-07-15 15:51:09 +0000306 if (!Subtarget->hasFFBH())
307 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
308
309 if (!Subtarget->hasFFBL())
310 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
311
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000312 static const MVT::SimpleValueType VectorIntTypes[] = {
Tom Stellardf6d80232013-08-21 22:14:17 +0000313 MVT::v2i32, MVT::v4i32
Aaron Watry0a794a462013-06-25 13:55:57 +0000314 };
Aaron Watry0a794a462013-06-25 13:55:57 +0000315
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000316 for (MVT VT : VectorIntTypes) {
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000317 // Expand the following operations for the current type by default.
Aaron Watry0a794a462013-06-25 13:55:57 +0000318 setOperationAction(ISD::ADD, VT, Expand);
319 setOperationAction(ISD::AND, VT, Expand);
Tom Stellardaa313d02013-07-30 14:31:03 +0000320 setOperationAction(ISD::FP_TO_SINT, VT, Expand);
321 setOperationAction(ISD::FP_TO_UINT, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000322 setOperationAction(ISD::MUL, VT, Expand);
323 setOperationAction(ISD::OR, VT, Expand);
324 setOperationAction(ISD::SHL, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000325 setOperationAction(ISD::SRA, VT, Expand);
Matt Arsenault825fb0b2014-06-13 04:00:30 +0000326 setOperationAction(ISD::SRL, VT, Expand);
327 setOperationAction(ISD::ROTL, VT, Expand);
328 setOperationAction(ISD::ROTR, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000329 setOperationAction(ISD::SUB, VT, Expand);
Matt Arsenault825fb0b2014-06-13 04:00:30 +0000330 setOperationAction(ISD::SINT_TO_FP, VT, Expand);
Tom Stellardaa313d02013-07-30 14:31:03 +0000331 setOperationAction(ISD::UINT_TO_FP, VT, Expand);
Jan Vesely109efdf2014-06-22 21:43:00 +0000332 setOperationAction(ISD::SDIV, VT, Expand);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000333 setOperationAction(ISD::UDIV, VT, Expand);
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000334 setOperationAction(ISD::SREM, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000335 setOperationAction(ISD::UREM, VT, Expand);
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000336 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
337 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
Jan Vesely109efdf2014-06-22 21:43:00 +0000338 setOperationAction(ISD::SDIVREM, VT, Custom);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000339 setOperationAction(ISD::UDIVREM, VT, Custom);
Matt Arsenaultc4d3d3a2014-06-23 18:00:49 +0000340 setOperationAction(ISD::ADDC, VT, Expand);
341 setOperationAction(ISD::SUBC, VT, Expand);
342 setOperationAction(ISD::ADDE, VT, Expand);
343 setOperationAction(ISD::SUBE, VT, Expand);
Matt Arsenault9fe669c2014-03-06 17:34:03 +0000344 setOperationAction(ISD::SELECT, VT, Expand);
Tom Stellard67ae4762013-07-18 21:43:35 +0000345 setOperationAction(ISD::VSELECT, VT, Expand);
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000346 setOperationAction(ISD::SELECT_CC, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000347 setOperationAction(ISD::XOR, VT, Expand);
Matt Arsenault13ccc8f2014-06-09 16:20:25 +0000348 setOperationAction(ISD::BSWAP, VT, Expand);
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000349 setOperationAction(ISD::CTPOP, VT, Expand);
350 setOperationAction(ISD::CTTZ, VT, Expand);
Matt Arsenault85796012014-06-17 17:36:24 +0000351 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000352 setOperationAction(ISD::CTLZ, VT, Expand);
Matt Arsenault85796012014-06-17 17:36:24 +0000353 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000354 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000355 }
Tom Stellarda92ff872013-08-16 23:51:24 +0000356
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000357 static const MVT::SimpleValueType FloatVectorTypes[] = {
Tom Stellardf6d80232013-08-21 22:14:17 +0000358 MVT::v2f32, MVT::v4f32
Tom Stellarda92ff872013-08-16 23:51:24 +0000359 };
Tom Stellarda92ff872013-08-16 23:51:24 +0000360
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000361 for (MVT VT : FloatVectorTypes) {
Tom Stellard175e7a82013-11-27 21:23:39 +0000362 setOperationAction(ISD::FABS, VT, Expand);
Matt Arsenault7c936902014-10-21 23:01:01 +0000363 setOperationAction(ISD::FMINNUM, VT, Expand);
364 setOperationAction(ISD::FMAXNUM, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000365 setOperationAction(ISD::FADD, VT, Expand);
Jan Vesely85f0dbc2014-06-18 17:57:29 +0000366 setOperationAction(ISD::FCEIL, VT, Expand);
Tom Stellard3dbf1f82014-05-02 15:41:47 +0000367 setOperationAction(ISD::FCOS, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000368 setOperationAction(ISD::FDIV, VT, Expand);
Tom Stellard5222a882014-06-20 17:06:05 +0000369 setOperationAction(ISD::FEXP2, VT, Expand);
Tom Stellarda79e9f02014-06-20 17:06:07 +0000370 setOperationAction(ISD::FLOG2, VT, Expand);
Matt Arsenault16e31332014-09-10 21:44:27 +0000371 setOperationAction(ISD::FREM, VT, Expand);
Tom Stellardbfebd1f2014-02-04 17:18:37 +0000372 setOperationAction(ISD::FPOW, VT, Expand);
Tom Stellardad3aff22013-08-16 23:51:29 +0000373 setOperationAction(ISD::FFLOOR, VT, Expand);
Tom Stellardeddfa692013-12-20 05:11:55 +0000374 setOperationAction(ISD::FTRUNC, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000375 setOperationAction(ISD::FMUL, VT, Expand);
Matt Arsenaultc6f8fdb2014-06-26 01:28:05 +0000376 setOperationAction(ISD::FMA, VT, Expand);
Tom Stellardb249b752013-08-16 23:51:33 +0000377 setOperationAction(ISD::FRINT, VT, Expand);
Matt Arsenault692bd5e2014-06-18 22:03:45 +0000378 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Tom Stellarde118b8b2013-10-29 16:37:20 +0000379 setOperationAction(ISD::FSQRT, VT, Expand);
Tom Stellard3dbf1f82014-05-02 15:41:47 +0000380 setOperationAction(ISD::FSIN, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000381 setOperationAction(ISD::FSUB, VT, Expand);
Matt Arsenault616a8e42014-06-01 07:38:21 +0000382 setOperationAction(ISD::FNEG, VT, Expand);
Matt Arsenault9fe669c2014-03-06 17:34:03 +0000383 setOperationAction(ISD::SELECT, VT, Expand);
Matt Arsenault616a8e42014-06-01 07:38:21 +0000384 setOperationAction(ISD::VSELECT, VT, Expand);
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000385 setOperationAction(ISD::SELECT_CC, VT, Expand);
Matt Arsenault6e439652014-06-10 19:00:20 +0000386 setOperationAction(ISD::FCOPYSIGN, VT, Expand);
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000387 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000388 }
Matt Arsenaultfae02982014-03-17 18:58:11 +0000389
Matt Arsenault692bd5e2014-06-18 22:03:45 +0000390 setOperationAction(ISD::FNEARBYINT, MVT::f32, Custom);
391 setOperationAction(ISD::FNEARBYINT, MVT::f64, Custom);
392
Tom Stellard50122a52014-04-07 19:45:41 +0000393 setTargetDAGCombine(ISD::MUL);
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000394 setTargetDAGCombine(ISD::SELECT);
Tom Stellardafa8b532014-05-09 16:42:16 +0000395 setTargetDAGCombine(ISD::SELECT_CC);
Matt Arsenaultca3976f2014-07-15 02:06:31 +0000396 setTargetDAGCombine(ISD::STORE);
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000397
Matt Arsenaultfcdddf92014-11-26 21:23:15 +0000398 setBooleanContents(ZeroOrNegativeOneBooleanContent);
399 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
400
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000401 setSchedulingPreference(Sched::RegPressure);
402 setJumpIsExpensive(true);
403
Matt Arsenault996a0ef2014-08-09 03:46:58 +0000404 // SI at least has hardware support for floating point exceptions, but no way
405 // of using or handling them is implemented. They are also optional in OpenCL
406 // (Section 7.3)
407 setHasFloatingPointExceptions(false);
408
Matt Arsenaultd5f91fd2014-06-23 18:00:52 +0000409 setSelectIsExpensive(false);
410 PredictableSelectIsExpensive = false;
411
Matt Arsenaultcf9a9a12014-06-15 19:48:16 +0000412 // There are no integer divide instructions, and these expand to a pretty
413 // large sequence of instructions.
414 setIntDivIsCheap(false);
Sanjay Patel2cdea4c2014-08-21 22:31:48 +0000415 setPow2SDivIsCheap(false);
Matt Arsenaultbf0db912015-01-13 20:53:23 +0000416 setFsqrtIsCheap(true);
Matt Arsenaultcf9a9a12014-06-15 19:48:16 +0000417
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000418 // FIXME: Need to really handle these.
419 MaxStoresPerMemcpy = 4096;
420 MaxStoresPerMemmove = 4096;
421 MaxStoresPerMemset = 4096;
Tom Stellard75aadc22012-12-11 21:25:42 +0000422}
423
Tom Stellard28d06de2013-08-05 22:22:07 +0000424//===----------------------------------------------------------------------===//
425// Target Information
426//===----------------------------------------------------------------------===//
427
428MVT AMDGPUTargetLowering::getVectorIdxTy() const {
429 return MVT::i32;
430}
431
Matt Arsenaultd5f91fd2014-06-23 18:00:52 +0000432bool AMDGPUTargetLowering::isSelectSupported(SelectSupportKind SelType) const {
433 return true;
434}
435
Matt Arsenault14d46452014-06-15 20:23:38 +0000436// The backend supports 32 and 64 bit floating point immediates.
437// FIXME: Why are we reporting vectors of FP immediates as legal?
438bool AMDGPUTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
439 EVT ScalarVT = VT.getScalarType();
Matt Arsenault2a60de52014-06-15 21:22:52 +0000440 return (ScalarVT == MVT::f32 || ScalarVT == MVT::f64);
Matt Arsenault14d46452014-06-15 20:23:38 +0000441}
442
443// We don't want to shrink f64 / f32 constants.
444bool AMDGPUTargetLowering::ShouldShrinkFPConstant(EVT VT) const {
445 EVT ScalarVT = VT.getScalarType();
446 return (ScalarVT != MVT::f32 && ScalarVT != MVT::f64);
447}
448
Matt Arsenault810cb622014-12-12 00:00:24 +0000449bool AMDGPUTargetLowering::shouldReduceLoadWidth(SDNode *N,
450 ISD::LoadExtType,
451 EVT NewVT) const {
452
453 unsigned NewSize = NewVT.getStoreSizeInBits();
454
455 // If we are reducing to a 32-bit load, this is always better.
456 if (NewSize == 32)
457 return true;
458
459 EVT OldVT = N->getValueType(0);
460 unsigned OldSize = OldVT.getStoreSizeInBits();
461
462 // Don't produce extloads from sub 32-bit types. SI doesn't have scalar
463 // extloads, so doing one requires using a buffer_load. In cases where we
464 // still couldn't use a scalar load, using the wider load shouldn't really
465 // hurt anything.
466
467 // If the old size already had to be an extload, there's no harm in continuing
468 // to reduce the width.
469 return (OldSize < 32);
470}
471
Matt Arsenaultc5559bb2013-11-15 04:42:23 +0000472bool AMDGPUTargetLowering::isLoadBitCastBeneficial(EVT LoadTy,
473 EVT CastTy) const {
474 if (LoadTy.getSizeInBits() != CastTy.getSizeInBits())
475 return true;
476
477 unsigned LScalarSize = LoadTy.getScalarType().getSizeInBits();
478 unsigned CastScalarSize = CastTy.getScalarType().getSizeInBits();
479
480 return ((LScalarSize <= CastScalarSize) ||
481 (CastScalarSize >= 32) ||
482 (LScalarSize < 32));
483}
Tom Stellard28d06de2013-08-05 22:22:07 +0000484
Matt Arsenaultb56d8432015-01-13 19:46:48 +0000485// SI+ has instructions for cttz / ctlz for 32-bit values. This is probably also
486// profitable with the expansion for 64-bit since it's generally good to
487// speculate things.
488// FIXME: These should really have the size as a parameter.
489bool AMDGPUTargetLowering::isCheapToSpeculateCttz() const {
490 return true;
491}
492
493bool AMDGPUTargetLowering::isCheapToSpeculateCtlz() const {
494 return true;
495}
496
Tom Stellard75aadc22012-12-11 21:25:42 +0000497//===---------------------------------------------------------------------===//
Tom Stellardc54731a2013-07-23 23:55:03 +0000498// Target Properties
499//===---------------------------------------------------------------------===//
500
501bool AMDGPUTargetLowering::isFAbsFree(EVT VT) const {
502 assert(VT.isFloatingPoint());
Matt Arsenaulta1474382014-08-15 18:42:15 +0000503 return VT == MVT::f32 || VT == MVT::f64;
Tom Stellardc54731a2013-07-23 23:55:03 +0000504}
505
506bool AMDGPUTargetLowering::isFNegFree(EVT VT) const {
507 assert(VT.isFloatingPoint());
Matt Arsenault13623d02014-08-15 18:42:18 +0000508 return VT == MVT::f32 || VT == MVT::f64;
Tom Stellardc54731a2013-07-23 23:55:03 +0000509}
510
Benjamin Kramer53f9df42014-02-12 10:17:54 +0000511bool AMDGPUTargetLowering::isTruncateFree(EVT Source, EVT Dest) const {
Matt Arsenault0cdcd962014-02-10 19:57:42 +0000512 // Truncate is just accessing a subregister.
Benjamin Kramer53f9df42014-02-12 10:17:54 +0000513 return Dest.bitsLT(Source) && (Dest.getSizeInBits() % 32 == 0);
514}
515
516bool AMDGPUTargetLowering::isTruncateFree(Type *Source, Type *Dest) const {
517 // Truncate is just accessing a subregister.
518 return Dest->getPrimitiveSizeInBits() < Source->getPrimitiveSizeInBits() &&
519 (Dest->getPrimitiveSizeInBits() % 32 == 0);
Matt Arsenault0cdcd962014-02-10 19:57:42 +0000520}
521
Matt Arsenaultb517c812014-03-27 17:23:31 +0000522bool AMDGPUTargetLowering::isZExtFree(Type *Src, Type *Dest) const {
523 const DataLayout *DL = getDataLayout();
524 unsigned SrcSize = DL->getTypeSizeInBits(Src->getScalarType());
525 unsigned DestSize = DL->getTypeSizeInBits(Dest->getScalarType());
526
527 return SrcSize == 32 && DestSize == 64;
528}
529
530bool AMDGPUTargetLowering::isZExtFree(EVT Src, EVT Dest) const {
531 // Any register load of a 64-bit value really requires 2 32-bit moves. For all
532 // practical purposes, the extra mov 0 to load a 64-bit is free. As used,
533 // this will enable reducing 64-bit operations the 32-bit, which is always
534 // good.
535 return Src == MVT::i32 && Dest == MVT::i64;
536}
537
Aaron Ballman3c81e462014-06-26 13:45:47 +0000538bool AMDGPUTargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
539 return isZExtFree(Val.getValueType(), VT2);
540}
541
Matt Arsenaulta7f1e0c2014-03-24 19:43:31 +0000542bool AMDGPUTargetLowering::isNarrowingProfitable(EVT SrcVT, EVT DestVT) const {
543 // There aren't really 64-bit registers, but pairs of 32-bit ones and only a
544 // limited number of native 64-bit operations. Shrinking an operation to fit
545 // in a single 32-bit register should always be helpful. As currently used,
546 // this is much less general than the name suggests, and is only used in
547 // places trying to reduce the sizes of loads. Shrinking loads to < 32-bits is
548 // not profitable, and may actually be harmful.
549 return SrcVT.getSizeInBits() > 32 && DestVT.getSizeInBits() == 32;
550}
551
Tom Stellardc54731a2013-07-23 23:55:03 +0000552//===---------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000553// TargetLowering Callbacks
554//===---------------------------------------------------------------------===//
555
Christian Konig2c8f6d52013-03-07 09:03:52 +0000556void AMDGPUTargetLowering::AnalyzeFormalArguments(CCState &State,
557 const SmallVectorImpl<ISD::InputArg> &Ins) const {
558
559 State.AnalyzeFormalArguments(Ins, CC_AMDGPU);
Tom Stellard75aadc22012-12-11 21:25:42 +0000560}
561
562SDValue AMDGPUTargetLowering::LowerReturn(
563 SDValue Chain,
564 CallingConv::ID CallConv,
565 bool isVarArg,
566 const SmallVectorImpl<ISD::OutputArg> &Outs,
567 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000568 SDLoc DL, SelectionDAG &DAG) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000569 return DAG.getNode(AMDGPUISD::RET_FLAG, DL, MVT::Other, Chain);
570}
571
572//===---------------------------------------------------------------------===//
573// Target specific lowering
574//===---------------------------------------------------------------------===//
575
Matt Arsenault16353872014-04-22 16:42:00 +0000576SDValue AMDGPUTargetLowering::LowerCall(CallLoweringInfo &CLI,
577 SmallVectorImpl<SDValue> &InVals) const {
578 SDValue Callee = CLI.Callee;
579 SelectionDAG &DAG = CLI.DAG;
580
581 const Function &Fn = *DAG.getMachineFunction().getFunction();
582
583 StringRef FuncName("<unknown>");
584
Matt Arsenaultde1c34102014-04-25 22:22:01 +0000585 if (const ExternalSymbolSDNode *G = dyn_cast<ExternalSymbolSDNode>(Callee))
586 FuncName = G->getSymbol();
587 else if (const GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Matt Arsenault16353872014-04-22 16:42:00 +0000588 FuncName = G->getGlobal()->getName();
589
590 DiagnosticInfoUnsupported NoCalls(Fn, "call to function " + FuncName);
591 DAG.getContext()->diagnose(NoCalls);
592 return SDValue();
593}
594
Matt Arsenault14d46452014-06-15 20:23:38 +0000595SDValue AMDGPUTargetLowering::LowerOperation(SDValue Op,
596 SelectionDAG &DAG) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000597 switch (Op.getOpcode()) {
598 default:
599 Op.getNode()->dump();
Matt Arsenaulteaa3a7e2013-12-10 21:37:42 +0000600 llvm_unreachable("Custom lowering code for this"
601 "instruction is not implemented yet!");
Tom Stellard75aadc22012-12-11 21:25:42 +0000602 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000603 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG);
Tom Stellardd86003e2013-08-14 23:25:00 +0000604 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
605 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
Tom Stellard81d871d2013-11-13 23:36:50 +0000606 case ISD::FrameIndex: return LowerFrameIndex(Op, DAG);
Tom Stellard75aadc22012-12-11 21:25:42 +0000607 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
608 case ISD::UDIVREM: return LowerUDIVREM(Op, DAG);
Jan Vesely109efdf2014-06-22 21:43:00 +0000609 case ISD::SDIVREM: return LowerSDIVREM(Op, DAG);
Matt Arsenault16e31332014-09-10 21:44:27 +0000610 case ISD::FREM: return LowerFREM(Op, DAG);
Matt Arsenault46010932014-06-18 17:05:30 +0000611 case ISD::FCEIL: return LowerFCEIL(Op, DAG);
612 case ISD::FTRUNC: return LowerFTRUNC(Op, DAG);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +0000613 case ISD::FRINT: return LowerFRINT(Op, DAG);
Matt Arsenault692bd5e2014-06-18 22:03:45 +0000614 case ISD::FNEARBYINT: return LowerFNEARBYINT(Op, DAG);
Matt Arsenaultb0055482015-01-21 18:18:25 +0000615 case ISD::FROUND: return LowerFROUND(Op, DAG);
Matt Arsenault46010932014-06-18 17:05:30 +0000616 case ISD::FFLOOR: return LowerFFLOOR(Op, DAG);
Matt Arsenaultf7c95e32014-10-03 23:54:41 +0000617 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Tom Stellardc947d8c2013-10-30 17:22:05 +0000618 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Matt Arsenaultc9961752014-10-03 23:54:56 +0000619 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
620 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Tom Stellard75aadc22012-12-11 21:25:42 +0000621 }
622 return Op;
623}
624
Matt Arsenaultd125d742014-03-27 17:23:24 +0000625void AMDGPUTargetLowering::ReplaceNodeResults(SDNode *N,
626 SmallVectorImpl<SDValue> &Results,
627 SelectionDAG &DAG) const {
628 switch (N->getOpcode()) {
629 case ISD::SIGN_EXTEND_INREG:
630 // Different parts of legalization seem to interpret which type of
631 // sign_extend_inreg is the one to check for custom lowering. The extended
632 // from type is what really matters, but some places check for custom
633 // lowering of the result type. This results in trying to use
634 // ReplaceNodeResults to sext_in_reg to an illegal type, so we'll just do
635 // nothing here and let the illegal result integer be handled normally.
636 return;
Matt Arsenault961ca432014-06-27 02:33:47 +0000637 case ISD::LOAD: {
638 SDNode *Node = LowerLOAD(SDValue(N, 0), DAG).getNode();
Matt Arsenaultc324b952014-07-02 17:44:53 +0000639 if (!Node)
640 return;
641
Matt Arsenault961ca432014-06-27 02:33:47 +0000642 Results.push_back(SDValue(Node, 0));
643 Results.push_back(SDValue(Node, 1));
644 // XXX: LLVM seems not to replace Chain Value inside CustomWidenLowerNode
645 // function
646 DAG.ReplaceAllUsesOfValueWith(SDValue(N,1), SDValue(Node, 1));
647 return;
648 }
649 case ISD::STORE: {
Matt Arsenaultc324b952014-07-02 17:44:53 +0000650 SDValue Lowered = LowerSTORE(SDValue(N, 0), DAG);
651 if (Lowered.getNode())
652 Results.push_back(Lowered);
Matt Arsenault961ca432014-06-27 02:33:47 +0000653 return;
654 }
Matt Arsenaultd125d742014-03-27 17:23:24 +0000655 default:
656 return;
657 }
658}
659
Matt Arsenault40100882014-05-21 22:59:17 +0000660// FIXME: This implements accesses to initialized globals in the constant
661// address space by copying them to private and accessing that. It does not
662// properly handle illegal types or vectors. The private vector loads are not
663// scalarized, and the illegal scalars hit an assertion. This technique will not
664// work well with large initializers, and this should eventually be
665// removed. Initialized globals should be placed into a data section that the
666// runtime will load into a buffer before the kernel is executed. Uses of the
667// global need to be replaced with a pointer loaded from an implicit kernel
668// argument into this buffer holding the copy of the data, which will remove the
669// need for any of this.
Tom Stellard04c0e982014-01-22 19:24:21 +0000670SDValue AMDGPUTargetLowering::LowerConstantInitializer(const Constant* Init,
671 const GlobalValue *GV,
672 const SDValue &InitPtr,
673 SDValue Chain,
674 SelectionDAG &DAG) const {
Eric Christopherd9134482014-08-04 21:25:23 +0000675 const DataLayout *TD = getTargetMachine().getSubtargetImpl()->getDataLayout();
Tom Stellard04c0e982014-01-22 19:24:21 +0000676 SDLoc DL(InitPtr);
Matt Arsenault41aa27c2014-06-14 04:26:01 +0000677 Type *InitTy = Init->getType();
678
Tom Stellard04c0e982014-01-22 19:24:21 +0000679 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Init)) {
Matt Arsenault41aa27c2014-06-14 04:26:01 +0000680 EVT VT = EVT::getEVT(InitTy);
681 PointerType *PtrTy = PointerType::get(InitTy, AMDGPUAS::PRIVATE_ADDRESS);
682 return DAG.getStore(Chain, DL, DAG.getConstant(*CI, VT), InitPtr,
683 MachinePointerInfo(UndefValue::get(PtrTy)), false, false,
684 TD->getPrefTypeAlignment(InitTy));
Matt Arsenault46013d92014-05-11 21:24:41 +0000685 }
686
687 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(Init)) {
Tom Stellard04c0e982014-01-22 19:24:21 +0000688 EVT VT = EVT::getEVT(CFP->getType());
689 PointerType *PtrTy = PointerType::get(CFP->getType(), 0);
690 return DAG.getStore(Chain, DL, DAG.getConstantFP(*CFP, VT), InitPtr,
691 MachinePointerInfo(UndefValue::get(PtrTy)), false, false,
692 TD->getPrefTypeAlignment(CFP->getType()));
Matt Arsenault46013d92014-05-11 21:24:41 +0000693 }
694
Matt Arsenault6a57fd82014-05-21 22:42:42 +0000695 if (StructType *ST = dyn_cast<StructType>(InitTy)) {
696 const StructLayout *SL = TD->getStructLayout(ST);
697
Tom Stellard04c0e982014-01-22 19:24:21 +0000698 EVT PtrVT = InitPtr.getValueType();
Matt Arsenault6a57fd82014-05-21 22:42:42 +0000699 SmallVector<SDValue, 8> Chains;
700
701 for (unsigned I = 0, N = ST->getNumElements(); I != N; ++I) {
702 SDValue Offset = DAG.getConstant(SL->getElementOffset(I), PtrVT);
703 SDValue Ptr = DAG.getNode(ISD::ADD, DL, PtrVT, InitPtr, Offset);
704
705 Constant *Elt = Init->getAggregateElement(I);
706 Chains.push_back(LowerConstantInitializer(Elt, GV, Ptr, Chain, DAG));
707 }
708
709 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
710 }
711
712 if (SequentialType *SeqTy = dyn_cast<SequentialType>(InitTy)) {
713 EVT PtrVT = InitPtr.getValueType();
714
715 unsigned NumElements;
716 if (ArrayType *AT = dyn_cast<ArrayType>(SeqTy))
717 NumElements = AT->getNumElements();
718 else if (VectorType *VT = dyn_cast<VectorType>(SeqTy))
719 NumElements = VT->getNumElements();
720 else
721 llvm_unreachable("Unexpected type");
722
723 unsigned EltSize = TD->getTypeAllocSize(SeqTy->getElementType());
Tom Stellard04c0e982014-01-22 19:24:21 +0000724 SmallVector<SDValue, 8> Chains;
725 for (unsigned i = 0; i < NumElements; ++i) {
Matt Arsenault6a57fd82014-05-21 22:42:42 +0000726 SDValue Offset = DAG.getConstant(i * EltSize, PtrVT);
Tom Stellard04c0e982014-01-22 19:24:21 +0000727 SDValue Ptr = DAG.getNode(ISD::ADD, DL, PtrVT, InitPtr, Offset);
Matt Arsenault6a57fd82014-05-21 22:42:42 +0000728
729 Constant *Elt = Init->getAggregateElement(i);
730 Chains.push_back(LowerConstantInitializer(Elt, GV, Ptr, Chain, DAG));
Tom Stellard04c0e982014-01-22 19:24:21 +0000731 }
Matt Arsenault46013d92014-05-11 21:24:41 +0000732
Craig Topper48d114b2014-04-26 18:35:24 +0000733 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
Tom Stellard04c0e982014-01-22 19:24:21 +0000734 }
Matt Arsenault46013d92014-05-11 21:24:41 +0000735
Matt Arsenaulte682a192014-06-14 04:26:05 +0000736 if (isa<UndefValue>(Init)) {
737 EVT VT = EVT::getEVT(InitTy);
738 PointerType *PtrTy = PointerType::get(InitTy, AMDGPUAS::PRIVATE_ADDRESS);
739 return DAG.getStore(Chain, DL, DAG.getUNDEF(VT), InitPtr,
740 MachinePointerInfo(UndefValue::get(PtrTy)), false, false,
741 TD->getPrefTypeAlignment(InitTy));
742 }
743
Matt Arsenault46013d92014-05-11 21:24:41 +0000744 Init->dump();
745 llvm_unreachable("Unhandled constant initializer");
Tom Stellard04c0e982014-01-22 19:24:21 +0000746}
747
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000748static bool hasDefinedInitializer(const GlobalValue *GV) {
749 const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV);
750 if (!GVar || !GVar->hasInitializer())
751 return false;
752
753 if (isa<UndefValue>(GVar->getInitializer()))
754 return false;
755
756 return true;
757}
758
Tom Stellardc026e8b2013-06-28 15:47:08 +0000759SDValue AMDGPUTargetLowering::LowerGlobalAddress(AMDGPUMachineFunction* MFI,
760 SDValue Op,
761 SelectionDAG &DAG) const {
762
Eric Christopherd9134482014-08-04 21:25:23 +0000763 const DataLayout *TD = getTargetMachine().getSubtargetImpl()->getDataLayout();
Tom Stellardc026e8b2013-06-28 15:47:08 +0000764 GlobalAddressSDNode *G = cast<GlobalAddressSDNode>(Op);
Tom Stellardc026e8b2013-06-28 15:47:08 +0000765 const GlobalValue *GV = G->getGlobal();
Tom Stellardc026e8b2013-06-28 15:47:08 +0000766
Tom Stellard04c0e982014-01-22 19:24:21 +0000767 switch (G->getAddressSpace()) {
Tom Stellard04c0e982014-01-22 19:24:21 +0000768 case AMDGPUAS::LOCAL_ADDRESS: {
769 // XXX: What does the value of G->getOffset() mean?
770 assert(G->getOffset() == 0 &&
771 "Do not know what to do with an non-zero offset");
Tom Stellardc026e8b2013-06-28 15:47:08 +0000772
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000773 // TODO: We could emit code to handle the initialization somewhere.
774 if (hasDefinedInitializer(GV))
775 break;
776
Tom Stellard04c0e982014-01-22 19:24:21 +0000777 unsigned Offset;
778 if (MFI->LocalMemoryObjects.count(GV) == 0) {
779 uint64_t Size = TD->getTypeAllocSize(GV->getType()->getElementType());
780 Offset = MFI->LDSSize;
781 MFI->LocalMemoryObjects[GV] = Offset;
782 // XXX: Account for alignment?
783 MFI->LDSSize += Size;
784 } else {
785 Offset = MFI->LocalMemoryObjects[GV];
786 }
787
Matt Arsenault329eda32014-08-04 16:55:35 +0000788 return DAG.getConstant(Offset, getPointerTy(AMDGPUAS::LOCAL_ADDRESS));
Tom Stellard04c0e982014-01-22 19:24:21 +0000789 }
790 case AMDGPUAS::CONSTANT_ADDRESS: {
791 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
792 Type *EltType = GV->getType()->getElementType();
793 unsigned Size = TD->getTypeAllocSize(EltType);
794 unsigned Alignment = TD->getPrefTypeAlignment(EltType);
795
Matt Arsenaulte682a192014-06-14 04:26:05 +0000796 MVT PrivPtrVT = getPointerTy(AMDGPUAS::PRIVATE_ADDRESS);
797 MVT ConstPtrVT = getPointerTy(AMDGPUAS::CONSTANT_ADDRESS);
798
Tom Stellard04c0e982014-01-22 19:24:21 +0000799 int FI = FrameInfo->CreateStackObject(Size, Alignment, false);
Matt Arsenaulte682a192014-06-14 04:26:05 +0000800 SDValue InitPtr = DAG.getFrameIndex(FI, PrivPtrVT);
801
802 const GlobalVariable *Var = cast<GlobalVariable>(GV);
803 if (!Var->hasInitializer()) {
804 // This has no use, but bugpoint will hit it.
805 return DAG.getZExtOrTrunc(InitPtr, SDLoc(Op), ConstPtrVT);
806 }
807
808 const Constant *Init = Var->getInitializer();
Tom Stellard04c0e982014-01-22 19:24:21 +0000809 SmallVector<SDNode*, 8> WorkList;
810
811 for (SDNode::use_iterator I = DAG.getEntryNode()->use_begin(),
812 E = DAG.getEntryNode()->use_end(); I != E; ++I) {
813 if (I->getOpcode() != AMDGPUISD::REGISTER_LOAD && I->getOpcode() != ISD::LOAD)
814 continue;
815 WorkList.push_back(*I);
816 }
817 SDValue Chain = LowerConstantInitializer(Init, GV, InitPtr, DAG.getEntryNode(), DAG);
818 for (SmallVector<SDNode*, 8>::iterator I = WorkList.begin(),
819 E = WorkList.end(); I != E; ++I) {
820 SmallVector<SDValue, 8> Ops;
821 Ops.push_back(Chain);
822 for (unsigned i = 1; i < (*I)->getNumOperands(); ++i) {
823 Ops.push_back((*I)->getOperand(i));
824 }
Craig Topper8c0b4d02014-04-28 05:57:50 +0000825 DAG.UpdateNodeOperands(*I, Ops);
Tom Stellard04c0e982014-01-22 19:24:21 +0000826 }
Matt Arsenaulte682a192014-06-14 04:26:05 +0000827 return DAG.getZExtOrTrunc(InitPtr, SDLoc(Op), ConstPtrVT);
Tom Stellard04c0e982014-01-22 19:24:21 +0000828 }
829 }
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000830
831 const Function &Fn = *DAG.getMachineFunction().getFunction();
832 DiagnosticInfoUnsupported BadInit(Fn,
833 "initializer for address space");
834 DAG.getContext()->diagnose(BadInit);
835 return SDValue();
Tom Stellardc026e8b2013-06-28 15:47:08 +0000836}
837
Tom Stellardd86003e2013-08-14 23:25:00 +0000838SDValue AMDGPUTargetLowering::LowerCONCAT_VECTORS(SDValue Op,
839 SelectionDAG &DAG) const {
840 SmallVector<SDValue, 8> Args;
841 SDValue A = Op.getOperand(0);
842 SDValue B = Op.getOperand(1);
843
Matt Arsenault9ec3cf22014-04-11 17:47:30 +0000844 DAG.ExtractVectorElements(A, Args);
845 DAG.ExtractVectorElements(B, Args);
Tom Stellardd86003e2013-08-14 23:25:00 +0000846
Craig Topper48d114b2014-04-26 18:35:24 +0000847 return DAG.getNode(ISD::BUILD_VECTOR, SDLoc(Op), Op.getValueType(), Args);
Tom Stellardd86003e2013-08-14 23:25:00 +0000848}
849
850SDValue AMDGPUTargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op,
851 SelectionDAG &DAG) const {
852
853 SmallVector<SDValue, 8> Args;
Tom Stellardd86003e2013-08-14 23:25:00 +0000854 unsigned Start = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Matt Arsenault9ec3cf22014-04-11 17:47:30 +0000855 EVT VT = Op.getValueType();
856 DAG.ExtractVectorElements(Op.getOperand(0), Args, Start,
857 VT.getVectorNumElements());
Tom Stellardd86003e2013-08-14 23:25:00 +0000858
Craig Topper48d114b2014-04-26 18:35:24 +0000859 return DAG.getNode(ISD::BUILD_VECTOR, SDLoc(Op), Op.getValueType(), Args);
Tom Stellardd86003e2013-08-14 23:25:00 +0000860}
861
Tom Stellard81d871d2013-11-13 23:36:50 +0000862SDValue AMDGPUTargetLowering::LowerFrameIndex(SDValue Op,
863 SelectionDAG &DAG) const {
864
865 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherd9134482014-08-04 21:25:23 +0000866 const AMDGPUFrameLowering *TFL = static_cast<const AMDGPUFrameLowering *>(
867 getTargetMachine().getSubtargetImpl()->getFrameLowering());
Tom Stellard81d871d2013-11-13 23:36:50 +0000868
Matt Arsenault10da3b22014-06-11 03:30:06 +0000869 FrameIndexSDNode *FIN = cast<FrameIndexSDNode>(Op);
Tom Stellard81d871d2013-11-13 23:36:50 +0000870
871 unsigned FrameIndex = FIN->getIndex();
872 unsigned Offset = TFL->getFrameIndexOffset(MF, FrameIndex);
873 return DAG.getConstant(Offset * 4 * TFL->getStackWidth(MF),
874 Op.getValueType());
875}
Tom Stellardd86003e2013-08-14 23:25:00 +0000876
Tom Stellard75aadc22012-12-11 21:25:42 +0000877SDValue AMDGPUTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
878 SelectionDAG &DAG) const {
879 unsigned IntrinsicID = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000880 SDLoc DL(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +0000881 EVT VT = Op.getValueType();
882
883 switch (IntrinsicID) {
884 default: return Op;
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000885 case AMDGPUIntrinsic::AMDGPU_abs:
886 case AMDGPUIntrinsic::AMDIL_abs: // Legacy name.
Tom Stellard75aadc22012-12-11 21:25:42 +0000887 return LowerIntrinsicIABS(Op, DAG);
Tom Stellard75aadc22012-12-11 21:25:42 +0000888 case AMDGPUIntrinsic::AMDGPU_lrp:
889 return LowerIntrinsicLRP(Op, DAG);
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000890 case AMDGPUIntrinsic::AMDGPU_fract:
891 case AMDGPUIntrinsic::AMDIL_fraction: // Legacy name.
Tom Stellard75aadc22012-12-11 21:25:42 +0000892 return DAG.getNode(AMDGPUISD::FRACT, DL, VT, Op.getOperand(1));
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000893
894 case AMDGPUIntrinsic::AMDGPU_clamp:
895 case AMDGPUIntrinsic::AMDIL_clamp: // Legacy name.
896 return DAG.getNode(AMDGPUISD::CLAMP, DL, VT,
897 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
898
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000899 case Intrinsic::AMDGPU_div_scale: {
900 // 3rd parameter required to be a constant.
901 const ConstantSDNode *Param = dyn_cast<ConstantSDNode>(Op.getOperand(3));
902 if (!Param)
903 return DAG.getUNDEF(VT);
904
905 // Translate to the operands expected by the machine instruction. The
906 // first parameter must be the same as the first instruction.
907 SDValue Numerator = Op.getOperand(1);
908 SDValue Denominator = Op.getOperand(2);
Matt Arsenaulta276c3e2014-09-26 17:55:09 +0000909
910 // Note this order is opposite of the machine instruction's operations,
911 // which is s0.f = Quotient, s1.f = Denominator, s2.f = Numerator. The
912 // intrinsic has the numerator as the first operand to match a normal
913 // division operation.
914
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000915 SDValue Src0 = Param->isAllOnesValue() ? Numerator : Denominator;
916
Chandler Carruth3de980d2014-07-25 09:19:23 +0000917 return DAG.getNode(AMDGPUISD::DIV_SCALE, DL, Op->getVTList(), Src0,
918 Denominator, Numerator);
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000919 }
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000920
921 case Intrinsic::AMDGPU_div_fmas:
Matt Arsenault75c658e2014-10-21 22:20:55 +0000922 // FIXME: Dropping bool parameter. Work is needed to support the implicit
923 // read from VCC.
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000924 return DAG.getNode(AMDGPUISD::DIV_FMAS, DL, VT,
925 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
926
927 case Intrinsic::AMDGPU_div_fixup:
928 return DAG.getNode(AMDGPUISD::DIV_FIXUP, DL, VT,
929 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
930
931 case Intrinsic::AMDGPU_trig_preop:
932 return DAG.getNode(AMDGPUISD::TRIG_PREOP, DL, VT,
933 Op.getOperand(1), Op.getOperand(2));
934
935 case Intrinsic::AMDGPU_rcp:
936 return DAG.getNode(AMDGPUISD::RCP, DL, VT, Op.getOperand(1));
937
938 case Intrinsic::AMDGPU_rsq:
939 return DAG.getNode(AMDGPUISD::RSQ, DL, VT, Op.getOperand(1));
940
Matt Arsenault257d48d2014-06-24 22:13:39 +0000941 case AMDGPUIntrinsic::AMDGPU_legacy_rsq:
942 return DAG.getNode(AMDGPUISD::RSQ_LEGACY, DL, VT, Op.getOperand(1));
943
944 case Intrinsic::AMDGPU_rsq_clamped:
Marek Olsakbe047802014-12-07 12:19:03 +0000945 if (Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
946 Type *Type = VT.getTypeForEVT(*DAG.getContext());
947 APFloat Max = APFloat::getLargest(Type->getFltSemantics());
948 APFloat Min = APFloat::getLargest(Type->getFltSemantics(), true);
949
950 SDValue Rsq = DAG.getNode(AMDGPUISD::RSQ, DL, VT, Op.getOperand(1));
951 SDValue Tmp = DAG.getNode(ISD::FMINNUM, DL, VT, Rsq,
952 DAG.getConstantFP(Max, VT));
953 return DAG.getNode(ISD::FMAXNUM, DL, VT, Tmp,
954 DAG.getConstantFP(Min, VT));
955 } else {
956 return DAG.getNode(AMDGPUISD::RSQ_CLAMPED, DL, VT, Op.getOperand(1));
957 }
Matt Arsenault257d48d2014-06-24 22:13:39 +0000958
Matt Arsenault2e7cc482014-08-15 17:30:25 +0000959 case Intrinsic::AMDGPU_ldexp:
960 return DAG.getNode(AMDGPUISD::LDEXP, DL, VT, Op.getOperand(1),
961 Op.getOperand(2));
962
Tom Stellard75aadc22012-12-11 21:25:42 +0000963 case AMDGPUIntrinsic::AMDGPU_imax:
964 return DAG.getNode(AMDGPUISD::SMAX, DL, VT, Op.getOperand(1),
965 Op.getOperand(2));
966 case AMDGPUIntrinsic::AMDGPU_umax:
967 return DAG.getNode(AMDGPUISD::UMAX, DL, VT, Op.getOperand(1),
968 Op.getOperand(2));
Tom Stellard75aadc22012-12-11 21:25:42 +0000969 case AMDGPUIntrinsic::AMDGPU_imin:
970 return DAG.getNode(AMDGPUISD::SMIN, DL, VT, Op.getOperand(1),
971 Op.getOperand(2));
972 case AMDGPUIntrinsic::AMDGPU_umin:
973 return DAG.getNode(AMDGPUISD::UMIN, DL, VT, Op.getOperand(1),
974 Op.getOperand(2));
Matt Arsenault4c537172014-03-31 18:21:18 +0000975
Matt Arsenault62b17372014-05-12 17:49:57 +0000976 case AMDGPUIntrinsic::AMDGPU_umul24:
977 return DAG.getNode(AMDGPUISD::MUL_U24, DL, VT,
978 Op.getOperand(1), Op.getOperand(2));
979
980 case AMDGPUIntrinsic::AMDGPU_imul24:
981 return DAG.getNode(AMDGPUISD::MUL_I24, DL, VT,
982 Op.getOperand(1), Op.getOperand(2));
983
Matt Arsenaulteb260202014-05-22 18:00:15 +0000984 case AMDGPUIntrinsic::AMDGPU_umad24:
985 return DAG.getNode(AMDGPUISD::MAD_U24, DL, VT,
986 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
987
988 case AMDGPUIntrinsic::AMDGPU_imad24:
989 return DAG.getNode(AMDGPUISD::MAD_I24, DL, VT,
990 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
991
Matt Arsenault364a6742014-06-11 17:50:44 +0000992 case AMDGPUIntrinsic::AMDGPU_cvt_f32_ubyte0:
993 return DAG.getNode(AMDGPUISD::CVT_F32_UBYTE0, DL, VT, Op.getOperand(1));
994
995 case AMDGPUIntrinsic::AMDGPU_cvt_f32_ubyte1:
996 return DAG.getNode(AMDGPUISD::CVT_F32_UBYTE1, DL, VT, Op.getOperand(1));
997
998 case AMDGPUIntrinsic::AMDGPU_cvt_f32_ubyte2:
999 return DAG.getNode(AMDGPUISD::CVT_F32_UBYTE2, DL, VT, Op.getOperand(1));
1000
1001 case AMDGPUIntrinsic::AMDGPU_cvt_f32_ubyte3:
1002 return DAG.getNode(AMDGPUISD::CVT_F32_UBYTE3, DL, VT, Op.getOperand(1));
1003
Matt Arsenault4c537172014-03-31 18:21:18 +00001004 case AMDGPUIntrinsic::AMDGPU_bfe_i32:
1005 return DAG.getNode(AMDGPUISD::BFE_I32, DL, VT,
1006 Op.getOperand(1),
1007 Op.getOperand(2),
1008 Op.getOperand(3));
1009
1010 case AMDGPUIntrinsic::AMDGPU_bfe_u32:
1011 return DAG.getNode(AMDGPUISD::BFE_U32, DL, VT,
1012 Op.getOperand(1),
1013 Op.getOperand(2),
1014 Op.getOperand(3));
1015
1016 case AMDGPUIntrinsic::AMDGPU_bfi:
1017 return DAG.getNode(AMDGPUISD::BFI, DL, VT,
1018 Op.getOperand(1),
1019 Op.getOperand(2),
1020 Op.getOperand(3));
1021
1022 case AMDGPUIntrinsic::AMDGPU_bfm:
1023 return DAG.getNode(AMDGPUISD::BFM, DL, VT,
1024 Op.getOperand(1),
1025 Op.getOperand(2));
1026
Matt Arsenault43160e72014-06-18 17:13:57 +00001027 case AMDGPUIntrinsic::AMDGPU_brev:
1028 return DAG.getNode(AMDGPUISD::BREV, DL, VT, Op.getOperand(1));
1029
Matt Arsenault4831ce52015-01-06 23:00:37 +00001030 case Intrinsic::AMDGPU_class:
1031 return DAG.getNode(AMDGPUISD::FP_CLASS, DL, VT,
1032 Op.getOperand(1), Op.getOperand(2));
1033
Matt Arsenault5d47d4a2014-06-12 21:15:44 +00001034 case AMDGPUIntrinsic::AMDIL_exp: // Legacy name.
1035 return DAG.getNode(ISD::FEXP2, DL, VT, Op.getOperand(1));
1036
1037 case AMDGPUIntrinsic::AMDIL_round_nearest: // Legacy name.
Tom Stellard75aadc22012-12-11 21:25:42 +00001038 return DAG.getNode(ISD::FRINT, DL, VT, Op.getOperand(1));
Tom Stellarde9219e02014-07-02 20:53:57 +00001039 case AMDGPUIntrinsic::AMDGPU_trunc: // Legacy name.
Tom Stellard9c603eb2014-06-20 17:06:09 +00001040 return DAG.getNode(ISD::FTRUNC, DL, VT, Op.getOperand(1));
Tom Stellard75aadc22012-12-11 21:25:42 +00001041 }
1042}
1043
1044///IABS(a) = SMAX(sub(0, a), a)
1045SDValue AMDGPUTargetLowering::LowerIntrinsicIABS(SDValue Op,
Matt Arsenault46013d92014-05-11 21:24:41 +00001046 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001047 SDLoc DL(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +00001048 EVT VT = Op.getValueType();
1049 SDValue Neg = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, VT),
1050 Op.getOperand(1));
1051
1052 return DAG.getNode(AMDGPUISD::SMAX, DL, VT, Neg, Op.getOperand(1));
1053}
1054
1055/// Linear Interpolation
1056/// LRP(a, b, c) = muladd(a, b, (1 - a) * c)
1057SDValue AMDGPUTargetLowering::LowerIntrinsicLRP(SDValue Op,
Matt Arsenault46013d92014-05-11 21:24:41 +00001058 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001059 SDLoc DL(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +00001060 EVT VT = Op.getValueType();
1061 SDValue OneSubA = DAG.getNode(ISD::FSUB, DL, VT,
1062 DAG.getConstantFP(1.0f, MVT::f32),
1063 Op.getOperand(1));
1064 SDValue OneSubAC = DAG.getNode(ISD::FMUL, DL, VT, OneSubA,
1065 Op.getOperand(3));
Vincent Lejeune1ce13f52013-02-18 14:11:28 +00001066 return DAG.getNode(ISD::FADD, DL, VT,
1067 DAG.getNode(ISD::FMUL, DL, VT, Op.getOperand(1), Op.getOperand(2)),
1068 OneSubAC);
Tom Stellard75aadc22012-12-11 21:25:42 +00001069}
1070
1071/// \brief Generate Min/Max node
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001072SDValue AMDGPUTargetLowering::CombineFMinMaxLegacy(SDLoc DL,
1073 EVT VT,
1074 SDValue LHS,
1075 SDValue RHS,
1076 SDValue True,
1077 SDValue False,
1078 SDValue CC,
1079 DAGCombinerInfo &DCI) const {
1080 if (Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
1081 return SDValue();
1082
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001083 if (!(LHS == True && RHS == False) && !(LHS == False && RHS == True))
1084 return SDValue();
Tom Stellard75aadc22012-12-11 21:25:42 +00001085
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001086 SelectionDAG &DAG = DCI.DAG;
Tom Stellard75aadc22012-12-11 21:25:42 +00001087 ISD::CondCode CCOpcode = cast<CondCodeSDNode>(CC)->get();
1088 switch (CCOpcode) {
1089 case ISD::SETOEQ:
1090 case ISD::SETONE:
1091 case ISD::SETUNE:
1092 case ISD::SETNE:
1093 case ISD::SETUEQ:
1094 case ISD::SETEQ:
1095 case ISD::SETFALSE:
1096 case ISD::SETFALSE2:
1097 case ISD::SETTRUE:
1098 case ISD::SETTRUE2:
1099 case ISD::SETUO:
1100 case ISD::SETO:
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001101 break;
Tom Stellard75aadc22012-12-11 21:25:42 +00001102 case ISD::SETULE:
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001103 case ISD::SETULT: {
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001104 if (LHS == True)
1105 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, RHS, LHS);
1106 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, LHS, RHS);
1107 }
Tom Stellard75aadc22012-12-11 21:25:42 +00001108 case ISD::SETOLE:
1109 case ISD::SETOLT:
1110 case ISD::SETLE:
1111 case ISD::SETLT: {
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001112 // Ordered. Assume ordered for undefined.
1113
1114 // Only do this after legalization to avoid interfering with other combines
1115 // which might occur.
1116 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG &&
1117 !DCI.isCalledByLegalizer())
1118 return SDValue();
Marek Olsakbe047802014-12-07 12:19:03 +00001119
Matt Arsenault36094d72014-11-15 05:02:57 +00001120 // We need to permute the operands to get the correct NaN behavior. The
1121 // selected operand is the second one based on the failing compare with NaN,
1122 // so permute it based on the compare type the hardware uses.
1123 if (LHS == True)
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001124 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, LHS, RHS);
1125 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, RHS, LHS);
Tom Stellard75aadc22012-12-11 21:25:42 +00001126 }
Tom Stellard75aadc22012-12-11 21:25:42 +00001127 case ISD::SETUGE:
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001128 case ISD::SETUGT: {
Matt Arsenault36094d72014-11-15 05:02:57 +00001129 if (LHS == True)
1130 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, RHS, LHS);
1131 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, LHS, RHS);
Tom Stellard75aadc22012-12-11 21:25:42 +00001132 }
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001133 case ISD::SETGT:
1134 case ISD::SETGE:
1135 case ISD::SETOGE:
1136 case ISD::SETOGT: {
1137 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG &&
1138 !DCI.isCalledByLegalizer())
1139 return SDValue();
1140
1141 if (LHS == True)
1142 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, LHS, RHS);
1143 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, RHS, LHS);
1144 }
Tom Stellard75aadc22012-12-11 21:25:42 +00001145 case ISD::SETCC_INVALID:
Matt Arsenaulteaa3a7e2013-12-10 21:37:42 +00001146 llvm_unreachable("Invalid setcc condcode!");
Tom Stellard75aadc22012-12-11 21:25:42 +00001147 }
Tom Stellardafa8b532014-05-09 16:42:16 +00001148 return SDValue();
Tom Stellard75aadc22012-12-11 21:25:42 +00001149}
1150
Matt Arsenaultd28a7fd2014-11-14 18:30:06 +00001151/// \brief Generate Min/Max node
1152SDValue AMDGPUTargetLowering::CombineIMinMax(SDLoc DL,
1153 EVT VT,
1154 SDValue LHS,
1155 SDValue RHS,
1156 SDValue True,
1157 SDValue False,
1158 SDValue CC,
1159 SelectionDAG &DAG) const {
1160 if (!(LHS == True && RHS == False) && !(LHS == False && RHS == True))
1161 return SDValue();
1162
1163 ISD::CondCode CCOpcode = cast<CondCodeSDNode>(CC)->get();
1164 switch (CCOpcode) {
1165 case ISD::SETULE:
1166 case ISD::SETULT: {
1167 unsigned Opc = (LHS == True) ? AMDGPUISD::UMIN : AMDGPUISD::UMAX;
1168 return DAG.getNode(Opc, DL, VT, LHS, RHS);
1169 }
1170 case ISD::SETLE:
1171 case ISD::SETLT: {
1172 unsigned Opc = (LHS == True) ? AMDGPUISD::SMIN : AMDGPUISD::SMAX;
1173 return DAG.getNode(Opc, DL, VT, LHS, RHS);
1174 }
1175 case ISD::SETGT:
1176 case ISD::SETGE: {
1177 unsigned Opc = (LHS == True) ? AMDGPUISD::SMAX : AMDGPUISD::SMIN;
1178 return DAG.getNode(Opc, DL, VT, LHS, RHS);
1179 }
1180 case ISD::SETUGE:
1181 case ISD::SETUGT: {
1182 unsigned Opc = (LHS == True) ? AMDGPUISD::UMAX : AMDGPUISD::UMIN;
1183 return DAG.getNode(Opc, DL, VT, LHS, RHS);
1184 }
1185 default:
1186 return SDValue();
1187 }
1188}
1189
Matt Arsenault83e60582014-07-24 17:10:35 +00001190SDValue AMDGPUTargetLowering::ScalarizeVectorLoad(const SDValue Op,
1191 SelectionDAG &DAG) const {
1192 LoadSDNode *Load = cast<LoadSDNode>(Op);
1193 EVT MemVT = Load->getMemoryVT();
1194 EVT MemEltVT = MemVT.getVectorElementType();
1195
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001196 EVT LoadVT = Op.getValueType();
Matt Arsenault83e60582014-07-24 17:10:35 +00001197 EVT EltVT = LoadVT.getVectorElementType();
Tom Stellard35bb18c2013-08-26 15:06:04 +00001198 EVT PtrVT = Load->getBasePtr().getValueType();
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001199
Tom Stellard35bb18c2013-08-26 15:06:04 +00001200 unsigned NumElts = Load->getMemoryVT().getVectorNumElements();
1201 SmallVector<SDValue, 8> Loads;
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001202 SmallVector<SDValue, 8> Chains;
1203
Tom Stellard35bb18c2013-08-26 15:06:04 +00001204 SDLoc SL(Op);
Matt Arsenault83e60582014-07-24 17:10:35 +00001205 unsigned MemEltSize = MemEltVT.getStoreSize();
1206 MachinePointerInfo SrcValue(Load->getMemOperand()->getValue());
Tom Stellard35bb18c2013-08-26 15:06:04 +00001207
Matt Arsenault83e60582014-07-24 17:10:35 +00001208 for (unsigned i = 0; i < NumElts; ++i) {
Tom Stellard35bb18c2013-08-26 15:06:04 +00001209 SDValue Ptr = DAG.getNode(ISD::ADD, SL, PtrVT, Load->getBasePtr(),
Matt Arsenault83e60582014-07-24 17:10:35 +00001210 DAG.getConstant(i * MemEltSize, PtrVT));
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001211
1212 SDValue NewLoad
1213 = DAG.getExtLoad(Load->getExtensionType(), SL, EltVT,
1214 Load->getChain(), Ptr,
Matt Arsenault83e60582014-07-24 17:10:35 +00001215 SrcValue.getWithOffset(i * MemEltSize),
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001216 MemEltVT, Load->isVolatile(), Load->isNonTemporal(),
Louis Gerbarg67474e32014-07-31 21:45:05 +00001217 Load->isInvariant(), Load->getAlignment());
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001218 Loads.push_back(NewLoad.getValue(0));
1219 Chains.push_back(NewLoad.getValue(1));
Tom Stellard35bb18c2013-08-26 15:06:04 +00001220 }
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001221
1222 SDValue Ops[] = {
1223 DAG.getNode(ISD::BUILD_VECTOR, SL, LoadVT, Loads),
1224 DAG.getNode(ISD::TokenFactor, SL, MVT::Other, Chains)
1225 };
1226
1227 return DAG.getMergeValues(Ops, SL);
Tom Stellard35bb18c2013-08-26 15:06:04 +00001228}
1229
Matt Arsenault83e60582014-07-24 17:10:35 +00001230SDValue AMDGPUTargetLowering::SplitVectorLoad(const SDValue Op,
1231 SelectionDAG &DAG) const {
1232 EVT VT = Op.getValueType();
1233
1234 // If this is a 2 element vector, we really want to scalarize and not create
1235 // weird 1 element vectors.
1236 if (VT.getVectorNumElements() == 2)
1237 return ScalarizeVectorLoad(Op, DAG);
1238
1239 LoadSDNode *Load = cast<LoadSDNode>(Op);
1240 SDValue BasePtr = Load->getBasePtr();
1241 EVT PtrVT = BasePtr.getValueType();
1242 EVT MemVT = Load->getMemoryVT();
1243 SDLoc SL(Op);
1244 MachinePointerInfo SrcValue(Load->getMemOperand()->getValue());
1245
1246 EVT LoVT, HiVT;
1247 EVT LoMemVT, HiMemVT;
1248 SDValue Lo, Hi;
1249
1250 std::tie(LoVT, HiVT) = DAG.GetSplitDestVTs(VT);
1251 std::tie(LoMemVT, HiMemVT) = DAG.GetSplitDestVTs(MemVT);
1252 std::tie(Lo, Hi) = DAG.SplitVector(Op, SL, LoVT, HiVT);
1253 SDValue LoLoad
1254 = DAG.getExtLoad(Load->getExtensionType(), SL, LoVT,
1255 Load->getChain(), BasePtr,
1256 SrcValue,
1257 LoMemVT, Load->isVolatile(), Load->isNonTemporal(),
Louis Gerbarg67474e32014-07-31 21:45:05 +00001258 Load->isInvariant(), Load->getAlignment());
Matt Arsenault83e60582014-07-24 17:10:35 +00001259
1260 SDValue HiPtr = DAG.getNode(ISD::ADD, SL, PtrVT, BasePtr,
1261 DAG.getConstant(LoMemVT.getStoreSize(), PtrVT));
1262
1263 SDValue HiLoad
1264 = DAG.getExtLoad(Load->getExtensionType(), SL, HiVT,
1265 Load->getChain(), HiPtr,
1266 SrcValue.getWithOffset(LoMemVT.getStoreSize()),
1267 HiMemVT, Load->isVolatile(), Load->isNonTemporal(),
Louis Gerbarg67474e32014-07-31 21:45:05 +00001268 Load->isInvariant(), Load->getAlignment());
Matt Arsenault83e60582014-07-24 17:10:35 +00001269
1270 SDValue Ops[] = {
1271 DAG.getNode(ISD::CONCAT_VECTORS, SL, VT, LoLoad, HiLoad),
1272 DAG.getNode(ISD::TokenFactor, SL, MVT::Other,
1273 LoLoad.getValue(1), HiLoad.getValue(1))
1274 };
1275
1276 return DAG.getMergeValues(Ops, SL);
1277}
1278
Tom Stellard2ffc3302013-08-26 15:05:44 +00001279SDValue AMDGPUTargetLowering::MergeVectorStore(const SDValue &Op,
1280 SelectionDAG &DAG) const {
Matt Arsenault10da3b22014-06-11 03:30:06 +00001281 StoreSDNode *Store = cast<StoreSDNode>(Op);
Tom Stellard2ffc3302013-08-26 15:05:44 +00001282 EVT MemVT = Store->getMemoryVT();
1283 unsigned MemBits = MemVT.getSizeInBits();
Tom Stellard75aadc22012-12-11 21:25:42 +00001284
Matt Arsenaultca6dcfc2014-03-05 21:47:22 +00001285 // Byte stores are really expensive, so if possible, try to pack 32-bit vector
1286 // truncating store into an i32 store.
1287 // XXX: We could also handle optimize other vector bitwidths.
Tom Stellard2ffc3302013-08-26 15:05:44 +00001288 if (!MemVT.isVector() || MemBits > 32) {
1289 return SDValue();
1290 }
1291
1292 SDLoc DL(Op);
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001293 SDValue Value = Store->getValue();
Tom Stellard2ffc3302013-08-26 15:05:44 +00001294 EVT VT = Value.getValueType();
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001295 EVT ElemVT = VT.getVectorElementType();
1296 SDValue Ptr = Store->getBasePtr();
Tom Stellard2ffc3302013-08-26 15:05:44 +00001297 EVT MemEltVT = MemVT.getVectorElementType();
1298 unsigned MemEltBits = MemEltVT.getSizeInBits();
1299 unsigned MemNumElements = MemVT.getVectorNumElements();
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001300 unsigned PackedSize = MemVT.getStoreSizeInBits();
1301 SDValue Mask = DAG.getConstant((1 << MemEltBits) - 1, MVT::i32);
1302
1303 assert(Value.getValueType().getScalarSizeInBits() >= 32);
Matt Arsenault02117142014-03-11 01:38:53 +00001304
Tom Stellard2ffc3302013-08-26 15:05:44 +00001305 SDValue PackedValue;
1306 for (unsigned i = 0; i < MemNumElements; ++i) {
Tom Stellard2ffc3302013-08-26 15:05:44 +00001307 SDValue Elt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, ElemVT, Value,
1308 DAG.getConstant(i, MVT::i32));
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001309 Elt = DAG.getZExtOrTrunc(Elt, DL, MVT::i32);
1310 Elt = DAG.getNode(ISD::AND, DL, MVT::i32, Elt, Mask); // getZeroExtendInReg
1311
1312 SDValue Shift = DAG.getConstant(MemEltBits * i, MVT::i32);
1313 Elt = DAG.getNode(ISD::SHL, DL, MVT::i32, Elt, Shift);
1314
Tom Stellard2ffc3302013-08-26 15:05:44 +00001315 if (i == 0) {
1316 PackedValue = Elt;
1317 } else {
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001318 PackedValue = DAG.getNode(ISD::OR, DL, MVT::i32, PackedValue, Elt);
Tom Stellard2ffc3302013-08-26 15:05:44 +00001319 }
1320 }
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001321
1322 if (PackedSize < 32) {
1323 EVT PackedVT = EVT::getIntegerVT(*DAG.getContext(), PackedSize);
1324 return DAG.getTruncStore(Store->getChain(), DL, PackedValue, Ptr,
1325 Store->getMemOperand()->getPointerInfo(),
1326 PackedVT,
1327 Store->isNonTemporal(), Store->isVolatile(),
1328 Store->getAlignment());
1329 }
1330
Tom Stellard2ffc3302013-08-26 15:05:44 +00001331 return DAG.getStore(Store->getChain(), DL, PackedValue, Ptr,
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001332 Store->getMemOperand()->getPointerInfo(),
Tom Stellard2ffc3302013-08-26 15:05:44 +00001333 Store->isVolatile(), Store->isNonTemporal(),
1334 Store->getAlignment());
1335}
1336
Matt Arsenault83e60582014-07-24 17:10:35 +00001337SDValue AMDGPUTargetLowering::ScalarizeVectorStore(SDValue Op,
1338 SelectionDAG &DAG) const {
Tom Stellard2ffc3302013-08-26 15:05:44 +00001339 StoreSDNode *Store = cast<StoreSDNode>(Op);
1340 EVT MemEltVT = Store->getMemoryVT().getVectorElementType();
1341 EVT EltVT = Store->getValue().getValueType().getVectorElementType();
1342 EVT PtrVT = Store->getBasePtr().getValueType();
1343 unsigned NumElts = Store->getMemoryVT().getVectorNumElements();
1344 SDLoc SL(Op);
1345
1346 SmallVector<SDValue, 8> Chains;
1347
Matt Arsenault83e60582014-07-24 17:10:35 +00001348 unsigned EltSize = MemEltVT.getStoreSize();
1349 MachinePointerInfo SrcValue(Store->getMemOperand()->getValue());
1350
Tom Stellard2ffc3302013-08-26 15:05:44 +00001351 for (unsigned i = 0, e = NumElts; i != e; ++i) {
1352 SDValue Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, EltVT,
Matt Arsenault83e60582014-07-24 17:10:35 +00001353 Store->getValue(),
1354 DAG.getConstant(i, MVT::i32));
1355
1356 SDValue Offset = DAG.getConstant(i * MemEltVT.getStoreSize(), PtrVT);
1357 SDValue Ptr = DAG.getNode(ISD::ADD, SL, PtrVT, Store->getBasePtr(), Offset);
1358 SDValue NewStore =
1359 DAG.getTruncStore(Store->getChain(), SL, Val, Ptr,
1360 SrcValue.getWithOffset(i * EltSize),
1361 MemEltVT, Store->isNonTemporal(), Store->isVolatile(),
1362 Store->getAlignment());
1363 Chains.push_back(NewStore);
Tom Stellard2ffc3302013-08-26 15:05:44 +00001364 }
Matt Arsenault83e60582014-07-24 17:10:35 +00001365
Craig Topper48d114b2014-04-26 18:35:24 +00001366 return DAG.getNode(ISD::TokenFactor, SL, MVT::Other, Chains);
Tom Stellard2ffc3302013-08-26 15:05:44 +00001367}
1368
Matt Arsenault83e60582014-07-24 17:10:35 +00001369SDValue AMDGPUTargetLowering::SplitVectorStore(SDValue Op,
1370 SelectionDAG &DAG) const {
1371 StoreSDNode *Store = cast<StoreSDNode>(Op);
1372 SDValue Val = Store->getValue();
1373 EVT VT = Val.getValueType();
1374
1375 // If this is a 2 element vector, we really want to scalarize and not create
1376 // weird 1 element vectors.
1377 if (VT.getVectorNumElements() == 2)
1378 return ScalarizeVectorStore(Op, DAG);
1379
1380 EVT MemVT = Store->getMemoryVT();
1381 SDValue Chain = Store->getChain();
1382 SDValue BasePtr = Store->getBasePtr();
1383 SDLoc SL(Op);
1384
1385 EVT LoVT, HiVT;
1386 EVT LoMemVT, HiMemVT;
1387 SDValue Lo, Hi;
1388
1389 std::tie(LoVT, HiVT) = DAG.GetSplitDestVTs(VT);
1390 std::tie(LoMemVT, HiMemVT) = DAG.GetSplitDestVTs(MemVT);
1391 std::tie(Lo, Hi) = DAG.SplitVector(Val, SL, LoVT, HiVT);
1392
1393 EVT PtrVT = BasePtr.getValueType();
1394 SDValue HiPtr = DAG.getNode(ISD::ADD, SL, PtrVT, BasePtr,
1395 DAG.getConstant(LoMemVT.getStoreSize(), PtrVT));
1396
1397 MachinePointerInfo SrcValue(Store->getMemOperand()->getValue());
1398 SDValue LoStore
1399 = DAG.getTruncStore(Chain, SL, Lo,
1400 BasePtr,
1401 SrcValue,
1402 LoMemVT,
1403 Store->isNonTemporal(),
1404 Store->isVolatile(),
1405 Store->getAlignment());
1406 SDValue HiStore
1407 = DAG.getTruncStore(Chain, SL, Hi,
1408 HiPtr,
1409 SrcValue.getWithOffset(LoMemVT.getStoreSize()),
1410 HiMemVT,
1411 Store->isNonTemporal(),
1412 Store->isVolatile(),
1413 Store->getAlignment());
1414
1415 return DAG.getNode(ISD::TokenFactor, SL, MVT::Other, LoStore, HiStore);
1416}
1417
1418
Tom Stellarde9373602014-01-22 19:24:14 +00001419SDValue AMDGPUTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
1420 SDLoc DL(Op);
1421 LoadSDNode *Load = cast<LoadSDNode>(Op);
1422 ISD::LoadExtType ExtType = Load->getExtensionType();
Matt Arsenaultf9a995d2014-03-06 17:34:12 +00001423 EVT VT = Op.getValueType();
1424 EVT MemVT = Load->getMemoryVT();
1425
Matt Arsenault470acd82014-04-15 22:28:39 +00001426 if (ExtType == ISD::NON_EXTLOAD && VT.getSizeInBits() < 32) {
1427 assert(VT == MVT::i1 && "Only i1 non-extloads expected");
1428 // FIXME: Copied from PPC
1429 // First, load into 32 bits, then truncate to 1 bit.
1430
1431 SDValue Chain = Load->getChain();
1432 SDValue BasePtr = Load->getBasePtr();
1433 MachineMemOperand *MMO = Load->getMemOperand();
1434
1435 SDValue NewLD = DAG.getExtLoad(ISD::EXTLOAD, DL, MVT::i32, Chain,
1436 BasePtr, MVT::i8, MMO);
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001437
1438 SDValue Ops[] = {
1439 DAG.getNode(ISD::TRUNCATE, DL, VT, NewLD),
1440 NewLD.getValue(1)
1441 };
1442
1443 return DAG.getMergeValues(Ops, DL);
Matt Arsenault470acd82014-04-15 22:28:39 +00001444 }
1445
Tom Stellardb37f7972014-08-05 14:40:52 +00001446 if (Subtarget->getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS ||
1447 Load->getAddressSpace() != AMDGPUAS::PRIVATE_ADDRESS ||
Tom Stellard4973a132014-08-01 21:55:50 +00001448 ExtType == ISD::NON_EXTLOAD || Load->getMemoryVT().bitsGE(MVT::i32))
1449 return SDValue();
1450
1451
1452 SDValue Ptr = DAG.getNode(ISD::SRL, DL, MVT::i32, Load->getBasePtr(),
1453 DAG.getConstant(2, MVT::i32));
1454 SDValue Ret = DAG.getNode(AMDGPUISD::REGISTER_LOAD, DL, Op.getValueType(),
1455 Load->getChain(), Ptr,
1456 DAG.getTargetConstant(0, MVT::i32),
1457 Op.getOperand(2));
1458 SDValue ByteIdx = DAG.getNode(ISD::AND, DL, MVT::i32,
1459 Load->getBasePtr(),
1460 DAG.getConstant(0x3, MVT::i32));
1461 SDValue ShiftAmt = DAG.getNode(ISD::SHL, DL, MVT::i32, ByteIdx,
1462 DAG.getConstant(3, MVT::i32));
1463
1464 Ret = DAG.getNode(ISD::SRL, DL, MVT::i32, Ret, ShiftAmt);
1465
1466 EVT MemEltVT = MemVT.getScalarType();
1467 if (ExtType == ISD::SEXTLOAD) {
1468 SDValue MemEltVTNode = DAG.getValueType(MemEltVT);
1469
1470 SDValue Ops[] = {
1471 DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, MVT::i32, Ret, MemEltVTNode),
1472 Load->getChain()
1473 };
1474
1475 return DAG.getMergeValues(Ops, DL);
1476 }
1477
1478 SDValue Ops[] = {
1479 DAG.getZeroExtendInReg(Ret, DL, MemEltVT),
1480 Load->getChain()
1481 };
1482
1483 return DAG.getMergeValues(Ops, DL);
Tom Stellarde9373602014-01-22 19:24:14 +00001484}
1485
Tom Stellard2ffc3302013-08-26 15:05:44 +00001486SDValue AMDGPUTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
Tom Stellarde9373602014-01-22 19:24:14 +00001487 SDLoc DL(Op);
Tom Stellard2ffc3302013-08-26 15:05:44 +00001488 SDValue Result = AMDGPUTargetLowering::MergeVectorStore(Op, DAG);
1489 if (Result.getNode()) {
1490 return Result;
1491 }
1492
1493 StoreSDNode *Store = cast<StoreSDNode>(Op);
Tom Stellarde9373602014-01-22 19:24:14 +00001494 SDValue Chain = Store->getChain();
Tom Stellard81d871d2013-11-13 23:36:50 +00001495 if ((Store->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS ||
1496 Store->getAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS) &&
Tom Stellard2ffc3302013-08-26 15:05:44 +00001497 Store->getValue().getValueType().isVector()) {
Matt Arsenault83e60582014-07-24 17:10:35 +00001498 return ScalarizeVectorStore(Op, DAG);
Tom Stellard2ffc3302013-08-26 15:05:44 +00001499 }
Tom Stellarde9373602014-01-22 19:24:14 +00001500
Matt Arsenault74891cd2014-03-15 00:08:22 +00001501 EVT MemVT = Store->getMemoryVT();
Tom Stellarde9373602014-01-22 19:24:14 +00001502 if (Store->getAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS &&
Matt Arsenault74891cd2014-03-15 00:08:22 +00001503 MemVT.bitsLT(MVT::i32)) {
Tom Stellarde9373602014-01-22 19:24:14 +00001504 unsigned Mask = 0;
1505 if (Store->getMemoryVT() == MVT::i8) {
1506 Mask = 0xff;
1507 } else if (Store->getMemoryVT() == MVT::i16) {
1508 Mask = 0xffff;
1509 }
Matt Arsenaultea330fb2014-03-15 00:08:26 +00001510 SDValue BasePtr = Store->getBasePtr();
1511 SDValue Ptr = DAG.getNode(ISD::SRL, DL, MVT::i32, BasePtr,
Tom Stellarde9373602014-01-22 19:24:14 +00001512 DAG.getConstant(2, MVT::i32));
1513 SDValue Dst = DAG.getNode(AMDGPUISD::REGISTER_LOAD, DL, MVT::i32,
1514 Chain, Ptr, DAG.getTargetConstant(0, MVT::i32));
Matt Arsenaultea330fb2014-03-15 00:08:26 +00001515
1516 SDValue ByteIdx = DAG.getNode(ISD::AND, DL, MVT::i32, BasePtr,
Tom Stellarde9373602014-01-22 19:24:14 +00001517 DAG.getConstant(0x3, MVT::i32));
Matt Arsenaultea330fb2014-03-15 00:08:26 +00001518
Tom Stellarde9373602014-01-22 19:24:14 +00001519 SDValue ShiftAmt = DAG.getNode(ISD::SHL, DL, MVT::i32, ByteIdx,
1520 DAG.getConstant(3, MVT::i32));
Matt Arsenaultea330fb2014-03-15 00:08:26 +00001521
Tom Stellarde9373602014-01-22 19:24:14 +00001522 SDValue SExtValue = DAG.getNode(ISD::SIGN_EXTEND, DL, MVT::i32,
1523 Store->getValue());
Matt Arsenault74891cd2014-03-15 00:08:22 +00001524
1525 SDValue MaskedValue = DAG.getZeroExtendInReg(SExtValue, DL, MemVT);
1526
Tom Stellarde9373602014-01-22 19:24:14 +00001527 SDValue ShiftedValue = DAG.getNode(ISD::SHL, DL, MVT::i32,
1528 MaskedValue, ShiftAmt);
Matt Arsenault74891cd2014-03-15 00:08:22 +00001529
Tom Stellarde9373602014-01-22 19:24:14 +00001530 SDValue DstMask = DAG.getNode(ISD::SHL, DL, MVT::i32, DAG.getConstant(Mask, MVT::i32),
1531 ShiftAmt);
1532 DstMask = DAG.getNode(ISD::XOR, DL, MVT::i32, DstMask,
1533 DAG.getConstant(0xffffffff, MVT::i32));
1534 Dst = DAG.getNode(ISD::AND, DL, MVT::i32, Dst, DstMask);
1535
1536 SDValue Value = DAG.getNode(ISD::OR, DL, MVT::i32, Dst, ShiftedValue);
1537 return DAG.getNode(AMDGPUISD::REGISTER_STORE, DL, MVT::Other,
1538 Chain, Value, Ptr, DAG.getTargetConstant(0, MVT::i32));
1539 }
Tom Stellard2ffc3302013-08-26 15:05:44 +00001540 return SDValue();
1541}
Tom Stellard75aadc22012-12-11 21:25:42 +00001542
Matt Arsenault0daeb632014-07-24 06:59:20 +00001543// This is a shortcut for integer division because we have fast i32<->f32
1544// conversions, and fast f32 reciprocal instructions. The fractional part of a
1545// float is enough to accurately represent up to a 24-bit integer.
Jan Veselye5ca27d2014-08-12 17:31:20 +00001546SDValue AMDGPUTargetLowering::LowerDIVREM24(SDValue Op, SelectionDAG &DAG, bool sign) const {
Matt Arsenault1578aa72014-06-15 20:08:02 +00001547 SDLoc DL(Op);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001548 EVT VT = Op.getValueType();
Matt Arsenault1578aa72014-06-15 20:08:02 +00001549 SDValue LHS = Op.getOperand(0);
1550 SDValue RHS = Op.getOperand(1);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001551 MVT IntVT = MVT::i32;
1552 MVT FltVT = MVT::f32;
1553
Jan Veselye5ca27d2014-08-12 17:31:20 +00001554 ISD::NodeType ToFp = sign ? ISD::SINT_TO_FP : ISD::UINT_TO_FP;
1555 ISD::NodeType ToInt = sign ? ISD::FP_TO_SINT : ISD::FP_TO_UINT;
1556
Matt Arsenault0daeb632014-07-24 06:59:20 +00001557 if (VT.isVector()) {
1558 unsigned NElts = VT.getVectorNumElements();
1559 IntVT = MVT::getVectorVT(MVT::i32, NElts);
1560 FltVT = MVT::getVectorVT(MVT::f32, NElts);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001561 }
Matt Arsenault0daeb632014-07-24 06:59:20 +00001562
1563 unsigned BitSize = VT.getScalarType().getSizeInBits();
1564
Jan Veselye5ca27d2014-08-12 17:31:20 +00001565 SDValue jq = DAG.getConstant(1, IntVT);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001566
Jan Veselye5ca27d2014-08-12 17:31:20 +00001567 if (sign) {
1568 // char|short jq = ia ^ ib;
1569 jq = DAG.getNode(ISD::XOR, DL, VT, LHS, RHS);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001570
Jan Veselye5ca27d2014-08-12 17:31:20 +00001571 // jq = jq >> (bitsize - 2)
1572 jq = DAG.getNode(ISD::SRA, DL, VT, jq, DAG.getConstant(BitSize - 2, VT));
Matt Arsenault1578aa72014-06-15 20:08:02 +00001573
Jan Veselye5ca27d2014-08-12 17:31:20 +00001574 // jq = jq | 0x1
1575 jq = DAG.getNode(ISD::OR, DL, VT, jq, DAG.getConstant(1, VT));
1576
1577 // jq = (int)jq
1578 jq = DAG.getSExtOrTrunc(jq, DL, IntVT);
1579 }
Matt Arsenault1578aa72014-06-15 20:08:02 +00001580
1581 // int ia = (int)LHS;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001582 SDValue ia = sign ?
1583 DAG.getSExtOrTrunc(LHS, DL, IntVT) : DAG.getZExtOrTrunc(LHS, DL, IntVT);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001584
1585 // int ib, (int)RHS;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001586 SDValue ib = sign ?
1587 DAG.getSExtOrTrunc(RHS, DL, IntVT) : DAG.getZExtOrTrunc(RHS, DL, IntVT);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001588
1589 // float fa = (float)ia;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001590 SDValue fa = DAG.getNode(ToFp, DL, FltVT, ia);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001591
1592 // float fb = (float)ib;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001593 SDValue fb = DAG.getNode(ToFp, DL, FltVT, ib);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001594
1595 // float fq = native_divide(fa, fb);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001596 SDValue fq = DAG.getNode(ISD::FMUL, DL, FltVT,
1597 fa, DAG.getNode(AMDGPUISD::RCP, DL, FltVT, fb));
Matt Arsenault1578aa72014-06-15 20:08:02 +00001598
1599 // fq = trunc(fq);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001600 fq = DAG.getNode(ISD::FTRUNC, DL, FltVT, fq);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001601
1602 // float fqneg = -fq;
Matt Arsenault0daeb632014-07-24 06:59:20 +00001603 SDValue fqneg = DAG.getNode(ISD::FNEG, DL, FltVT, fq);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001604
1605 // float fr = mad(fqneg, fb, fa);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001606 SDValue fr = DAG.getNode(ISD::FADD, DL, FltVT,
1607 DAG.getNode(ISD::FMUL, DL, FltVT, fqneg, fb), fa);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001608
1609 // int iq = (int)fq;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001610 SDValue iq = DAG.getNode(ToInt, DL, IntVT, fq);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001611
1612 // fr = fabs(fr);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001613 fr = DAG.getNode(ISD::FABS, DL, FltVT, fr);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001614
1615 // fb = fabs(fb);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001616 fb = DAG.getNode(ISD::FABS, DL, FltVT, fb);
1617
1618 EVT SetCCVT = getSetCCResultType(*DAG.getContext(), VT);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001619
1620 // int cv = fr >= fb;
Matt Arsenault0daeb632014-07-24 06:59:20 +00001621 SDValue cv = DAG.getSetCC(DL, SetCCVT, fr, fb, ISD::SETOGE);
1622
Matt Arsenault1578aa72014-06-15 20:08:02 +00001623 // jq = (cv ? jq : 0);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001624 jq = DAG.getNode(ISD::SELECT, DL, VT, cv, jq, DAG.getConstant(0, VT));
1625
Jan Veselye5ca27d2014-08-12 17:31:20 +00001626 // dst = trunc/extend to legal type
1627 iq = sign ? DAG.getSExtOrTrunc(iq, DL, VT) : DAG.getZExtOrTrunc(iq, DL, VT);
Jan Vesely4a33bc62014-08-12 17:31:17 +00001628
Jan Veselye5ca27d2014-08-12 17:31:20 +00001629 // dst = iq + jq;
Jan Vesely4a33bc62014-08-12 17:31:17 +00001630 SDValue Div = DAG.getNode(ISD::ADD, DL, VT, iq, jq);
1631
Jan Veselye5ca27d2014-08-12 17:31:20 +00001632 // Rem needs compensation, it's easier to recompute it
Jan Vesely4a33bc62014-08-12 17:31:17 +00001633 SDValue Rem = DAG.getNode(ISD::MUL, DL, VT, Div, RHS);
1634 Rem = DAG.getNode(ISD::SUB, DL, VT, LHS, Rem);
1635
1636 SDValue Res[2] = {
1637 Div,
1638 Rem
1639 };
1640 return DAG.getMergeValues(Res, DL);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001641}
1642
Tom Stellardbf69d762014-11-15 01:07:53 +00001643void AMDGPUTargetLowering::LowerUDIVREM64(SDValue Op,
1644 SelectionDAG &DAG,
1645 SmallVectorImpl<SDValue> &Results) const {
1646 assert(Op.getValueType() == MVT::i64);
1647
1648 SDLoc DL(Op);
1649 EVT VT = Op.getValueType();
1650 EVT HalfVT = VT.getHalfSizedIntegerVT(*DAG.getContext());
1651
1652 SDValue one = DAG.getConstant(1, HalfVT);
1653 SDValue zero = DAG.getConstant(0, HalfVT);
1654
1655 //HiLo split
1656 SDValue LHS = Op.getOperand(0);
1657 SDValue LHS_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, LHS, zero);
1658 SDValue LHS_Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, LHS, one);
1659
1660 SDValue RHS = Op.getOperand(1);
1661 SDValue RHS_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, RHS, zero);
1662 SDValue RHS_Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, RHS, one);
1663
1664 // Get Speculative values
1665 SDValue DIV_Part = DAG.getNode(ISD::UDIV, DL, HalfVT, LHS_Hi, RHS_Lo);
1666 SDValue REM_Part = DAG.getNode(ISD::UREM, DL, HalfVT, LHS_Hi, RHS_Lo);
1667
1668 SDValue REM_Hi = zero;
1669 SDValue REM_Lo = DAG.getSelectCC(DL, RHS_Hi, zero, REM_Part, LHS_Hi, ISD::SETEQ);
1670
1671 SDValue DIV_Hi = DAG.getSelectCC(DL, RHS_Hi, zero, DIV_Part, zero, ISD::SETEQ);
1672 SDValue DIV_Lo = zero;
1673
1674 const unsigned halfBitWidth = HalfVT.getSizeInBits();
1675
1676 for (unsigned i = 0; i < halfBitWidth; ++i) {
1677 SDValue POS = DAG.getConstant(halfBitWidth - i - 1, HalfVT);
1678 // Get Value of high bit
1679 SDValue HBit;
1680 if (halfBitWidth == 32 && Subtarget->hasBFE()) {
1681 HBit = DAG.getNode(AMDGPUISD::BFE_U32, DL, HalfVT, LHS_Lo, POS, one);
1682 } else {
1683 HBit = DAG.getNode(ISD::SRL, DL, HalfVT, LHS_Lo, POS);
1684 HBit = DAG.getNode(ISD::AND, DL, HalfVT, HBit, one);
1685 }
1686
1687 SDValue Carry = DAG.getNode(ISD::SRL, DL, HalfVT, REM_Lo,
1688 DAG.getConstant(halfBitWidth - 1, HalfVT));
1689 REM_Hi = DAG.getNode(ISD::SHL, DL, HalfVT, REM_Hi, one);
1690 REM_Hi = DAG.getNode(ISD::OR, DL, HalfVT, REM_Hi, Carry);
1691
1692 REM_Lo = DAG.getNode(ISD::SHL, DL, HalfVT, REM_Lo, one);
1693 REM_Lo = DAG.getNode(ISD::OR, DL, HalfVT, REM_Lo, HBit);
1694
1695
1696 SDValue REM = DAG.getNode(ISD::BUILD_PAIR, DL, VT, REM_Lo, REM_Hi);
1697
1698 SDValue BIT = DAG.getConstant(1 << (halfBitWidth - i - 1), HalfVT);
Tom Stellard83171b32014-11-15 01:07:57 +00001699 SDValue realBIT = DAG.getSelectCC(DL, REM, RHS, BIT, zero, ISD::SETUGE);
Tom Stellardbf69d762014-11-15 01:07:53 +00001700
1701 DIV_Lo = DAG.getNode(ISD::OR, DL, HalfVT, DIV_Lo, realBIT);
1702
1703 // Update REM
1704
1705 SDValue REM_sub = DAG.getNode(ISD::SUB, DL, VT, REM, RHS);
1706
Tom Stellard83171b32014-11-15 01:07:57 +00001707 REM = DAG.getSelectCC(DL, REM, RHS, REM_sub, REM, ISD::SETUGE);
Tom Stellardbf69d762014-11-15 01:07:53 +00001708 REM_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, REM, zero);
1709 REM_Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, REM, one);
1710 }
1711
1712 SDValue REM = DAG.getNode(ISD::BUILD_PAIR, DL, VT, REM_Lo, REM_Hi);
1713 SDValue DIV = DAG.getNode(ISD::BUILD_PAIR, DL, VT, DIV_Lo, DIV_Hi);
1714 Results.push_back(DIV);
1715 Results.push_back(REM);
1716}
1717
Tom Stellard75aadc22012-12-11 21:25:42 +00001718SDValue AMDGPUTargetLowering::LowerUDIVREM(SDValue Op,
Matt Arsenault46013d92014-05-11 21:24:41 +00001719 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001720 SDLoc DL(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +00001721 EVT VT = Op.getValueType();
1722
Tom Stellardbf69d762014-11-15 01:07:53 +00001723 if (VT == MVT::i64) {
1724 SmallVector<SDValue, 2> Results;
1725 LowerUDIVREM64(Op, DAG, Results);
1726 return DAG.getMergeValues(Results, DL);
1727 }
1728
Tom Stellard75aadc22012-12-11 21:25:42 +00001729 SDValue Num = Op.getOperand(0);
1730 SDValue Den = Op.getOperand(1);
1731
Jan Veselye5ca27d2014-08-12 17:31:20 +00001732 if (VT == MVT::i32) {
1733 if (DAG.MaskedValueIsZero(Op.getOperand(0), APInt(32, 0xff << 24)) &&
1734 DAG.MaskedValueIsZero(Op.getOperand(1), APInt(32, 0xff << 24))) {
1735 // TODO: We technically could do this for i64, but shouldn't that just be
1736 // handled by something generally reducing 64-bit division on 32-bit
1737 // values to 32-bit?
1738 return LowerDIVREM24(Op, DAG, false);
1739 }
1740 }
1741
Tom Stellard75aadc22012-12-11 21:25:42 +00001742 // RCP = URECIP(Den) = 2^32 / Den + e
1743 // e is rounding error.
1744 SDValue RCP = DAG.getNode(AMDGPUISD::URECIP, DL, VT, Den);
1745
Tom Stellard4349b192014-09-22 15:35:30 +00001746 // RCP_LO = mul(RCP, Den) */
1747 SDValue RCP_LO = DAG.getNode(ISD::MUL, DL, VT, RCP, Den);
Tom Stellard75aadc22012-12-11 21:25:42 +00001748
1749 // RCP_HI = mulhu (RCP, Den) */
1750 SDValue RCP_HI = DAG.getNode(ISD::MULHU, DL, VT, RCP, Den);
1751
1752 // NEG_RCP_LO = -RCP_LO
1753 SDValue NEG_RCP_LO = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, VT),
1754 RCP_LO);
1755
1756 // ABS_RCP_LO = (RCP_HI == 0 ? NEG_RCP_LO : RCP_LO)
1757 SDValue ABS_RCP_LO = DAG.getSelectCC(DL, RCP_HI, DAG.getConstant(0, VT),
1758 NEG_RCP_LO, RCP_LO,
1759 ISD::SETEQ);
1760 // Calculate the rounding error from the URECIP instruction
1761 // E = mulhu(ABS_RCP_LO, RCP)
1762 SDValue E = DAG.getNode(ISD::MULHU, DL, VT, ABS_RCP_LO, RCP);
1763
1764 // RCP_A_E = RCP + E
1765 SDValue RCP_A_E = DAG.getNode(ISD::ADD, DL, VT, RCP, E);
1766
1767 // RCP_S_E = RCP - E
1768 SDValue RCP_S_E = DAG.getNode(ISD::SUB, DL, VT, RCP, E);
1769
1770 // Tmp0 = (RCP_HI == 0 ? RCP_A_E : RCP_SUB_E)
1771 SDValue Tmp0 = DAG.getSelectCC(DL, RCP_HI, DAG.getConstant(0, VT),
1772 RCP_A_E, RCP_S_E,
1773 ISD::SETEQ);
1774 // Quotient = mulhu(Tmp0, Num)
1775 SDValue Quotient = DAG.getNode(ISD::MULHU, DL, VT, Tmp0, Num);
1776
1777 // Num_S_Remainder = Quotient * Den
Tom Stellard4349b192014-09-22 15:35:30 +00001778 SDValue Num_S_Remainder = DAG.getNode(ISD::MUL, DL, VT, Quotient, Den);
Tom Stellard75aadc22012-12-11 21:25:42 +00001779
1780 // Remainder = Num - Num_S_Remainder
1781 SDValue Remainder = DAG.getNode(ISD::SUB, DL, VT, Num, Num_S_Remainder);
1782
1783 // Remainder_GE_Den = (Remainder >= Den ? -1 : 0)
1784 SDValue Remainder_GE_Den = DAG.getSelectCC(DL, Remainder, Den,
1785 DAG.getConstant(-1, VT),
1786 DAG.getConstant(0, VT),
Vincent Lejeune4f3751f2013-11-06 17:36:04 +00001787 ISD::SETUGE);
1788 // Remainder_GE_Zero = (Num >= Num_S_Remainder ? -1 : 0)
1789 SDValue Remainder_GE_Zero = DAG.getSelectCC(DL, Num,
1790 Num_S_Remainder,
Tom Stellard75aadc22012-12-11 21:25:42 +00001791 DAG.getConstant(-1, VT),
1792 DAG.getConstant(0, VT),
Vincent Lejeune4f3751f2013-11-06 17:36:04 +00001793 ISD::SETUGE);
Tom Stellard75aadc22012-12-11 21:25:42 +00001794 // Tmp1 = Remainder_GE_Den & Remainder_GE_Zero
1795 SDValue Tmp1 = DAG.getNode(ISD::AND, DL, VT, Remainder_GE_Den,
1796 Remainder_GE_Zero);
1797
1798 // Calculate Division result:
1799
1800 // Quotient_A_One = Quotient + 1
1801 SDValue Quotient_A_One = DAG.getNode(ISD::ADD, DL, VT, Quotient,
1802 DAG.getConstant(1, VT));
1803
1804 // Quotient_S_One = Quotient - 1
1805 SDValue Quotient_S_One = DAG.getNode(ISD::SUB, DL, VT, Quotient,
1806 DAG.getConstant(1, VT));
1807
1808 // Div = (Tmp1 == 0 ? Quotient : Quotient_A_One)
1809 SDValue Div = DAG.getSelectCC(DL, Tmp1, DAG.getConstant(0, VT),
1810 Quotient, Quotient_A_One, ISD::SETEQ);
1811
1812 // Div = (Remainder_GE_Zero == 0 ? Quotient_S_One : Div)
1813 Div = DAG.getSelectCC(DL, Remainder_GE_Zero, DAG.getConstant(0, VT),
1814 Quotient_S_One, Div, ISD::SETEQ);
1815
1816 // Calculate Rem result:
1817
1818 // Remainder_S_Den = Remainder - Den
1819 SDValue Remainder_S_Den = DAG.getNode(ISD::SUB, DL, VT, Remainder, Den);
1820
1821 // Remainder_A_Den = Remainder + Den
1822 SDValue Remainder_A_Den = DAG.getNode(ISD::ADD, DL, VT, Remainder, Den);
1823
1824 // Rem = (Tmp1 == 0 ? Remainder : Remainder_S_Den)
1825 SDValue Rem = DAG.getSelectCC(DL, Tmp1, DAG.getConstant(0, VT),
1826 Remainder, Remainder_S_Den, ISD::SETEQ);
1827
1828 // Rem = (Remainder_GE_Zero == 0 ? Remainder_A_Den : Rem)
1829 Rem = DAG.getSelectCC(DL, Remainder_GE_Zero, DAG.getConstant(0, VT),
1830 Remainder_A_Den, Rem, ISD::SETEQ);
Matt Arsenault7939acd2014-04-07 16:44:24 +00001831 SDValue Ops[2] = {
1832 Div,
1833 Rem
1834 };
Craig Topper64941d92014-04-27 19:20:57 +00001835 return DAG.getMergeValues(Ops, DL);
Tom Stellard75aadc22012-12-11 21:25:42 +00001836}
1837
Jan Vesely109efdf2014-06-22 21:43:00 +00001838SDValue AMDGPUTargetLowering::LowerSDIVREM(SDValue Op,
1839 SelectionDAG &DAG) const {
1840 SDLoc DL(Op);
1841 EVT VT = Op.getValueType();
1842
Jan Vesely109efdf2014-06-22 21:43:00 +00001843 SDValue LHS = Op.getOperand(0);
1844 SDValue RHS = Op.getOperand(1);
1845
Jan Vesely4a33bc62014-08-12 17:31:17 +00001846 if (VT == MVT::i32) {
1847 if (DAG.ComputeNumSignBits(Op.getOperand(0)) > 8 &&
1848 DAG.ComputeNumSignBits(Op.getOperand(1)) > 8) {
1849 // TODO: We technically could do this for i64, but shouldn't that just be
1850 // handled by something generally reducing 64-bit division on 32-bit
1851 // values to 32-bit?
Jan Veselye5ca27d2014-08-12 17:31:20 +00001852 return LowerDIVREM24(Op, DAG, true);
Jan Vesely4a33bc62014-08-12 17:31:17 +00001853 }
1854 }
1855
1856 SDValue Zero = DAG.getConstant(0, VT);
1857 SDValue NegOne = DAG.getConstant(-1, VT);
1858
Jan Vesely109efdf2014-06-22 21:43:00 +00001859 SDValue LHSign = DAG.getSelectCC(DL, LHS, Zero, NegOne, Zero, ISD::SETLT);
1860 SDValue RHSign = DAG.getSelectCC(DL, RHS, Zero, NegOne, Zero, ISD::SETLT);
1861 SDValue DSign = DAG.getNode(ISD::XOR, DL, VT, LHSign, RHSign);
1862 SDValue RSign = LHSign; // Remainder sign is the same as LHS
1863
1864 LHS = DAG.getNode(ISD::ADD, DL, VT, LHS, LHSign);
1865 RHS = DAG.getNode(ISD::ADD, DL, VT, RHS, RHSign);
1866
1867 LHS = DAG.getNode(ISD::XOR, DL, VT, LHS, LHSign);
1868 RHS = DAG.getNode(ISD::XOR, DL, VT, RHS, RHSign);
1869
1870 SDValue Div = DAG.getNode(ISD::UDIVREM, DL, DAG.getVTList(VT, VT), LHS, RHS);
1871 SDValue Rem = Div.getValue(1);
1872
1873 Div = DAG.getNode(ISD::XOR, DL, VT, Div, DSign);
1874 Rem = DAG.getNode(ISD::XOR, DL, VT, Rem, RSign);
1875
1876 Div = DAG.getNode(ISD::SUB, DL, VT, Div, DSign);
1877 Rem = DAG.getNode(ISD::SUB, DL, VT, Rem, RSign);
1878
1879 SDValue Res[2] = {
1880 Div,
1881 Rem
1882 };
1883 return DAG.getMergeValues(Res, DL);
1884}
1885
Matt Arsenault16e31332014-09-10 21:44:27 +00001886// (frem x, y) -> (fsub x, (fmul (ftrunc (fdiv x, y)), y))
1887SDValue AMDGPUTargetLowering::LowerFREM(SDValue Op, SelectionDAG &DAG) const {
1888 SDLoc SL(Op);
1889 EVT VT = Op.getValueType();
1890 SDValue X = Op.getOperand(0);
1891 SDValue Y = Op.getOperand(1);
1892
1893 SDValue Div = DAG.getNode(ISD::FDIV, SL, VT, X, Y);
1894 SDValue Floor = DAG.getNode(ISD::FTRUNC, SL, VT, Div);
1895 SDValue Mul = DAG.getNode(ISD::FMUL, SL, VT, Floor, Y);
1896
1897 return DAG.getNode(ISD::FSUB, SL, VT, X, Mul);
1898}
1899
Matt Arsenault46010932014-06-18 17:05:30 +00001900SDValue AMDGPUTargetLowering::LowerFCEIL(SDValue Op, SelectionDAG &DAG) const {
1901 SDLoc SL(Op);
1902 SDValue Src = Op.getOperand(0);
1903
1904 // result = trunc(src)
1905 // if (src > 0.0 && src != result)
1906 // result += 1.0
1907
1908 SDValue Trunc = DAG.getNode(ISD::FTRUNC, SL, MVT::f64, Src);
1909
1910 const SDValue Zero = DAG.getConstantFP(0.0, MVT::f64);
1911 const SDValue One = DAG.getConstantFP(1.0, MVT::f64);
1912
1913 EVT SetCCVT = getSetCCResultType(*DAG.getContext(), MVT::f64);
1914
1915 SDValue Lt0 = DAG.getSetCC(SL, SetCCVT, Src, Zero, ISD::SETOGT);
1916 SDValue NeTrunc = DAG.getSetCC(SL, SetCCVT, Src, Trunc, ISD::SETONE);
1917 SDValue And = DAG.getNode(ISD::AND, SL, SetCCVT, Lt0, NeTrunc);
1918
1919 SDValue Add = DAG.getNode(ISD::SELECT, SL, MVT::f64, And, One, Zero);
1920 return DAG.getNode(ISD::FADD, SL, MVT::f64, Trunc, Add);
1921}
1922
Matt Arsenaultb0055482015-01-21 18:18:25 +00001923static SDValue extractF64Exponent(SDValue Hi, SDLoc SL, SelectionDAG &DAG) {
1924 const unsigned FractBits = 52;
1925 const unsigned ExpBits = 11;
1926
1927 SDValue ExpPart = DAG.getNode(AMDGPUISD::BFE_U32, SL, MVT::i32,
1928 Hi,
1929 DAG.getConstant(FractBits - 32, MVT::i32),
1930 DAG.getConstant(ExpBits, MVT::i32));
1931 SDValue Exp = DAG.getNode(ISD::SUB, SL, MVT::i32, ExpPart,
1932 DAG.getConstant(1023, MVT::i32));
1933
1934 return Exp;
1935}
1936
Matt Arsenault46010932014-06-18 17:05:30 +00001937SDValue AMDGPUTargetLowering::LowerFTRUNC(SDValue Op, SelectionDAG &DAG) const {
1938 SDLoc SL(Op);
1939 SDValue Src = Op.getOperand(0);
1940
1941 assert(Op.getValueType() == MVT::f64);
1942
1943 const SDValue Zero = DAG.getConstant(0, MVT::i32);
1944 const SDValue One = DAG.getConstant(1, MVT::i32);
1945
1946 SDValue VecSrc = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Src);
1947
1948 // Extract the upper half, since this is where we will find the sign and
1949 // exponent.
1950 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, VecSrc, One);
1951
Matt Arsenaultb0055482015-01-21 18:18:25 +00001952 SDValue Exp = extractF64Exponent(Hi, SL, DAG);
Matt Arsenault46010932014-06-18 17:05:30 +00001953
Matt Arsenaultb0055482015-01-21 18:18:25 +00001954 const unsigned FractBits = 52;
Matt Arsenault46010932014-06-18 17:05:30 +00001955
1956 // Extract the sign bit.
Matt Arsenault2b0fa432014-06-18 22:11:03 +00001957 const SDValue SignBitMask = DAG.getConstant(UINT32_C(1) << 31, MVT::i32);
Matt Arsenault46010932014-06-18 17:05:30 +00001958 SDValue SignBit = DAG.getNode(ISD::AND, SL, MVT::i32, Hi, SignBitMask);
1959
1960 // Extend back to to 64-bits.
1961 SDValue SignBit64 = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32,
1962 Zero, SignBit);
1963 SignBit64 = DAG.getNode(ISD::BITCAST, SL, MVT::i64, SignBit64);
1964
1965 SDValue BcInt = DAG.getNode(ISD::BITCAST, SL, MVT::i64, Src);
Matt Arsenault2b0fa432014-06-18 22:11:03 +00001966 const SDValue FractMask
1967 = DAG.getConstant((UINT64_C(1) << FractBits) - 1, MVT::i64);
Matt Arsenault46010932014-06-18 17:05:30 +00001968
1969 SDValue Shr = DAG.getNode(ISD::SRA, SL, MVT::i64, FractMask, Exp);
1970 SDValue Not = DAG.getNOT(SL, Shr, MVT::i64);
1971 SDValue Tmp0 = DAG.getNode(ISD::AND, SL, MVT::i64, BcInt, Not);
1972
1973 EVT SetCCVT = getSetCCResultType(*DAG.getContext(), MVT::i32);
1974
1975 const SDValue FiftyOne = DAG.getConstant(FractBits - 1, MVT::i32);
1976
1977 SDValue ExpLt0 = DAG.getSetCC(SL, SetCCVT, Exp, Zero, ISD::SETLT);
1978 SDValue ExpGt51 = DAG.getSetCC(SL, SetCCVT, Exp, FiftyOne, ISD::SETGT);
1979
1980 SDValue Tmp1 = DAG.getNode(ISD::SELECT, SL, MVT::i64, ExpLt0, SignBit64, Tmp0);
1981 SDValue Tmp2 = DAG.getNode(ISD::SELECT, SL, MVT::i64, ExpGt51, BcInt, Tmp1);
1982
1983 return DAG.getNode(ISD::BITCAST, SL, MVT::f64, Tmp2);
1984}
1985
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00001986SDValue AMDGPUTargetLowering::LowerFRINT(SDValue Op, SelectionDAG &DAG) const {
1987 SDLoc SL(Op);
1988 SDValue Src = Op.getOperand(0);
1989
1990 assert(Op.getValueType() == MVT::f64);
1991
Matt Arsenaultd22626f2014-06-18 17:45:58 +00001992 APFloat C1Val(APFloat::IEEEdouble, "0x1.0p+52");
1993 SDValue C1 = DAG.getConstantFP(C1Val, MVT::f64);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00001994 SDValue CopySign = DAG.getNode(ISD::FCOPYSIGN, SL, MVT::f64, C1, Src);
1995
1996 SDValue Tmp1 = DAG.getNode(ISD::FADD, SL, MVT::f64, Src, CopySign);
1997 SDValue Tmp2 = DAG.getNode(ISD::FSUB, SL, MVT::f64, Tmp1, CopySign);
1998
1999 SDValue Fabs = DAG.getNode(ISD::FABS, SL, MVT::f64, Src);
Matt Arsenaultd22626f2014-06-18 17:45:58 +00002000
2001 APFloat C2Val(APFloat::IEEEdouble, "0x1.fffffffffffffp+51");
2002 SDValue C2 = DAG.getConstantFP(C2Val, MVT::f64);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00002003
2004 EVT SetCCVT = getSetCCResultType(*DAG.getContext(), MVT::f64);
2005 SDValue Cond = DAG.getSetCC(SL, SetCCVT, Fabs, C2, ISD::SETOGT);
2006
2007 return DAG.getSelect(SL, MVT::f64, Cond, Src, Tmp2);
2008}
2009
Matt Arsenault692bd5e2014-06-18 22:03:45 +00002010SDValue AMDGPUTargetLowering::LowerFNEARBYINT(SDValue Op, SelectionDAG &DAG) const {
2011 // FNEARBYINT and FRINT are the same, except in their handling of FP
2012 // exceptions. Those aren't really meaningful for us, and OpenCL only has
2013 // rint, so just treat them as equivalent.
2014 return DAG.getNode(ISD::FRINT, SDLoc(Op), Op.getValueType(), Op.getOperand(0));
2015}
2016
Matt Arsenaultb0055482015-01-21 18:18:25 +00002017// XXX - May require not supporting f32 denormals?
2018SDValue AMDGPUTargetLowering::LowerFROUND32(SDValue Op, SelectionDAG &DAG) const {
2019 SDLoc SL(Op);
2020 SDValue X = Op.getOperand(0);
2021
2022 SDValue T = DAG.getNode(ISD::FTRUNC, SL, MVT::f32, X);
2023
2024 SDValue Diff = DAG.getNode(ISD::FSUB, SL, MVT::f32, X, T);
2025
2026 SDValue AbsDiff = DAG.getNode(ISD::FABS, SL, MVT::f32, Diff);
2027
2028 const SDValue Zero = DAG.getConstantFP(0.0, MVT::f32);
2029 const SDValue One = DAG.getConstantFP(1.0, MVT::f32);
2030 const SDValue Half = DAG.getConstantFP(0.5, MVT::f32);
2031
2032 SDValue SignOne = DAG.getNode(ISD::FCOPYSIGN, SL, MVT::f32, One, X);
2033
2034 EVT SetCCVT = getSetCCResultType(*DAG.getContext(), MVT::f32);
2035
2036 SDValue Cmp = DAG.getSetCC(SL, SetCCVT, AbsDiff, Half, ISD::SETOGE);
2037
2038 SDValue Sel = DAG.getNode(ISD::SELECT, SL, MVT::f32, Cmp, SignOne, Zero);
2039
2040 return DAG.getNode(ISD::FADD, SL, MVT::f32, T, Sel);
2041}
2042
2043SDValue AMDGPUTargetLowering::LowerFROUND64(SDValue Op, SelectionDAG &DAG) const {
2044 SDLoc SL(Op);
2045 SDValue X = Op.getOperand(0);
2046
2047 SDValue L = DAG.getNode(ISD::BITCAST, SL, MVT::i64, X);
2048
2049 const SDValue Zero = DAG.getConstant(0, MVT::i32);
2050 const SDValue One = DAG.getConstant(1, MVT::i32);
2051 const SDValue NegOne = DAG.getConstant(-1, MVT::i32);
2052 const SDValue FiftyOne = DAG.getConstant(51, MVT::i32);
2053 EVT SetCCVT = getSetCCResultType(*DAG.getContext(), MVT::i32);
2054
2055
2056 SDValue BC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, X);
2057
2058 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, BC, One);
2059
2060 SDValue Exp = extractF64Exponent(Hi, SL, DAG);
2061
2062 const SDValue Mask = DAG.getConstant(INT64_C(0x000fffffffffffff), MVT::i64);
2063
2064 SDValue M = DAG.getNode(ISD::SRA, SL, MVT::i64, Mask, Exp);
2065 SDValue D = DAG.getNode(ISD::SRA, SL, MVT::i64,
2066 DAG.getConstant(INT64_C(0x0008000000000000), MVT::i64),
2067 Exp);
2068
2069 SDValue Tmp0 = DAG.getNode(ISD::AND, SL, MVT::i64, L, M);
2070 SDValue Tmp1 = DAG.getSetCC(SL, SetCCVT,
2071 DAG.getConstant(0, MVT::i64), Tmp0,
2072 ISD::SETNE);
2073
2074 SDValue Tmp2 = DAG.getNode(ISD::SELECT, SL, MVT::i64, Tmp1,
2075 D, DAG.getConstant(0, MVT::i64));
2076 SDValue K = DAG.getNode(ISD::ADD, SL, MVT::i64, L, Tmp2);
2077
2078 K = DAG.getNode(ISD::AND, SL, MVT::i64, K, DAG.getNOT(SL, M, MVT::i64));
2079 K = DAG.getNode(ISD::BITCAST, SL, MVT::f64, K);
2080
2081 SDValue ExpLt0 = DAG.getSetCC(SL, SetCCVT, Exp, Zero, ISD::SETLT);
2082 SDValue ExpGt51 = DAG.getSetCC(SL, SetCCVT, Exp, FiftyOne, ISD::SETGT);
2083 SDValue ExpEqNegOne = DAG.getSetCC(SL, SetCCVT, NegOne, Exp, ISD::SETEQ);
2084
2085 SDValue Mag = DAG.getNode(ISD::SELECT, SL, MVT::f64,
2086 ExpEqNegOne,
2087 DAG.getConstantFP(1.0, MVT::f64),
2088 DAG.getConstantFP(0.0, MVT::f64));
2089
2090 SDValue S = DAG.getNode(ISD::FCOPYSIGN, SL, MVT::f64, Mag, X);
2091
2092 K = DAG.getNode(ISD::SELECT, SL, MVT::f64, ExpLt0, S, K);
2093 K = DAG.getNode(ISD::SELECT, SL, MVT::f64, ExpGt51, X, K);
2094
2095 return K;
2096}
2097
2098SDValue AMDGPUTargetLowering::LowerFROUND(SDValue Op, SelectionDAG &DAG) const {
2099 EVT VT = Op.getValueType();
2100
2101 if (VT == MVT::f32)
2102 return LowerFROUND32(Op, DAG);
2103
2104 if (VT == MVT::f64)
2105 return LowerFROUND64(Op, DAG);
2106
2107 llvm_unreachable("unhandled type");
2108}
2109
Matt Arsenault46010932014-06-18 17:05:30 +00002110SDValue AMDGPUTargetLowering::LowerFFLOOR(SDValue Op, SelectionDAG &DAG) const {
2111 SDLoc SL(Op);
2112 SDValue Src = Op.getOperand(0);
2113
2114 // result = trunc(src);
2115 // if (src < 0.0 && src != result)
2116 // result += -1.0.
2117
2118 SDValue Trunc = DAG.getNode(ISD::FTRUNC, SL, MVT::f64, Src);
2119
2120 const SDValue Zero = DAG.getConstantFP(0.0, MVT::f64);
2121 const SDValue NegOne = DAG.getConstantFP(-1.0, MVT::f64);
2122
2123 EVT SetCCVT = getSetCCResultType(*DAG.getContext(), MVT::f64);
2124
2125 SDValue Lt0 = DAG.getSetCC(SL, SetCCVT, Src, Zero, ISD::SETOLT);
2126 SDValue NeTrunc = DAG.getSetCC(SL, SetCCVT, Src, Trunc, ISD::SETONE);
2127 SDValue And = DAG.getNode(ISD::AND, SL, SetCCVT, Lt0, NeTrunc);
2128
2129 SDValue Add = DAG.getNode(ISD::SELECT, SL, MVT::f64, And, NegOne, Zero);
2130 return DAG.getNode(ISD::FADD, SL, MVT::f64, Trunc, Add);
2131}
2132
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00002133SDValue AMDGPUTargetLowering::LowerINT_TO_FP64(SDValue Op, SelectionDAG &DAG,
2134 bool Signed) const {
2135 SDLoc SL(Op);
2136 SDValue Src = Op.getOperand(0);
2137
2138 SDValue BC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Src);
2139
2140 SDValue Lo = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, BC,
2141 DAG.getConstant(0, MVT::i32));
2142 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, BC,
2143 DAG.getConstant(1, MVT::i32));
2144
2145 SDValue CvtHi = DAG.getNode(Signed ? ISD::SINT_TO_FP : ISD::UINT_TO_FP,
2146 SL, MVT::f64, Hi);
2147
2148 SDValue CvtLo = DAG.getNode(ISD::UINT_TO_FP, SL, MVT::f64, Lo);
2149
2150 SDValue LdExp = DAG.getNode(AMDGPUISD::LDEXP, SL, MVT::f64, CvtHi,
2151 DAG.getConstant(32, MVT::i32));
2152
2153 return DAG.getNode(ISD::FADD, SL, MVT::f64, LdExp, CvtLo);
2154}
2155
Tom Stellardc947d8c2013-10-30 17:22:05 +00002156SDValue AMDGPUTargetLowering::LowerUINT_TO_FP(SDValue Op,
2157 SelectionDAG &DAG) const {
2158 SDValue S0 = Op.getOperand(0);
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00002159 if (S0.getValueType() != MVT::i64)
Tom Stellardc947d8c2013-10-30 17:22:05 +00002160 return SDValue();
2161
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00002162 EVT DestVT = Op.getValueType();
2163 if (DestVT == MVT::f64)
2164 return LowerINT_TO_FP64(Op, DAG, false);
2165
2166 assert(DestVT == MVT::f32);
2167
2168 SDLoc DL(Op);
2169
Tom Stellardc947d8c2013-10-30 17:22:05 +00002170 // f32 uint_to_fp i64
2171 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32, S0,
2172 DAG.getConstant(0, MVT::i32));
2173 SDValue FloatLo = DAG.getNode(ISD::UINT_TO_FP, DL, MVT::f32, Lo);
2174 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32, S0,
2175 DAG.getConstant(1, MVT::i32));
2176 SDValue FloatHi = DAG.getNode(ISD::UINT_TO_FP, DL, MVT::f32, Hi);
2177 FloatHi = DAG.getNode(ISD::FMUL, DL, MVT::f32, FloatHi,
2178 DAG.getConstantFP(4294967296.0f, MVT::f32)); // 2^32
2179 return DAG.getNode(ISD::FADD, DL, MVT::f32, FloatLo, FloatHi);
Tom Stellardc947d8c2013-10-30 17:22:05 +00002180}
Tom Stellardfbab8272013-08-16 01:12:11 +00002181
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00002182SDValue AMDGPUTargetLowering::LowerSINT_TO_FP(SDValue Op,
2183 SelectionDAG &DAG) const {
2184 SDValue Src = Op.getOperand(0);
2185 if (Src.getValueType() == MVT::i64 && Op.getValueType() == MVT::f64)
2186 return LowerINT_TO_FP64(Op, DAG, true);
2187
2188 return SDValue();
2189}
2190
Matt Arsenaultc9961752014-10-03 23:54:56 +00002191SDValue AMDGPUTargetLowering::LowerFP64_TO_INT(SDValue Op, SelectionDAG &DAG,
2192 bool Signed) const {
2193 SDLoc SL(Op);
2194
2195 SDValue Src = Op.getOperand(0);
2196
2197 SDValue Trunc = DAG.getNode(ISD::FTRUNC, SL, MVT::f64, Src);
2198
2199 SDValue K0
2200 = DAG.getConstantFP(BitsToDouble(UINT64_C(0x3df0000000000000)), MVT::f64);
2201 SDValue K1
2202 = DAG.getConstantFP(BitsToDouble(UINT64_C(0xc1f0000000000000)), MVT::f64);
2203
2204 SDValue Mul = DAG.getNode(ISD::FMUL, SL, MVT::f64, Trunc, K0);
2205
2206 SDValue FloorMul = DAG.getNode(ISD::FFLOOR, SL, MVT::f64, Mul);
2207
2208
2209 SDValue Fma = DAG.getNode(ISD::FMA, SL, MVT::f64, FloorMul, K1, Trunc);
2210
2211 SDValue Hi = DAG.getNode(Signed ? ISD::FP_TO_SINT : ISD::FP_TO_UINT, SL,
2212 MVT::i32, FloorMul);
2213 SDValue Lo = DAG.getNode(ISD::FP_TO_UINT, SL, MVT::i32, Fma);
2214
2215 SDValue Result = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32, Lo, Hi);
2216
2217 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, Result);
2218}
2219
2220SDValue AMDGPUTargetLowering::LowerFP_TO_SINT(SDValue Op,
2221 SelectionDAG &DAG) const {
2222 SDValue Src = Op.getOperand(0);
2223
2224 if (Op.getValueType() == MVT::i64 && Src.getValueType() == MVT::f64)
2225 return LowerFP64_TO_INT(Op, DAG, true);
2226
2227 return SDValue();
2228}
2229
2230SDValue AMDGPUTargetLowering::LowerFP_TO_UINT(SDValue Op,
2231 SelectionDAG &DAG) const {
2232 SDValue Src = Op.getOperand(0);
2233
2234 if (Op.getValueType() == MVT::i64 && Src.getValueType() == MVT::f64)
2235 return LowerFP64_TO_INT(Op, DAG, false);
2236
2237 return SDValue();
2238}
2239
Matt Arsenaultfae02982014-03-17 18:58:11 +00002240SDValue AMDGPUTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
2241 SelectionDAG &DAG) const {
2242 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
2243 MVT VT = Op.getSimpleValueType();
2244 MVT ScalarVT = VT.getScalarType();
2245
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002246 if (!VT.isVector())
2247 return SDValue();
Matt Arsenaultfae02982014-03-17 18:58:11 +00002248
2249 SDValue Src = Op.getOperand(0);
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002250 SDLoc DL(Op);
Matt Arsenaultfae02982014-03-17 18:58:11 +00002251
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002252 // TODO: Don't scalarize on Evergreen?
2253 unsigned NElts = VT.getVectorNumElements();
2254 SmallVector<SDValue, 8> Args;
2255 DAG.ExtractVectorElements(Src, Args, 0, NElts);
Matt Arsenaultfae02982014-03-17 18:58:11 +00002256
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002257 SDValue VTOp = DAG.getValueType(ExtraVT.getScalarType());
2258 for (unsigned I = 0; I < NElts; ++I)
2259 Args[I] = DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, ScalarVT, Args[I], VTOp);
Matt Arsenaultfae02982014-03-17 18:58:11 +00002260
Craig Topper48d114b2014-04-26 18:35:24 +00002261 return DAG.getNode(ISD::BUILD_VECTOR, DL, VT, Args);
Matt Arsenaultfae02982014-03-17 18:58:11 +00002262}
2263
Tom Stellard75aadc22012-12-11 21:25:42 +00002264//===----------------------------------------------------------------------===//
Tom Stellard50122a52014-04-07 19:45:41 +00002265// Custom DAG optimizations
2266//===----------------------------------------------------------------------===//
2267
2268static bool isU24(SDValue Op, SelectionDAG &DAG) {
2269 APInt KnownZero, KnownOne;
2270 EVT VT = Op.getValueType();
Jay Foada0653a32014-05-14 21:14:37 +00002271 DAG.computeKnownBits(Op, KnownZero, KnownOne);
Tom Stellard50122a52014-04-07 19:45:41 +00002272
2273 return (VT.getSizeInBits() - KnownZero.countLeadingOnes()) <= 24;
2274}
2275
2276static bool isI24(SDValue Op, SelectionDAG &DAG) {
2277 EVT VT = Op.getValueType();
2278
2279 // In order for this to be a signed 24-bit value, bit 23, must
2280 // be a sign bit.
2281 return VT.getSizeInBits() >= 24 && // Types less than 24-bit should be treated
2282 // as unsigned 24-bit values.
2283 (VT.getSizeInBits() - DAG.ComputeNumSignBits(Op)) < 24;
2284}
2285
2286static void simplifyI24(SDValue Op, TargetLowering::DAGCombinerInfo &DCI) {
2287
2288 SelectionDAG &DAG = DCI.DAG;
2289 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2290 EVT VT = Op.getValueType();
2291
2292 APInt Demanded = APInt::getLowBitsSet(VT.getSizeInBits(), 24);
2293 APInt KnownZero, KnownOne;
2294 TargetLowering::TargetLoweringOpt TLO(DAG, true, true);
2295 if (TLI.SimplifyDemandedBits(Op, Demanded, KnownZero, KnownOne, TLO))
2296 DCI.CommitTargetLoweringOpt(TLO);
2297}
2298
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002299template <typename IntTy>
2300static SDValue constantFoldBFE(SelectionDAG &DAG, IntTy Src0,
2301 uint32_t Offset, uint32_t Width) {
2302 if (Width + Offset < 32) {
Matt Arsenault46cbc432014-09-19 00:42:06 +00002303 uint32_t Shl = static_cast<uint32_t>(Src0) << (32 - Offset - Width);
2304 IntTy Result = static_cast<IntTy>(Shl) >> (32 - Width);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002305 return DAG.getConstant(Result, MVT::i32);
2306 }
2307
2308 return DAG.getConstant(Src0 >> Offset, MVT::i32);
2309}
2310
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002311static bool usesAllNormalStores(SDNode *LoadVal) {
2312 for (SDNode::use_iterator I = LoadVal->use_begin(); !I.atEnd(); ++I) {
2313 if (!ISD::isNormalStore(*I))
2314 return false;
2315 }
2316
2317 return true;
2318}
2319
2320// If we have a copy of an illegal type, replace it with a load / store of an
2321// equivalently sized legal type. This avoids intermediate bit pack / unpack
2322// instructions emitted when handling extloads and truncstores. Ideally we could
2323// recognize the pack / unpack pattern to eliminate it.
2324SDValue AMDGPUTargetLowering::performStoreCombine(SDNode *N,
2325 DAGCombinerInfo &DCI) const {
2326 if (!DCI.isBeforeLegalize())
2327 return SDValue();
2328
2329 StoreSDNode *SN = cast<StoreSDNode>(N);
2330 SDValue Value = SN->getValue();
2331 EVT VT = Value.getValueType();
2332
Matt Arsenault28638f12014-11-23 02:57:52 +00002333 if (isTypeLegal(VT) || SN->isVolatile() ||
2334 !ISD::isNormalLoad(Value.getNode()) || VT.getSizeInBits() < 8)
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002335 return SDValue();
2336
2337 LoadSDNode *LoadVal = cast<LoadSDNode>(Value);
2338 if (LoadVal->isVolatile() || !usesAllNormalStores(LoadVal))
2339 return SDValue();
2340
2341 EVT MemVT = LoadVal->getMemoryVT();
2342
2343 SDLoc SL(N);
2344 SelectionDAG &DAG = DCI.DAG;
2345 EVT LoadVT = getEquivalentMemType(*DAG.getContext(), MemVT);
2346
2347 SDValue NewLoad = DAG.getLoad(ISD::UNINDEXED, ISD::NON_EXTLOAD,
2348 LoadVT, SL,
2349 LoadVal->getChain(),
2350 LoadVal->getBasePtr(),
2351 LoadVal->getOffset(),
2352 LoadVT,
2353 LoadVal->getMemOperand());
2354
2355 SDValue CastLoad = DAG.getNode(ISD::BITCAST, SL, VT, NewLoad.getValue(0));
2356 DCI.CombineTo(LoadVal, CastLoad, NewLoad.getValue(1), false);
2357
2358 return DAG.getStore(SN->getChain(), SL, NewLoad,
2359 SN->getBasePtr(), SN->getMemOperand());
2360}
2361
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +00002362SDValue AMDGPUTargetLowering::performMulCombine(SDNode *N,
2363 DAGCombinerInfo &DCI) const {
2364 EVT VT = N->getValueType(0);
2365
2366 if (VT.isVector() || VT.getSizeInBits() > 32)
2367 return SDValue();
2368
2369 SelectionDAG &DAG = DCI.DAG;
2370 SDLoc DL(N);
2371
2372 SDValue N0 = N->getOperand(0);
2373 SDValue N1 = N->getOperand(1);
2374 SDValue Mul;
2375
2376 if (Subtarget->hasMulU24() && isU24(N0, DAG) && isU24(N1, DAG)) {
2377 N0 = DAG.getZExtOrTrunc(N0, DL, MVT::i32);
2378 N1 = DAG.getZExtOrTrunc(N1, DL, MVT::i32);
2379 Mul = DAG.getNode(AMDGPUISD::MUL_U24, DL, MVT::i32, N0, N1);
2380 } else if (Subtarget->hasMulI24() && isI24(N0, DAG) && isI24(N1, DAG)) {
2381 N0 = DAG.getSExtOrTrunc(N0, DL, MVT::i32);
2382 N1 = DAG.getSExtOrTrunc(N1, DL, MVT::i32);
2383 Mul = DAG.getNode(AMDGPUISD::MUL_I24, DL, MVT::i32, N0, N1);
2384 } else {
2385 return SDValue();
2386 }
2387
2388 // We need to use sext even for MUL_U24, because MUL_U24 is used
2389 // for signed multiply of 8 and 16-bit types.
2390 return DAG.getSExtOrTrunc(Mul, DL, VT);
2391}
2392
Tom Stellard50122a52014-04-07 19:45:41 +00002393SDValue AMDGPUTargetLowering::PerformDAGCombine(SDNode *N,
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002394 DAGCombinerInfo &DCI) const {
Tom Stellard50122a52014-04-07 19:45:41 +00002395 SelectionDAG &DAG = DCI.DAG;
2396 SDLoc DL(N);
2397
2398 switch(N->getOpcode()) {
2399 default: break;
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +00002400 case ISD::MUL:
2401 return performMulCombine(N, DCI);
Tom Stellard50122a52014-04-07 19:45:41 +00002402 case AMDGPUISD::MUL_I24:
2403 case AMDGPUISD::MUL_U24: {
2404 SDValue N0 = N->getOperand(0);
2405 SDValue N1 = N->getOperand(1);
2406 simplifyI24(N0, DCI);
2407 simplifyI24(N1, DCI);
2408 return SDValue();
2409 }
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00002410 case ISD::SELECT: {
2411 SDValue Cond = N->getOperand(0);
Matt Arsenaultdc103072014-12-19 23:15:30 +00002412 if (Cond.getOpcode() == ISD::SETCC && Cond.hasOneUse()) {
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00002413 SDLoc DL(N);
2414 EVT VT = N->getValueType(0);
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00002415 SDValue LHS = Cond.getOperand(0);
2416 SDValue RHS = Cond.getOperand(1);
2417 SDValue CC = Cond.getOperand(2);
2418
2419 SDValue True = N->getOperand(1);
2420 SDValue False = N->getOperand(2);
2421
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00002422 if (VT == MVT::f32)
2423 return CombineFMinMaxLegacy(DL, VT, LHS, RHS, True, False, CC, DCI);
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00002424
Matt Arsenaultd28a7fd2014-11-14 18:30:06 +00002425 // TODO: Implement min / max Evergreen instructions.
2426 if (VT == MVT::i32 &&
2427 Subtarget->getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
2428 return CombineIMinMax(DL, VT, LHS, RHS, True, False, CC, DAG);
2429 }
Tom Stellardafa8b532014-05-09 16:42:16 +00002430 }
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00002431
2432 break;
2433 }
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002434 case AMDGPUISD::BFE_I32:
2435 case AMDGPUISD::BFE_U32: {
2436 assert(!N->getValueType(0).isVector() &&
2437 "Vector handling of BFE not implemented");
2438 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(N->getOperand(2));
2439 if (!Width)
2440 break;
2441
2442 uint32_t WidthVal = Width->getZExtValue() & 0x1f;
2443 if (WidthVal == 0)
2444 return DAG.getConstant(0, MVT::i32);
2445
2446 ConstantSDNode *Offset = dyn_cast<ConstantSDNode>(N->getOperand(1));
2447 if (!Offset)
2448 break;
2449
2450 SDValue BitsFrom = N->getOperand(0);
2451 uint32_t OffsetVal = Offset->getZExtValue() & 0x1f;
2452
2453 bool Signed = N->getOpcode() == AMDGPUISD::BFE_I32;
2454
2455 if (OffsetVal == 0) {
2456 // This is already sign / zero extended, so try to fold away extra BFEs.
2457 unsigned SignBits = Signed ? (32 - WidthVal + 1) : (32 - WidthVal);
2458
2459 unsigned OpSignBits = DAG.ComputeNumSignBits(BitsFrom);
2460 if (OpSignBits >= SignBits)
2461 return BitsFrom;
Matt Arsenault05e96f42014-05-22 18:09:12 +00002462
2463 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), WidthVal);
2464 if (Signed) {
2465 // This is a sign_extend_inreg. Replace it to take advantage of existing
2466 // DAG Combines. If not eliminated, we will match back to BFE during
2467 // selection.
2468
2469 // TODO: The sext_inreg of extended types ends, although we can could
2470 // handle them in a single BFE.
2471 return DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, MVT::i32, BitsFrom,
2472 DAG.getValueType(SmallVT));
2473 }
2474
2475 return DAG.getZeroExtendInReg(BitsFrom, DL, SmallVT);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002476 }
2477
Matt Arsenaultf1794202014-10-15 05:07:00 +00002478 if (ConstantSDNode *CVal = dyn_cast<ConstantSDNode>(BitsFrom)) {
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002479 if (Signed) {
2480 return constantFoldBFE<int32_t>(DAG,
Matt Arsenault46cbc432014-09-19 00:42:06 +00002481 CVal->getSExtValue(),
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002482 OffsetVal,
2483 WidthVal);
2484 }
2485
2486 return constantFoldBFE<uint32_t>(DAG,
Matt Arsenault6462f942014-09-18 15:52:26 +00002487 CVal->getZExtValue(),
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002488 OffsetVal,
2489 WidthVal);
2490 }
2491
Matt Arsenault05e96f42014-05-22 18:09:12 +00002492 if ((OffsetVal + WidthVal) >= 32) {
2493 SDValue ShiftVal = DAG.getConstant(OffsetVal, MVT::i32);
2494 return DAG.getNode(Signed ? ISD::SRA : ISD::SRL, DL, MVT::i32,
2495 BitsFrom, ShiftVal);
2496 }
2497
Matt Arsenault7b68fdf2014-10-15 17:58:34 +00002498 if (BitsFrom.hasOneUse()) {
Matt Arsenault6de7af42014-10-15 23:37:42 +00002499 APInt Demanded = APInt::getBitsSet(32,
2500 OffsetVal,
2501 OffsetVal + WidthVal);
2502
Matt Arsenault7b68fdf2014-10-15 17:58:34 +00002503 APInt KnownZero, KnownOne;
2504 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
2505 !DCI.isBeforeLegalizeOps());
2506 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2507 if (TLO.ShrinkDemandedConstant(BitsFrom, Demanded) ||
2508 TLI.SimplifyDemandedBits(BitsFrom, Demanded,
2509 KnownZero, KnownOne, TLO)) {
2510 DCI.CommitTargetLoweringOpt(TLO);
2511 }
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002512 }
2513
2514 break;
2515 }
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002516
2517 case ISD::STORE:
2518 return performStoreCombine(N, DCI);
Tom Stellard50122a52014-04-07 19:45:41 +00002519 }
2520 return SDValue();
2521}
2522
2523//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002524// Helper functions
2525//===----------------------------------------------------------------------===//
2526
Tom Stellardaf775432013-10-23 00:44:32 +00002527void AMDGPUTargetLowering::getOriginalFunctionArgs(
2528 SelectionDAG &DAG,
2529 const Function *F,
2530 const SmallVectorImpl<ISD::InputArg> &Ins,
2531 SmallVectorImpl<ISD::InputArg> &OrigIns) const {
2532
2533 for (unsigned i = 0, e = Ins.size(); i < e; ++i) {
2534 if (Ins[i].ArgVT == Ins[i].VT) {
2535 OrigIns.push_back(Ins[i]);
2536 continue;
2537 }
2538
2539 EVT VT;
2540 if (Ins[i].ArgVT.isVector() && !Ins[i].VT.isVector()) {
2541 // Vector has been split into scalars.
2542 VT = Ins[i].ArgVT.getVectorElementType();
2543 } else if (Ins[i].VT.isVector() && Ins[i].ArgVT.isVector() &&
2544 Ins[i].ArgVT.getVectorElementType() !=
2545 Ins[i].VT.getVectorElementType()) {
2546 // Vector elements have been promoted
2547 VT = Ins[i].ArgVT;
2548 } else {
2549 // Vector has been spilt into smaller vectors.
2550 VT = Ins[i].VT;
2551 }
2552
2553 ISD::InputArg Arg(Ins[i].Flags, VT, VT, Ins[i].Used,
2554 Ins[i].OrigArgIndex, Ins[i].PartOffset);
2555 OrigIns.push_back(Arg);
2556 }
2557}
2558
Tom Stellard75aadc22012-12-11 21:25:42 +00002559bool AMDGPUTargetLowering::isHWTrueValue(SDValue Op) const {
2560 if (ConstantFPSDNode * CFP = dyn_cast<ConstantFPSDNode>(Op)) {
2561 return CFP->isExactlyValue(1.0);
2562 }
2563 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2564 return C->isAllOnesValue();
2565 }
2566 return false;
2567}
2568
2569bool AMDGPUTargetLowering::isHWFalseValue(SDValue Op) const {
2570 if (ConstantFPSDNode * CFP = dyn_cast<ConstantFPSDNode>(Op)) {
2571 return CFP->getValueAPF().isZero();
2572 }
2573 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2574 return C->isNullValue();
2575 }
2576 return false;
2577}
2578
2579SDValue AMDGPUTargetLowering::CreateLiveInRegister(SelectionDAG &DAG,
2580 const TargetRegisterClass *RC,
2581 unsigned Reg, EVT VT) const {
2582 MachineFunction &MF = DAG.getMachineFunction();
2583 MachineRegisterInfo &MRI = MF.getRegInfo();
2584 unsigned VirtualRegister;
2585 if (!MRI.isLiveIn(Reg)) {
2586 VirtualRegister = MRI.createVirtualRegister(RC);
2587 MRI.addLiveIn(Reg, VirtualRegister);
2588 } else {
2589 VirtualRegister = MRI.getLiveInVirtReg(Reg);
2590 }
2591 return DAG.getRegister(VirtualRegister, VT);
2592}
2593
2594#define NODE_NAME_CASE(node) case AMDGPUISD::node: return #node;
2595
2596const char* AMDGPUTargetLowering::getTargetNodeName(unsigned Opcode) const {
2597 switch (Opcode) {
Craig Topper062a2ba2014-04-25 05:30:21 +00002598 default: return nullptr;
Tom Stellard75aadc22012-12-11 21:25:42 +00002599 // AMDIL DAG nodes
Tom Stellard75aadc22012-12-11 21:25:42 +00002600 NODE_NAME_CASE(CALL);
2601 NODE_NAME_CASE(UMUL);
Tom Stellard75aadc22012-12-11 21:25:42 +00002602 NODE_NAME_CASE(RET_FLAG);
2603 NODE_NAME_CASE(BRANCH_COND);
2604
2605 // AMDGPU DAG nodes
2606 NODE_NAME_CASE(DWORDADDR)
2607 NODE_NAME_CASE(FRACT)
Matt Arsenault5d47d4a2014-06-12 21:15:44 +00002608 NODE_NAME_CASE(CLAMP)
Matt Arsenault8675db12014-08-29 16:01:14 +00002609 NODE_NAME_CASE(MAD)
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00002610 NODE_NAME_CASE(FMAX_LEGACY)
Tom Stellard75aadc22012-12-11 21:25:42 +00002611 NODE_NAME_CASE(SMAX)
2612 NODE_NAME_CASE(UMAX)
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00002613 NODE_NAME_CASE(FMIN_LEGACY)
Tom Stellard75aadc22012-12-11 21:25:42 +00002614 NODE_NAME_CASE(SMIN)
2615 NODE_NAME_CASE(UMIN)
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00002616 NODE_NAME_CASE(FMAX3)
2617 NODE_NAME_CASE(SMAX3)
2618 NODE_NAME_CASE(UMAX3)
2619 NODE_NAME_CASE(FMIN3)
2620 NODE_NAME_CASE(SMIN3)
2621 NODE_NAME_CASE(UMIN3)
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002622 NODE_NAME_CASE(URECIP)
2623 NODE_NAME_CASE(DIV_SCALE)
2624 NODE_NAME_CASE(DIV_FMAS)
2625 NODE_NAME_CASE(DIV_FIXUP)
2626 NODE_NAME_CASE(TRIG_PREOP)
2627 NODE_NAME_CASE(RCP)
2628 NODE_NAME_CASE(RSQ)
Matt Arsenault257d48d2014-06-24 22:13:39 +00002629 NODE_NAME_CASE(RSQ_LEGACY)
2630 NODE_NAME_CASE(RSQ_CLAMPED)
Matt Arsenault2e7cc482014-08-15 17:30:25 +00002631 NODE_NAME_CASE(LDEXP)
Matt Arsenault4831ce52015-01-06 23:00:37 +00002632 NODE_NAME_CASE(FP_CLASS)
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002633 NODE_NAME_CASE(DOT4)
Matt Arsenaultfae02982014-03-17 18:58:11 +00002634 NODE_NAME_CASE(BFE_U32)
2635 NODE_NAME_CASE(BFE_I32)
Matt Arsenaultb3458362014-03-31 18:21:13 +00002636 NODE_NAME_CASE(BFI)
2637 NODE_NAME_CASE(BFM)
Matt Arsenault43160e72014-06-18 17:13:57 +00002638 NODE_NAME_CASE(BREV)
Tom Stellard50122a52014-04-07 19:45:41 +00002639 NODE_NAME_CASE(MUL_U24)
2640 NODE_NAME_CASE(MUL_I24)
Matt Arsenaulteb260202014-05-22 18:00:15 +00002641 NODE_NAME_CASE(MAD_U24)
2642 NODE_NAME_CASE(MAD_I24)
Tom Stellard75aadc22012-12-11 21:25:42 +00002643 NODE_NAME_CASE(EXPORT)
Tom Stellardff62c352013-01-23 02:09:03 +00002644 NODE_NAME_CASE(CONST_ADDRESS)
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002645 NODE_NAME_CASE(REGISTER_LOAD)
2646 NODE_NAME_CASE(REGISTER_STORE)
Tom Stellard9fa17912013-08-14 23:24:45 +00002647 NODE_NAME_CASE(LOAD_CONSTANT)
2648 NODE_NAME_CASE(LOAD_INPUT)
2649 NODE_NAME_CASE(SAMPLE)
2650 NODE_NAME_CASE(SAMPLEB)
2651 NODE_NAME_CASE(SAMPLED)
2652 NODE_NAME_CASE(SAMPLEL)
Matt Arsenault364a6742014-06-11 17:50:44 +00002653 NODE_NAME_CASE(CVT_F32_UBYTE0)
2654 NODE_NAME_CASE(CVT_F32_UBYTE1)
2655 NODE_NAME_CASE(CVT_F32_UBYTE2)
2656 NODE_NAME_CASE(CVT_F32_UBYTE3)
Tom Stellard880a80a2014-06-17 16:53:14 +00002657 NODE_NAME_CASE(BUILD_VERTICAL_VECTOR)
Tom Stellard067c8152014-07-21 14:01:14 +00002658 NODE_NAME_CASE(CONST_DATA_PTR)
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002659 NODE_NAME_CASE(STORE_MSKOR)
Tom Stellardafcf12f2013-09-12 02:55:14 +00002660 NODE_NAME_CASE(TBUFFER_STORE_FORMAT)
Tom Stellard75aadc22012-12-11 21:25:42 +00002661 }
2662}
Matt Arsenault0c274fe2014-03-25 18:18:27 +00002663
Matt Arsenaulte93d06a2015-01-13 20:53:18 +00002664SDValue AMDGPUTargetLowering::getRsqrtEstimate(SDValue Operand,
2665 DAGCombinerInfo &DCI,
2666 unsigned &RefinementSteps,
2667 bool &UseOneConstNR) const {
2668 SelectionDAG &DAG = DCI.DAG;
2669 EVT VT = Operand.getValueType();
2670
2671 if (VT == MVT::f32) {
2672 RefinementSteps = 0;
2673 return DAG.getNode(AMDGPUISD::RSQ, SDLoc(Operand), VT, Operand);
2674 }
2675
2676 // TODO: There is also f64 rsq instruction, but the documentation is less
2677 // clear on its precision.
2678
2679 return SDValue();
2680}
2681
Matt Arsenaultbf0db912015-01-13 20:53:23 +00002682SDValue AMDGPUTargetLowering::getRecipEstimate(SDValue Operand,
2683 DAGCombinerInfo &DCI,
2684 unsigned &RefinementSteps) const {
2685 SelectionDAG &DAG = DCI.DAG;
2686 EVT VT = Operand.getValueType();
2687
2688 if (VT == MVT::f32) {
2689 // Reciprocal, < 1 ulp error.
2690 //
2691 // This reciprocal approximation converges to < 0.5 ulp error with one
2692 // newton rhapson performed with two fused multiple adds (FMAs).
2693
2694 RefinementSteps = 0;
2695 return DAG.getNode(AMDGPUISD::RCP, SDLoc(Operand), VT, Operand);
2696 }
2697
2698 // TODO: There is also f64 rcp instruction, but the documentation is less
2699 // clear on its precision.
2700
2701 return SDValue();
2702}
2703
Jay Foada0653a32014-05-14 21:14:37 +00002704static void computeKnownBitsForMinMax(const SDValue Op0,
2705 const SDValue Op1,
2706 APInt &KnownZero,
2707 APInt &KnownOne,
2708 const SelectionDAG &DAG,
2709 unsigned Depth) {
Matt Arsenault378bf9c2014-03-31 19:35:33 +00002710 APInt Op0Zero, Op0One;
2711 APInt Op1Zero, Op1One;
Jay Foada0653a32014-05-14 21:14:37 +00002712 DAG.computeKnownBits(Op0, Op0Zero, Op0One, Depth);
2713 DAG.computeKnownBits(Op1, Op1Zero, Op1One, Depth);
Matt Arsenault378bf9c2014-03-31 19:35:33 +00002714
2715 KnownZero = Op0Zero & Op1Zero;
2716 KnownOne = Op0One & Op1One;
2717}
2718
Jay Foada0653a32014-05-14 21:14:37 +00002719void AMDGPUTargetLowering::computeKnownBitsForTargetNode(
Matt Arsenault0c274fe2014-03-25 18:18:27 +00002720 const SDValue Op,
2721 APInt &KnownZero,
2722 APInt &KnownOne,
2723 const SelectionDAG &DAG,
2724 unsigned Depth) const {
Matt Arsenault378bf9c2014-03-31 19:35:33 +00002725
Matt Arsenault0c274fe2014-03-25 18:18:27 +00002726 KnownZero = KnownOne = APInt(KnownOne.getBitWidth(), 0); // Don't know anything.
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00002727
2728 APInt KnownZero2;
2729 APInt KnownOne2;
Matt Arsenault378bf9c2014-03-31 19:35:33 +00002730 unsigned Opc = Op.getOpcode();
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00002731
Matt Arsenault378bf9c2014-03-31 19:35:33 +00002732 switch (Opc) {
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00002733 default:
2734 break;
Matt Arsenault378bf9c2014-03-31 19:35:33 +00002735 case ISD::INTRINSIC_WO_CHAIN: {
2736 // FIXME: The intrinsic should just use the node.
2737 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
2738 case AMDGPUIntrinsic::AMDGPU_imax:
2739 case AMDGPUIntrinsic::AMDGPU_umax:
2740 case AMDGPUIntrinsic::AMDGPU_imin:
2741 case AMDGPUIntrinsic::AMDGPU_umin:
Jay Foada0653a32014-05-14 21:14:37 +00002742 computeKnownBitsForMinMax(Op.getOperand(1), Op.getOperand(2),
2743 KnownZero, KnownOne, DAG, Depth);
Matt Arsenault378bf9c2014-03-31 19:35:33 +00002744 break;
2745 default:
2746 break;
2747 }
2748
2749 break;
2750 }
2751 case AMDGPUISD::SMAX:
2752 case AMDGPUISD::UMAX:
2753 case AMDGPUISD::SMIN:
2754 case AMDGPUISD::UMIN:
Jay Foada0653a32014-05-14 21:14:37 +00002755 computeKnownBitsForMinMax(Op.getOperand(0), Op.getOperand(1),
2756 KnownZero, KnownOne, DAG, Depth);
Matt Arsenault378bf9c2014-03-31 19:35:33 +00002757 break;
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00002758
2759 case AMDGPUISD::BFE_I32:
2760 case AMDGPUISD::BFE_U32: {
2761 ConstantSDNode *CWidth = dyn_cast<ConstantSDNode>(Op.getOperand(2));
2762 if (!CWidth)
2763 return;
2764
2765 unsigned BitWidth = 32;
2766 uint32_t Width = CWidth->getZExtValue() & 0x1f;
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00002767
Matt Arsenaulta3fe7c62014-10-16 20:07:40 +00002768 if (Opc == AMDGPUISD::BFE_U32)
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00002769 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - Width);
2770
Matt Arsenault378bf9c2014-03-31 19:35:33 +00002771 break;
2772 }
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00002773 }
Matt Arsenault0c274fe2014-03-25 18:18:27 +00002774}
Matt Arsenaultbf8694d2014-05-22 18:09:03 +00002775
2776unsigned AMDGPUTargetLowering::ComputeNumSignBitsForTargetNode(
2777 SDValue Op,
2778 const SelectionDAG &DAG,
2779 unsigned Depth) const {
2780 switch (Op.getOpcode()) {
2781 case AMDGPUISD::BFE_I32: {
2782 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(Op.getOperand(2));
2783 if (!Width)
2784 return 1;
2785
2786 unsigned SignBits = 32 - Width->getZExtValue() + 1;
2787 ConstantSDNode *Offset = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2788 if (!Offset || !Offset->isNullValue())
2789 return SignBits;
2790
2791 // TODO: Could probably figure something out with non-0 offsets.
2792 unsigned Op0SignBits = DAG.ComputeNumSignBits(Op.getOperand(0), Depth + 1);
2793 return std::max(SignBits, Op0SignBits);
2794 }
2795
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002796 case AMDGPUISD::BFE_U32: {
2797 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(Op.getOperand(2));
2798 return Width ? 32 - (Width->getZExtValue() & 0x1f) : 1;
2799 }
2800
Matt Arsenaultbf8694d2014-05-22 18:09:03 +00002801 default:
2802 return 1;
2803 }
2804}