Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 1 | //===-- MipsISelLowering.h - Mips DAG Lowering Interface --------*- C++ -*-===// |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 7 | // |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 9 | // |
| 10 | // This file defines the interfaces that Mips uses to lower LLVM code into a |
| 11 | // selection DAG. |
| 12 | // |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 13 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 14 | |
| 15 | #ifndef MipsISELLOWERING_H |
| 16 | #define MipsISELLOWERING_H |
| 17 | |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 18 | #include "Mips.h" |
| 19 | #include "MipsSubtarget.h" |
Akira Hatanaka | 4a3711d | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/CallingConvLower.h" |
Craig Topper | b25fda9 | 2012-03-17 18:46:09 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/SelectionDAG.h" |
| 22 | #include "llvm/Target/TargetLowering.h" |
Akira Hatanaka | f7d16d0 | 2013-01-22 20:05:56 +0000 | [diff] [blame^] | 23 | #include <deque> |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 24 | |
| 25 | namespace llvm { |
| 26 | namespace MipsISD { |
| 27 | enum NodeType { |
| 28 | // Start the numbering from where ISD NodeType finishes. |
Dan Gohman | ed1cf1a | 2008-09-23 18:42:32 +0000 | [diff] [blame] | 29 | FIRST_NUMBER = ISD::BUILTIN_OP_END, |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 30 | |
| 31 | // Jump and link (call) |
| 32 | JmpLink, |
| 33 | |
Akira Hatanaka | 91318df | 2012-10-19 20:59:39 +0000 | [diff] [blame] | 34 | // Tail call |
| 35 | TailCall, |
| 36 | |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 37 | // Get the Higher 16 bits from a 32-bit immediate |
| 38 | // No relation with Mips Hi register |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 39 | Hi, |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 40 | |
| 41 | // Get the Lower 16 bits from a 32-bit immediate |
| 42 | // No relation with Mips Lo register |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 43 | Lo, |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 44 | |
Bruno Cardoso Lopes | e5d1fcf | 2008-07-21 18:52:34 +0000 | [diff] [blame] | 45 | // Handle gp_rel (small data/bss sections) relocation. |
| 46 | GPRel, |
| 47 | |
Bruno Cardoso Lopes | bf3c125 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 48 | // Thread Pointer |
| 49 | ThreadPointer, |
| 50 | |
Bruno Cardoso Lopes | 7ceec57 | 2008-07-09 04:45:36 +0000 | [diff] [blame] | 51 | // Floating Point Branch Conditional |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 52 | FPBrcond, |
| 53 | |
Bruno Cardoso Lopes | 7ceec57 | 2008-07-09 04:45:36 +0000 | [diff] [blame] | 54 | // Floating Point Compare |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 55 | FPCmp, |
| 56 | |
Akira Hatanaka | a535270 | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 57 | // Floating Point Conditional Moves |
| 58 | CMovFP_T, |
| 59 | CMovFP_F, |
| 60 | |
Bruno Cardoso Lopes | a72a505 | 2009-05-27 17:23:44 +0000 | [diff] [blame] | 61 | // Floating Point Rounding |
| 62 | FPRound, |
| 63 | |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 64 | // Return |
Bruno Cardoso Lopes | 4dc73fa | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 65 | Ret, |
| 66 | |
| 67 | // MAdd/Sub nodes |
| 68 | MAdd, |
| 69 | MAddu, |
| 70 | MSub, |
Bruno Cardoso Lopes | 434248a6 | 2011-03-04 21:03:24 +0000 | [diff] [blame] | 71 | MSubu, |
| 72 | |
| 73 | // DivRem(u) |
| 74 | DivRem, |
Akira Hatanaka | 2791697 | 2011-04-15 19:52:08 +0000 | [diff] [blame] | 75 | DivRemU, |
| 76 | |
| 77 | BuildPairF64, |
Akira Hatanaka | b406843 | 2011-05-28 01:07:07 +0000 | [diff] [blame] | 78 | ExtractElementF64, |
| 79 | |
Akira Hatanaka | 5ee8464 | 2011-12-09 01:53:17 +0000 | [diff] [blame] | 80 | Wrapper, |
Akira Hatanaka | 4c406e7 | 2011-06-21 00:40:49 +0000 | [diff] [blame] | 81 | |
Akira Hatanaka | a4c09bc | 2011-07-19 23:30:50 +0000 | [diff] [blame] | 82 | DynAlloc, |
| 83 | |
Akira Hatanaka | 5360f88 | 2011-08-17 02:05:42 +0000 | [diff] [blame] | 84 | Sync, |
| 85 | |
| 86 | Ext, |
Akira Hatanaka | b9ebf8d | 2012-06-02 00:03:12 +0000 | [diff] [blame] | 87 | Ins, |
| 88 | |
Akira Hatanaka | 233ac53 | 2012-09-21 23:52:47 +0000 | [diff] [blame] | 89 | // EXTR.W instrinsic nodes. |
| 90 | EXTP, |
| 91 | EXTPDP, |
| 92 | EXTR_S_H, |
| 93 | EXTR_W, |
| 94 | EXTR_R_W, |
| 95 | EXTR_RS_W, |
| 96 | SHILO, |
| 97 | MTHLIP, |
| 98 | |
| 99 | // DPA.W intrinsic nodes. |
| 100 | MULSAQ_S_W_PH, |
| 101 | MAQ_S_W_PHL, |
| 102 | MAQ_S_W_PHR, |
| 103 | MAQ_SA_W_PHL, |
| 104 | MAQ_SA_W_PHR, |
| 105 | DPAU_H_QBL, |
| 106 | DPAU_H_QBR, |
| 107 | DPSU_H_QBL, |
| 108 | DPSU_H_QBR, |
| 109 | DPAQ_S_W_PH, |
| 110 | DPSQ_S_W_PH, |
| 111 | DPAQ_SA_L_W, |
| 112 | DPSQ_SA_L_W, |
| 113 | DPA_W_PH, |
| 114 | DPS_W_PH, |
| 115 | DPAQX_S_W_PH, |
| 116 | DPAQX_SA_W_PH, |
| 117 | DPAX_W_PH, |
| 118 | DPSX_W_PH, |
| 119 | DPSQX_S_W_PH, |
| 120 | DPSQX_SA_W_PH, |
| 121 | MULSA_W_PH, |
| 122 | |
| 123 | MULT, |
| 124 | MULTU, |
| 125 | MADD_DSP, |
| 126 | MADDU_DSP, |
| 127 | MSUB_DSP, |
| 128 | MSUBU_DSP, |
| 129 | |
Akira Hatanaka | b9ebf8d | 2012-06-02 00:03:12 +0000 | [diff] [blame] | 130 | // Load/Store Left/Right nodes. |
| 131 | LWL = ISD::FIRST_TARGET_MEMORY_OPCODE, |
| 132 | LWR, |
| 133 | SWL, |
| 134 | SWR, |
| 135 | LDL, |
| 136 | LDR, |
| 137 | SDL, |
| 138 | SDR |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 139 | }; |
| 140 | } |
| 141 | |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 142 | //===--------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 143 | // TargetLowering Implementation |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 144 | //===--------------------------------------------------------------------===// |
Akira Hatanaka | 9c962c0 | 2012-10-30 20:16:31 +0000 | [diff] [blame] | 145 | class MipsFunctionInfo; |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 146 | |
Chris Lattner | 58e8be8 | 2009-08-13 05:41:27 +0000 | [diff] [blame] | 147 | class MipsTargetLowering : public TargetLowering { |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 148 | public: |
Dan Gohman | 5f6a9da5 | 2007-08-02 21:21:54 +0000 | [diff] [blame] | 149 | explicit MipsTargetLowering(MipsTargetMachine &TM); |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 150 | |
Akira Hatanaka | 770f064 | 2011-11-07 18:59:49 +0000 | [diff] [blame] | 151 | virtual MVT getShiftAmountTy(EVT LHSTy) const { return MVT::i32; } |
| 152 | |
Evan Cheng | 79e2ca9 | 2012-12-10 23:21:26 +0000 | [diff] [blame] | 153 | virtual bool allowsUnalignedMemoryAccesses (EVT VT, bool *Fast) const; |
Akira Hatanaka | 2fcc1cf | 2011-08-12 21:30:06 +0000 | [diff] [blame] | 154 | |
Akira Hatanaka | fabb8cf | 2012-09-21 23:58:31 +0000 | [diff] [blame] | 155 | virtual void LowerOperationWrapper(SDNode *N, |
| 156 | SmallVectorImpl<SDValue> &Results, |
| 157 | SelectionDAG &DAG) const; |
| 158 | |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 159 | /// LowerOperation - Provide custom lowering hooks for some operations. |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 160 | virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const; |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 161 | |
Akira Hatanaka | fabb8cf | 2012-09-21 23:58:31 +0000 | [diff] [blame] | 162 | /// ReplaceNodeResults - Replace the results of node with an illegal result |
| 163 | /// type with new values built out of custom code. |
| 164 | /// |
| 165 | virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results, |
| 166 | SelectionDAG &DAG) const; |
| 167 | |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 168 | /// getTargetNodeName - This method returns the name of a target specific |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 169 | // DAG node. |
| 170 | virtual const char *getTargetNodeName(unsigned Opcode) const; |
| 171 | |
Scott Michel | a6729e8 | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 172 | /// getSetCCResultType - get the ISD::SETCC result ValueType |
Duncan Sands | f2641e1 | 2011-09-06 19:07:46 +0000 | [diff] [blame] | 173 | EVT getSetCCResultType(EVT VT) const; |
Scott Michel | a6729e8 | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 174 | |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 175 | virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 176 | private: |
Akira Hatanaka | 4a3711d | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 177 | |
Reed Kotler | 5fdeb21 | 2012-12-15 00:20:05 +0000 | [diff] [blame] | 178 | void setMips16HardFloatLibCalls(); |
| 179 | |
Akira Hatanaka | 4a3711d | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 180 | /// ByValArgInfo - Byval argument information. |
| 181 | struct ByValArgInfo { |
| 182 | unsigned FirstIdx; // Index of the first register used. |
| 183 | unsigned NumRegs; // Number of registers used for this argument. |
| 184 | unsigned Address; // Offset of the stack area used to pass this argument. |
| 185 | |
| 186 | ByValArgInfo() : FirstIdx(0), NumRegs(0), Address(0) {} |
| 187 | }; |
| 188 | |
| 189 | /// MipsCC - This class provides methods used to analyze formal and call |
| 190 | /// arguments and inquire about calling convention information. |
| 191 | class MipsCC { |
| 192 | public: |
| 193 | MipsCC(CallingConv::ID CallConv, bool IsVarArg, bool IsO32, |
| 194 | CCState &Info); |
| 195 | |
| 196 | void analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Outs); |
| 197 | void analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Ins); |
| 198 | void handleByValArg(unsigned ValNo, MVT ValVT, MVT LocVT, |
| 199 | CCValAssign::LocInfo LocInfo, |
| 200 | ISD::ArgFlagsTy ArgFlags); |
| 201 | |
| 202 | const CCState &getCCInfo() const { return CCInfo; } |
| 203 | |
| 204 | /// hasByValArg - Returns true if function has byval arguments. |
| 205 | bool hasByValArg() const { return !ByValArgs.empty(); } |
| 206 | |
| 207 | /// useRegsForByval - Returns true if the calling convention allows the |
| 208 | /// use of registers to pass byval arguments. |
| 209 | bool useRegsForByval() const { return UseRegsForByval; } |
| 210 | |
| 211 | /// regSize - Size (in number of bits) of integer registers. |
| 212 | unsigned regSize() const { return RegSize; } |
| 213 | |
| 214 | /// numIntArgRegs - Number of integer registers available for calls. |
| 215 | unsigned numIntArgRegs() const { return NumIntArgRegs; } |
| 216 | |
| 217 | /// reservedArgArea - The size of the area the caller reserves for |
| 218 | /// register arguments. This is 16-byte if ABI is O32. |
| 219 | unsigned reservedArgArea() const { return ReservedArgArea; } |
| 220 | |
| 221 | /// intArgRegs - Pointer to array of integer registers. |
| 222 | const uint16_t *intArgRegs() const { return IntArgRegs; } |
| 223 | |
| 224 | typedef SmallVector<ByValArgInfo, 2>::const_iterator byval_iterator; |
| 225 | byval_iterator byval_begin() const { return ByValArgs.begin(); } |
| 226 | byval_iterator byval_end() const { return ByValArgs.end(); } |
| 227 | |
| 228 | private: |
| 229 | void allocateRegs(ByValArgInfo &ByVal, unsigned ByValSize, |
| 230 | unsigned Align); |
| 231 | |
| 232 | CCState &CCInfo; |
| 233 | bool UseRegsForByval; |
| 234 | unsigned RegSize; |
| 235 | unsigned NumIntArgRegs; |
| 236 | unsigned ReservedArgArea; |
| 237 | const uint16_t *IntArgRegs, *ShadowRegs; |
| 238 | SmallVector<ByValArgInfo, 2> ByValArgs; |
| 239 | llvm::CCAssignFn *FixedFn, *VarFn; |
| 240 | }; |
| 241 | |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 242 | // Subtarget Info |
| 243 | const MipsSubtarget *Subtarget; |
Jia Liu | f54f60f | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 244 | |
Akira Hatanaka | 7989f15 | 2011-10-28 18:47:24 +0000 | [diff] [blame] | 245 | bool HasMips64, IsN64, IsO32; |
Chris Lattner | 58e8be8 | 2009-08-13 05:41:27 +0000 | [diff] [blame] | 246 | |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 247 | // Lower Operand helpers |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 248 | SDValue LowerCallResult(SDValue Chain, SDValue InFlag, |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 249 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 250 | const SmallVectorImpl<ISD::InputArg> &Ins, |
| 251 | DebugLoc dl, SelectionDAG &DAG, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 252 | SmallVectorImpl<SDValue> &InVals) const; |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 253 | |
| 254 | // Lower Operand specifics |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 255 | SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const; |
| 256 | SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const; |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 257 | SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const; |
Bruno Cardoso Lopes | f8198e4 | 2011-03-04 20:01:52 +0000 | [diff] [blame] | 258 | SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const; |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 259 | SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const; |
| 260 | SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const; |
| 261 | SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const; |
Akira Hatanaka | 24cf4e3 | 2012-07-11 19:32:27 +0000 | [diff] [blame] | 262 | SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const; |
Akira Hatanaka | b7f7859 | 2012-03-09 23:46:03 +0000 | [diff] [blame] | 263 | SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const; |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 264 | SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) const; |
Akira Hatanaka | 44eba3a | 2011-05-25 19:32:07 +0000 | [diff] [blame] | 265 | SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const; |
Akira Hatanaka | 7f4c9d1 | 2012-04-11 22:49:04 +0000 | [diff] [blame] | 266 | SDValue LowerFABS(SDValue Op, SelectionDAG &DAG) const; |
Akira Hatanaka | 6627752 | 2011-06-02 00:24:44 +0000 | [diff] [blame] | 267 | SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const; |
Akira Hatanaka | 878ad8b | 2012-07-11 00:53:32 +0000 | [diff] [blame] | 268 | SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const; |
Akira Hatanaka | a4c09bc | 2011-07-19 23:30:50 +0000 | [diff] [blame] | 269 | SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG& DAG) const; |
Eli Friedman | 26a4848 | 2011-07-27 22:21:52 +0000 | [diff] [blame] | 270 | SDValue LowerATOMIC_FENCE(SDValue Op, SelectionDAG& DAG) const; |
Akira Hatanaka | 0a8ab71 | 2012-05-09 00:55:21 +0000 | [diff] [blame] | 271 | SDValue LowerShiftLeftParts(SDValue Op, SelectionDAG& DAG) const; |
Akira Hatanaka | 5fd2248 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 272 | SDValue LowerShiftRightParts(SDValue Op, SelectionDAG& DAG, |
| 273 | bool IsSRA) const; |
Akira Hatanaka | 8f1db77 | 2012-06-02 00:03:49 +0000 | [diff] [blame] | 274 | SDValue LowerLOAD(SDValue Op, SelectionDAG &DAG) const; |
| 275 | SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const; |
Akira Hatanaka | 1babeaa | 2012-09-27 02:05:42 +0000 | [diff] [blame] | 276 | SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const; |
| 277 | SDValue LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) const; |
Akira Hatanaka | 28e02ec | 2012-11-07 19:10:58 +0000 | [diff] [blame] | 278 | SDValue LowerADD(SDValue Op, SelectionDAG &DAG) const; |
Bruno Cardoso Lopes | 4eed3af | 2008-06-06 00:58:26 +0000 | [diff] [blame] | 279 | |
Akira Hatanaka | 90131ac | 2012-10-19 21:47:33 +0000 | [diff] [blame] | 280 | /// IsEligibleForTailCallOptimization - Check whether the call is eligible |
| 281 | /// for tail call optimization. |
Akira Hatanaka | 6a124a8 | 2012-10-27 00:56:56 +0000 | [diff] [blame] | 282 | bool IsEligibleForTailCallOptimization(const MipsCC &MipsCCInfo, |
Akira Hatanaka | 9c962c0 | 2012-10-30 20:16:31 +0000 | [diff] [blame] | 283 | unsigned NextStackOffset, |
| 284 | const MipsFunctionInfo& FI) const; |
Akira Hatanaka | 90131ac | 2012-10-19 21:47:33 +0000 | [diff] [blame] | 285 | |
Akira Hatanaka | 25dad19 | 2012-10-27 00:10:18 +0000 | [diff] [blame] | 286 | /// copyByValArg - Copy argument registers which were used to pass a byval |
| 287 | /// argument to the stack. Create a stack frame object for the byval |
| 288 | /// argument. |
| 289 | void copyByValRegs(SDValue Chain, DebugLoc DL, |
| 290 | std::vector<SDValue> &OutChains, SelectionDAG &DAG, |
| 291 | const ISD::ArgFlagsTy &Flags, |
| 292 | SmallVectorImpl<SDValue> &InVals, |
| 293 | const Argument *FuncArg, |
| 294 | const MipsCC &CC, const ByValArgInfo &ByVal) const; |
| 295 | |
Akira Hatanaka | 35f55b1 | 2012-10-27 00:16:36 +0000 | [diff] [blame] | 296 | /// passByValArg - Pass a byval argument in registers or on stack. |
| 297 | void passByValArg(SDValue Chain, DebugLoc DL, |
Akira Hatanaka | f7d16d0 | 2013-01-22 20:05:56 +0000 | [diff] [blame^] | 298 | std::deque< std::pair<unsigned, SDValue> > &RegsToPass, |
Akira Hatanaka | 35f55b1 | 2012-10-27 00:16:36 +0000 | [diff] [blame] | 299 | SmallVector<SDValue, 8> &MemOpChains, SDValue StackPtr, |
| 300 | MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg, |
| 301 | const MipsCC &CC, const ByValArgInfo &ByVal, |
| 302 | const ISD::ArgFlagsTy &Flags, bool isLittle) const; |
| 303 | |
Akira Hatanaka | 2a13402 | 2012-10-27 00:21:13 +0000 | [diff] [blame] | 304 | /// writeVarArgRegs - Write variable function arguments passed in registers |
| 305 | /// to the stack. Also create a stack frame object for the first variable |
| 306 | /// argument. |
| 307 | void writeVarArgRegs(std::vector<SDValue> &OutChains, const MipsCC &CC, |
| 308 | SDValue Chain, DebugLoc DL, SelectionDAG &DAG) const; |
| 309 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 310 | virtual SDValue |
| 311 | LowerFormalArguments(SDValue Chain, |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 312 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 313 | const SmallVectorImpl<ISD::InputArg> &Ins, |
| 314 | DebugLoc dl, SelectionDAG &DAG, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 315 | SmallVectorImpl<SDValue> &InVals) const; |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 316 | |
Akira Hatanaka | 6233cf5 | 2012-10-30 19:23:25 +0000 | [diff] [blame] | 317 | SDValue passArgOnStack(SDValue StackPtr, unsigned Offset, SDValue Chain, |
| 318 | SDValue Arg, DebugLoc DL, bool IsTailCall, |
| 319 | SelectionDAG &DAG) const; |
| 320 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 321 | virtual SDValue |
Justin Holewinski | aa58397 | 2012-05-25 16:35:28 +0000 | [diff] [blame] | 322 | LowerCall(TargetLowering::CallLoweringInfo &CLI, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 323 | SmallVectorImpl<SDValue> &InVals) const; |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 324 | |
Akira Hatanaka | 9c8dcfc | 2012-10-10 01:27:09 +0000 | [diff] [blame] | 325 | virtual bool |
| 326 | CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF, |
| 327 | bool isVarArg, |
| 328 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
| 329 | LLVMContext &Context) const; |
| 330 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 331 | virtual SDValue |
| 332 | LowerReturn(SDValue Chain, |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 333 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 334 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
Dan Gohman | fe7532a | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 335 | const SmallVectorImpl<SDValue> &OutVals, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 336 | DebugLoc dl, SelectionDAG &DAG) const; |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 337 | |
Dan Gohman | 25c1653 | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 338 | virtual MachineBasicBlock * |
| 339 | EmitInstrWithCustomInserter(MachineInstr *MI, |
| 340 | MachineBasicBlock *MBB) const; |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 341 | |
Bruno Cardoso Lopes | b10580a | 2007-08-21 16:09:25 +0000 | [diff] [blame] | 342 | // Inline asm support |
| 343 | ConstraintType getConstraintType(const std::string &Constraint) const; |
| 344 | |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 345 | /// Examine constraint string and operand type and determine a weight value. |
| 346 | /// The operand object must already have been set up with the operand type. |
John Thompson | e8360b7 | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 347 | ConstraintWeight getSingleConstraintMatchWeight( |
| 348 | AsmOperandInfo &info, const char *constraint) const; |
| 349 | |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 350 | std::pair<unsigned, const TargetRegisterClass*> |
Bruno Cardoso Lopes | b10580a | 2007-08-21 16:09:25 +0000 | [diff] [blame] | 351 | getRegForInlineAsmConstraint(const std::string &Constraint, |
Owen Anderson | 53aa7a9 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 352 | EVT VT) const; |
Bruno Cardoso Lopes | b10580a | 2007-08-21 16:09:25 +0000 | [diff] [blame] | 353 | |
Eric Christopher | 1d6c89e | 2012-05-07 03:13:32 +0000 | [diff] [blame] | 354 | /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops |
| 355 | /// vector. If it is invalid, don't add anything to Ops. If hasMemory is |
| 356 | /// true it means one of the asm constraint of the inline asm instruction |
| 357 | /// being processed is 'm'. |
| 358 | virtual void LowerAsmOperandForConstraint(SDValue Op, |
| 359 | std::string &Constraint, |
| 360 | std::vector<SDValue> &Ops, |
| 361 | SelectionDAG &DAG) const; |
| 362 | |
Akira Hatanaka | ef83919 | 2012-11-17 00:25:41 +0000 | [diff] [blame] | 363 | virtual bool isLegalAddressingMode(const AddrMode &AM, Type *Ty) const; |
| 364 | |
Dan Gohman | 2fe6bee | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 365 | virtual bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const; |
Evan Cheng | 16993aa | 2009-10-27 19:56:55 +0000 | [diff] [blame] | 366 | |
Akira Hatanaka | 1daf8c2 | 2012-06-13 19:33:32 +0000 | [diff] [blame] | 367 | virtual EVT getOptimalMemOpType(uint64_t Size, unsigned DstAlign, |
Evan Cheng | 962711e | 2012-12-12 02:34:41 +0000 | [diff] [blame] | 368 | unsigned SrcAlign, |
| 369 | bool IsMemset, bool ZeroMemset, |
Akira Hatanaka | 1daf8c2 | 2012-06-13 19:33:32 +0000 | [diff] [blame] | 370 | bool MemcpyStrSrc, |
| 371 | MachineFunction &MF) const; |
| 372 | |
Evan Cheng | 16993aa | 2009-10-27 19:56:55 +0000 | [diff] [blame] | 373 | /// isFPImmLegal - Returns true if the target can instruction select the |
| 374 | /// specified FP immediate natively. If false, the legalizer will |
| 375 | /// materialize the FP immediate as a load from a constant pool. |
Evan Cheng | 83896a5 | 2009-10-28 01:43:28 +0000 | [diff] [blame] | 376 | virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const; |
Bruno Cardoso Lopes | 98fc4c8 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 377 | |
Akira Hatanaka | f0b0844 | 2012-02-03 04:33:00 +0000 | [diff] [blame] | 378 | virtual unsigned getJumpTableEncoding() const; |
| 379 | |
Akira Hatanaka | e4bd054 | 2012-09-27 02:15:57 +0000 | [diff] [blame] | 380 | MachineBasicBlock *EmitBPOSGE32(MachineInstr *MI, |
| 381 | MachineBasicBlock *BB) const; |
Bruno Cardoso Lopes | 98fc4c8 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 382 | MachineBasicBlock *EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB, |
| 383 | unsigned Size, unsigned BinOpcode, bool Nand = false) const; |
| 384 | MachineBasicBlock *EmitAtomicBinaryPartword(MachineInstr *MI, |
| 385 | MachineBasicBlock *BB, unsigned Size, unsigned BinOpcode, |
| 386 | bool Nand = false) const; |
| 387 | MachineBasicBlock *EmitAtomicCmpSwap(MachineInstr *MI, |
| 388 | MachineBasicBlock *BB, unsigned Size) const; |
| 389 | MachineBasicBlock *EmitAtomicCmpSwapPartword(MachineInstr *MI, |
| 390 | MachineBasicBlock *BB, unsigned Size) const; |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 391 | }; |
| 392 | } |
| 393 | |
| 394 | #endif // MipsISELLOWERING_H |