blob: deb6ad0463437ace151d2d0399209d1d6bfbda1d [file] [log] [blame]
Akira Hatanakae2489122011-04-15 21:51:11 +00001//===-- MipsISelLowering.h - Mips DAG Lowering Interface --------*- C++ -*-===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanakae2489122011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000014
15#ifndef MipsISELLOWERING_H
16#define MipsISELLOWERING_H
17
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000018#include "Mips.h"
19#include "MipsSubtarget.h"
Akira Hatanaka4a3711d2012-10-26 23:56:38 +000020#include "llvm/CodeGen/CallingConvLower.h"
Craig Topperb25fda92012-03-17 18:46:09 +000021#include "llvm/CodeGen/SelectionDAG.h"
22#include "llvm/Target/TargetLowering.h"
Akira Hatanakaf7d16d02013-01-22 20:05:56 +000023#include <deque>
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000024
25namespace llvm {
26 namespace MipsISD {
27 enum NodeType {
28 // Start the numbering from where ISD NodeType finishes.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000029 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000030
31 // Jump and link (call)
32 JmpLink,
33
Akira Hatanaka91318df2012-10-19 20:59:39 +000034 // Tail call
35 TailCall,
36
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000037 // Get the Higher 16 bits from a 32-bit immediate
38 // No relation with Mips Hi register
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000039 Hi,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000040
41 // Get the Lower 16 bits from a 32-bit immediate
42 // No relation with Mips Lo register
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000043 Lo,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000044
Bruno Cardoso Lopese5d1fcf2008-07-21 18:52:34 +000045 // Handle gp_rel (small data/bss sections) relocation.
46 GPRel,
47
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +000048 // Thread Pointer
49 ThreadPointer,
50
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000051 // Floating Point Branch Conditional
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000052 FPBrcond,
53
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000054 // Floating Point Compare
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000055 FPCmp,
56
Akira Hatanakaa5352702011-03-31 18:26:17 +000057 // Floating Point Conditional Moves
58 CMovFP_T,
59 CMovFP_F,
60
Bruno Cardoso Lopesa72a5052009-05-27 17:23:44 +000061 // Floating Point Rounding
62 FPRound,
63
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000064 // Return
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +000065 Ret,
66
67 // MAdd/Sub nodes
68 MAdd,
69 MAddu,
70 MSub,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +000071 MSubu,
72
73 // DivRem(u)
74 DivRem,
Akira Hatanaka27916972011-04-15 19:52:08 +000075 DivRemU,
76
77 BuildPairF64,
Akira Hatanakab4068432011-05-28 01:07:07 +000078 ExtractElementF64,
79
Akira Hatanaka5ee84642011-12-09 01:53:17 +000080 Wrapper,
Akira Hatanaka4c406e72011-06-21 00:40:49 +000081
Akira Hatanakaa4c09bc2011-07-19 23:30:50 +000082 DynAlloc,
83
Akira Hatanaka5360f882011-08-17 02:05:42 +000084 Sync,
85
86 Ext,
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +000087 Ins,
88
Akira Hatanaka233ac532012-09-21 23:52:47 +000089 // EXTR.W instrinsic nodes.
90 EXTP,
91 EXTPDP,
92 EXTR_S_H,
93 EXTR_W,
94 EXTR_R_W,
95 EXTR_RS_W,
96 SHILO,
97 MTHLIP,
98
99 // DPA.W intrinsic nodes.
100 MULSAQ_S_W_PH,
101 MAQ_S_W_PHL,
102 MAQ_S_W_PHR,
103 MAQ_SA_W_PHL,
104 MAQ_SA_W_PHR,
105 DPAU_H_QBL,
106 DPAU_H_QBR,
107 DPSU_H_QBL,
108 DPSU_H_QBR,
109 DPAQ_S_W_PH,
110 DPSQ_S_W_PH,
111 DPAQ_SA_L_W,
112 DPSQ_SA_L_W,
113 DPA_W_PH,
114 DPS_W_PH,
115 DPAQX_S_W_PH,
116 DPAQX_SA_W_PH,
117 DPAX_W_PH,
118 DPSX_W_PH,
119 DPSQX_S_W_PH,
120 DPSQX_SA_W_PH,
121 MULSA_W_PH,
122
123 MULT,
124 MULTU,
125 MADD_DSP,
126 MADDU_DSP,
127 MSUB_DSP,
128 MSUBU_DSP,
129
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000130 // Load/Store Left/Right nodes.
131 LWL = ISD::FIRST_TARGET_MEMORY_OPCODE,
132 LWR,
133 SWL,
134 SWR,
135 LDL,
136 LDR,
137 SDL,
138 SDR
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000139 };
140 }
141
Akira Hatanakae2489122011-04-15 21:51:11 +0000142 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000143 // TargetLowering Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +0000144 //===--------------------------------------------------------------------===//
Akira Hatanaka9c962c02012-10-30 20:16:31 +0000145 class MipsFunctionInfo;
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000146
Chris Lattner58e8be82009-08-13 05:41:27 +0000147 class MipsTargetLowering : public TargetLowering {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000148 public:
Dan Gohman5f6a9da52007-08-02 21:21:54 +0000149 explicit MipsTargetLowering(MipsTargetMachine &TM);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000150
Akira Hatanaka770f0642011-11-07 18:59:49 +0000151 virtual MVT getShiftAmountTy(EVT LHSTy) const { return MVT::i32; }
152
Evan Cheng79e2ca92012-12-10 23:21:26 +0000153 virtual bool allowsUnalignedMemoryAccesses (EVT VT, bool *Fast) const;
Akira Hatanaka2fcc1cf2011-08-12 21:30:06 +0000154
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000155 virtual void LowerOperationWrapper(SDNode *N,
156 SmallVectorImpl<SDValue> &Results,
157 SelectionDAG &DAG) const;
158
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000159 /// LowerOperation - Provide custom lowering hooks for some operations.
Dan Gohman21cea8a2010-04-17 15:26:15 +0000160 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000161
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000162 /// ReplaceNodeResults - Replace the results of node with an illegal result
163 /// type with new values built out of custom code.
164 ///
165 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
166 SelectionDAG &DAG) const;
167
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000168 /// getTargetNodeName - This method returns the name of a target specific
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000169 // DAG node.
170 virtual const char *getTargetNodeName(unsigned Opcode) const;
171
Scott Michela6729e82008-03-10 15:42:14 +0000172 /// getSetCCResultType - get the ISD::SETCC result ValueType
Duncan Sandsf2641e12011-09-06 19:07:46 +0000173 EVT getSetCCResultType(EVT VT) const;
Scott Michela6729e82008-03-10 15:42:14 +0000174
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000175 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000176 private:
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000177
Reed Kotler5fdeb212012-12-15 00:20:05 +0000178 void setMips16HardFloatLibCalls();
179
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000180 /// ByValArgInfo - Byval argument information.
181 struct ByValArgInfo {
182 unsigned FirstIdx; // Index of the first register used.
183 unsigned NumRegs; // Number of registers used for this argument.
184 unsigned Address; // Offset of the stack area used to pass this argument.
185
186 ByValArgInfo() : FirstIdx(0), NumRegs(0), Address(0) {}
187 };
188
189 /// MipsCC - This class provides methods used to analyze formal and call
190 /// arguments and inquire about calling convention information.
191 class MipsCC {
192 public:
193 MipsCC(CallingConv::ID CallConv, bool IsVarArg, bool IsO32,
194 CCState &Info);
195
196 void analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Outs);
197 void analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Ins);
198 void handleByValArg(unsigned ValNo, MVT ValVT, MVT LocVT,
199 CCValAssign::LocInfo LocInfo,
200 ISD::ArgFlagsTy ArgFlags);
201
202 const CCState &getCCInfo() const { return CCInfo; }
203
204 /// hasByValArg - Returns true if function has byval arguments.
205 bool hasByValArg() const { return !ByValArgs.empty(); }
206
207 /// useRegsForByval - Returns true if the calling convention allows the
208 /// use of registers to pass byval arguments.
209 bool useRegsForByval() const { return UseRegsForByval; }
210
211 /// regSize - Size (in number of bits) of integer registers.
212 unsigned regSize() const { return RegSize; }
213
214 /// numIntArgRegs - Number of integer registers available for calls.
215 unsigned numIntArgRegs() const { return NumIntArgRegs; }
216
217 /// reservedArgArea - The size of the area the caller reserves for
218 /// register arguments. This is 16-byte if ABI is O32.
219 unsigned reservedArgArea() const { return ReservedArgArea; }
220
221 /// intArgRegs - Pointer to array of integer registers.
222 const uint16_t *intArgRegs() const { return IntArgRegs; }
223
224 typedef SmallVector<ByValArgInfo, 2>::const_iterator byval_iterator;
225 byval_iterator byval_begin() const { return ByValArgs.begin(); }
226 byval_iterator byval_end() const { return ByValArgs.end(); }
227
228 private:
229 void allocateRegs(ByValArgInfo &ByVal, unsigned ByValSize,
230 unsigned Align);
231
232 CCState &CCInfo;
233 bool UseRegsForByval;
234 unsigned RegSize;
235 unsigned NumIntArgRegs;
236 unsigned ReservedArgArea;
237 const uint16_t *IntArgRegs, *ShadowRegs;
238 SmallVector<ByValArgInfo, 2> ByValArgs;
239 llvm::CCAssignFn *FixedFn, *VarFn;
240 };
241
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000242 // Subtarget Info
243 const MipsSubtarget *Subtarget;
Jia Liuf54f60f2012-02-28 07:46:26 +0000244
Akira Hatanaka7989f152011-10-28 18:47:24 +0000245 bool HasMips64, IsN64, IsO32;
Chris Lattner58e8be82009-08-13 05:41:27 +0000246
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000247 // Lower Operand helpers
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000248 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000249 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000250 const SmallVectorImpl<ISD::InputArg> &Ins,
251 DebugLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000252 SmallVectorImpl<SDValue> &InVals) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000253
254 // Lower Operand specifics
Dan Gohman21cea8a2010-04-17 15:26:15 +0000255 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
256 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000257 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +0000258 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000259 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
260 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
261 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka24cf4e32012-07-11 19:32:27 +0000262 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanakab7f78592012-03-09 23:46:03 +0000263 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000264 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka44eba3a2011-05-25 19:32:07 +0000265 SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka7f4c9d12012-04-11 22:49:04 +0000266 SDValue LowerFABS(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka66277522011-06-02 00:24:44 +0000267 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka878ad8b2012-07-11 00:53:32 +0000268 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanakaa4c09bc2011-07-19 23:30:50 +0000269 SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG& DAG) const;
Eli Friedman26a48482011-07-27 22:21:52 +0000270 SDValue LowerATOMIC_FENCE(SDValue Op, SelectionDAG& DAG) const;
Akira Hatanaka0a8ab712012-05-09 00:55:21 +0000271 SDValue LowerShiftLeftParts(SDValue Op, SelectionDAG& DAG) const;
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000272 SDValue LowerShiftRightParts(SDValue Op, SelectionDAG& DAG,
273 bool IsSRA) const;
Akira Hatanaka8f1db772012-06-02 00:03:49 +0000274 SDValue LowerLOAD(SDValue Op, SelectionDAG &DAG) const;
275 SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka1babeaa2012-09-27 02:05:42 +0000276 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
277 SDValue LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka28e02ec2012-11-07 19:10:58 +0000278 SDValue LowerADD(SDValue Op, SelectionDAG &DAG) const;
Bruno Cardoso Lopes4eed3af2008-06-06 00:58:26 +0000279
Akira Hatanaka90131ac2012-10-19 21:47:33 +0000280 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
281 /// for tail call optimization.
Akira Hatanaka6a124a82012-10-27 00:56:56 +0000282 bool IsEligibleForTailCallOptimization(const MipsCC &MipsCCInfo,
Akira Hatanaka9c962c02012-10-30 20:16:31 +0000283 unsigned NextStackOffset,
284 const MipsFunctionInfo& FI) const;
Akira Hatanaka90131ac2012-10-19 21:47:33 +0000285
Akira Hatanaka25dad192012-10-27 00:10:18 +0000286 /// copyByValArg - Copy argument registers which were used to pass a byval
287 /// argument to the stack. Create a stack frame object for the byval
288 /// argument.
289 void copyByValRegs(SDValue Chain, DebugLoc DL,
290 std::vector<SDValue> &OutChains, SelectionDAG &DAG,
291 const ISD::ArgFlagsTy &Flags,
292 SmallVectorImpl<SDValue> &InVals,
293 const Argument *FuncArg,
294 const MipsCC &CC, const ByValArgInfo &ByVal) const;
295
Akira Hatanaka35f55b12012-10-27 00:16:36 +0000296 /// passByValArg - Pass a byval argument in registers or on stack.
297 void passByValArg(SDValue Chain, DebugLoc DL,
Akira Hatanakaf7d16d02013-01-22 20:05:56 +0000298 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
Akira Hatanaka35f55b12012-10-27 00:16:36 +0000299 SmallVector<SDValue, 8> &MemOpChains, SDValue StackPtr,
300 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
301 const MipsCC &CC, const ByValArgInfo &ByVal,
302 const ISD::ArgFlagsTy &Flags, bool isLittle) const;
303
Akira Hatanaka2a134022012-10-27 00:21:13 +0000304 /// writeVarArgRegs - Write variable function arguments passed in registers
305 /// to the stack. Also create a stack frame object for the first variable
306 /// argument.
307 void writeVarArgRegs(std::vector<SDValue> &OutChains, const MipsCC &CC,
308 SDValue Chain, DebugLoc DL, SelectionDAG &DAG) const;
309
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000310 virtual SDValue
311 LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000312 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000313 const SmallVectorImpl<ISD::InputArg> &Ins,
314 DebugLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000315 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000316
Akira Hatanaka6233cf52012-10-30 19:23:25 +0000317 SDValue passArgOnStack(SDValue StackPtr, unsigned Offset, SDValue Chain,
318 SDValue Arg, DebugLoc DL, bool IsTailCall,
319 SelectionDAG &DAG) const;
320
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000321 virtual SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000322 LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000323 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000324
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +0000325 virtual bool
326 CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
327 bool isVarArg,
328 const SmallVectorImpl<ISD::OutputArg> &Outs,
329 LLVMContext &Context) const;
330
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000331 virtual SDValue
332 LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000333 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000334 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000335 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000336 DebugLoc dl, SelectionDAG &DAG) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000337
Dan Gohman25c16532010-05-01 00:01:06 +0000338 virtual MachineBasicBlock *
339 EmitInstrWithCustomInserter(MachineInstr *MI,
340 MachineBasicBlock *MBB) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000341
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000342 // Inline asm support
343 ConstraintType getConstraintType(const std::string &Constraint) const;
344
Akira Hatanakae2489122011-04-15 21:51:11 +0000345 /// Examine constraint string and operand type and determine a weight value.
346 /// The operand object must already have been set up with the operand type.
John Thompsone8360b72010-10-29 17:29:13 +0000347 ConstraintWeight getSingleConstraintMatchWeight(
348 AsmOperandInfo &info, const char *constraint) const;
349
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000350 std::pair<unsigned, const TargetRegisterClass*>
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000351 getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Anderson53aa7a92009-08-10 22:56:29 +0000352 EVT VT) const;
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000353
Eric Christopher1d6c89e2012-05-07 03:13:32 +0000354 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
355 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
356 /// true it means one of the asm constraint of the inline asm instruction
357 /// being processed is 'm'.
358 virtual void LowerAsmOperandForConstraint(SDValue Op,
359 std::string &Constraint,
360 std::vector<SDValue> &Ops,
361 SelectionDAG &DAG) const;
362
Akira Hatanakaef839192012-11-17 00:25:41 +0000363 virtual bool isLegalAddressingMode(const AddrMode &AM, Type *Ty) const;
364
Dan Gohman2fe6bee2008-10-18 02:06:02 +0000365 virtual bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const;
Evan Cheng16993aa2009-10-27 19:56:55 +0000366
Akira Hatanaka1daf8c22012-06-13 19:33:32 +0000367 virtual EVT getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng962711e2012-12-12 02:34:41 +0000368 unsigned SrcAlign,
369 bool IsMemset, bool ZeroMemset,
Akira Hatanaka1daf8c22012-06-13 19:33:32 +0000370 bool MemcpyStrSrc,
371 MachineFunction &MF) const;
372
Evan Cheng16993aa2009-10-27 19:56:55 +0000373 /// isFPImmLegal - Returns true if the target can instruction select the
374 /// specified FP immediate natively. If false, the legalizer will
375 /// materialize the FP immediate as a load from a constant pool.
Evan Cheng83896a52009-10-28 01:43:28 +0000376 virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000377
Akira Hatanakaf0b08442012-02-03 04:33:00 +0000378 virtual unsigned getJumpTableEncoding() const;
379
Akira Hatanakae4bd0542012-09-27 02:15:57 +0000380 MachineBasicBlock *EmitBPOSGE32(MachineInstr *MI,
381 MachineBasicBlock *BB) const;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000382 MachineBasicBlock *EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
383 unsigned Size, unsigned BinOpcode, bool Nand = false) const;
384 MachineBasicBlock *EmitAtomicBinaryPartword(MachineInstr *MI,
385 MachineBasicBlock *BB, unsigned Size, unsigned BinOpcode,
386 bool Nand = false) const;
387 MachineBasicBlock *EmitAtomicCmpSwap(MachineInstr *MI,
388 MachineBasicBlock *BB, unsigned Size) const;
389 MachineBasicBlock *EmitAtomicCmpSwapPartword(MachineInstr *MI,
390 MachineBasicBlock *BB, unsigned Size) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000391 };
392}
393
394#endif // MipsISELLOWERING_H