blob: 8319dbcabe28319f372cf0db80110b3074f1116c [file] [log] [blame]
Gadi Haber323f2e12017-10-24 20:19:47 +00001//=- X86SchedBroadwell.td - X86 Broadwell Scheduling ---------*- tablegen -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the machine model for Broadwell to support instruction
11// scheduling and other instruction cost heuristics.
12//
13//===----------------------------------------------------------------------===//
14def BroadwellModel : SchedMachineModel {
15 // All x86 instructions are modeled as a single micro-op, and HW can decode 4
16 // instructions per cycle.
17 let IssueWidth = 4;
18 let MicroOpBufferSize = 192; // Based on the reorder buffer.
19 let LoadLatency = 5;
20 let MispredictPenalty = 16;
21
22 // Based on the LSD (loop-stream detector) queue size and benchmarking data.
23 let LoopMicroOpBufferSize = 50;
Simon Pilgrim68f9acc2017-12-12 16:12:53 +000024
25 // This flag is set to allow the scheduler to assign a default model to
26 // unrecognized opcodes.
27 let CompleteModel = 0;
Gadi Haber323f2e12017-10-24 20:19:47 +000028}
29
30let SchedModel = BroadwellModel in {
31
32// Broadwell can issue micro-ops to 8 different ports in one cycle.
33
34// Ports 0, 1, 5, and 6 handle all computation.
35// Port 4 gets the data half of stores. Store data can be available later than
36// the store address, but since we don't model the latency of stores, we can
37// ignore that.
38// Ports 2 and 3 are identical. They handle loads and the address half of
39// stores. Port 7 can handle address calculations.
40def BWPort0 : ProcResource<1>;
41def BWPort1 : ProcResource<1>;
42def BWPort2 : ProcResource<1>;
43def BWPort3 : ProcResource<1>;
44def BWPort4 : ProcResource<1>;
45def BWPort5 : ProcResource<1>;
46def BWPort6 : ProcResource<1>;
47def BWPort7 : ProcResource<1>;
48
49// Many micro-ops are capable of issuing on multiple ports.
50def BWPort01 : ProcResGroup<[BWPort0, BWPort1]>;
51def BWPort23 : ProcResGroup<[BWPort2, BWPort3]>;
52def BWPort237 : ProcResGroup<[BWPort2, BWPort3, BWPort7]>;
53def BWPort04 : ProcResGroup<[BWPort0, BWPort4]>;
54def BWPort05 : ProcResGroup<[BWPort0, BWPort5]>;
55def BWPort06 : ProcResGroup<[BWPort0, BWPort6]>;
56def BWPort15 : ProcResGroup<[BWPort1, BWPort5]>;
57def BWPort16 : ProcResGroup<[BWPort1, BWPort6]>;
58def BWPort56 : ProcResGroup<[BWPort5, BWPort6]>;
59def BWPort015 : ProcResGroup<[BWPort0, BWPort1, BWPort5]>;
60def BWPort056 : ProcResGroup<[BWPort0, BWPort5, BWPort6]>;
61def BWPort0156: ProcResGroup<[BWPort0, BWPort1, BWPort5, BWPort6]>;
62
63// 60 Entry Unified Scheduler
64def BWPortAny : ProcResGroup<[BWPort0, BWPort1, BWPort2, BWPort3, BWPort4,
65 BWPort5, BWPort6, BWPort7]> {
66 let BufferSize=60;
67}
68
69// Loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
70// cycles after the memory operand.
71def : ReadAdvance<ReadAfterLd, 5>;
72
73// Many SchedWrites are defined in pairs with and without a folded load.
74// Instructions with folded loads are usually micro-fused, so they only appear
75// as two micro-ops when queued in the reservation station.
76// This multiclass defines the resource usage for variants with and without
77// folded loads.
78multiclass BWWriteResPair<X86FoldableSchedWrite SchedRW,
79 ProcResourceKind ExePort,
80 int Lat> {
81 // Register variant is using a single cycle on ExePort.
82 def : WriteRes<SchedRW, [ExePort]> { let Latency = Lat; }
83
84 // Memory variant also uses a cycle on port 2/3 and adds 5 cycles to the
85 // latency.
86 def : WriteRes<SchedRW.Folded, [BWPort23, ExePort]> {
87 let Latency = !add(Lat, 5);
88 }
89}
90
91// A folded store needs a cycle on port 4 for the store data, but it does not
92// need an extra port 2/3 cycle to recompute the address.
93def : WriteRes<WriteRMW, [BWPort4]>;
94
95// Arithmetic.
96defm : BWWriteResPair<WriteALU, BWPort0156, 1>; // Simple integer ALU op.
97defm : BWWriteResPair<WriteIMul, BWPort1, 3>; // Integer multiplication.
98def : WriteRes<WriteIMulH, []> { let Latency = 3; } // Integer multiplication, high part.
99def BWDivider : ProcResource<1>; // Integer division issued on port 0.
100def : WriteRes<WriteIDiv, [BWPort0, BWDivider]> { // Integer division.
101 let Latency = 25;
102 let ResourceCycles = [1, 10];
103}
104def : WriteRes<WriteIDivLd, [BWPort23, BWPort0, BWDivider]> {
105 let Latency = 29;
106 let ResourceCycles = [1, 1, 10];
107}
108
109def : WriteRes<WriteLEA, [BWPort15]>; // LEA instructions can't fold loads.
110
111// Integer shifts and rotates.
112defm : BWWriteResPair<WriteShift, BWPort06, 1>;
113
114// Loads, stores, and moves, not folded with other operations.
115def : WriteRes<WriteLoad, [BWPort23]> { let Latency = 5; }
116def : WriteRes<WriteStore, [BWPort237, BWPort4]>;
117def : WriteRes<WriteMove, [BWPort0156]>;
118
119// Idioms that clear a register, like xorps %xmm0, %xmm0.
120// These can often bypass execution ports completely.
121def : WriteRes<WriteZero, []>;
122
Sanjoy Das1074eb22017-12-12 19:11:31 +0000123// Treat misc copies as a move.
124def : InstRW<[WriteMove], (instrs COPY)>;
125
Gadi Haber323f2e12017-10-24 20:19:47 +0000126// Branches don't produce values, so they have no latency, but they still
127// consume resources. Indirect branches can fold loads.
128defm : BWWriteResPair<WriteJump, BWPort06, 1>;
129
130// Floating point. This covers both scalar and vector operations.
131defm : BWWriteResPair<WriteFAdd, BWPort1, 3>; // Floating point add/sub/compare.
132defm : BWWriteResPair<WriteFMul, BWPort0, 5>; // Floating point multiplication.
133defm : BWWriteResPair<WriteFDiv, BWPort0, 12>; // 10-14 cycles. // Floating point division.
134defm : BWWriteResPair<WriteFSqrt, BWPort0, 15>; // Floating point square root.
135defm : BWWriteResPair<WriteFRcp, BWPort0, 5>; // Floating point reciprocal estimate.
136defm : BWWriteResPair<WriteFRsqrt, BWPort0, 5>; // Floating point reciprocal square root estimate.
Simon Pilgrim97160be2017-11-27 10:41:32 +0000137defm : BWWriteResPair<WriteFMA, BWPort01, 5>; // Fused Multiply Add.
Gadi Haber323f2e12017-10-24 20:19:47 +0000138defm : BWWriteResPair<WriteFShuffle, BWPort5, 1>; // Floating point vector shuffles.
139defm : BWWriteResPair<WriteFBlend, BWPort015, 1>; // Floating point vector blends.
140def : WriteRes<WriteFVarBlend, [BWPort5]> { // Fp vector variable blends.
141 let Latency = 2;
142 let ResourceCycles = [2];
143}
144def : WriteRes<WriteFVarBlendLd, [BWPort5, BWPort23]> {
145 let Latency = 6;
146 let ResourceCycles = [2, 1];
147}
148
149// FMA Scheduling helper class.
150// class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; }
151
152// Vector integer operations.
153defm : BWWriteResPair<WriteVecALU, BWPort15, 1>; // Vector integer ALU op, no logicals.
154defm : BWWriteResPair<WriteVecShift, BWPort0, 1>; // Vector integer shifts.
155defm : BWWriteResPair<WriteVecIMul, BWPort0, 5>; // Vector integer multiply.
156defm : BWWriteResPair<WriteShuffle, BWPort5, 1>; // Vector shuffles.
157defm : BWWriteResPair<WriteBlend, BWPort15, 1>; // Vector blends.
158
159def : WriteRes<WriteVarBlend, [BWPort5]> { // Vector variable blends.
160 let Latency = 2;
161 let ResourceCycles = [2];
162}
163def : WriteRes<WriteVarBlendLd, [BWPort5, BWPort23]> {
164 let Latency = 6;
165 let ResourceCycles = [2, 1];
166}
167
168def : WriteRes<WriteMPSAD, [BWPort0, BWPort5]> { // Vector MPSAD.
169 let Latency = 6;
170 let ResourceCycles = [1, 2];
171}
172def : WriteRes<WriteMPSADLd, [BWPort23, BWPort0, BWPort5]> {
173 let Latency = 6;
174 let ResourceCycles = [1, 1, 2];
175}
176
177// Vector bitwise operations.
178// These are often used on both floating point and integer vectors.
179defm : BWWriteResPair<WriteVecLogic, BWPort015, 1>; // Vector and/or/xor.
180
181// Conversion between integer and float.
182defm : BWWriteResPair<WriteCvtF2I, BWPort1, 3>; // Float -> Integer.
183defm : BWWriteResPair<WriteCvtI2F, BWPort1, 4>; // Integer -> Float.
184defm : BWWriteResPair<WriteCvtF2F, BWPort1, 3>; // Float -> Float size conversion.
185
186// Strings instructions.
187// Packed Compare Implicit Length Strings, Return Mask
188// String instructions.
189def : WriteRes<WritePCmpIStrM, [BWPort0]> {
190 let Latency = 10;
191 let ResourceCycles = [3];
192}
193def : WriteRes<WritePCmpIStrMLd, [BWPort0, BWPort23]> {
194 let Latency = 10;
195 let ResourceCycles = [3, 1];
196}
197// Packed Compare Explicit Length Strings, Return Mask
198def : WriteRes<WritePCmpEStrM, [BWPort0, BWPort16, BWPort5]> {
199 let Latency = 10;
200 let ResourceCycles = [3, 2, 4];
201}
202def : WriteRes<WritePCmpEStrMLd, [BWPort05, BWPort16, BWPort23]> {
203 let Latency = 10;
204 let ResourceCycles = [6, 2, 1];
205}
206 // Packed Compare Implicit Length Strings, Return Index
207def : WriteRes<WritePCmpIStrI, [BWPort0]> {
208 let Latency = 11;
209 let ResourceCycles = [3];
210}
211def : WriteRes<WritePCmpIStrILd, [BWPort0, BWPort23]> {
212 let Latency = 11;
213 let ResourceCycles = [3, 1];
214}
215// Packed Compare Explicit Length Strings, Return Index
216def : WriteRes<WritePCmpEStrI, [BWPort05, BWPort16]> {
217 let Latency = 11;
218 let ResourceCycles = [6, 2];
219}
220def : WriteRes<WritePCmpEStrILd, [BWPort0, BWPort16, BWPort5, BWPort23]> {
221 let Latency = 11;
222 let ResourceCycles = [3, 2, 2, 1];
223}
224
225// AES instructions.
226def : WriteRes<WriteAESDecEnc, [BWPort5]> { // Decryption, encryption.
227 let Latency = 7;
228 let ResourceCycles = [1];
229}
230def : WriteRes<WriteAESDecEncLd, [BWPort5, BWPort23]> {
231 let Latency = 7;
232 let ResourceCycles = [1, 1];
233}
234def : WriteRes<WriteAESIMC, [BWPort5]> { // InvMixColumn.
235 let Latency = 14;
236 let ResourceCycles = [2];
237}
238def : WriteRes<WriteAESIMCLd, [BWPort5, BWPort23]> {
239 let Latency = 14;
240 let ResourceCycles = [2, 1];
241}
242def : WriteRes<WriteAESKeyGen, [BWPort0, BWPort5]> { // Key Generation.
243 let Latency = 10;
244 let ResourceCycles = [2, 8];
245}
246def : WriteRes<WriteAESKeyGenLd, [BWPort0, BWPort5, BWPort23]> {
247 let Latency = 10;
248 let ResourceCycles = [2, 7, 1];
249}
250
251// Carry-less multiplication instructions.
252def : WriteRes<WriteCLMul, [BWPort0, BWPort5]> {
253 let Latency = 7;
254 let ResourceCycles = [2, 1];
255}
256def : WriteRes<WriteCLMulLd, [BWPort0, BWPort5, BWPort23]> {
257 let Latency = 7;
258 let ResourceCycles = [2, 1, 1];
259}
260
261// Catch-all for expensive system instructions.
262def : WriteRes<WriteSystem, [BWPort0156]> { let Latency = 100; } // def WriteSystem : SchedWrite;
263
264// AVX2.
265defm : BWWriteResPair<WriteFShuffle256, BWPort5, 3>; // Fp 256-bit width vector shuffles.
266defm : BWWriteResPair<WriteShuffle256, BWPort5, 3>; // 256-bit width vector shuffles.
267def : WriteRes<WriteVarVecShift, [BWPort0, BWPort5]> { // Variable vector shifts.
268 let Latency = 2;
269 let ResourceCycles = [2, 1];
270}
271def : WriteRes<WriteVarVecShiftLd, [BWPort0, BWPort5, BWPort23]> {
272 let Latency = 6;
273 let ResourceCycles = [2, 1, 1];
274}
275
276// Old microcoded instructions that nobody use.
277def : WriteRes<WriteMicrocoded, [BWPort0156]> { let Latency = 100; } // def WriteMicrocoded : SchedWrite;
278
279// Fence instructions.
280def : WriteRes<WriteFence, [BWPort23, BWPort4]>;
281
282// Nop, not very useful expect it provides a model for nops!
283def : WriteRes<WriteNop, []>;
284
285////////////////////////////////////////////////////////////////////////////////
286// Horizontal add/sub instructions.
287////////////////////////////////////////////////////////////////////////////////
288// HADD, HSUB PS/PD
289// x,x / v,v,v.
290def : WriteRes<WriteFHAdd, [BWPort1]> {
291 let Latency = 3;
292}
293
294// x,m / v,v,m.
295def : WriteRes<WriteFHAddLd, [BWPort1, BWPort23]> {
296 let Latency = 7;
297 let ResourceCycles = [1, 1];
298}
299
300// PHADD|PHSUB (S) W/D.
301// v <- v,v.
302def : WriteRes<WritePHAdd, [BWPort15]>;
303
304// v <- v,m.
305def : WriteRes<WritePHAddLd, [BWPort15, BWPort23]> {
306 let Latency = 5;
307 let ResourceCycles = [1, 1];
308}
309
310// Remaining instrs.
311
312def BWWriteResGroup1 : SchedWriteRes<[BWPort0]> {
313 let Latency = 1;
314 let NumMicroOps = 1;
315 let ResourceCycles = [1];
316}
317def: InstRW<[BWWriteResGroup1], (instregex "MMX_MOVD64from64rr")>;
318def: InstRW<[BWWriteResGroup1], (instregex "MMX_MOVD64grr")>;
319def: InstRW<[BWWriteResGroup1], (instregex "MMX_PMOVMSKBrr")>;
320def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSLLDri")>;
321def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSLLDrr")>;
322def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSLLQri")>;
323def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSLLQrr")>;
324def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSLLWri")>;
325def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSLLWrr")>;
326def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRADri")>;
327def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRADrr")>;
328def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRAWri")>;
329def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRAWrr")>;
330def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRLDri")>;
331def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRLDrr")>;
332def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRLQri")>;
333def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRLQrr")>;
334def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRLWri")>;
335def: InstRW<[BWWriteResGroup1], (instregex "MMX_PSRLWrr")>;
336def: InstRW<[BWWriteResGroup1], (instregex "MOVPDI2DIrr")>;
337def: InstRW<[BWWriteResGroup1], (instregex "MOVPQIto64rr")>;
338def: InstRW<[BWWriteResGroup1], (instregex "PSLLDri")>;
339def: InstRW<[BWWriteResGroup1], (instregex "PSLLQri")>;
340def: InstRW<[BWWriteResGroup1], (instregex "PSLLWri")>;
341def: InstRW<[BWWriteResGroup1], (instregex "PSRADri")>;
342def: InstRW<[BWWriteResGroup1], (instregex "PSRAWri")>;
343def: InstRW<[BWWriteResGroup1], (instregex "PSRLDri")>;
344def: InstRW<[BWWriteResGroup1], (instregex "PSRLQri")>;
345def: InstRW<[BWWriteResGroup1], (instregex "PSRLWri")>;
346def: InstRW<[BWWriteResGroup1], (instregex "VMOVPDI2DIrr")>;
347def: InstRW<[BWWriteResGroup1], (instregex "VMOVPQIto64rr")>;
348def: InstRW<[BWWriteResGroup1], (instregex "VPSLLDYri")>;
349def: InstRW<[BWWriteResGroup1], (instregex "VPSLLDri")>;
350def: InstRW<[BWWriteResGroup1], (instregex "VPSLLQYri")>;
351def: InstRW<[BWWriteResGroup1], (instregex "VPSLLQri")>;
352def: InstRW<[BWWriteResGroup1], (instregex "VPSLLVQYrr")>;
353def: InstRW<[BWWriteResGroup1], (instregex "VPSLLVQrr")>;
354def: InstRW<[BWWriteResGroup1], (instregex "VPSLLWYri")>;
355def: InstRW<[BWWriteResGroup1], (instregex "VPSLLWri")>;
356def: InstRW<[BWWriteResGroup1], (instregex "VPSRADYri")>;
357def: InstRW<[BWWriteResGroup1], (instregex "VPSRADri")>;
358def: InstRW<[BWWriteResGroup1], (instregex "VPSRAWYri")>;
359def: InstRW<[BWWriteResGroup1], (instregex "VPSRAWri")>;
360def: InstRW<[BWWriteResGroup1], (instregex "VPSRLDYri")>;
361def: InstRW<[BWWriteResGroup1], (instregex "VPSRLDri")>;
362def: InstRW<[BWWriteResGroup1], (instregex "VPSRLQYri")>;
363def: InstRW<[BWWriteResGroup1], (instregex "VPSRLQri")>;
364def: InstRW<[BWWriteResGroup1], (instregex "VPSRLVQYrr")>;
365def: InstRW<[BWWriteResGroup1], (instregex "VPSRLVQrr")>;
366def: InstRW<[BWWriteResGroup1], (instregex "VPSRLWYri")>;
367def: InstRW<[BWWriteResGroup1], (instregex "VPSRLWri")>;
368def: InstRW<[BWWriteResGroup1], (instregex "VTESTPDYrr")>;
369def: InstRW<[BWWriteResGroup1], (instregex "VTESTPDrr")>;
370def: InstRW<[BWWriteResGroup1], (instregex "VTESTPSYrr")>;
371def: InstRW<[BWWriteResGroup1], (instregex "VTESTPSrr")>;
372
373def BWWriteResGroup2 : SchedWriteRes<[BWPort1]> {
374 let Latency = 1;
375 let NumMicroOps = 1;
376 let ResourceCycles = [1];
377}
378def: InstRW<[BWWriteResGroup2], (instregex "COMP_FST0r")>;
379def: InstRW<[BWWriteResGroup2], (instregex "COM_FST0r")>;
380def: InstRW<[BWWriteResGroup2], (instregex "MMX_MASKMOVQ64")>;
381def: InstRW<[BWWriteResGroup2], (instregex "MMX_MASKMOVQ64")>;
382def: InstRW<[BWWriteResGroup2], (instregex "UCOM_FPr")>;
383def: InstRW<[BWWriteResGroup2], (instregex "UCOM_Fr")>;
384def: InstRW<[BWWriteResGroup2], (instregex "VMASKMOVDQU")>;
385
386def BWWriteResGroup3 : SchedWriteRes<[BWPort5]> {
387 let Latency = 1;
388 let NumMicroOps = 1;
389 let ResourceCycles = [1];
390}
391def: InstRW<[BWWriteResGroup3], (instregex "ANDNPDrr")>;
392def: InstRW<[BWWriteResGroup3], (instregex "ANDNPSrr")>;
393def: InstRW<[BWWriteResGroup3], (instregex "ANDPDrr")>;
394def: InstRW<[BWWriteResGroup3], (instregex "ANDPSrr")>;
395def: InstRW<[BWWriteResGroup3], (instregex "INSERTPSrr")>;
396def: InstRW<[BWWriteResGroup3], (instregex "MMX_MOVD64rr")>;
397def: InstRW<[BWWriteResGroup3], (instregex "MMX_MOVD64to64rr")>;
398def: InstRW<[BWWriteResGroup3], (instregex "MMX_MOVQ2DQrr")>;
399def: InstRW<[BWWriteResGroup3], (instregex "MMX_PALIGNR64irr")>;
400def: InstRW<[BWWriteResGroup3], (instregex "MMX_PSHUFBrr64")>;
401def: InstRW<[BWWriteResGroup3], (instregex "MMX_PSHUFWri")>;
402def: InstRW<[BWWriteResGroup3], (instregex "MMX_PUNPCKHBWirr")>;
403def: InstRW<[BWWriteResGroup3], (instregex "MMX_PUNPCKHDQirr")>;
404def: InstRW<[BWWriteResGroup3], (instregex "MMX_PUNPCKHWDirr")>;
405def: InstRW<[BWWriteResGroup3], (instregex "MMX_PUNPCKLBWirr")>;
406def: InstRW<[BWWriteResGroup3], (instregex "MMX_PUNPCKLDQirr")>;
407def: InstRW<[BWWriteResGroup3], (instregex "MMX_PUNPCKLWDirr")>;
408def: InstRW<[BWWriteResGroup3], (instregex "MOV64toPQIrr")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000409def: InstRW<[BWWriteResGroup3], (instregex "MOVAPDrr(_REV)?")>;
410def: InstRW<[BWWriteResGroup3], (instregex "MOVAPSrr(_REV)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000411def: InstRW<[BWWriteResGroup3], (instregex "MOVDDUPrr")>;
412def: InstRW<[BWWriteResGroup3], (instregex "MOVDI2PDIrr")>;
413def: InstRW<[BWWriteResGroup3], (instregex "MOVHLPSrr")>;
414def: InstRW<[BWWriteResGroup3], (instregex "MOVLHPSrr")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000415def: InstRW<[BWWriteResGroup3], (instregex "MOVSDrr(_REV)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000416def: InstRW<[BWWriteResGroup3], (instregex "MOVSHDUPrr")>;
417def: InstRW<[BWWriteResGroup3], (instregex "MOVSLDUPrr")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000418def: InstRW<[BWWriteResGroup3], (instregex "MOVSSrr(_REV)?")>;
419def: InstRW<[BWWriteResGroup3], (instregex "MOVUPDrr(_REV)?")>;
420def: InstRW<[BWWriteResGroup3], (instregex "MOVUPSrr(_REV)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000421def: InstRW<[BWWriteResGroup3], (instregex "ORPDrr")>;
422def: InstRW<[BWWriteResGroup3], (instregex "ORPSrr")>;
423def: InstRW<[BWWriteResGroup3], (instregex "PACKSSDWrr")>;
424def: InstRW<[BWWriteResGroup3], (instregex "PACKSSWBrr")>;
425def: InstRW<[BWWriteResGroup3], (instregex "PACKUSDWrr")>;
426def: InstRW<[BWWriteResGroup3], (instregex "PACKUSWBrr")>;
427def: InstRW<[BWWriteResGroup3], (instregex "PALIGNRrri")>;
428def: InstRW<[BWWriteResGroup3], (instregex "PBLENDWrri")>;
429def: InstRW<[BWWriteResGroup3], (instregex "PMOVSXBDrr")>;
430def: InstRW<[BWWriteResGroup3], (instregex "PMOVSXBQrr")>;
431def: InstRW<[BWWriteResGroup3], (instregex "PMOVSXBWrr")>;
432def: InstRW<[BWWriteResGroup3], (instregex "PMOVSXDQrr")>;
433def: InstRW<[BWWriteResGroup3], (instregex "PMOVSXWDrr")>;
434def: InstRW<[BWWriteResGroup3], (instregex "PMOVSXWQrr")>;
435def: InstRW<[BWWriteResGroup3], (instregex "PMOVZXBDrr")>;
436def: InstRW<[BWWriteResGroup3], (instregex "PMOVZXBQrr")>;
437def: InstRW<[BWWriteResGroup3], (instregex "PMOVZXBWrr")>;
438def: InstRW<[BWWriteResGroup3], (instregex "PMOVZXDQrr")>;
439def: InstRW<[BWWriteResGroup3], (instregex "PMOVZXWDrr")>;
440def: InstRW<[BWWriteResGroup3], (instregex "PMOVZXWQrr")>;
441def: InstRW<[BWWriteResGroup3], (instregex "PSHUFBrr")>;
442def: InstRW<[BWWriteResGroup3], (instregex "PSHUFDri")>;
443def: InstRW<[BWWriteResGroup3], (instregex "PSHUFHWri")>;
444def: InstRW<[BWWriteResGroup3], (instregex "PSHUFLWri")>;
445def: InstRW<[BWWriteResGroup3], (instregex "PSLLDQri")>;
446def: InstRW<[BWWriteResGroup3], (instregex "PSRLDQri")>;
447def: InstRW<[BWWriteResGroup3], (instregex "PUNPCKHBWrr")>;
448def: InstRW<[BWWriteResGroup3], (instregex "PUNPCKHDQrr")>;
449def: InstRW<[BWWriteResGroup3], (instregex "PUNPCKHQDQrr")>;
450def: InstRW<[BWWriteResGroup3], (instregex "PUNPCKHWDrr")>;
451def: InstRW<[BWWriteResGroup3], (instregex "PUNPCKLBWrr")>;
452def: InstRW<[BWWriteResGroup3], (instregex "PUNPCKLDQrr")>;
453def: InstRW<[BWWriteResGroup3], (instregex "PUNPCKLQDQrr")>;
454def: InstRW<[BWWriteResGroup3], (instregex "PUNPCKLWDrr")>;
455def: InstRW<[BWWriteResGroup3], (instregex "SHUFPDrri")>;
456def: InstRW<[BWWriteResGroup3], (instregex "SHUFPSrri")>;
457def: InstRW<[BWWriteResGroup3], (instregex "UNPCKHPDrr")>;
458def: InstRW<[BWWriteResGroup3], (instregex "UNPCKHPSrr")>;
459def: InstRW<[BWWriteResGroup3], (instregex "UNPCKLPDrr")>;
460def: InstRW<[BWWriteResGroup3], (instregex "UNPCKLPSrr")>;
461def: InstRW<[BWWriteResGroup3], (instregex "VANDNPDYrr")>;
462def: InstRW<[BWWriteResGroup3], (instregex "VANDNPDrr")>;
463def: InstRW<[BWWriteResGroup3], (instregex "VANDNPSYrr")>;
464def: InstRW<[BWWriteResGroup3], (instregex "VANDNPSrr")>;
465def: InstRW<[BWWriteResGroup3], (instregex "VANDPDYrr")>;
466def: InstRW<[BWWriteResGroup3], (instregex "VANDPDrr")>;
467def: InstRW<[BWWriteResGroup3], (instregex "VANDPSYrr")>;
468def: InstRW<[BWWriteResGroup3], (instregex "VANDPSrr")>;
469def: InstRW<[BWWriteResGroup3], (instregex "VBROADCASTSSrr")>;
470def: InstRW<[BWWriteResGroup3], (instregex "VINSERTPSrr")>;
471def: InstRW<[BWWriteResGroup3], (instregex "VMOV64toPQIrr")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000472def: InstRW<[BWWriteResGroup3], (instregex "VMOVAPDYrr(_REV)?")>;
473def: InstRW<[BWWriteResGroup3], (instregex "VMOVAPDrr(_REV)?")>;
474def: InstRW<[BWWriteResGroup3], (instregex "VMOVAPSYrr(_REV)?")>;
475def: InstRW<[BWWriteResGroup3], (instregex "VMOVAPSrr(_REV)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000476def: InstRW<[BWWriteResGroup3], (instregex "VMOVDDUPYrr")>;
477def: InstRW<[BWWriteResGroup3], (instregex "VMOVDDUPrr")>;
478def: InstRW<[BWWriteResGroup3], (instregex "VMOVDI2PDIrr")>;
479def: InstRW<[BWWriteResGroup3], (instregex "VMOVHLPSrr")>;
480def: InstRW<[BWWriteResGroup3], (instregex "VMOVLHPSrr")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000481def: InstRW<[BWWriteResGroup3], (instregex "VMOVSDrr(_REV)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000482def: InstRW<[BWWriteResGroup3], (instregex "VMOVSHDUPYrr")>;
483def: InstRW<[BWWriteResGroup3], (instregex "VMOVSHDUPrr")>;
484def: InstRW<[BWWriteResGroup3], (instregex "VMOVSLDUPYrr")>;
485def: InstRW<[BWWriteResGroup3], (instregex "VMOVSLDUPrr")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000486def: InstRW<[BWWriteResGroup3], (instregex "VMOVSSrr(_REV)?")>;
487def: InstRW<[BWWriteResGroup3], (instregex "VMOVUPDYrr(_REV)?")>;
488def: InstRW<[BWWriteResGroup3], (instregex "VMOVUPDrr(_REV)?")>;
489def: InstRW<[BWWriteResGroup3], (instregex "VMOVUPSYrr(_REV)?")>;
490def: InstRW<[BWWriteResGroup3], (instregex "VMOVUPSrr(_REV)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000491def: InstRW<[BWWriteResGroup3], (instregex "VORPDYrr")>;
492def: InstRW<[BWWriteResGroup3], (instregex "VORPDrr")>;
493def: InstRW<[BWWriteResGroup3], (instregex "VORPSYrr")>;
494def: InstRW<[BWWriteResGroup3], (instregex "VORPSrr")>;
495def: InstRW<[BWWriteResGroup3], (instregex "VPACKSSDWYrr")>;
496def: InstRW<[BWWriteResGroup3], (instregex "VPACKSSDWrr")>;
497def: InstRW<[BWWriteResGroup3], (instregex "VPACKSSWBYrr")>;
498def: InstRW<[BWWriteResGroup3], (instregex "VPACKSSWBrr")>;
499def: InstRW<[BWWriteResGroup3], (instregex "VPACKUSDWYrr")>;
500def: InstRW<[BWWriteResGroup3], (instregex "VPACKUSDWrr")>;
501def: InstRW<[BWWriteResGroup3], (instregex "VPACKUSWBYrr")>;
502def: InstRW<[BWWriteResGroup3], (instregex "VPACKUSWBrr")>;
503def: InstRW<[BWWriteResGroup3], (instregex "VPALIGNRYrri")>;
504def: InstRW<[BWWriteResGroup3], (instregex "VPALIGNRrri")>;
505def: InstRW<[BWWriteResGroup3], (instregex "VPBLENDWYrri")>;
506def: InstRW<[BWWriteResGroup3], (instregex "VPBLENDWrri")>;
507def: InstRW<[BWWriteResGroup3], (instregex "VPBROADCASTDrr")>;
508def: InstRW<[BWWriteResGroup3], (instregex "VPBROADCASTQrr")>;
509def: InstRW<[BWWriteResGroup3], (instregex "VPERMILPDYri")>;
510def: InstRW<[BWWriteResGroup3], (instregex "VPERMILPDYrr")>;
511def: InstRW<[BWWriteResGroup3], (instregex "VPERMILPDri")>;
512def: InstRW<[BWWriteResGroup3], (instregex "VPERMILPDrr")>;
513def: InstRW<[BWWriteResGroup3], (instregex "VPERMILPSYri")>;
514def: InstRW<[BWWriteResGroup3], (instregex "VPERMILPSYrr")>;
515def: InstRW<[BWWriteResGroup3], (instregex "VPERMILPSri")>;
516def: InstRW<[BWWriteResGroup3], (instregex "VPERMILPSrr")>;
517def: InstRW<[BWWriteResGroup3], (instregex "VPMOVSXBDrr")>;
518def: InstRW<[BWWriteResGroup3], (instregex "VPMOVSXBQrr")>;
519def: InstRW<[BWWriteResGroup3], (instregex "VPMOVSXBWrr")>;
520def: InstRW<[BWWriteResGroup3], (instregex "VPMOVSXDQrr")>;
521def: InstRW<[BWWriteResGroup3], (instregex "VPMOVSXWDrr")>;
522def: InstRW<[BWWriteResGroup3], (instregex "VPMOVSXWQrr")>;
523def: InstRW<[BWWriteResGroup3], (instregex "VPMOVZXBDrr")>;
524def: InstRW<[BWWriteResGroup3], (instregex "VPMOVZXBQrr")>;
525def: InstRW<[BWWriteResGroup3], (instregex "VPMOVZXBWrr")>;
526def: InstRW<[BWWriteResGroup3], (instregex "VPMOVZXDQrr")>;
527def: InstRW<[BWWriteResGroup3], (instregex "VPMOVZXWDrr")>;
528def: InstRW<[BWWriteResGroup3], (instregex "VPMOVZXWQrr")>;
529def: InstRW<[BWWriteResGroup3], (instregex "VPSHUFBYrr")>;
530def: InstRW<[BWWriteResGroup3], (instregex "VPSHUFBrr")>;
531def: InstRW<[BWWriteResGroup3], (instregex "VPSHUFDYri")>;
532def: InstRW<[BWWriteResGroup3], (instregex "VPSHUFDri")>;
533def: InstRW<[BWWriteResGroup3], (instregex "VPSHUFHWYri")>;
534def: InstRW<[BWWriteResGroup3], (instregex "VPSHUFHWri")>;
535def: InstRW<[BWWriteResGroup3], (instregex "VPSHUFLWYri")>;
536def: InstRW<[BWWriteResGroup3], (instregex "VPSHUFLWri")>;
537def: InstRW<[BWWriteResGroup3], (instregex "VPSLLDQYri")>;
538def: InstRW<[BWWriteResGroup3], (instregex "VPSLLDQri")>;
539def: InstRW<[BWWriteResGroup3], (instregex "VPSRLDQYri")>;
540def: InstRW<[BWWriteResGroup3], (instregex "VPSRLDQri")>;
541def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKHBWYrr")>;
542def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKHBWrr")>;
543def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKHDQYrr")>;
544def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKHDQrr")>;
545def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKHQDQYrr")>;
546def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKHQDQrr")>;
547def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKHWDYrr")>;
548def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKHWDrr")>;
549def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKLBWYrr")>;
550def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKLBWrr")>;
551def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKLDQYrr")>;
552def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKLDQrr")>;
553def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKLQDQYrr")>;
554def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKLQDQrr")>;
555def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKLWDYrr")>;
556def: InstRW<[BWWriteResGroup3], (instregex "VPUNPCKLWDrr")>;
557def: InstRW<[BWWriteResGroup3], (instregex "VSHUFPDYrri")>;
558def: InstRW<[BWWriteResGroup3], (instregex "VSHUFPDrri")>;
559def: InstRW<[BWWriteResGroup3], (instregex "VSHUFPSYrri")>;
560def: InstRW<[BWWriteResGroup3], (instregex "VSHUFPSrri")>;
561def: InstRW<[BWWriteResGroup3], (instregex "VUNPCKHPDYrr")>;
562def: InstRW<[BWWriteResGroup3], (instregex "VUNPCKHPDrr")>;
563def: InstRW<[BWWriteResGroup3], (instregex "VUNPCKHPSYrr")>;
564def: InstRW<[BWWriteResGroup3], (instregex "VUNPCKHPSrr")>;
565def: InstRW<[BWWriteResGroup3], (instregex "VUNPCKLPDYrr")>;
566def: InstRW<[BWWriteResGroup3], (instregex "VUNPCKLPDrr")>;
567def: InstRW<[BWWriteResGroup3], (instregex "VUNPCKLPSYrr")>;
568def: InstRW<[BWWriteResGroup3], (instregex "VUNPCKLPSrr")>;
569def: InstRW<[BWWriteResGroup3], (instregex "VXORPDYrr")>;
570def: InstRW<[BWWriteResGroup3], (instregex "VXORPDrr")>;
571def: InstRW<[BWWriteResGroup3], (instregex "VXORPSYrr")>;
572def: InstRW<[BWWriteResGroup3], (instregex "VXORPSrr")>;
573def: InstRW<[BWWriteResGroup3], (instregex "XORPDrr")>;
574def: InstRW<[BWWriteResGroup3], (instregex "XORPSrr")>;
575
576def BWWriteResGroup4 : SchedWriteRes<[BWPort6]> {
577 let Latency = 1;
578 let NumMicroOps = 1;
579 let ResourceCycles = [1];
580}
581def: InstRW<[BWWriteResGroup4], (instregex "JMP(16|32|64)r")>;
582
583def BWWriteResGroup5 : SchedWriteRes<[BWPort01]> {
584 let Latency = 1;
585 let NumMicroOps = 1;
586 let ResourceCycles = [1];
587}
588def: InstRW<[BWWriteResGroup5], (instregex "FINCSTP")>;
589def: InstRW<[BWWriteResGroup5], (instregex "FNOP")>;
590
591def BWWriteResGroup6 : SchedWriteRes<[BWPort06]> {
592 let Latency = 1;
593 let NumMicroOps = 1;
594 let ResourceCycles = [1];
595}
Craig Topper1a88c502017-12-10 09:14:39 +0000596def: InstRW<[BWWriteResGroup6], (instregex "ADC(16|32|64)ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000597def: InstRW<[BWWriteResGroup6], (instregex "ADC(16|32|64)rr(_REV)?")>;
598def: InstRW<[BWWriteResGroup6], (instregex "ADC8rr(_REV)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000599def: InstRW<[BWWriteResGroup6], (instregex "ADCX32rr")>;
600def: InstRW<[BWWriteResGroup6], (instregex "ADCX64rr")>;
601def: InstRW<[BWWriteResGroup6], (instregex "ADOX32rr")>;
602def: InstRW<[BWWriteResGroup6], (instregex "ADOX64rr")>;
603def: InstRW<[BWWriteResGroup6], (instregex "BT(16|32|64)ri8")>;
604def: InstRW<[BWWriteResGroup6], (instregex "BT(16|32|64)rr")>;
605def: InstRW<[BWWriteResGroup6], (instregex "BTC(16|32|64)ri8")>;
606def: InstRW<[BWWriteResGroup6], (instregex "BTC(16|32|64)rr")>;
607def: InstRW<[BWWriteResGroup6], (instregex "BTR(16|32|64)ri8")>;
608def: InstRW<[BWWriteResGroup6], (instregex "BTR(16|32|64)rr")>;
609def: InstRW<[BWWriteResGroup6], (instregex "BTS(16|32|64)ri8")>;
610def: InstRW<[BWWriteResGroup6], (instregex "BTS(16|32|64)rr")>;
611def: InstRW<[BWWriteResGroup6], (instregex "CDQ")>;
612def: InstRW<[BWWriteResGroup6], (instregex "CMOVAE(16|32|64)rr")>;
613def: InstRW<[BWWriteResGroup6], (instregex "CMOVB(16|32|64)rr")>;
614def: InstRW<[BWWriteResGroup6], (instregex "CMOVE(16|32|64)rr")>;
615def: InstRW<[BWWriteResGroup6], (instregex "CMOVG(16|32|64)rr")>;
616def: InstRW<[BWWriteResGroup6], (instregex "CMOVGE(16|32|64)rr")>;
617def: InstRW<[BWWriteResGroup6], (instregex "CMOVL(16|32|64)rr")>;
618def: InstRW<[BWWriteResGroup6], (instregex "CMOVLE(16|32|64)rr")>;
619def: InstRW<[BWWriteResGroup6], (instregex "CMOVNE(16|32|64)rr")>;
620def: InstRW<[BWWriteResGroup6], (instregex "CMOVNO(16|32|64)rr")>;
621def: InstRW<[BWWriteResGroup6], (instregex "CMOVNP(16|32|64)rr")>;
622def: InstRW<[BWWriteResGroup6], (instregex "CMOVNS(16|32|64)rr")>;
623def: InstRW<[BWWriteResGroup6], (instregex "CMOVO(16|32|64)rr")>;
624def: InstRW<[BWWriteResGroup6], (instregex "CMOVP(16|32|64)rr")>;
625def: InstRW<[BWWriteResGroup6], (instregex "CMOVS(16|32|64)rr")>;
626def: InstRW<[BWWriteResGroup6], (instregex "CQO")>;
627def: InstRW<[BWWriteResGroup6], (instregex "JAE_1")>;
628def: InstRW<[BWWriteResGroup6], (instregex "JAE_4")>;
629def: InstRW<[BWWriteResGroup6], (instregex "JA_1")>;
630def: InstRW<[BWWriteResGroup6], (instregex "JA_4")>;
631def: InstRW<[BWWriteResGroup6], (instregex "JBE_1")>;
632def: InstRW<[BWWriteResGroup6], (instregex "JBE_4")>;
633def: InstRW<[BWWriteResGroup6], (instregex "JB_1")>;
634def: InstRW<[BWWriteResGroup6], (instregex "JB_4")>;
635def: InstRW<[BWWriteResGroup6], (instregex "JE_1")>;
636def: InstRW<[BWWriteResGroup6], (instregex "JE_4")>;
637def: InstRW<[BWWriteResGroup6], (instregex "JGE_1")>;
638def: InstRW<[BWWriteResGroup6], (instregex "JGE_4")>;
639def: InstRW<[BWWriteResGroup6], (instregex "JG_1")>;
640def: InstRW<[BWWriteResGroup6], (instregex "JG_4")>;
641def: InstRW<[BWWriteResGroup6], (instregex "JLE_1")>;
642def: InstRW<[BWWriteResGroup6], (instregex "JLE_4")>;
643def: InstRW<[BWWriteResGroup6], (instregex "JL_1")>;
644def: InstRW<[BWWriteResGroup6], (instregex "JL_4")>;
645def: InstRW<[BWWriteResGroup6], (instregex "JMP_1")>;
646def: InstRW<[BWWriteResGroup6], (instregex "JMP_4")>;
647def: InstRW<[BWWriteResGroup6], (instregex "JNE_1")>;
648def: InstRW<[BWWriteResGroup6], (instregex "JNE_4")>;
649def: InstRW<[BWWriteResGroup6], (instregex "JNO_1")>;
650def: InstRW<[BWWriteResGroup6], (instregex "JNO_4")>;
651def: InstRW<[BWWriteResGroup6], (instregex "JNP_1")>;
652def: InstRW<[BWWriteResGroup6], (instregex "JNP_4")>;
653def: InstRW<[BWWriteResGroup6], (instregex "JNS_1")>;
654def: InstRW<[BWWriteResGroup6], (instregex "JNS_4")>;
655def: InstRW<[BWWriteResGroup6], (instregex "JO_1")>;
656def: InstRW<[BWWriteResGroup6], (instregex "JO_4")>;
657def: InstRW<[BWWriteResGroup6], (instregex "JP_1")>;
658def: InstRW<[BWWriteResGroup6], (instregex "JP_4")>;
659def: InstRW<[BWWriteResGroup6], (instregex "JS_1")>;
660def: InstRW<[BWWriteResGroup6], (instregex "JS_4")>;
661def: InstRW<[BWWriteResGroup6], (instregex "RORX32ri")>;
662def: InstRW<[BWWriteResGroup6], (instregex "RORX64ri")>;
663def: InstRW<[BWWriteResGroup6], (instregex "SAR(16|32|64)r1")>;
664def: InstRW<[BWWriteResGroup6], (instregex "SAR(16|32|64)ri")>;
665def: InstRW<[BWWriteResGroup6], (instregex "SAR8r1")>;
666def: InstRW<[BWWriteResGroup6], (instregex "SAR8ri")>;
667def: InstRW<[BWWriteResGroup6], (instregex "SARX32rr")>;
668def: InstRW<[BWWriteResGroup6], (instregex "SARX64rr")>;
Craig Topper1a88c502017-12-10 09:14:39 +0000669def: InstRW<[BWWriteResGroup6], (instregex "SBB(16|32|64)ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000670def: InstRW<[BWWriteResGroup6], (instregex "SBB(16|32|64)rr(_REV)?")>;
671def: InstRW<[BWWriteResGroup6], (instregex "SBB8rr(_REV)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000672def: InstRW<[BWWriteResGroup6], (instregex "SETAEr")>;
673def: InstRW<[BWWriteResGroup6], (instregex "SETBr")>;
674def: InstRW<[BWWriteResGroup6], (instregex "SETEr")>;
675def: InstRW<[BWWriteResGroup6], (instregex "SETGEr")>;
676def: InstRW<[BWWriteResGroup6], (instregex "SETGr")>;
677def: InstRW<[BWWriteResGroup6], (instregex "SETLEr")>;
678def: InstRW<[BWWriteResGroup6], (instregex "SETLr")>;
679def: InstRW<[BWWriteResGroup6], (instregex "SETNEr")>;
680def: InstRW<[BWWriteResGroup6], (instregex "SETNOr")>;
681def: InstRW<[BWWriteResGroup6], (instregex "SETNPr")>;
682def: InstRW<[BWWriteResGroup6], (instregex "SETNSr")>;
683def: InstRW<[BWWriteResGroup6], (instregex "SETOr")>;
684def: InstRW<[BWWriteResGroup6], (instregex "SETPr")>;
685def: InstRW<[BWWriteResGroup6], (instregex "SETSr")>;
686def: InstRW<[BWWriteResGroup6], (instregex "SHL(16|32|64)r1")>;
687def: InstRW<[BWWriteResGroup6], (instregex "SHL(16|32|64)ri")>;
688def: InstRW<[BWWriteResGroup6], (instregex "SHL8r1")>;
689def: InstRW<[BWWriteResGroup6], (instregex "SHL8ri")>;
690def: InstRW<[BWWriteResGroup6], (instregex "SHLX32rr")>;
691def: InstRW<[BWWriteResGroup6], (instregex "SHLX64rr")>;
692def: InstRW<[BWWriteResGroup6], (instregex "SHR(16|32|64)r1")>;
693def: InstRW<[BWWriteResGroup6], (instregex "SHR(16|32|64)ri")>;
694def: InstRW<[BWWriteResGroup6], (instregex "SHR8r1")>;
695def: InstRW<[BWWriteResGroup6], (instregex "SHR8ri")>;
696def: InstRW<[BWWriteResGroup6], (instregex "SHRX32rr")>;
697def: InstRW<[BWWriteResGroup6], (instregex "SHRX64rr")>;
698
699def BWWriteResGroup7 : SchedWriteRes<[BWPort15]> {
700 let Latency = 1;
701 let NumMicroOps = 1;
702 let ResourceCycles = [1];
703}
704def: InstRW<[BWWriteResGroup7], (instregex "ANDN32rr")>;
705def: InstRW<[BWWriteResGroup7], (instregex "ANDN64rr")>;
706def: InstRW<[BWWriteResGroup7], (instregex "BLSI32rr")>;
707def: InstRW<[BWWriteResGroup7], (instregex "BLSI64rr")>;
708def: InstRW<[BWWriteResGroup7], (instregex "BLSMSK32rr")>;
709def: InstRW<[BWWriteResGroup7], (instregex "BLSMSK64rr")>;
710def: InstRW<[BWWriteResGroup7], (instregex "BLSR32rr")>;
711def: InstRW<[BWWriteResGroup7], (instregex "BLSR64rr")>;
712def: InstRW<[BWWriteResGroup7], (instregex "BZHI32rr")>;
713def: InstRW<[BWWriteResGroup7], (instregex "BZHI64rr")>;
Craig Topper28e55382017-12-10 09:14:42 +0000714def: InstRW<[BWWriteResGroup7], (instregex "LEA(16|32|64)(_32)?r")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000715def: InstRW<[BWWriteResGroup7], (instregex "MMX_PABSBrr64")>;
716def: InstRW<[BWWriteResGroup7], (instregex "MMX_PABSDrr64")>;
717def: InstRW<[BWWriteResGroup7], (instregex "MMX_PABSWrr64")>;
718def: InstRW<[BWWriteResGroup7], (instregex "MMX_PADDBirr")>;
719def: InstRW<[BWWriteResGroup7], (instregex "MMX_PADDDirr")>;
720def: InstRW<[BWWriteResGroup7], (instregex "MMX_PADDQirr")>;
721def: InstRW<[BWWriteResGroup7], (instregex "MMX_PADDSBirr")>;
722def: InstRW<[BWWriteResGroup7], (instregex "MMX_PADDSWirr")>;
723def: InstRW<[BWWriteResGroup7], (instregex "MMX_PADDUSBirr")>;
724def: InstRW<[BWWriteResGroup7], (instregex "MMX_PADDUSWirr")>;
725def: InstRW<[BWWriteResGroup7], (instregex "MMX_PADDWirr")>;
726def: InstRW<[BWWriteResGroup7], (instregex "MMX_PAVGBirr")>;
727def: InstRW<[BWWriteResGroup7], (instregex "MMX_PAVGWirr")>;
728def: InstRW<[BWWriteResGroup7], (instregex "MMX_PCMPEQBirr")>;
729def: InstRW<[BWWriteResGroup7], (instregex "MMX_PCMPEQDirr")>;
730def: InstRW<[BWWriteResGroup7], (instregex "MMX_PCMPEQWirr")>;
731def: InstRW<[BWWriteResGroup7], (instregex "MMX_PCMPGTBirr")>;
732def: InstRW<[BWWriteResGroup7], (instregex "MMX_PCMPGTDirr")>;
733def: InstRW<[BWWriteResGroup7], (instregex "MMX_PCMPGTWirr")>;
734def: InstRW<[BWWriteResGroup7], (instregex "MMX_PMAXSWirr")>;
735def: InstRW<[BWWriteResGroup7], (instregex "MMX_PMAXUBirr")>;
736def: InstRW<[BWWriteResGroup7], (instregex "MMX_PMINSWirr")>;
737def: InstRW<[BWWriteResGroup7], (instregex "MMX_PMINUBirr")>;
738def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSIGNBrr64")>;
739def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSIGNDrr64")>;
740def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSIGNWrr64")>;
741def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSUBBirr")>;
742def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSUBDirr")>;
743def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSUBQirr")>;
744def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSUBSBirr")>;
745def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSUBSWirr")>;
746def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSUBUSBirr")>;
747def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSUBUSWirr")>;
748def: InstRW<[BWWriteResGroup7], (instregex "MMX_PSUBWirr")>;
749def: InstRW<[BWWriteResGroup7], (instregex "PABSBrr")>;
750def: InstRW<[BWWriteResGroup7], (instregex "PABSDrr")>;
751def: InstRW<[BWWriteResGroup7], (instregex "PABSWrr")>;
752def: InstRW<[BWWriteResGroup7], (instregex "PADDBrr")>;
753def: InstRW<[BWWriteResGroup7], (instregex "PADDDrr")>;
754def: InstRW<[BWWriteResGroup7], (instregex "PADDQrr")>;
755def: InstRW<[BWWriteResGroup7], (instregex "PADDSBrr")>;
756def: InstRW<[BWWriteResGroup7], (instregex "PADDSWrr")>;
757def: InstRW<[BWWriteResGroup7], (instregex "PADDUSBrr")>;
758def: InstRW<[BWWriteResGroup7], (instregex "PADDUSWrr")>;
759def: InstRW<[BWWriteResGroup7], (instregex "PADDWrr")>;
760def: InstRW<[BWWriteResGroup7], (instregex "PAVGBrr")>;
761def: InstRW<[BWWriteResGroup7], (instregex "PAVGWrr")>;
762def: InstRW<[BWWriteResGroup7], (instregex "PCMPEQBrr")>;
763def: InstRW<[BWWriteResGroup7], (instregex "PCMPEQDrr")>;
764def: InstRW<[BWWriteResGroup7], (instregex "PCMPEQQrr")>;
765def: InstRW<[BWWriteResGroup7], (instregex "PCMPEQWrr")>;
766def: InstRW<[BWWriteResGroup7], (instregex "PCMPGTBrr")>;
767def: InstRW<[BWWriteResGroup7], (instregex "PCMPGTDrr")>;
768def: InstRW<[BWWriteResGroup7], (instregex "PCMPGTWrr")>;
769def: InstRW<[BWWriteResGroup7], (instregex "PMAXSBrr")>;
770def: InstRW<[BWWriteResGroup7], (instregex "PMAXSDrr")>;
771def: InstRW<[BWWriteResGroup7], (instregex "PMAXSWrr")>;
772def: InstRW<[BWWriteResGroup7], (instregex "PMAXUBrr")>;
773def: InstRW<[BWWriteResGroup7], (instregex "PMAXUDrr")>;
774def: InstRW<[BWWriteResGroup7], (instregex "PMAXUWrr")>;
775def: InstRW<[BWWriteResGroup7], (instregex "PMINSBrr")>;
776def: InstRW<[BWWriteResGroup7], (instregex "PMINSDrr")>;
777def: InstRW<[BWWriteResGroup7], (instregex "PMINSWrr")>;
778def: InstRW<[BWWriteResGroup7], (instregex "PMINUBrr")>;
779def: InstRW<[BWWriteResGroup7], (instregex "PMINUDrr")>;
780def: InstRW<[BWWriteResGroup7], (instregex "PMINUWrr")>;
781def: InstRW<[BWWriteResGroup7], (instregex "PSIGNBrr128")>;
782def: InstRW<[BWWriteResGroup7], (instregex "PSIGNDrr128")>;
783def: InstRW<[BWWriteResGroup7], (instregex "PSIGNWrr128")>;
784def: InstRW<[BWWriteResGroup7], (instregex "PSUBBrr")>;
785def: InstRW<[BWWriteResGroup7], (instregex "PSUBDrr")>;
786def: InstRW<[BWWriteResGroup7], (instregex "PSUBQrr")>;
787def: InstRW<[BWWriteResGroup7], (instregex "PSUBSBrr")>;
788def: InstRW<[BWWriteResGroup7], (instregex "PSUBSWrr")>;
789def: InstRW<[BWWriteResGroup7], (instregex "PSUBUSBrr")>;
790def: InstRW<[BWWriteResGroup7], (instregex "PSUBUSWrr")>;
791def: InstRW<[BWWriteResGroup7], (instregex "PSUBWrr")>;
792def: InstRW<[BWWriteResGroup7], (instregex "VPABSBYrr")>;
793def: InstRW<[BWWriteResGroup7], (instregex "VPABSBrr")>;
794def: InstRW<[BWWriteResGroup7], (instregex "VPABSDYrr")>;
795def: InstRW<[BWWriteResGroup7], (instregex "VPABSDrr")>;
796def: InstRW<[BWWriteResGroup7], (instregex "VPABSWYrr")>;
797def: InstRW<[BWWriteResGroup7], (instregex "VPABSWrr")>;
798def: InstRW<[BWWriteResGroup7], (instregex "VPADDBYrr")>;
799def: InstRW<[BWWriteResGroup7], (instregex "VPADDBrr")>;
800def: InstRW<[BWWriteResGroup7], (instregex "VPADDDYrr")>;
801def: InstRW<[BWWriteResGroup7], (instregex "VPADDDrr")>;
802def: InstRW<[BWWriteResGroup7], (instregex "VPADDQYrr")>;
803def: InstRW<[BWWriteResGroup7], (instregex "VPADDQrr")>;
804def: InstRW<[BWWriteResGroup7], (instregex "VPADDSBYrr")>;
805def: InstRW<[BWWriteResGroup7], (instregex "VPADDSBrr")>;
806def: InstRW<[BWWriteResGroup7], (instregex "VPADDSWYrr")>;
807def: InstRW<[BWWriteResGroup7], (instregex "VPADDSWrr")>;
808def: InstRW<[BWWriteResGroup7], (instregex "VPADDUSBYrr")>;
809def: InstRW<[BWWriteResGroup7], (instregex "VPADDUSBrr")>;
810def: InstRW<[BWWriteResGroup7], (instregex "VPADDUSWYrr")>;
811def: InstRW<[BWWriteResGroup7], (instregex "VPADDUSWrr")>;
812def: InstRW<[BWWriteResGroup7], (instregex "VPADDWYrr")>;
813def: InstRW<[BWWriteResGroup7], (instregex "VPADDWrr")>;
814def: InstRW<[BWWriteResGroup7], (instregex "VPAVGBYrr")>;
815def: InstRW<[BWWriteResGroup7], (instregex "VPAVGBrr")>;
816def: InstRW<[BWWriteResGroup7], (instregex "VPAVGWYrr")>;
817def: InstRW<[BWWriteResGroup7], (instregex "VPAVGWrr")>;
818def: InstRW<[BWWriteResGroup7], (instregex "VPCMPEQBYrr")>;
819def: InstRW<[BWWriteResGroup7], (instregex "VPCMPEQBrr")>;
820def: InstRW<[BWWriteResGroup7], (instregex "VPCMPEQDYrr")>;
821def: InstRW<[BWWriteResGroup7], (instregex "VPCMPEQDrr")>;
822def: InstRW<[BWWriteResGroup7], (instregex "VPCMPEQQYrr")>;
823def: InstRW<[BWWriteResGroup7], (instregex "VPCMPEQQrr")>;
824def: InstRW<[BWWriteResGroup7], (instregex "VPCMPEQWYrr")>;
825def: InstRW<[BWWriteResGroup7], (instregex "VPCMPEQWrr")>;
826def: InstRW<[BWWriteResGroup7], (instregex "VPCMPGTBYrr")>;
827def: InstRW<[BWWriteResGroup7], (instregex "VPCMPGTBrr")>;
828def: InstRW<[BWWriteResGroup7], (instregex "VPCMPGTDYrr")>;
829def: InstRW<[BWWriteResGroup7], (instregex "VPCMPGTDrr")>;
830def: InstRW<[BWWriteResGroup7], (instregex "VPCMPGTWYrr")>;
831def: InstRW<[BWWriteResGroup7], (instregex "VPCMPGTWrr")>;
832def: InstRW<[BWWriteResGroup7], (instregex "VPMAXSBYrr")>;
833def: InstRW<[BWWriteResGroup7], (instregex "VPMAXSBrr")>;
834def: InstRW<[BWWriteResGroup7], (instregex "VPMAXSDYrr")>;
835def: InstRW<[BWWriteResGroup7], (instregex "VPMAXSDrr")>;
836def: InstRW<[BWWriteResGroup7], (instregex "VPMAXSWYrr")>;
837def: InstRW<[BWWriteResGroup7], (instregex "VPMAXSWrr")>;
838def: InstRW<[BWWriteResGroup7], (instregex "VPMAXUBYrr")>;
839def: InstRW<[BWWriteResGroup7], (instregex "VPMAXUBrr")>;
840def: InstRW<[BWWriteResGroup7], (instregex "VPMAXUDYrr")>;
841def: InstRW<[BWWriteResGroup7], (instregex "VPMAXUDrr")>;
842def: InstRW<[BWWriteResGroup7], (instregex "VPMAXUWYrr")>;
843def: InstRW<[BWWriteResGroup7], (instregex "VPMAXUWrr")>;
844def: InstRW<[BWWriteResGroup7], (instregex "VPMINSBYrr")>;
845def: InstRW<[BWWriteResGroup7], (instregex "VPMINSBrr")>;
846def: InstRW<[BWWriteResGroup7], (instregex "VPMINSDYrr")>;
847def: InstRW<[BWWriteResGroup7], (instregex "VPMINSDrr")>;
848def: InstRW<[BWWriteResGroup7], (instregex "VPMINSWYrr")>;
849def: InstRW<[BWWriteResGroup7], (instregex "VPMINSWrr")>;
850def: InstRW<[BWWriteResGroup7], (instregex "VPMINUBYrr")>;
851def: InstRW<[BWWriteResGroup7], (instregex "VPMINUBrr")>;
852def: InstRW<[BWWriteResGroup7], (instregex "VPMINUDYrr")>;
853def: InstRW<[BWWriteResGroup7], (instregex "VPMINUDrr")>;
854def: InstRW<[BWWriteResGroup7], (instregex "VPMINUWYrr")>;
855def: InstRW<[BWWriteResGroup7], (instregex "VPMINUWrr")>;
856def: InstRW<[BWWriteResGroup7], (instregex "VPSIGNBYrr256")>;
857def: InstRW<[BWWriteResGroup7], (instregex "VPSIGNBrr128")>;
858def: InstRW<[BWWriteResGroup7], (instregex "VPSIGNDYrr256")>;
859def: InstRW<[BWWriteResGroup7], (instregex "VPSIGNDrr128")>;
860def: InstRW<[BWWriteResGroup7], (instregex "VPSIGNWYrr256")>;
861def: InstRW<[BWWriteResGroup7], (instregex "VPSIGNWrr128")>;
862def: InstRW<[BWWriteResGroup7], (instregex "VPSUBBYrr")>;
863def: InstRW<[BWWriteResGroup7], (instregex "VPSUBBrr")>;
864def: InstRW<[BWWriteResGroup7], (instregex "VPSUBDYrr")>;
865def: InstRW<[BWWriteResGroup7], (instregex "VPSUBDrr")>;
866def: InstRW<[BWWriteResGroup7], (instregex "VPSUBQYrr")>;
867def: InstRW<[BWWriteResGroup7], (instregex "VPSUBQrr")>;
868def: InstRW<[BWWriteResGroup7], (instregex "VPSUBSBYrr")>;
869def: InstRW<[BWWriteResGroup7], (instregex "VPSUBSBrr")>;
870def: InstRW<[BWWriteResGroup7], (instregex "VPSUBSWYrr")>;
871def: InstRW<[BWWriteResGroup7], (instregex "VPSUBSWrr")>;
872def: InstRW<[BWWriteResGroup7], (instregex "VPSUBUSBYrr")>;
873def: InstRW<[BWWriteResGroup7], (instregex "VPSUBUSBrr")>;
874def: InstRW<[BWWriteResGroup7], (instregex "VPSUBUSWYrr")>;
875def: InstRW<[BWWriteResGroup7], (instregex "VPSUBUSWrr")>;
876def: InstRW<[BWWriteResGroup7], (instregex "VPSUBWYrr")>;
877def: InstRW<[BWWriteResGroup7], (instregex "VPSUBWrr")>;
878
879def BWWriteResGroup8 : SchedWriteRes<[BWPort015]> {
880 let Latency = 1;
881 let NumMicroOps = 1;
882 let ResourceCycles = [1];
883}
884def: InstRW<[BWWriteResGroup8], (instregex "BLENDPDrri")>;
885def: InstRW<[BWWriteResGroup8], (instregex "BLENDPSrri")>;
886def: InstRW<[BWWriteResGroup8], (instregex "MMX_MOVD64from64rr")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000887def: InstRW<[BWWriteResGroup8], (instregex "MMX_MOVQ64rr(_REV)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000888def: InstRW<[BWWriteResGroup8], (instregex "MMX_PANDNirr")>;
889def: InstRW<[BWWriteResGroup8], (instregex "MMX_PANDirr")>;
890def: InstRW<[BWWriteResGroup8], (instregex "MMX_PORirr")>;
891def: InstRW<[BWWriteResGroup8], (instregex "MMX_PXORirr")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000892def: InstRW<[BWWriteResGroup8], (instregex "MOVDQArr(_REV)?")>;
893def: InstRW<[BWWriteResGroup8], (instregex "MOVDQUrr(_REV)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000894def: InstRW<[BWWriteResGroup8], (instregex "MOVPQI2QIrr")>;
895def: InstRW<[BWWriteResGroup8], (instregex "PANDNrr")>;
896def: InstRW<[BWWriteResGroup8], (instregex "PANDrr")>;
897def: InstRW<[BWWriteResGroup8], (instregex "PORrr")>;
898def: InstRW<[BWWriteResGroup8], (instregex "PXORrr")>;
899def: InstRW<[BWWriteResGroup8], (instregex "VBLENDPDYrri")>;
900def: InstRW<[BWWriteResGroup8], (instregex "VBLENDPDrri")>;
901def: InstRW<[BWWriteResGroup8], (instregex "VBLENDPSYrri")>;
902def: InstRW<[BWWriteResGroup8], (instregex "VBLENDPSrri")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000903def: InstRW<[BWWriteResGroup8], (instregex "VMOVDQAYrr(_REV)?")>;
904def: InstRW<[BWWriteResGroup8], (instregex "VMOVDQArr(_REV)?")>;
905def: InstRW<[BWWriteResGroup8], (instregex "VMOVDQUYrr(_REV)?")>;
906def: InstRW<[BWWriteResGroup8], (instregex "VMOVDQUrr(_REV)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000907def: InstRW<[BWWriteResGroup8], (instregex "VMOVPQI2QIrr")>;
908def: InstRW<[BWWriteResGroup8], (instregex "VMOVZPQILo2PQIrr")>;
909def: InstRW<[BWWriteResGroup8], (instregex "VPANDNYrr")>;
910def: InstRW<[BWWriteResGroup8], (instregex "VPANDNrr")>;
911def: InstRW<[BWWriteResGroup8], (instregex "VPANDYrr")>;
912def: InstRW<[BWWriteResGroup8], (instregex "VPANDrr")>;
913def: InstRW<[BWWriteResGroup8], (instregex "VPBLENDDYrri")>;
914def: InstRW<[BWWriteResGroup8], (instregex "VPBLENDDrri")>;
915def: InstRW<[BWWriteResGroup8], (instregex "VPORYrr")>;
916def: InstRW<[BWWriteResGroup8], (instregex "VPORrr")>;
917def: InstRW<[BWWriteResGroup8], (instregex "VPXORYrr")>;
918def: InstRW<[BWWriteResGroup8], (instregex "VPXORrr")>;
919
920def BWWriteResGroup9 : SchedWriteRes<[BWPort0156]> {
921 let Latency = 1;
922 let NumMicroOps = 1;
923 let ResourceCycles = [1];
924}
Craig Topper1a88c502017-12-10 09:14:39 +0000925def: InstRW<[BWWriteResGroup9], (instregex "ADD(16|32|64)ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000926def: InstRW<[BWWriteResGroup9], (instregex "ADD(16|32|64)rr(_REV)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000927def: InstRW<[BWWriteResGroup9], (instregex "ADD8i8")>;
928def: InstRW<[BWWriteResGroup9], (instregex "ADD8ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000929def: InstRW<[BWWriteResGroup9], (instregex "ADD8rr(_REV)?")>;
Craig Topper1a88c502017-12-10 09:14:39 +0000930def: InstRW<[BWWriteResGroup9], (instregex "AND(16|32|64)ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000931def: InstRW<[BWWriteResGroup9], (instregex "AND(16|32|64)rr(_REV)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000932def: InstRW<[BWWriteResGroup9], (instregex "AND8i8")>;
933def: InstRW<[BWWriteResGroup9], (instregex "AND8ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000934def: InstRW<[BWWriteResGroup9], (instregex "AND8rr(_REV)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000935def: InstRW<[BWWriteResGroup9], (instregex "CBW")>;
936def: InstRW<[BWWriteResGroup9], (instregex "CLC")>;
937def: InstRW<[BWWriteResGroup9], (instregex "CMC")>;
Craig Topper1a88c502017-12-10 09:14:39 +0000938def: InstRW<[BWWriteResGroup9], (instregex "CMP(16|32|64)ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000939def: InstRW<[BWWriteResGroup9], (instregex "CMP(16|32|64)rr(_REV)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000940def: InstRW<[BWWriteResGroup9], (instregex "CMP8i8")>;
941def: InstRW<[BWWriteResGroup9], (instregex "CMP8ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000942def: InstRW<[BWWriteResGroup9], (instregex "CMP8rr(_REV)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000943def: InstRW<[BWWriteResGroup9], (instregex "CWDE")>;
944def: InstRW<[BWWriteResGroup9], (instregex "DEC(16|32|64)r")>;
945def: InstRW<[BWWriteResGroup9], (instregex "DEC8r")>;
946def: InstRW<[BWWriteResGroup9], (instregex "INC(16|32|64)r")>;
947def: InstRW<[BWWriteResGroup9], (instregex "INC8r")>;
948def: InstRW<[BWWriteResGroup9], (instregex "LAHF")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000949def: InstRW<[BWWriteResGroup9], (instregex "MOV(16|32|64)rr(_REV)?")>;
950def: InstRW<[BWWriteResGroup9], (instregex "MOV8ri(_alt)?")>;
951def: InstRW<[BWWriteResGroup9], (instregex "MOV8rr(_REV)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000952def: InstRW<[BWWriteResGroup9], (instregex "MOVSX(16|32|64)rr16")>;
953def: InstRW<[BWWriteResGroup9], (instregex "MOVSX(16|32|64)rr32")>;
954def: InstRW<[BWWriteResGroup9], (instregex "MOVSX(16|32|64)rr8")>;
955def: InstRW<[BWWriteResGroup9], (instregex "MOVZX(16|32|64)rr16")>;
956def: InstRW<[BWWriteResGroup9], (instregex "MOVZX(16|32|64)rr8")>;
957def: InstRW<[BWWriteResGroup9], (instregex "NEG(16|32|64)r")>;
958def: InstRW<[BWWriteResGroup9], (instregex "NEG8r")>;
959def: InstRW<[BWWriteResGroup9], (instregex "NOOP")>;
960def: InstRW<[BWWriteResGroup9], (instregex "NOT(16|32|64)r")>;
961def: InstRW<[BWWriteResGroup9], (instregex "NOT8r")>;
Craig Topper1a88c502017-12-10 09:14:39 +0000962def: InstRW<[BWWriteResGroup9], (instregex "OR(16|32|64)ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000963def: InstRW<[BWWriteResGroup9], (instregex "OR(16|32|64)rr(_REV)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000964def: InstRW<[BWWriteResGroup9], (instregex "OR8i8")>;
965def: InstRW<[BWWriteResGroup9], (instregex "OR8ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000966def: InstRW<[BWWriteResGroup9], (instregex "OR8rr(_REV)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000967def: InstRW<[BWWriteResGroup9], (instregex "SAHF")>;
968def: InstRW<[BWWriteResGroup9], (instregex "SGDT64m")>;
969def: InstRW<[BWWriteResGroup9], (instregex "SIDT64m")>;
970def: InstRW<[BWWriteResGroup9], (instregex "SLDT64m")>;
971def: InstRW<[BWWriteResGroup9], (instregex "SMSW16m")>;
972def: InstRW<[BWWriteResGroup9], (instregex "STC")>;
973def: InstRW<[BWWriteResGroup9], (instregex "STRm")>;
Craig Topper1a88c502017-12-10 09:14:39 +0000974def: InstRW<[BWWriteResGroup9], (instregex "SUB(16|32|64)ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000975def: InstRW<[BWWriteResGroup9], (instregex "SUB(16|32|64)rr(_REV)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000976def: InstRW<[BWWriteResGroup9], (instregex "SUB8i8")>;
977def: InstRW<[BWWriteResGroup9], (instregex "SUB8ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000978def: InstRW<[BWWriteResGroup9], (instregex "SUB8rr(_REV)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000979def: InstRW<[BWWriteResGroup9], (instregex "SYSCALL")>;
980def: InstRW<[BWWriteResGroup9], (instregex "TEST(16|32|64)rr")>;
981def: InstRW<[BWWriteResGroup9], (instregex "TEST8i8")>;
982def: InstRW<[BWWriteResGroup9], (instregex "TEST8ri")>;
983def: InstRW<[BWWriteResGroup9], (instregex "TEST8rr")>;
984def: InstRW<[BWWriteResGroup9], (instregex "XCHG(16|32|64)rr")>;
Craig Topper1a88c502017-12-10 09:14:39 +0000985def: InstRW<[BWWriteResGroup9], (instregex "XOR(16|32|64)ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000986def: InstRW<[BWWriteResGroup9], (instregex "XOR(16|32|64)rr(_REV)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000987def: InstRW<[BWWriteResGroup9], (instregex "XOR8i8")>;
988def: InstRW<[BWWriteResGroup9], (instregex "XOR8ri")>;
Craig Topper391c6f92017-12-10 01:24:08 +0000989def: InstRW<[BWWriteResGroup9], (instregex "XOR8rr(_REV)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000990
991def BWWriteResGroup10 : SchedWriteRes<[BWPort4,BWPort237]> {
992 let Latency = 1;
993 let NumMicroOps = 2;
994 let ResourceCycles = [1,1];
995}
996def: InstRW<[BWWriteResGroup10], (instregex "FBSTPm")>;
997def: InstRW<[BWWriteResGroup10], (instregex "MMX_MOVD64from64rm")>;
998def: InstRW<[BWWriteResGroup10], (instregex "MMX_MOVD64mr")>;
999def: InstRW<[BWWriteResGroup10], (instregex "MMX_MOVNTQmr")>;
1000def: InstRW<[BWWriteResGroup10], (instregex "MMX_MOVQ64mr")>;
1001def: InstRW<[BWWriteResGroup10], (instregex "MOV(16|32|64)mr")>;
1002def: InstRW<[BWWriteResGroup10], (instregex "MOV8mi")>;
1003def: InstRW<[BWWriteResGroup10], (instregex "MOV8mr")>;
1004def: InstRW<[BWWriteResGroup10], (instregex "MOVAPDmr")>;
1005def: InstRW<[BWWriteResGroup10], (instregex "MOVAPSmr")>;
1006def: InstRW<[BWWriteResGroup10], (instregex "MOVDQAmr")>;
1007def: InstRW<[BWWriteResGroup10], (instregex "MOVDQUmr")>;
1008def: InstRW<[BWWriteResGroup10], (instregex "MOVHPDmr")>;
1009def: InstRW<[BWWriteResGroup10], (instregex "MOVHPSmr")>;
1010def: InstRW<[BWWriteResGroup10], (instregex "MOVLPDmr")>;
1011def: InstRW<[BWWriteResGroup10], (instregex "MOVLPSmr")>;
1012def: InstRW<[BWWriteResGroup10], (instregex "MOVNTDQmr")>;
1013def: InstRW<[BWWriteResGroup10], (instregex "MOVNTI_64mr")>;
1014def: InstRW<[BWWriteResGroup10], (instregex "MOVNTImr")>;
1015def: InstRW<[BWWriteResGroup10], (instregex "MOVNTPDmr")>;
1016def: InstRW<[BWWriteResGroup10], (instregex "MOVNTPSmr")>;
1017def: InstRW<[BWWriteResGroup10], (instregex "MOVPDI2DImr")>;
1018def: InstRW<[BWWriteResGroup10], (instregex "MOVPQI2QImr")>;
1019def: InstRW<[BWWriteResGroup10], (instregex "MOVPQIto64mr")>;
Craig Topper90c9c152017-12-10 09:14:44 +00001020def: InstRW<[BWWriteResGroup10], (instregex "MOVSDmr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001021def: InstRW<[BWWriteResGroup10], (instregex "MOVSSmr")>;
1022def: InstRW<[BWWriteResGroup10], (instregex "MOVUPDmr")>;
1023def: InstRW<[BWWriteResGroup10], (instregex "MOVUPSmr")>;
1024def: InstRW<[BWWriteResGroup10], (instregex "ST_FP32m")>;
1025def: InstRW<[BWWriteResGroup10], (instregex "ST_FP64m")>;
1026def: InstRW<[BWWriteResGroup10], (instregex "ST_FP80m")>;
1027def: InstRW<[BWWriteResGroup10], (instregex "VEXTRACTF128mr")>;
1028def: InstRW<[BWWriteResGroup10], (instregex "VEXTRACTI128mr")>;
1029def: InstRW<[BWWriteResGroup10], (instregex "VMOVAPDYmr")>;
1030def: InstRW<[BWWriteResGroup10], (instregex "VMOVAPDmr")>;
1031def: InstRW<[BWWriteResGroup10], (instregex "VMOVAPSYmr")>;
1032def: InstRW<[BWWriteResGroup10], (instregex "VMOVAPSmr")>;
1033def: InstRW<[BWWriteResGroup10], (instregex "VMOVDQAYmr")>;
1034def: InstRW<[BWWriteResGroup10], (instregex "VMOVDQAmr")>;
1035def: InstRW<[BWWriteResGroup10], (instregex "VMOVDQUYmr")>;
1036def: InstRW<[BWWriteResGroup10], (instregex "VMOVDQUmr")>;
1037def: InstRW<[BWWriteResGroup10], (instregex "VMOVHPDmr")>;
1038def: InstRW<[BWWriteResGroup10], (instregex "VMOVHPSmr")>;
1039def: InstRW<[BWWriteResGroup10], (instregex "VMOVLPDmr")>;
1040def: InstRW<[BWWriteResGroup10], (instregex "VMOVLPSmr")>;
1041def: InstRW<[BWWriteResGroup10], (instregex "VMOVNTDQYmr")>;
1042def: InstRW<[BWWriteResGroup10], (instregex "VMOVNTDQmr")>;
1043def: InstRW<[BWWriteResGroup10], (instregex "VMOVNTPDYmr")>;
1044def: InstRW<[BWWriteResGroup10], (instregex "VMOVNTPDmr")>;
1045def: InstRW<[BWWriteResGroup10], (instregex "VMOVNTPSYmr")>;
1046def: InstRW<[BWWriteResGroup10], (instregex "VMOVNTPSmr")>;
1047def: InstRW<[BWWriteResGroup10], (instregex "VMOVPDI2DImr")>;
1048def: InstRW<[BWWriteResGroup10], (instregex "VMOVPQI2QImr")>;
1049def: InstRW<[BWWriteResGroup10], (instregex "VMOVPQIto64mr")>;
1050def: InstRW<[BWWriteResGroup10], (instregex "VMOVSDmr")>;
1051def: InstRW<[BWWriteResGroup10], (instregex "VMOVSSmr")>;
1052def: InstRW<[BWWriteResGroup10], (instregex "VMOVUPDYmr")>;
1053def: InstRW<[BWWriteResGroup10], (instregex "VMOVUPDmr")>;
1054def: InstRW<[BWWriteResGroup10], (instregex "VMOVUPSYmr")>;
1055def: InstRW<[BWWriteResGroup10], (instregex "VMOVUPSmr")>;
1056
1057def BWWriteResGroup11 : SchedWriteRes<[BWPort5]> {
1058 let Latency = 2;
1059 let NumMicroOps = 2;
1060 let ResourceCycles = [2];
1061}
1062def: InstRW<[BWWriteResGroup11], (instregex "BLENDVPDrr0")>;
1063def: InstRW<[BWWriteResGroup11], (instregex "BLENDVPSrr0")>;
1064def: InstRW<[BWWriteResGroup11], (instregex "MMX_PINSRWirri")>;
1065def: InstRW<[BWWriteResGroup11], (instregex "PBLENDVBrr0")>;
1066def: InstRW<[BWWriteResGroup11], (instregex "PINSRBrr")>;
1067def: InstRW<[BWWriteResGroup11], (instregex "PINSRDrr")>;
1068def: InstRW<[BWWriteResGroup11], (instregex "PINSRQrr")>;
1069def: InstRW<[BWWriteResGroup11], (instregex "PINSRWrri")>;
1070def: InstRW<[BWWriteResGroup11], (instregex "VBLENDVPDYrr")>;
1071def: InstRW<[BWWriteResGroup11], (instregex "VBLENDVPDrr")>;
1072def: InstRW<[BWWriteResGroup11], (instregex "VBLENDVPSYrr")>;
1073def: InstRW<[BWWriteResGroup11], (instregex "VBLENDVPSrr")>;
1074def: InstRW<[BWWriteResGroup11], (instregex "VPBLENDVBYrr")>;
1075def: InstRW<[BWWriteResGroup11], (instregex "VPBLENDVBrr")>;
1076def: InstRW<[BWWriteResGroup11], (instregex "VPINSRBrr")>;
1077def: InstRW<[BWWriteResGroup11], (instregex "VPINSRDrr")>;
1078def: InstRW<[BWWriteResGroup11], (instregex "VPINSRQrr")>;
1079def: InstRW<[BWWriteResGroup11], (instregex "VPINSRWrri")>;
1080
1081def BWWriteResGroup12 : SchedWriteRes<[BWPort01]> {
1082 let Latency = 2;
1083 let NumMicroOps = 2;
1084 let ResourceCycles = [2];
1085}
1086def: InstRW<[BWWriteResGroup12], (instregex "FDECSTP")>;
1087
1088def BWWriteResGroup13 : SchedWriteRes<[BWPort06]> {
1089 let Latency = 2;
1090 let NumMicroOps = 2;
1091 let ResourceCycles = [2];
1092}
1093def: InstRW<[BWWriteResGroup13], (instregex "ROL(16|32|64)r1")>;
1094def: InstRW<[BWWriteResGroup13], (instregex "ROL(16|32|64)ri")>;
1095def: InstRW<[BWWriteResGroup13], (instregex "ROL8r1")>;
1096def: InstRW<[BWWriteResGroup13], (instregex "ROL8ri")>;
1097def: InstRW<[BWWriteResGroup13], (instregex "ROR(16|32|64)r1")>;
1098def: InstRW<[BWWriteResGroup13], (instregex "ROR(16|32|64)ri")>;
1099def: InstRW<[BWWriteResGroup13], (instregex "ROR8r1")>;
1100def: InstRW<[BWWriteResGroup13], (instregex "ROR8ri")>;
1101
1102def BWWriteResGroup14 : SchedWriteRes<[BWPort0156]> {
1103 let Latency = 2;
1104 let NumMicroOps = 2;
1105 let ResourceCycles = [2];
1106}
1107def: InstRW<[BWWriteResGroup14], (instregex "LFENCE")>;
1108def: InstRW<[BWWriteResGroup14], (instregex "MFENCE")>;
1109def: InstRW<[BWWriteResGroup14], (instregex "WAIT")>;
1110def: InstRW<[BWWriteResGroup14], (instregex "XGETBV")>;
1111
1112def BWWriteResGroup15 : SchedWriteRes<[BWPort0,BWPort5]> {
1113 let Latency = 2;
1114 let NumMicroOps = 2;
1115 let ResourceCycles = [1,1];
1116}
1117def: InstRW<[BWWriteResGroup15], (instregex "CVTPS2PDrr")>;
1118def: InstRW<[BWWriteResGroup15], (instregex "CVTSS2SDrr")>;
1119def: InstRW<[BWWriteResGroup15], (instregex "EXTRACTPSrr")>;
1120def: InstRW<[BWWriteResGroup15], (instregex "MMX_PEXTRWirri")>;
1121def: InstRW<[BWWriteResGroup15], (instregex "PEXTRBrr")>;
1122def: InstRW<[BWWriteResGroup15], (instregex "PEXTRDrr")>;
1123def: InstRW<[BWWriteResGroup15], (instregex "PEXTRQrr")>;
1124def: InstRW<[BWWriteResGroup15], (instregex "PEXTRWri")>;
1125def: InstRW<[BWWriteResGroup15], (instregex "PEXTRWrr_REV")>;
1126def: InstRW<[BWWriteResGroup15], (instregex "PSLLDrr")>;
1127def: InstRW<[BWWriteResGroup15], (instregex "PSLLQrr")>;
1128def: InstRW<[BWWriteResGroup15], (instregex "PSLLWrr")>;
1129def: InstRW<[BWWriteResGroup15], (instregex "PSRADrr")>;
1130def: InstRW<[BWWriteResGroup15], (instregex "PSRAWrr")>;
1131def: InstRW<[BWWriteResGroup15], (instregex "PSRLDrr")>;
1132def: InstRW<[BWWriteResGroup15], (instregex "PSRLQrr")>;
1133def: InstRW<[BWWriteResGroup15], (instregex "PSRLWrr")>;
1134def: InstRW<[BWWriteResGroup15], (instregex "PTESTrr")>;
1135def: InstRW<[BWWriteResGroup15], (instregex "VCVTPH2PSYrr")>;
1136def: InstRW<[BWWriteResGroup15], (instregex "VCVTPH2PSrr")>;
1137def: InstRW<[BWWriteResGroup15], (instregex "VCVTPS2PDrr")>;
1138def: InstRW<[BWWriteResGroup15], (instregex "VCVTSS2SDrr")>;
1139def: InstRW<[BWWriteResGroup15], (instregex "VEXTRACTPSrr")>;
1140def: InstRW<[BWWriteResGroup15], (instregex "VPEXTRBrr")>;
1141def: InstRW<[BWWriteResGroup15], (instregex "VPEXTRDrr")>;
1142def: InstRW<[BWWriteResGroup15], (instregex "VPEXTRQrr")>;
1143def: InstRW<[BWWriteResGroup15], (instregex "VPEXTRWri")>;
1144def: InstRW<[BWWriteResGroup15], (instregex "VPEXTRWrr_REV")>;
1145def: InstRW<[BWWriteResGroup15], (instregex "VPSLLDrr")>;
1146def: InstRW<[BWWriteResGroup15], (instregex "VPSLLQrr")>;
1147def: InstRW<[BWWriteResGroup15], (instregex "VPSLLWrr")>;
1148def: InstRW<[BWWriteResGroup15], (instregex "VPSRADrr")>;
1149def: InstRW<[BWWriteResGroup15], (instregex "VPSRAWrr")>;
1150def: InstRW<[BWWriteResGroup15], (instregex "VPSRLDrr")>;
1151def: InstRW<[BWWriteResGroup15], (instregex "VPSRLQrr")>;
1152def: InstRW<[BWWriteResGroup15], (instregex "VPSRLWrr")>;
1153def: InstRW<[BWWriteResGroup15], (instregex "VPTESTrr")>;
1154
1155def BWWriteResGroup16 : SchedWriteRes<[BWPort6,BWPort0156]> {
1156 let Latency = 2;
1157 let NumMicroOps = 2;
1158 let ResourceCycles = [1,1];
1159}
1160def: InstRW<[BWWriteResGroup16], (instregex "CLFLUSH")>;
1161
1162def BWWriteResGroup17 : SchedWriteRes<[BWPort01,BWPort015]> {
1163 let Latency = 2;
1164 let NumMicroOps = 2;
1165 let ResourceCycles = [1,1];
1166}
1167def: InstRW<[BWWriteResGroup17], (instregex "MMX_MOVDQ2Qrr")>;
1168
1169def BWWriteResGroup18 : SchedWriteRes<[BWPort237,BWPort0156]> {
1170 let Latency = 2;
1171 let NumMicroOps = 2;
1172 let ResourceCycles = [1,1];
1173}
1174def: InstRW<[BWWriteResGroup18], (instregex "SFENCE")>;
1175
1176def BWWriteResGroup19 : SchedWriteRes<[BWPort06,BWPort15]> {
1177 let Latency = 2;
1178 let NumMicroOps = 2;
1179 let ResourceCycles = [1,1];
1180}
1181def: InstRW<[BWWriteResGroup19], (instregex "BEXTR32rr")>;
1182def: InstRW<[BWWriteResGroup19], (instregex "BEXTR64rr")>;
1183def: InstRW<[BWWriteResGroup19], (instregex "BSWAP(16|32|64)r")>;
1184
1185def BWWriteResGroup20 : SchedWriteRes<[BWPort06,BWPort0156]> {
1186 let Latency = 2;
1187 let NumMicroOps = 2;
1188 let ResourceCycles = [1,1];
1189}
1190def: InstRW<[BWWriteResGroup20], (instregex "ADC8i8")>;
1191def: InstRW<[BWWriteResGroup20], (instregex "ADC8ri")>;
1192def: InstRW<[BWWriteResGroup20], (instregex "CMOVA(16|32|64)rr")>;
1193def: InstRW<[BWWriteResGroup20], (instregex "CMOVBE(16|32|64)rr")>;
1194def: InstRW<[BWWriteResGroup20], (instregex "CWD")>;
1195def: InstRW<[BWWriteResGroup20], (instregex "JRCXZ")>;
1196def: InstRW<[BWWriteResGroup20], (instregex "SBB8i8")>;
1197def: InstRW<[BWWriteResGroup20], (instregex "SBB8ri")>;
1198def: InstRW<[BWWriteResGroup20], (instregex "SETAr")>;
1199def: InstRW<[BWWriteResGroup20], (instregex "SETBEr")>;
1200
1201def BWWriteResGroup21 : SchedWriteRes<[BWPort4,BWPort5,BWPort237]> {
1202 let Latency = 2;
1203 let NumMicroOps = 3;
1204 let ResourceCycles = [1,1,1];
1205}
1206def: InstRW<[BWWriteResGroup21], (instregex "EXTRACTPSmr")>;
1207def: InstRW<[BWWriteResGroup21], (instregex "PEXTRBmr")>;
1208def: InstRW<[BWWriteResGroup21], (instregex "PEXTRDmr")>;
1209def: InstRW<[BWWriteResGroup21], (instregex "PEXTRQmr")>;
1210def: InstRW<[BWWriteResGroup21], (instregex "PEXTRWmr")>;
1211def: InstRW<[BWWriteResGroup21], (instregex "STMXCSR")>;
1212def: InstRW<[BWWriteResGroup21], (instregex "VEXTRACTPSmr")>;
1213def: InstRW<[BWWriteResGroup21], (instregex "VPEXTRBmr")>;
1214def: InstRW<[BWWriteResGroup21], (instregex "VPEXTRDmr")>;
1215def: InstRW<[BWWriteResGroup21], (instregex "VPEXTRQmr")>;
1216def: InstRW<[BWWriteResGroup21], (instregex "VPEXTRWmr")>;
1217def: InstRW<[BWWriteResGroup21], (instregex "VSTMXCSR")>;
1218
1219def BWWriteResGroup22 : SchedWriteRes<[BWPort4,BWPort6,BWPort237]> {
1220 let Latency = 2;
1221 let NumMicroOps = 3;
1222 let ResourceCycles = [1,1,1];
1223}
1224def: InstRW<[BWWriteResGroup22], (instregex "FNSTCW16m")>;
1225
1226def BWWriteResGroup23 : SchedWriteRes<[BWPort4,BWPort237,BWPort06]> {
1227 let Latency = 2;
1228 let NumMicroOps = 3;
1229 let ResourceCycles = [1,1,1];
1230}
1231def: InstRW<[BWWriteResGroup23], (instregex "SETAEm")>;
1232def: InstRW<[BWWriteResGroup23], (instregex "SETBm")>;
1233def: InstRW<[BWWriteResGroup23], (instregex "SETEm")>;
1234def: InstRW<[BWWriteResGroup23], (instregex "SETGEm")>;
1235def: InstRW<[BWWriteResGroup23], (instregex "SETGm")>;
1236def: InstRW<[BWWriteResGroup23], (instregex "SETLEm")>;
1237def: InstRW<[BWWriteResGroup23], (instregex "SETLm")>;
1238def: InstRW<[BWWriteResGroup23], (instregex "SETNEm")>;
1239def: InstRW<[BWWriteResGroup23], (instregex "SETNOm")>;
1240def: InstRW<[BWWriteResGroup23], (instregex "SETNPm")>;
1241def: InstRW<[BWWriteResGroup23], (instregex "SETNSm")>;
1242def: InstRW<[BWWriteResGroup23], (instregex "SETOm")>;
1243def: InstRW<[BWWriteResGroup23], (instregex "SETPm")>;
1244def: InstRW<[BWWriteResGroup23], (instregex "SETSm")>;
1245
1246def BWWriteResGroup24 : SchedWriteRes<[BWPort4,BWPort237,BWPort15]> {
1247 let Latency = 2;
1248 let NumMicroOps = 3;
1249 let ResourceCycles = [1,1,1];
1250}
1251def: InstRW<[BWWriteResGroup24], (instregex "MOVBE(16|32|64)mr")>;
1252
1253def BWWriteResGroup25 : SchedWriteRes<[BWPort4,BWPort237,BWPort0156]> {
1254 let Latency = 2;
1255 let NumMicroOps = 3;
1256 let ResourceCycles = [1,1,1];
1257}
Craig Topper391c6f92017-12-10 01:24:08 +00001258def: InstRW<[BWWriteResGroup25], (instregex "PUSH(16|32|64)r(mr)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001259def: InstRW<[BWWriteResGroup25], (instregex "PUSH64i8")>;
1260def: InstRW<[BWWriteResGroup25], (instregex "STOSB")>;
1261def: InstRW<[BWWriteResGroup25], (instregex "STOSL")>;
1262def: InstRW<[BWWriteResGroup25], (instregex "STOSQ")>;
1263def: InstRW<[BWWriteResGroup25], (instregex "STOSW")>;
1264
1265def BWWriteResGroup26 : SchedWriteRes<[BWPort0]> {
1266 let Latency = 3;
1267 let NumMicroOps = 1;
1268 let ResourceCycles = [1];
1269}
1270def: InstRW<[BWWriteResGroup26], (instregex "MOVMSKPDrr")>;
1271def: InstRW<[BWWriteResGroup26], (instregex "MOVMSKPSrr")>;
1272def: InstRW<[BWWriteResGroup26], (instregex "PMOVMSKBrr")>;
1273def: InstRW<[BWWriteResGroup26], (instregex "VMOVMSKPDYrr")>;
1274def: InstRW<[BWWriteResGroup26], (instregex "VMOVMSKPDrr")>;
1275def: InstRW<[BWWriteResGroup26], (instregex "VMOVMSKPSYrr")>;
1276def: InstRW<[BWWriteResGroup26], (instregex "VMOVMSKPSrr")>;
1277def: InstRW<[BWWriteResGroup26], (instregex "VPMOVMSKBYrr")>;
1278def: InstRW<[BWWriteResGroup26], (instregex "VPMOVMSKBrr")>;
1279
1280def BWWriteResGroup27 : SchedWriteRes<[BWPort1]> {
1281 let Latency = 3;
1282 let NumMicroOps = 1;
1283 let ResourceCycles = [1];
1284}
1285def: InstRW<[BWWriteResGroup27], (instregex "ADDPDrr")>;
1286def: InstRW<[BWWriteResGroup27], (instregex "ADDPSrr")>;
1287def: InstRW<[BWWriteResGroup27], (instregex "ADDSDrr")>;
1288def: InstRW<[BWWriteResGroup27], (instregex "ADDSSrr")>;
1289def: InstRW<[BWWriteResGroup27], (instregex "ADDSUBPDrr")>;
1290def: InstRW<[BWWriteResGroup27], (instregex "ADDSUBPSrr")>;
1291def: InstRW<[BWWriteResGroup27], (instregex "ADD_FPrST0")>;
1292def: InstRW<[BWWriteResGroup27], (instregex "ADD_FST0r")>;
1293def: InstRW<[BWWriteResGroup27], (instregex "ADD_FrST0")>;
1294def: InstRW<[BWWriteResGroup27], (instregex "BSF(16|32|64)rr")>;
1295def: InstRW<[BWWriteResGroup27], (instregex "BSR(16|32|64)rr")>;
1296def: InstRW<[BWWriteResGroup27], (instregex "CMPPDrri")>;
1297def: InstRW<[BWWriteResGroup27], (instregex "CMPPSrri")>;
Craig Topper6c659102017-12-10 09:14:37 +00001298def: InstRW<[BWWriteResGroup27], (instregex "CMPSDrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001299def: InstRW<[BWWriteResGroup27], (instregex "CMPSSrr")>;
1300def: InstRW<[BWWriteResGroup27], (instregex "COMISDrr")>;
1301def: InstRW<[BWWriteResGroup27], (instregex "COMISSrr")>;
1302def: InstRW<[BWWriteResGroup27], (instregex "CVTDQ2PSrr")>;
1303def: InstRW<[BWWriteResGroup27], (instregex "CVTPS2DQrr")>;
1304def: InstRW<[BWWriteResGroup27], (instregex "CVTTPS2DQrr")>;
Craig Topper391c6f92017-12-10 01:24:08 +00001305def: InstRW<[BWWriteResGroup27], (instregex "IMUL(32|64)rr(i8)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001306def: InstRW<[BWWriteResGroup27], (instregex "IMUL8r")>;
1307def: InstRW<[BWWriteResGroup27], (instregex "LZCNT(16|32|64)rr")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00001308def: InstRW<[BWWriteResGroup27], (instregex "MAX(C?)PDrr")>;
1309def: InstRW<[BWWriteResGroup27], (instregex "MAX(C?)PSrr")>;
1310def: InstRW<[BWWriteResGroup27], (instregex "MAX(C?)SDrr")>;
1311def: InstRW<[BWWriteResGroup27], (instregex "MAX(C?)SSrr")>;
1312def: InstRW<[BWWriteResGroup27], (instregex "MIN(C?)PDrr")>;
1313def: InstRW<[BWWriteResGroup27], (instregex "MIN(C?)PSrr")>;
1314def: InstRW<[BWWriteResGroup27], (instregex "MIN(C?)SDrr")>;
1315def: InstRW<[BWWriteResGroup27], (instregex "MIN(C?)SSrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001316def: InstRW<[BWWriteResGroup27], (instregex "MMX_CVTPI2PSirr")>;
1317def: InstRW<[BWWriteResGroup27], (instregex "MUL8r")>;
1318def: InstRW<[BWWriteResGroup27], (instregex "PDEP32rr")>;
1319def: InstRW<[BWWriteResGroup27], (instregex "PDEP64rr")>;
1320def: InstRW<[BWWriteResGroup27], (instregex "PEXT32rr")>;
1321def: InstRW<[BWWriteResGroup27], (instregex "PEXT64rr")>;
1322def: InstRW<[BWWriteResGroup27], (instregex "POPCNT(16|32|64)rr")>;
1323def: InstRW<[BWWriteResGroup27], (instregex "SHLD(16|32|64)rri8")>;
1324def: InstRW<[BWWriteResGroup27], (instregex "SHRD(16|32|64)rri8")>;
1325def: InstRW<[BWWriteResGroup27], (instregex "SUBPDrr")>;
1326def: InstRW<[BWWriteResGroup27], (instregex "SUBPSrr")>;
1327def: InstRW<[BWWriteResGroup27], (instregex "SUBR_FPrST0")>;
1328def: InstRW<[BWWriteResGroup27], (instregex "SUBR_FST0r")>;
1329def: InstRW<[BWWriteResGroup27], (instregex "SUBR_FrST0")>;
1330def: InstRW<[BWWriteResGroup27], (instregex "SUBSDrr")>;
1331def: InstRW<[BWWriteResGroup27], (instregex "SUBSSrr")>;
1332def: InstRW<[BWWriteResGroup27], (instregex "SUB_FPrST0")>;
1333def: InstRW<[BWWriteResGroup27], (instregex "SUB_FST0r")>;
1334def: InstRW<[BWWriteResGroup27], (instregex "SUB_FrST0")>;
1335def: InstRW<[BWWriteResGroup27], (instregex "TZCNT(16|32|64)rr")>;
1336def: InstRW<[BWWriteResGroup27], (instregex "UCOMISDrr")>;
1337def: InstRW<[BWWriteResGroup27], (instregex "UCOMISSrr")>;
1338def: InstRW<[BWWriteResGroup27], (instregex "VADDPDYrr")>;
1339def: InstRW<[BWWriteResGroup27], (instregex "VADDPDrr")>;
1340def: InstRW<[BWWriteResGroup27], (instregex "VADDPSYrr")>;
1341def: InstRW<[BWWriteResGroup27], (instregex "VADDPSrr")>;
1342def: InstRW<[BWWriteResGroup27], (instregex "VADDSDrr")>;
1343def: InstRW<[BWWriteResGroup27], (instregex "VADDSSrr")>;
1344def: InstRW<[BWWriteResGroup27], (instregex "VADDSUBPDYrr")>;
1345def: InstRW<[BWWriteResGroup27], (instregex "VADDSUBPDrr")>;
1346def: InstRW<[BWWriteResGroup27], (instregex "VADDSUBPSYrr")>;
1347def: InstRW<[BWWriteResGroup27], (instregex "VADDSUBPSrr")>;
1348def: InstRW<[BWWriteResGroup27], (instregex "VCMPPDYrri")>;
1349def: InstRW<[BWWriteResGroup27], (instregex "VCMPPDrri")>;
1350def: InstRW<[BWWriteResGroup27], (instregex "VCMPPSYrri")>;
1351def: InstRW<[BWWriteResGroup27], (instregex "VCMPPSrri")>;
1352def: InstRW<[BWWriteResGroup27], (instregex "VCMPSDrr")>;
1353def: InstRW<[BWWriteResGroup27], (instregex "VCMPSSrr")>;
1354def: InstRW<[BWWriteResGroup27], (instregex "VCOMISDrr")>;
1355def: InstRW<[BWWriteResGroup27], (instregex "VCOMISSrr")>;
1356def: InstRW<[BWWriteResGroup27], (instregex "VCVTDQ2PSYrr")>;
1357def: InstRW<[BWWriteResGroup27], (instregex "VCVTDQ2PSrr")>;
1358def: InstRW<[BWWriteResGroup27], (instregex "VCVTPS2DQYrr")>;
1359def: InstRW<[BWWriteResGroup27], (instregex "VCVTPS2DQrr")>;
1360def: InstRW<[BWWriteResGroup27], (instregex "VCVTTPS2DQYrr")>;
1361def: InstRW<[BWWriteResGroup27], (instregex "VCVTTPS2DQrr")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00001362def: InstRW<[BWWriteResGroup27], (instregex "VMAX(C?)PDYrr")>;
1363def: InstRW<[BWWriteResGroup27], (instregex "VMAX(C?)PDrr")>;
1364def: InstRW<[BWWriteResGroup27], (instregex "VMAX(C?)PSYrr")>;
1365def: InstRW<[BWWriteResGroup27], (instregex "VMAX(C?)PSrr")>;
1366def: InstRW<[BWWriteResGroup27], (instregex "VMAX(C?)SDrr")>;
1367def: InstRW<[BWWriteResGroup27], (instregex "VMAX(C?)SSrr")>;
1368def: InstRW<[BWWriteResGroup27], (instregex "VMIN(C?)PDYrr")>;
1369def: InstRW<[BWWriteResGroup27], (instregex "VMIN(C?)PDrr")>;
1370def: InstRW<[BWWriteResGroup27], (instregex "VMIN(C?)PSYrr")>;
1371def: InstRW<[BWWriteResGroup27], (instregex "VMIN(C?)PSrr")>;
1372def: InstRW<[BWWriteResGroup27], (instregex "VMIN(C?)SDrr")>;
1373def: InstRW<[BWWriteResGroup27], (instregex "VMIN(C?)SSrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001374def: InstRW<[BWWriteResGroup27], (instregex "VSUBPDYrr")>;
1375def: InstRW<[BWWriteResGroup27], (instregex "VSUBPDrr")>;
1376def: InstRW<[BWWriteResGroup27], (instregex "VSUBPSYrr")>;
1377def: InstRW<[BWWriteResGroup27], (instregex "VSUBPSrr")>;
1378def: InstRW<[BWWriteResGroup27], (instregex "VSUBSDrr")>;
1379def: InstRW<[BWWriteResGroup27], (instregex "VSUBSSrr")>;
1380def: InstRW<[BWWriteResGroup27], (instregex "VUCOMISDrr")>;
1381def: InstRW<[BWWriteResGroup27], (instregex "VUCOMISSrr")>;
1382
1383def BWWriteResGroup27_16 : SchedWriteRes<[BWPort1, BWPort0156]> {
1384 let Latency = 3;
1385 let NumMicroOps = 2;
1386 let ResourceCycles = [1,1];
1387}
Craig Topper391c6f92017-12-10 01:24:08 +00001388def: InstRW<[BWWriteResGroup27_16], (instregex "IMUL16rr(i8)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001389
1390def BWWriteResGroup28 : SchedWriteRes<[BWPort5]> {
1391 let Latency = 3;
1392 let NumMicroOps = 1;
1393 let ResourceCycles = [1];
1394}
1395def: InstRW<[BWWriteResGroup28], (instregex "VBROADCASTSDYrr")>;
1396def: InstRW<[BWWriteResGroup28], (instregex "VBROADCASTSSYrr")>;
1397def: InstRW<[BWWriteResGroup28], (instregex "VEXTRACTF128rr")>;
1398def: InstRW<[BWWriteResGroup28], (instregex "VEXTRACTI128rr")>;
1399def: InstRW<[BWWriteResGroup28], (instregex "VINSERTF128rr")>;
1400def: InstRW<[BWWriteResGroup28], (instregex "VINSERTI128rr")>;
1401def: InstRW<[BWWriteResGroup28], (instregex "VPBROADCASTBYrr")>;
1402def: InstRW<[BWWriteResGroup28], (instregex "VPBROADCASTBrr")>;
1403def: InstRW<[BWWriteResGroup28], (instregex "VPBROADCASTDYrr")>;
1404def: InstRW<[BWWriteResGroup28], (instregex "VPBROADCASTQYrr")>;
1405def: InstRW<[BWWriteResGroup28], (instregex "VPBROADCASTWYrr")>;
1406def: InstRW<[BWWriteResGroup28], (instregex "VPBROADCASTWrr")>;
1407def: InstRW<[BWWriteResGroup28], (instregex "VPERM2F128rr")>;
1408def: InstRW<[BWWriteResGroup28], (instregex "VPERM2I128rr")>;
1409def: InstRW<[BWWriteResGroup28], (instregex "VPERMDYrr")>;
1410def: InstRW<[BWWriteResGroup28], (instregex "VPERMPDYri")>;
1411def: InstRW<[BWWriteResGroup28], (instregex "VPERMPSYrr")>;
1412def: InstRW<[BWWriteResGroup28], (instregex "VPERMQYri")>;
1413def: InstRW<[BWWriteResGroup28], (instregex "VPMOVSXBDYrr")>;
1414def: InstRW<[BWWriteResGroup28], (instregex "VPMOVSXBQYrr")>;
1415def: InstRW<[BWWriteResGroup28], (instregex "VPMOVSXBWYrr")>;
1416def: InstRW<[BWWriteResGroup28], (instregex "VPMOVSXDQYrr")>;
1417def: InstRW<[BWWriteResGroup28], (instregex "VPMOVSXWDYrr")>;
1418def: InstRW<[BWWriteResGroup28], (instregex "VPMOVSXWQYrr")>;
1419def: InstRW<[BWWriteResGroup28], (instregex "VPMOVZXBDYrr")>;
1420def: InstRW<[BWWriteResGroup28], (instregex "VPMOVZXBQYrr")>;
1421def: InstRW<[BWWriteResGroup28], (instregex "VPMOVZXBWYrr")>;
1422def: InstRW<[BWWriteResGroup28], (instregex "VPMOVZXDQYrr")>;
1423def: InstRW<[BWWriteResGroup28], (instregex "VPMOVZXWDYrr")>;
1424def: InstRW<[BWWriteResGroup28], (instregex "VPMOVZXWQYrr")>;
1425
1426def BWWriteResGroup29 : SchedWriteRes<[BWPort01]> {
1427 let Latency = 3;
1428 let NumMicroOps = 1;
1429 let ResourceCycles = [1];
1430}
1431def: InstRW<[BWWriteResGroup29], (instregex "MULPDrr")>;
1432def: InstRW<[BWWriteResGroup29], (instregex "MULPSrr")>;
1433def: InstRW<[BWWriteResGroup29], (instregex "MULSDrr")>;
1434def: InstRW<[BWWriteResGroup29], (instregex "MULSSrr")>;
1435def: InstRW<[BWWriteResGroup29], (instregex "VMULPDYrr")>;
1436def: InstRW<[BWWriteResGroup29], (instregex "VMULPDrr")>;
1437def: InstRW<[BWWriteResGroup29], (instregex "VMULPSYrr")>;
1438def: InstRW<[BWWriteResGroup29], (instregex "VMULPSrr")>;
1439def: InstRW<[BWWriteResGroup29], (instregex "VMULSDrr")>;
1440def: InstRW<[BWWriteResGroup29], (instregex "VMULSSrr")>;
1441
1442def BWWriteResGroup30 : SchedWriteRes<[BWPort0156]> {
1443 let Latency = 3;
1444 let NumMicroOps = 3;
1445 let ResourceCycles = [3];
1446}
1447def: InstRW<[BWWriteResGroup30], (instregex "XADD(16|32|64)rr")>;
1448def: InstRW<[BWWriteResGroup30], (instregex "XADD8rr")>;
1449def: InstRW<[BWWriteResGroup30], (instregex "XCHG8rr")>;
1450
1451def BWWriteResGroup31 : SchedWriteRes<[BWPort0,BWPort5]> {
1452 let Latency = 3;
1453 let NumMicroOps = 3;
1454 let ResourceCycles = [2,1];
1455}
1456def: InstRW<[BWWriteResGroup31], (instregex "VPSLLVDYrr")>;
1457def: InstRW<[BWWriteResGroup31], (instregex "VPSLLVDrr")>;
1458def: InstRW<[BWWriteResGroup31], (instregex "VPSRAVDYrr")>;
1459def: InstRW<[BWWriteResGroup31], (instregex "VPSRAVDrr")>;
1460def: InstRW<[BWWriteResGroup31], (instregex "VPSRLVDYrr")>;
1461def: InstRW<[BWWriteResGroup31], (instregex "VPSRLVDrr")>;
1462
1463def BWWriteResGroup32 : SchedWriteRes<[BWPort5,BWPort15]> {
1464 let Latency = 3;
1465 let NumMicroOps = 3;
1466 let ResourceCycles = [2,1];
1467}
1468def: InstRW<[BWWriteResGroup32], (instregex "MMX_PHADDSWrr64")>;
1469def: InstRW<[BWWriteResGroup32], (instregex "MMX_PHADDWrr64")>;
1470def: InstRW<[BWWriteResGroup32], (instregex "MMX_PHADDrr64")>;
1471def: InstRW<[BWWriteResGroup32], (instregex "MMX_PHSUBDrr64")>;
1472def: InstRW<[BWWriteResGroup32], (instregex "MMX_PHSUBSWrr64")>;
1473def: InstRW<[BWWriteResGroup32], (instregex "MMX_PHSUBWrr64")>;
1474def: InstRW<[BWWriteResGroup32], (instregex "PHADDDrr")>;
1475def: InstRW<[BWWriteResGroup32], (instregex "PHADDSWrr128")>;
1476def: InstRW<[BWWriteResGroup32], (instregex "PHADDWrr")>;
1477def: InstRW<[BWWriteResGroup32], (instregex "PHSUBDrr")>;
1478def: InstRW<[BWWriteResGroup32], (instregex "PHSUBSWrr128")>;
1479def: InstRW<[BWWriteResGroup32], (instregex "PHSUBWrr")>;
1480def: InstRW<[BWWriteResGroup32], (instregex "VPHADDDYrr")>;
1481def: InstRW<[BWWriteResGroup32], (instregex "VPHADDDrr")>;
1482def: InstRW<[BWWriteResGroup32], (instregex "VPHADDSWrr128")>;
1483def: InstRW<[BWWriteResGroup32], (instregex "VPHADDSWrr256")>;
1484def: InstRW<[BWWriteResGroup32], (instregex "VPHADDWYrr")>;
1485def: InstRW<[BWWriteResGroup32], (instregex "VPHADDWrr")>;
1486def: InstRW<[BWWriteResGroup32], (instregex "VPHSUBDYrr")>;
1487def: InstRW<[BWWriteResGroup32], (instregex "VPHSUBDrr")>;
1488def: InstRW<[BWWriteResGroup32], (instregex "VPHSUBSWrr128")>;
1489def: InstRW<[BWWriteResGroup32], (instregex "VPHSUBSWrr256")>;
1490def: InstRW<[BWWriteResGroup32], (instregex "VPHSUBWYrr")>;
1491def: InstRW<[BWWriteResGroup32], (instregex "VPHSUBWrr")>;
1492
1493def BWWriteResGroup33 : SchedWriteRes<[BWPort5,BWPort0156]> {
1494 let Latency = 3;
1495 let NumMicroOps = 3;
1496 let ResourceCycles = [2,1];
1497}
1498def: InstRW<[BWWriteResGroup33], (instregex "MMX_PACKSSDWirr")>;
1499def: InstRW<[BWWriteResGroup33], (instregex "MMX_PACKSSWBirr")>;
1500def: InstRW<[BWWriteResGroup33], (instregex "MMX_PACKUSWBirr")>;
1501
1502def BWWriteResGroup34 : SchedWriteRes<[BWPort6,BWPort0156]> {
1503 let Latency = 3;
1504 let NumMicroOps = 3;
1505 let ResourceCycles = [1,2];
1506}
1507def: InstRW<[BWWriteResGroup34], (instregex "CLD")>;
1508
1509def BWWriteResGroup35 : SchedWriteRes<[BWPort06,BWPort0156]> {
1510 let Latency = 3;
1511 let NumMicroOps = 3;
1512 let ResourceCycles = [1,2];
1513}
1514def: InstRW<[BWWriteResGroup35], (instregex "RCL(16|32|64)r1")>;
1515def: InstRW<[BWWriteResGroup35], (instregex "RCL(16|32|64)ri")>;
1516def: InstRW<[BWWriteResGroup35], (instregex "RCL8r1")>;
1517def: InstRW<[BWWriteResGroup35], (instregex "RCL8ri")>;
1518def: InstRW<[BWWriteResGroup35], (instregex "RCR(16|32|64)r1")>;
1519def: InstRW<[BWWriteResGroup35], (instregex "RCR(16|32|64)ri")>;
1520def: InstRW<[BWWriteResGroup35], (instregex "RCR8r1")>;
1521def: InstRW<[BWWriteResGroup35], (instregex "RCR8ri")>;
1522
1523def BWWriteResGroup36 : SchedWriteRes<[BWPort06,BWPort0156]> {
1524 let Latency = 3;
1525 let NumMicroOps = 3;
1526 let ResourceCycles = [2,1];
1527}
1528def: InstRW<[BWWriteResGroup36], (instregex "ROL(16|32|64)rCL")>;
1529def: InstRW<[BWWriteResGroup36], (instregex "ROL8rCL")>;
1530def: InstRW<[BWWriteResGroup36], (instregex "ROR(16|32|64)rCL")>;
1531def: InstRW<[BWWriteResGroup36], (instregex "ROR8rCL")>;
1532def: InstRW<[BWWriteResGroup36], (instregex "SAR(16|32|64)rCL")>;
1533def: InstRW<[BWWriteResGroup36], (instregex "SAR8rCL")>;
1534def: InstRW<[BWWriteResGroup36], (instregex "SHL(16|32|64)rCL")>;
1535def: InstRW<[BWWriteResGroup36], (instregex "SHL8rCL")>;
1536def: InstRW<[BWWriteResGroup36], (instregex "SHR(16|32|64)rCL")>;
1537def: InstRW<[BWWriteResGroup36], (instregex "SHR8rCL")>;
1538
1539def BWWriteResGroup37 : SchedWriteRes<[BWPort4,BWPort6,BWPort237,BWPort0156]> {
1540 let Latency = 3;
1541 let NumMicroOps = 4;
1542 let ResourceCycles = [1,1,1,1];
1543}
1544def: InstRW<[BWWriteResGroup37], (instregex "CALL(16|32|64)r")>;
1545
1546def BWWriteResGroup38 : SchedWriteRes<[BWPort4,BWPort237,BWPort06,BWPort0156]> {
1547 let Latency = 3;
1548 let NumMicroOps = 4;
1549 let ResourceCycles = [1,1,1,1];
1550}
1551def: InstRW<[BWWriteResGroup38], (instregex "CALL64pcrel32")>;
1552def: InstRW<[BWWriteResGroup38], (instregex "SETAm")>;
1553def: InstRW<[BWWriteResGroup38], (instregex "SETBEm")>;
1554
1555def BWWriteResGroup39 : SchedWriteRes<[BWPort0,BWPort1]> {
1556 let Latency = 4;
1557 let NumMicroOps = 2;
1558 let ResourceCycles = [1,1];
1559}
1560def: InstRW<[BWWriteResGroup39], (instregex "CVTSD2SI64rr")>;
1561def: InstRW<[BWWriteResGroup39], (instregex "CVTSD2SIrr")>;
1562def: InstRW<[BWWriteResGroup39], (instregex "CVTSS2SI64rr")>;
1563def: InstRW<[BWWriteResGroup39], (instregex "CVTSS2SIrr")>;
1564def: InstRW<[BWWriteResGroup39], (instregex "CVTTSD2SI64rr")>;
1565def: InstRW<[BWWriteResGroup39], (instregex "CVTTSD2SIrr")>;
1566def: InstRW<[BWWriteResGroup39], (instregex "CVTTSS2SI64rr")>;
1567def: InstRW<[BWWriteResGroup39], (instregex "CVTTSS2SIrr")>;
1568def: InstRW<[BWWriteResGroup39], (instregex "VCVTSD2SI64rr")>;
1569def: InstRW<[BWWriteResGroup39], (instregex "VCVTSD2SIrr")>;
1570def: InstRW<[BWWriteResGroup39], (instregex "VCVTSS2SI64rr")>;
1571def: InstRW<[BWWriteResGroup39], (instregex "VCVTSS2SIrr")>;
1572def: InstRW<[BWWriteResGroup39], (instregex "VCVTTSD2SI64rr")>;
1573def: InstRW<[BWWriteResGroup39], (instregex "VCVTTSD2SIrr")>;
1574def: InstRW<[BWWriteResGroup39], (instregex "VCVTTSS2SI64rr")>;
1575def: InstRW<[BWWriteResGroup39], (instregex "VCVTTSS2SIrr")>;
1576
1577def BWWriteResGroup40 : SchedWriteRes<[BWPort0,BWPort5]> {
1578 let Latency = 4;
1579 let NumMicroOps = 2;
1580 let ResourceCycles = [1,1];
1581}
1582def: InstRW<[BWWriteResGroup40], (instregex "VCVTPS2PDYrr")>;
1583def: InstRW<[BWWriteResGroup40], (instregex "VPSLLDYrr")>;
1584def: InstRW<[BWWriteResGroup40], (instregex "VPSLLQYrr")>;
1585def: InstRW<[BWWriteResGroup40], (instregex "VPSLLWYrr")>;
1586def: InstRW<[BWWriteResGroup40], (instregex "VPSRADYrr")>;
1587def: InstRW<[BWWriteResGroup40], (instregex "VPSRAWYrr")>;
1588def: InstRW<[BWWriteResGroup40], (instregex "VPSRLDYrr")>;
1589def: InstRW<[BWWriteResGroup40], (instregex "VPSRLQYrr")>;
1590def: InstRW<[BWWriteResGroup40], (instregex "VPSRLWYrr")>;
1591def: InstRW<[BWWriteResGroup40], (instregex "VPTESTYrr")>;
1592
1593def BWWriteResGroup41 : SchedWriteRes<[BWPort0,BWPort0156]> {
1594 let Latency = 4;
1595 let NumMicroOps = 2;
1596 let ResourceCycles = [1,1];
1597}
1598def: InstRW<[BWWriteResGroup41], (instregex "FNSTSW16r")>;
1599
1600def BWWriteResGroup42 : SchedWriteRes<[BWPort1,BWPort5]> {
1601 let Latency = 4;
1602 let NumMicroOps = 2;
1603 let ResourceCycles = [1,1];
1604}
1605def: InstRW<[BWWriteResGroup42], (instregex "CVTDQ2PDrr")>;
1606def: InstRW<[BWWriteResGroup42], (instregex "CVTPD2DQrr")>;
1607def: InstRW<[BWWriteResGroup42], (instregex "CVTPD2PSrr")>;
1608def: InstRW<[BWWriteResGroup42], (instregex "CVTSD2SSrr")>;
Craig Toppera0be5a02017-12-10 19:47:56 +00001609def: InstRW<[BWWriteResGroup42], (instregex "CVTSI642SDrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001610def: InstRW<[BWWriteResGroup42], (instregex "CVTSI2SDrr")>;
1611def: InstRW<[BWWriteResGroup42], (instregex "CVTSI2SSrr")>;
1612def: InstRW<[BWWriteResGroup42], (instregex "CVTTPD2DQrr")>;
1613def: InstRW<[BWWriteResGroup42], (instregex "IMUL(32|64)r")>;
1614def: InstRW<[BWWriteResGroup42], (instregex "MMX_CVTPD2PIirr")>;
1615def: InstRW<[BWWriteResGroup42], (instregex "MMX_CVTPI2PDirr")>;
1616def: InstRW<[BWWriteResGroup42], (instregex "MMX_CVTPS2PIirr")>;
1617def: InstRW<[BWWriteResGroup42], (instregex "MMX_CVTTPD2PIirr")>;
1618def: InstRW<[BWWriteResGroup42], (instregex "MMX_CVTTPS2PIirr")>;
1619def: InstRW<[BWWriteResGroup42], (instregex "MUL(32|64)r")>;
1620def: InstRW<[BWWriteResGroup42], (instregex "MULX64rr")>;
1621def: InstRW<[BWWriteResGroup42], (instregex "VCVTDQ2PDrr")>;
1622def: InstRW<[BWWriteResGroup42], (instregex "VCVTPD2DQrr")>;
1623def: InstRW<[BWWriteResGroup42], (instregex "VCVTPD2PSrr")>;
1624def: InstRW<[BWWriteResGroup42], (instregex "VCVTPS2PHrr")>;
1625def: InstRW<[BWWriteResGroup42], (instregex "VCVTSD2SSrr")>;
Craig Toppera0be5a02017-12-10 19:47:56 +00001626def: InstRW<[BWWriteResGroup42], (instregex "VCVTSI642SDrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001627def: InstRW<[BWWriteResGroup42], (instregex "VCVTSI2SDrr")>;
1628def: InstRW<[BWWriteResGroup42], (instregex "VCVTSI2SSrr")>;
1629def: InstRW<[BWWriteResGroup42], (instregex "VCVTTPD2DQrr")>;
1630
1631def BWWriteResGroup42_16 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
1632 let Latency = 4;
1633 let NumMicroOps = 4;
1634}
1635def: InstRW<[BWWriteResGroup42_16], (instregex "IMUL16r")>;
1636def: InstRW<[BWWriteResGroup42_16], (instregex "MUL16r")>;
1637
1638def BWWriteResGroup43 : SchedWriteRes<[BWPort0,BWPort4,BWPort237]> {
1639 let Latency = 4;
1640 let NumMicroOps = 3;
1641 let ResourceCycles = [1,1,1];
1642}
1643def: InstRW<[BWWriteResGroup43], (instregex "FNSTSWm")>;
1644
1645def BWWriteResGroup44 : SchedWriteRes<[BWPort1,BWPort4,BWPort237]> {
1646 let Latency = 4;
1647 let NumMicroOps = 3;
1648 let ResourceCycles = [1,1,1];
1649}
1650def: InstRW<[BWWriteResGroup44], (instregex "ISTT_FP16m")>;
1651def: InstRW<[BWWriteResGroup44], (instregex "ISTT_FP32m")>;
1652def: InstRW<[BWWriteResGroup44], (instregex "ISTT_FP64m")>;
1653def: InstRW<[BWWriteResGroup44], (instregex "IST_F16m")>;
1654def: InstRW<[BWWriteResGroup44], (instregex "IST_F32m")>;
1655def: InstRW<[BWWriteResGroup44], (instregex "IST_FP16m")>;
1656def: InstRW<[BWWriteResGroup44], (instregex "IST_FP32m")>;
1657def: InstRW<[BWWriteResGroup44], (instregex "IST_FP64m")>;
1658def: InstRW<[BWWriteResGroup44], (instregex "VCVTPS2PHYmr")>;
1659def: InstRW<[BWWriteResGroup44], (instregex "VCVTPS2PHmr")>;
1660
1661def BWWriteResGroup45 : SchedWriteRes<[BWPort0156]> {
1662 let Latency = 4;
1663 let NumMicroOps = 4;
1664 let ResourceCycles = [4];
1665}
1666def: InstRW<[BWWriteResGroup45], (instregex "FNCLEX")>;
1667
1668def BWWriteResGroup46 : SchedWriteRes<[BWPort015,BWPort0156]> {
1669 let Latency = 4;
1670 let NumMicroOps = 4;
1671 let ResourceCycles = [1,3];
1672}
1673def: InstRW<[BWWriteResGroup46], (instregex "VZEROUPPER")>;
1674
1675def BWWriteResGroup47 : SchedWriteRes<[BWPort0]> {
1676 let Latency = 5;
1677 let NumMicroOps = 1;
1678 let ResourceCycles = [1];
1679}
1680def: InstRW<[BWWriteResGroup47], (instregex "MMX_PMADDUBSWrr64")>;
1681def: InstRW<[BWWriteResGroup47], (instregex "MMX_PMADDWDirr")>;
1682def: InstRW<[BWWriteResGroup47], (instregex "MMX_PMULHRSWrr64")>;
1683def: InstRW<[BWWriteResGroup47], (instregex "MMX_PMULHUWirr")>;
1684def: InstRW<[BWWriteResGroup47], (instregex "MMX_PMULHWirr")>;
1685def: InstRW<[BWWriteResGroup47], (instregex "MMX_PMULLWirr")>;
1686def: InstRW<[BWWriteResGroup47], (instregex "MMX_PMULUDQirr")>;
1687def: InstRW<[BWWriteResGroup47], (instregex "MMX_PSADBWirr")>;
1688def: InstRW<[BWWriteResGroup47], (instregex "MUL_FPrST0")>;
1689def: InstRW<[BWWriteResGroup47], (instregex "MUL_FST0r")>;
1690def: InstRW<[BWWriteResGroup47], (instregex "MUL_FrST0")>;
1691def: InstRW<[BWWriteResGroup47], (instregex "PCLMULQDQrr")>;
1692def: InstRW<[BWWriteResGroup47], (instregex "PCMPGTQrr")>;
1693def: InstRW<[BWWriteResGroup47], (instregex "PHMINPOSUWrr128")>;
1694def: InstRW<[BWWriteResGroup47], (instregex "PMADDUBSWrr")>;
1695def: InstRW<[BWWriteResGroup47], (instregex "PMADDWDrr")>;
1696def: InstRW<[BWWriteResGroup47], (instregex "PMULDQrr")>;
1697def: InstRW<[BWWriteResGroup47], (instregex "PMULHRSWrr")>;
1698def: InstRW<[BWWriteResGroup47], (instregex "PMULHUWrr")>;
1699def: InstRW<[BWWriteResGroup47], (instregex "PMULHWrr")>;
1700def: InstRW<[BWWriteResGroup47], (instregex "PMULLWrr")>;
1701def: InstRW<[BWWriteResGroup47], (instregex "PMULUDQrr")>;
1702def: InstRW<[BWWriteResGroup47], (instregex "PSADBWrr")>;
1703def: InstRW<[BWWriteResGroup47], (instregex "RCPPSr")>;
1704def: InstRW<[BWWriteResGroup47], (instregex "RCPSSr")>;
1705def: InstRW<[BWWriteResGroup47], (instregex "RSQRTPSr")>;
1706def: InstRW<[BWWriteResGroup47], (instregex "RSQRTSSr")>;
1707def: InstRW<[BWWriteResGroup47], (instregex "VPCLMULQDQrr")>;
1708def: InstRW<[BWWriteResGroup47], (instregex "VPCMPGTQYrr")>;
1709def: InstRW<[BWWriteResGroup47], (instregex "VPCMPGTQrr")>;
1710def: InstRW<[BWWriteResGroup47], (instregex "VPHMINPOSUWrr128")>;
1711def: InstRW<[BWWriteResGroup47], (instregex "VPMADDUBSWYrr")>;
1712def: InstRW<[BWWriteResGroup47], (instregex "VPMADDUBSWrr")>;
1713def: InstRW<[BWWriteResGroup47], (instregex "VPMADDWDYrr")>;
1714def: InstRW<[BWWriteResGroup47], (instregex "VPMADDWDrr")>;
1715def: InstRW<[BWWriteResGroup47], (instregex "VPMULDQYrr")>;
1716def: InstRW<[BWWriteResGroup47], (instregex "VPMULDQrr")>;
1717def: InstRW<[BWWriteResGroup47], (instregex "VPMULHRSWYrr")>;
1718def: InstRW<[BWWriteResGroup47], (instregex "VPMULHRSWrr")>;
1719def: InstRW<[BWWriteResGroup47], (instregex "VPMULHUWYrr")>;
1720def: InstRW<[BWWriteResGroup47], (instregex "VPMULHUWrr")>;
1721def: InstRW<[BWWriteResGroup47], (instregex "VPMULHWYrr")>;
1722def: InstRW<[BWWriteResGroup47], (instregex "VPMULHWrr")>;
1723def: InstRW<[BWWriteResGroup47], (instregex "VPMULLWYrr")>;
1724def: InstRW<[BWWriteResGroup47], (instregex "VPMULLWrr")>;
1725def: InstRW<[BWWriteResGroup47], (instregex "VPMULUDQYrr")>;
1726def: InstRW<[BWWriteResGroup47], (instregex "VPMULUDQrr")>;
1727def: InstRW<[BWWriteResGroup47], (instregex "VPSADBWYrr")>;
1728def: InstRW<[BWWriteResGroup47], (instregex "VPSADBWrr")>;
1729def: InstRW<[BWWriteResGroup47], (instregex "VRCPPSr")>;
1730def: InstRW<[BWWriteResGroup47], (instregex "VRCPSSr")>;
1731def: InstRW<[BWWriteResGroup47], (instregex "VRSQRTPSr")>;
1732def: InstRW<[BWWriteResGroup47], (instregex "VRSQRTSSr")>;
1733
1734def BWWriteResGroup48 : SchedWriteRes<[BWPort01]> {
1735 let Latency = 5;
1736 let NumMicroOps = 1;
1737 let ResourceCycles = [1];
1738}
Craig Topperf82867c2017-12-13 23:11:30 +00001739def: InstRW<[BWWriteResGroup48],
1740 (instregex "VF(N)?M(ADD|SUB|ADDSUB|SUBADD)(132|213|231)P(D|S)(Y)?r",
1741 "VF(N)?M(ADD|SUB)(132|213|231)S(D|S)r")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001742
1743def BWWriteResGroup49 : SchedWriteRes<[BWPort23]> {
1744 let Latency = 5;
1745 let NumMicroOps = 1;
1746 let ResourceCycles = [1];
1747}
1748def: InstRW<[BWWriteResGroup49], (instregex "LDDQUrm")>;
1749def: InstRW<[BWWriteResGroup49], (instregex "MMX_MOVD64from64rm")>;
1750def: InstRW<[BWWriteResGroup49], (instregex "MMX_MOVD64rm")>;
1751def: InstRW<[BWWriteResGroup49], (instregex "MMX_MOVD64to64rm")>;
1752def: InstRW<[BWWriteResGroup49], (instregex "MMX_MOVQ64rm")>;
1753def: InstRW<[BWWriteResGroup49], (instregex "MOV(16|32|64)rm")>;
1754def: InstRW<[BWWriteResGroup49], (instregex "MOV64toPQIrm")>;
1755def: InstRW<[BWWriteResGroup49], (instregex "MOV8rm")>;
1756def: InstRW<[BWWriteResGroup49], (instregex "MOVAPDrm")>;
1757def: InstRW<[BWWriteResGroup49], (instregex "MOVAPSrm")>;
1758def: InstRW<[BWWriteResGroup49], (instregex "MOVDDUPrm")>;
1759def: InstRW<[BWWriteResGroup49], (instregex "MOVDI2PDIrm")>;
1760def: InstRW<[BWWriteResGroup49], (instregex "MOVDQArm")>;
1761def: InstRW<[BWWriteResGroup49], (instregex "MOVDQUrm")>;
1762def: InstRW<[BWWriteResGroup49], (instregex "MOVNTDQArm")>;
Craig Topper90c9c152017-12-10 09:14:44 +00001763def: InstRW<[BWWriteResGroup49], (instregex "MOVQI2PQIrm")>;
1764def: InstRW<[BWWriteResGroup49], (instregex "MOVSDrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001765def: InstRW<[BWWriteResGroup49], (instregex "MOVSHDUPrm")>;
1766def: InstRW<[BWWriteResGroup49], (instregex "MOVSLDUPrm")>;
1767def: InstRW<[BWWriteResGroup49], (instregex "MOVSSrm")>;
1768def: InstRW<[BWWriteResGroup49], (instregex "MOVSX(16|32|64)rm16")>;
1769def: InstRW<[BWWriteResGroup49], (instregex "MOVSX(16|32|64)rm32")>;
1770def: InstRW<[BWWriteResGroup49], (instregex "MOVSX(16|32|64)rm8")>;
1771def: InstRW<[BWWriteResGroup49], (instregex "MOVUPDrm")>;
1772def: InstRW<[BWWriteResGroup49], (instregex "MOVUPSrm")>;
1773def: InstRW<[BWWriteResGroup49], (instregex "MOVZX(16|32|64)rm16")>;
1774def: InstRW<[BWWriteResGroup49], (instregex "MOVZX(16|32|64)rm8")>;
1775def: InstRW<[BWWriteResGroup49], (instregex "PREFETCHNTA")>;
1776def: InstRW<[BWWriteResGroup49], (instregex "PREFETCHT0")>;
1777def: InstRW<[BWWriteResGroup49], (instregex "PREFETCHT1")>;
1778def: InstRW<[BWWriteResGroup49], (instregex "PREFETCHT2")>;
1779def: InstRW<[BWWriteResGroup49], (instregex "VBROADCASTSSrm")>;
1780def: InstRW<[BWWriteResGroup49], (instregex "VLDDQUrm")>;
1781def: InstRW<[BWWriteResGroup49], (instregex "VMOV64toPQIrm")>;
1782def: InstRW<[BWWriteResGroup49], (instregex "VMOVAPDrm")>;
1783def: InstRW<[BWWriteResGroup49], (instregex "VMOVAPSrm")>;
1784def: InstRW<[BWWriteResGroup49], (instregex "VMOVDDUPrm")>;
1785def: InstRW<[BWWriteResGroup49], (instregex "VMOVDI2PDIrm")>;
1786def: InstRW<[BWWriteResGroup49], (instregex "VMOVDQArm")>;
1787def: InstRW<[BWWriteResGroup49], (instregex "VMOVDQUrm")>;
1788def: InstRW<[BWWriteResGroup49], (instregex "VMOVNTDQArm")>;
1789def: InstRW<[BWWriteResGroup49], (instregex "VMOVQI2PQIrm")>;
1790def: InstRW<[BWWriteResGroup49], (instregex "VMOVSDrm")>;
1791def: InstRW<[BWWriteResGroup49], (instregex "VMOVSHDUPrm")>;
1792def: InstRW<[BWWriteResGroup49], (instregex "VMOVSLDUPrm")>;
1793def: InstRW<[BWWriteResGroup49], (instregex "VMOVSSrm")>;
1794def: InstRW<[BWWriteResGroup49], (instregex "VMOVUPDrm")>;
1795def: InstRW<[BWWriteResGroup49], (instregex "VMOVUPSrm")>;
1796def: InstRW<[BWWriteResGroup49], (instregex "VPBROADCASTDrm")>;
1797def: InstRW<[BWWriteResGroup49], (instregex "VPBROADCASTQrm")>;
1798
1799def BWWriteResGroup50 : SchedWriteRes<[BWPort1,BWPort5]> {
1800 let Latency = 5;
1801 let NumMicroOps = 3;
1802 let ResourceCycles = [1,2];
1803}
Craig Toppera0be5a02017-12-10 19:47:56 +00001804def: InstRW<[BWWriteResGroup50], (instregex "CVTSI642SSrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001805def: InstRW<[BWWriteResGroup50], (instregex "HADDPDrr")>;
1806def: InstRW<[BWWriteResGroup50], (instregex "HADDPSrr")>;
1807def: InstRW<[BWWriteResGroup50], (instregex "HSUBPDrr")>;
1808def: InstRW<[BWWriteResGroup50], (instregex "HSUBPSrr")>;
Craig Toppera0be5a02017-12-10 19:47:56 +00001809def: InstRW<[BWWriteResGroup50], (instregex "VCVTSI642SSrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001810def: InstRW<[BWWriteResGroup50], (instregex "VHADDPDYrr")>;
1811def: InstRW<[BWWriteResGroup50], (instregex "VHADDPDrr")>;
1812def: InstRW<[BWWriteResGroup50], (instregex "VHADDPSYrr")>;
1813def: InstRW<[BWWriteResGroup50], (instregex "VHADDPSrr")>;
1814def: InstRW<[BWWriteResGroup50], (instregex "VHSUBPDYrr")>;
1815def: InstRW<[BWWriteResGroup50], (instregex "VHSUBPDrr")>;
1816def: InstRW<[BWWriteResGroup50], (instregex "VHSUBPSYrr")>;
1817def: InstRW<[BWWriteResGroup50], (instregex "VHSUBPSrr")>;
1818
1819def BWWriteResGroup51 : SchedWriteRes<[BWPort1,BWPort6,BWPort06]> {
1820 let Latency = 5;
1821 let NumMicroOps = 3;
1822 let ResourceCycles = [1,1,1];
1823}
1824def: InstRW<[BWWriteResGroup51], (instregex "STR(16|32|64)r")>;
1825
1826def BWWriteResGroup52 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
1827 let Latency = 5;
1828 let NumMicroOps = 3;
1829 let ResourceCycles = [1,1,1];
1830}
1831def: InstRW<[BWWriteResGroup52], (instregex "MULX32rr")>;
1832
1833def BWWriteResGroup53 : SchedWriteRes<[BWPort0,BWPort4,BWPort237,BWPort15]> {
1834 let Latency = 5;
1835 let NumMicroOps = 4;
1836 let ResourceCycles = [1,1,1,1];
1837}
1838def: InstRW<[BWWriteResGroup53], (instregex "VMASKMOVPDYmr")>;
1839def: InstRW<[BWWriteResGroup53], (instregex "VMASKMOVPDmr")>;
1840def: InstRW<[BWWriteResGroup53], (instregex "VMASKMOVPSYmr")>;
1841def: InstRW<[BWWriteResGroup53], (instregex "VMASKMOVPSmr")>;
1842def: InstRW<[BWWriteResGroup53], (instregex "VPMASKMOVDYmr")>;
1843def: InstRW<[BWWriteResGroup53], (instregex "VPMASKMOVDmr")>;
1844def: InstRW<[BWWriteResGroup53], (instregex "VPMASKMOVQYmr")>;
1845def: InstRW<[BWWriteResGroup53], (instregex "VPMASKMOVQmr")>;
1846
1847def BWWriteResGroup54 : SchedWriteRes<[BWPort6,BWPort0156]> {
1848 let Latency = 5;
1849 let NumMicroOps = 5;
1850 let ResourceCycles = [1,4];
1851}
1852def: InstRW<[BWWriteResGroup54], (instregex "PAUSE")>;
1853
1854def BWWriteResGroup55 : SchedWriteRes<[BWPort06,BWPort0156]> {
1855 let Latency = 5;
1856 let NumMicroOps = 5;
1857 let ResourceCycles = [1,4];
1858}
1859def: InstRW<[BWWriteResGroup55], (instregex "XSETBV")>;
1860
1861def BWWriteResGroup56 : SchedWriteRes<[BWPort06,BWPort0156]> {
1862 let Latency = 5;
1863 let NumMicroOps = 5;
1864 let ResourceCycles = [2,3];
1865}
1866def: InstRW<[BWWriteResGroup56], (instregex "CMPXCHG(16|32|64)rr")>;
1867def: InstRW<[BWWriteResGroup56], (instregex "CMPXCHG8rr")>;
1868
1869def BWWriteResGroup57 : SchedWriteRes<[BWPort4,BWPort237,BWPort0156]> {
1870 let Latency = 5;
1871 let NumMicroOps = 6;
1872 let ResourceCycles = [1,1,4];
1873}
1874def: InstRW<[BWWriteResGroup57], (instregex "PUSHF16")>;
1875def: InstRW<[BWWriteResGroup57], (instregex "PUSHF64")>;
1876
1877def BWWriteResGroup58 : SchedWriteRes<[BWPort23]> {
1878 let Latency = 6;
1879 let NumMicroOps = 1;
1880 let ResourceCycles = [1];
1881}
1882def: InstRW<[BWWriteResGroup58], (instregex "LD_F32m")>;
1883def: InstRW<[BWWriteResGroup58], (instregex "LD_F64m")>;
1884def: InstRW<[BWWriteResGroup58], (instregex "LD_F80m")>;
1885def: InstRW<[BWWriteResGroup58], (instregex "VBROADCASTF128")>;
1886def: InstRW<[BWWriteResGroup58], (instregex "VBROADCASTI128")>;
1887def: InstRW<[BWWriteResGroup58], (instregex "VBROADCASTSDYrm")>;
1888def: InstRW<[BWWriteResGroup58], (instregex "VBROADCASTSSYrm")>;
1889def: InstRW<[BWWriteResGroup58], (instregex "VLDDQUYrm")>;
1890def: InstRW<[BWWriteResGroup58], (instregex "VMOVAPDYrm")>;
1891def: InstRW<[BWWriteResGroup58], (instregex "VMOVAPSYrm")>;
1892def: InstRW<[BWWriteResGroup58], (instregex "VMOVDDUPYrm")>;
1893def: InstRW<[BWWriteResGroup58], (instregex "VMOVDQAYrm")>;
1894def: InstRW<[BWWriteResGroup58], (instregex "VMOVDQUYrm")>;
1895def: InstRW<[BWWriteResGroup58], (instregex "VMOVNTDQAYrm")>;
1896def: InstRW<[BWWriteResGroup58], (instregex "VMOVSHDUPYrm")>;
1897def: InstRW<[BWWriteResGroup58], (instregex "VMOVSLDUPYrm")>;
1898def: InstRW<[BWWriteResGroup58], (instregex "VMOVUPDYrm")>;
1899def: InstRW<[BWWriteResGroup58], (instregex "VMOVUPSYrm")>;
1900def: InstRW<[BWWriteResGroup58], (instregex "VPBROADCASTDYrm")>;
1901def: InstRW<[BWWriteResGroup58], (instregex "VPBROADCASTQYrm")>;
1902def: InstRW<[BWWriteResGroup58], (instregex "ROUNDPDr")>;
1903def: InstRW<[BWWriteResGroup58], (instregex "ROUNDPSr")>;
1904def: InstRW<[BWWriteResGroup58], (instregex "ROUNDSDr")>;
1905def: InstRW<[BWWriteResGroup58], (instregex "ROUNDSSr")>;
1906def: InstRW<[BWWriteResGroup58], (instregex "VROUNDPDr")>;
1907def: InstRW<[BWWriteResGroup58], (instregex "VROUNDPSr")>;
1908def: InstRW<[BWWriteResGroup58], (instregex "VROUNDSDr")>;
1909def: InstRW<[BWWriteResGroup58], (instregex "VROUNDSSr")>;
1910def: InstRW<[BWWriteResGroup58], (instregex "VROUNDYPDr")>;
1911def: InstRW<[BWWriteResGroup58], (instregex "VROUNDYPSr")>;
1912
1913def BWWriteResGroup59 : SchedWriteRes<[BWPort0,BWPort23]> {
1914 let Latency = 6;
1915 let NumMicroOps = 2;
1916 let ResourceCycles = [1,1];
1917}
1918def: InstRW<[BWWriteResGroup59], (instregex "CVTPS2PDrm")>;
1919def: InstRW<[BWWriteResGroup59], (instregex "CVTSS2SDrm")>;
1920def: InstRW<[BWWriteResGroup59], (instregex "MMX_PSLLDrm")>;
1921def: InstRW<[BWWriteResGroup59], (instregex "MMX_PSLLQrm")>;
1922def: InstRW<[BWWriteResGroup59], (instregex "MMX_PSLLWrm")>;
1923def: InstRW<[BWWriteResGroup59], (instregex "MMX_PSRADrm")>;
1924def: InstRW<[BWWriteResGroup59], (instregex "MMX_PSRAWrm")>;
1925def: InstRW<[BWWriteResGroup59], (instregex "MMX_PSRLDrm")>;
1926def: InstRW<[BWWriteResGroup59], (instregex "MMX_PSRLQrm")>;
1927def: InstRW<[BWWriteResGroup59], (instregex "MMX_PSRLWrm")>;
1928def: InstRW<[BWWriteResGroup59], (instregex "VCVTPH2PSYrm")>;
1929def: InstRW<[BWWriteResGroup59], (instregex "VCVTPH2PSrm")>;
1930def: InstRW<[BWWriteResGroup59], (instregex "VCVTPS2PDrm")>;
1931def: InstRW<[BWWriteResGroup59], (instregex "VCVTSS2SDrm")>;
1932def: InstRW<[BWWriteResGroup59], (instregex "VPSLLVQrm")>;
1933def: InstRW<[BWWriteResGroup59], (instregex "VPSRLVQrm")>;
1934def: InstRW<[BWWriteResGroup59], (instregex "VTESTPDrm")>;
1935def: InstRW<[BWWriteResGroup59], (instregex "VTESTPSrm")>;
1936
1937def BWWriteResGroup60 : SchedWriteRes<[BWPort1,BWPort5]> {
1938 let Latency = 6;
1939 let NumMicroOps = 2;
1940 let ResourceCycles = [1,1];
1941}
1942def: InstRW<[BWWriteResGroup60], (instregex "VCVTDQ2PDYrr")>;
1943def: InstRW<[BWWriteResGroup60], (instregex "VCVTPD2DQYrr")>;
1944def: InstRW<[BWWriteResGroup60], (instregex "VCVTPD2PSYrr")>;
1945def: InstRW<[BWWriteResGroup60], (instregex "VCVTPS2PHYrr")>;
1946def: InstRW<[BWWriteResGroup60], (instregex "VCVTTPD2DQYrr")>;
1947
1948def BWWriteResGroup61 : SchedWriteRes<[BWPort5,BWPort23]> {
1949 let Latency = 6;
1950 let NumMicroOps = 2;
1951 let ResourceCycles = [1,1];
1952}
1953def: InstRW<[BWWriteResGroup61], (instregex "ANDNPDrm")>;
1954def: InstRW<[BWWriteResGroup61], (instregex "ANDNPSrm")>;
1955def: InstRW<[BWWriteResGroup61], (instregex "ANDPDrm")>;
1956def: InstRW<[BWWriteResGroup61], (instregex "ANDPSrm")>;
1957def: InstRW<[BWWriteResGroup61], (instregex "INSERTPSrm")>;
1958def: InstRW<[BWWriteResGroup61], (instregex "MMX_PALIGNR64irm")>;
1959def: InstRW<[BWWriteResGroup61], (instregex "MMX_PINSRWirmi")>;
1960def: InstRW<[BWWriteResGroup61], (instregex "MMX_PSHUFBrm64")>;
1961def: InstRW<[BWWriteResGroup61], (instregex "MMX_PSHUFWmi")>;
1962def: InstRW<[BWWriteResGroup61], (instregex "MMX_PUNPCKHBWirm")>;
1963def: InstRW<[BWWriteResGroup61], (instregex "MMX_PUNPCKHDQirm")>;
1964def: InstRW<[BWWriteResGroup61], (instregex "MMX_PUNPCKHWDirm")>;
1965def: InstRW<[BWWriteResGroup61], (instregex "MMX_PUNPCKLBWirm")>;
1966def: InstRW<[BWWriteResGroup61], (instregex "MMX_PUNPCKLDQirm")>;
1967def: InstRW<[BWWriteResGroup61], (instregex "MMX_PUNPCKLWDirm")>;
1968def: InstRW<[BWWriteResGroup61], (instregex "MOVHPDrm")>;
1969def: InstRW<[BWWriteResGroup61], (instregex "MOVHPSrm")>;
1970def: InstRW<[BWWriteResGroup61], (instregex "MOVLPDrm")>;
1971def: InstRW<[BWWriteResGroup61], (instregex "MOVLPSrm")>;
1972def: InstRW<[BWWriteResGroup61], (instregex "ORPDrm")>;
1973def: InstRW<[BWWriteResGroup61], (instregex "ORPSrm")>;
1974def: InstRW<[BWWriteResGroup61], (instregex "PACKSSDWrm")>;
1975def: InstRW<[BWWriteResGroup61], (instregex "PACKSSWBrm")>;
1976def: InstRW<[BWWriteResGroup61], (instregex "PACKUSDWrm")>;
1977def: InstRW<[BWWriteResGroup61], (instregex "PACKUSWBrm")>;
1978def: InstRW<[BWWriteResGroup61], (instregex "PALIGNRrmi")>;
1979def: InstRW<[BWWriteResGroup61], (instregex "PBLENDWrmi")>;
1980def: InstRW<[BWWriteResGroup61], (instregex "PINSRBrm")>;
1981def: InstRW<[BWWriteResGroup61], (instregex "PINSRDrm")>;
1982def: InstRW<[BWWriteResGroup61], (instregex "PINSRQrm")>;
1983def: InstRW<[BWWriteResGroup61], (instregex "PINSRWrmi")>;
1984def: InstRW<[BWWriteResGroup61], (instregex "PMOVSXBDrm")>;
1985def: InstRW<[BWWriteResGroup61], (instregex "PMOVSXBQrm")>;
1986def: InstRW<[BWWriteResGroup61], (instregex "PMOVSXBWrm")>;
1987def: InstRW<[BWWriteResGroup61], (instregex "PMOVSXDQrm")>;
1988def: InstRW<[BWWriteResGroup61], (instregex "PMOVSXWDrm")>;
1989def: InstRW<[BWWriteResGroup61], (instregex "PMOVSXWQrm")>;
1990def: InstRW<[BWWriteResGroup61], (instregex "PMOVZXBDrm")>;
1991def: InstRW<[BWWriteResGroup61], (instregex "PMOVZXBQrm")>;
1992def: InstRW<[BWWriteResGroup61], (instregex "PMOVZXBWrm")>;
1993def: InstRW<[BWWriteResGroup61], (instregex "PMOVZXDQrm")>;
1994def: InstRW<[BWWriteResGroup61], (instregex "PMOVZXWDrm")>;
1995def: InstRW<[BWWriteResGroup61], (instregex "PMOVZXWQrm")>;
1996def: InstRW<[BWWriteResGroup61], (instregex "PSHUFBrm")>;
1997def: InstRW<[BWWriteResGroup61], (instregex "PSHUFDmi")>;
1998def: InstRW<[BWWriteResGroup61], (instregex "PSHUFHWmi")>;
1999def: InstRW<[BWWriteResGroup61], (instregex "PSHUFLWmi")>;
2000def: InstRW<[BWWriteResGroup61], (instregex "PUNPCKHBWrm")>;
2001def: InstRW<[BWWriteResGroup61], (instregex "PUNPCKHDQrm")>;
2002def: InstRW<[BWWriteResGroup61], (instregex "PUNPCKHQDQrm")>;
2003def: InstRW<[BWWriteResGroup61], (instregex "PUNPCKHWDrm")>;
2004def: InstRW<[BWWriteResGroup61], (instregex "PUNPCKLBWrm")>;
2005def: InstRW<[BWWriteResGroup61], (instregex "PUNPCKLDQrm")>;
2006def: InstRW<[BWWriteResGroup61], (instregex "PUNPCKLQDQrm")>;
2007def: InstRW<[BWWriteResGroup61], (instregex "PUNPCKLWDrm")>;
2008def: InstRW<[BWWriteResGroup61], (instregex "SHUFPDrmi")>;
2009def: InstRW<[BWWriteResGroup61], (instregex "SHUFPSrmi")>;
2010def: InstRW<[BWWriteResGroup61], (instregex "UNPCKHPDrm")>;
2011def: InstRW<[BWWriteResGroup61], (instregex "UNPCKHPSrm")>;
2012def: InstRW<[BWWriteResGroup61], (instregex "UNPCKLPDrm")>;
2013def: InstRW<[BWWriteResGroup61], (instregex "UNPCKLPSrm")>;
2014def: InstRW<[BWWriteResGroup61], (instregex "VANDNPDrm")>;
2015def: InstRW<[BWWriteResGroup61], (instregex "VANDNPSrm")>;
2016def: InstRW<[BWWriteResGroup61], (instregex "VANDPDrm")>;
2017def: InstRW<[BWWriteResGroup61], (instregex "VANDPSrm")>;
2018def: InstRW<[BWWriteResGroup61], (instregex "VINSERTPSrm")>;
2019def: InstRW<[BWWriteResGroup61], (instregex "VMOVHPDrm")>;
2020def: InstRW<[BWWriteResGroup61], (instregex "VMOVHPSrm")>;
2021def: InstRW<[BWWriteResGroup61], (instregex "VMOVLPDrm")>;
2022def: InstRW<[BWWriteResGroup61], (instregex "VMOVLPSrm")>;
2023def: InstRW<[BWWriteResGroup61], (instregex "VORPDrm")>;
2024def: InstRW<[BWWriteResGroup61], (instregex "VORPSrm")>;
2025def: InstRW<[BWWriteResGroup61], (instregex "VPACKSSDWrm")>;
2026def: InstRW<[BWWriteResGroup61], (instregex "VPACKSSWBrm")>;
2027def: InstRW<[BWWriteResGroup61], (instregex "VPACKUSDWrm")>;
2028def: InstRW<[BWWriteResGroup61], (instregex "VPACKUSWBrm")>;
2029def: InstRW<[BWWriteResGroup61], (instregex "VPALIGNRrmi")>;
2030def: InstRW<[BWWriteResGroup61], (instregex "VPBLENDWrmi")>;
2031def: InstRW<[BWWriteResGroup61], (instregex "VPERMILPDmi")>;
2032def: InstRW<[BWWriteResGroup61], (instregex "VPERMILPDrm")>;
2033def: InstRW<[BWWriteResGroup61], (instregex "VPERMILPSmi")>;
2034def: InstRW<[BWWriteResGroup61], (instregex "VPERMILPSrm")>;
2035def: InstRW<[BWWriteResGroup61], (instregex "VPINSRBrm")>;
2036def: InstRW<[BWWriteResGroup61], (instregex "VPINSRDrm")>;
2037def: InstRW<[BWWriteResGroup61], (instregex "VPINSRQrm")>;
2038def: InstRW<[BWWriteResGroup61], (instregex "VPINSRWrmi")>;
2039def: InstRW<[BWWriteResGroup61], (instregex "VPMOVSXBDrm")>;
2040def: InstRW<[BWWriteResGroup61], (instregex "VPMOVSXBQrm")>;
2041def: InstRW<[BWWriteResGroup61], (instregex "VPMOVSXBWrm")>;
2042def: InstRW<[BWWriteResGroup61], (instregex "VPMOVSXDQrm")>;
2043def: InstRW<[BWWriteResGroup61], (instregex "VPMOVSXWDrm")>;
2044def: InstRW<[BWWriteResGroup61], (instregex "VPMOVSXWQrm")>;
2045def: InstRW<[BWWriteResGroup61], (instregex "VPMOVZXBDrm")>;
2046def: InstRW<[BWWriteResGroup61], (instregex "VPMOVZXBQrm")>;
2047def: InstRW<[BWWriteResGroup61], (instregex "VPMOVZXBWrm")>;
2048def: InstRW<[BWWriteResGroup61], (instregex "VPMOVZXDQrm")>;
2049def: InstRW<[BWWriteResGroup61], (instregex "VPMOVZXWDrm")>;
2050def: InstRW<[BWWriteResGroup61], (instregex "VPMOVZXWQrm")>;
2051def: InstRW<[BWWriteResGroup61], (instregex "VPSHUFBrm")>;
2052def: InstRW<[BWWriteResGroup61], (instregex "VPSHUFDmi")>;
2053def: InstRW<[BWWriteResGroup61], (instregex "VPSHUFHWmi")>;
2054def: InstRW<[BWWriteResGroup61], (instregex "VPSHUFLWmi")>;
2055def: InstRW<[BWWriteResGroup61], (instregex "VPUNPCKHBWrm")>;
2056def: InstRW<[BWWriteResGroup61], (instregex "VPUNPCKHDQrm")>;
2057def: InstRW<[BWWriteResGroup61], (instregex "VPUNPCKHQDQrm")>;
2058def: InstRW<[BWWriteResGroup61], (instregex "VPUNPCKHWDrm")>;
2059def: InstRW<[BWWriteResGroup61], (instregex "VPUNPCKLBWrm")>;
2060def: InstRW<[BWWriteResGroup61], (instregex "VPUNPCKLDQrm")>;
2061def: InstRW<[BWWriteResGroup61], (instregex "VPUNPCKLQDQrm")>;
2062def: InstRW<[BWWriteResGroup61], (instregex "VPUNPCKLWDrm")>;
2063def: InstRW<[BWWriteResGroup61], (instregex "VSHUFPDrmi")>;
2064def: InstRW<[BWWriteResGroup61], (instregex "VSHUFPSrmi")>;
2065def: InstRW<[BWWriteResGroup61], (instregex "VUNPCKHPDrm")>;
2066def: InstRW<[BWWriteResGroup61], (instregex "VUNPCKHPSrm")>;
2067def: InstRW<[BWWriteResGroup61], (instregex "VUNPCKLPDrm")>;
2068def: InstRW<[BWWriteResGroup61], (instregex "VUNPCKLPSrm")>;
2069def: InstRW<[BWWriteResGroup61], (instregex "VXORPDrm")>;
2070def: InstRW<[BWWriteResGroup61], (instregex "VXORPSrm")>;
2071def: InstRW<[BWWriteResGroup61], (instregex "XORPDrm")>;
2072def: InstRW<[BWWriteResGroup61], (instregex "XORPSrm")>;
2073
2074def BWWriteResGroup62 : SchedWriteRes<[BWPort6,BWPort23]> {
2075 let Latency = 6;
2076 let NumMicroOps = 2;
2077 let ResourceCycles = [1,1];
2078}
2079def: InstRW<[BWWriteResGroup62], (instregex "FARJMP64")>;
2080def: InstRW<[BWWriteResGroup62], (instregex "JMP(16|32|64)m")>;
2081
2082def BWWriteResGroup63 : SchedWriteRes<[BWPort23,BWPort06]> {
2083 let Latency = 6;
2084 let NumMicroOps = 2;
2085 let ResourceCycles = [1,1];
2086}
2087def: InstRW<[BWWriteResGroup63], (instregex "ADC(16|32|64)rm")>;
2088def: InstRW<[BWWriteResGroup63], (instregex "ADC8rm")>;
2089def: InstRW<[BWWriteResGroup63], (instregex "ADCX32rm")>;
2090def: InstRW<[BWWriteResGroup63], (instregex "ADCX64rm")>;
2091def: InstRW<[BWWriteResGroup63], (instregex "ADOX32rm")>;
2092def: InstRW<[BWWriteResGroup63], (instregex "ADOX64rm")>;
2093def: InstRW<[BWWriteResGroup63], (instregex "BT(16|32|64)mi8")>;
2094def: InstRW<[BWWriteResGroup63], (instregex "CMOVAE(16|32|64)rm")>;
2095def: InstRW<[BWWriteResGroup63], (instregex "CMOVB(16|32|64)rm")>;
2096def: InstRW<[BWWriteResGroup63], (instregex "CMOVE(16|32|64)rm")>;
2097def: InstRW<[BWWriteResGroup63], (instregex "CMOVG(16|32|64)rm")>;
2098def: InstRW<[BWWriteResGroup63], (instregex "CMOVGE(16|32|64)rm")>;
2099def: InstRW<[BWWriteResGroup63], (instregex "CMOVL(16|32|64)rm")>;
2100def: InstRW<[BWWriteResGroup63], (instregex "CMOVLE(16|32|64)rm")>;
2101def: InstRW<[BWWriteResGroup63], (instregex "CMOVNE(16|32|64)rm")>;
2102def: InstRW<[BWWriteResGroup63], (instregex "CMOVNO(16|32|64)rm")>;
2103def: InstRW<[BWWriteResGroup63], (instregex "CMOVNP(16|32|64)rm")>;
2104def: InstRW<[BWWriteResGroup63], (instregex "CMOVNS(16|32|64)rm")>;
2105def: InstRW<[BWWriteResGroup63], (instregex "CMOVO(16|32|64)rm")>;
2106def: InstRW<[BWWriteResGroup63], (instregex "CMOVP(16|32|64)rm")>;
2107def: InstRW<[BWWriteResGroup63], (instregex "CMOVS(16|32|64)rm")>;
2108def: InstRW<[BWWriteResGroup63], (instregex "RORX32mi")>;
2109def: InstRW<[BWWriteResGroup63], (instregex "RORX64mi")>;
2110def: InstRW<[BWWriteResGroup63], (instregex "SARX32rm")>;
2111def: InstRW<[BWWriteResGroup63], (instregex "SARX64rm")>;
2112def: InstRW<[BWWriteResGroup63], (instregex "SBB(16|32|64)rm")>;
2113def: InstRW<[BWWriteResGroup63], (instregex "SBB8rm")>;
2114def: InstRW<[BWWriteResGroup63], (instregex "SHLX32rm")>;
2115def: InstRW<[BWWriteResGroup63], (instregex "SHLX64rm")>;
2116def: InstRW<[BWWriteResGroup63], (instregex "SHRX32rm")>;
2117def: InstRW<[BWWriteResGroup63], (instregex "SHRX64rm")>;
2118
2119def BWWriteResGroup64 : SchedWriteRes<[BWPort23,BWPort15]> {
2120 let Latency = 6;
2121 let NumMicroOps = 2;
2122 let ResourceCycles = [1,1];
2123}
2124def: InstRW<[BWWriteResGroup64], (instregex "ANDN32rm")>;
2125def: InstRW<[BWWriteResGroup64], (instregex "ANDN64rm")>;
2126def: InstRW<[BWWriteResGroup64], (instregex "BLSI32rm")>;
2127def: InstRW<[BWWriteResGroup64], (instregex "BLSI64rm")>;
2128def: InstRW<[BWWriteResGroup64], (instregex "BLSMSK32rm")>;
2129def: InstRW<[BWWriteResGroup64], (instregex "BLSMSK64rm")>;
2130def: InstRW<[BWWriteResGroup64], (instregex "BLSR32rm")>;
2131def: InstRW<[BWWriteResGroup64], (instregex "BLSR64rm")>;
2132def: InstRW<[BWWriteResGroup64], (instregex "BZHI32rm")>;
2133def: InstRW<[BWWriteResGroup64], (instregex "BZHI64rm")>;
2134def: InstRW<[BWWriteResGroup64], (instregex "MMX_PABSBrm64")>;
2135def: InstRW<[BWWriteResGroup64], (instregex "MMX_PABSDrm64")>;
2136def: InstRW<[BWWriteResGroup64], (instregex "MMX_PABSWrm64")>;
2137def: InstRW<[BWWriteResGroup64], (instregex "MMX_PADDBirm")>;
2138def: InstRW<[BWWriteResGroup64], (instregex "MMX_PADDDirm")>;
2139def: InstRW<[BWWriteResGroup64], (instregex "MMX_PADDQirm")>;
2140def: InstRW<[BWWriteResGroup64], (instregex "MMX_PADDSBirm")>;
2141def: InstRW<[BWWriteResGroup64], (instregex "MMX_PADDSWirm")>;
2142def: InstRW<[BWWriteResGroup64], (instregex "MMX_PADDUSBirm")>;
2143def: InstRW<[BWWriteResGroup64], (instregex "MMX_PADDUSWirm")>;
2144def: InstRW<[BWWriteResGroup64], (instregex "MMX_PADDWirm")>;
2145def: InstRW<[BWWriteResGroup64], (instregex "MMX_PAVGBirm")>;
2146def: InstRW<[BWWriteResGroup64], (instregex "MMX_PAVGWirm")>;
2147def: InstRW<[BWWriteResGroup64], (instregex "MMX_PCMPEQBirm")>;
2148def: InstRW<[BWWriteResGroup64], (instregex "MMX_PCMPEQDirm")>;
2149def: InstRW<[BWWriteResGroup64], (instregex "MMX_PCMPEQWirm")>;
2150def: InstRW<[BWWriteResGroup64], (instregex "MMX_PCMPGTBirm")>;
2151def: InstRW<[BWWriteResGroup64], (instregex "MMX_PCMPGTDirm")>;
2152def: InstRW<[BWWriteResGroup64], (instregex "MMX_PCMPGTWirm")>;
2153def: InstRW<[BWWriteResGroup64], (instregex "MMX_PMAXSWirm")>;
2154def: InstRW<[BWWriteResGroup64], (instregex "MMX_PMAXUBirm")>;
2155def: InstRW<[BWWriteResGroup64], (instregex "MMX_PMINSWirm")>;
2156def: InstRW<[BWWriteResGroup64], (instregex "MMX_PMINUBirm")>;
2157def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSIGNBrm64")>;
2158def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSIGNDrm64")>;
2159def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSIGNWrm64")>;
2160def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSUBBirm")>;
2161def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSUBDirm")>;
2162def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSUBQirm")>;
2163def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSUBSBirm")>;
2164def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSUBSWirm")>;
2165def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSUBUSBirm")>;
2166def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSUBUSWirm")>;
2167def: InstRW<[BWWriteResGroup64], (instregex "MMX_PSUBWirm")>;
2168def: InstRW<[BWWriteResGroup64], (instregex "MOVBE(16|32|64)rm")>;
2169def: InstRW<[BWWriteResGroup64], (instregex "PABSBrm")>;
2170def: InstRW<[BWWriteResGroup64], (instregex "PABSDrm")>;
2171def: InstRW<[BWWriteResGroup64], (instregex "PABSWrm")>;
2172def: InstRW<[BWWriteResGroup64], (instregex "PADDBrm")>;
2173def: InstRW<[BWWriteResGroup64], (instregex "PADDDrm")>;
2174def: InstRW<[BWWriteResGroup64], (instregex "PADDQrm")>;
2175def: InstRW<[BWWriteResGroup64], (instregex "PADDSBrm")>;
2176def: InstRW<[BWWriteResGroup64], (instregex "PADDSWrm")>;
2177def: InstRW<[BWWriteResGroup64], (instregex "PADDUSBrm")>;
2178def: InstRW<[BWWriteResGroup64], (instregex "PADDUSWrm")>;
2179def: InstRW<[BWWriteResGroup64], (instregex "PADDWrm")>;
2180def: InstRW<[BWWriteResGroup64], (instregex "PAVGBrm")>;
2181def: InstRW<[BWWriteResGroup64], (instregex "PAVGWrm")>;
2182def: InstRW<[BWWriteResGroup64], (instregex "PCMPEQBrm")>;
2183def: InstRW<[BWWriteResGroup64], (instregex "PCMPEQDrm")>;
2184def: InstRW<[BWWriteResGroup64], (instregex "PCMPEQQrm")>;
2185def: InstRW<[BWWriteResGroup64], (instregex "PCMPEQWrm")>;
2186def: InstRW<[BWWriteResGroup64], (instregex "PCMPGTBrm")>;
2187def: InstRW<[BWWriteResGroup64], (instregex "PCMPGTDrm")>;
2188def: InstRW<[BWWriteResGroup64], (instregex "PCMPGTWrm")>;
2189def: InstRW<[BWWriteResGroup64], (instregex "PMAXSBrm")>;
2190def: InstRW<[BWWriteResGroup64], (instregex "PMAXSDrm")>;
2191def: InstRW<[BWWriteResGroup64], (instregex "PMAXSWrm")>;
2192def: InstRW<[BWWriteResGroup64], (instregex "PMAXUBrm")>;
2193def: InstRW<[BWWriteResGroup64], (instregex "PMAXUDrm")>;
2194def: InstRW<[BWWriteResGroup64], (instregex "PMAXUWrm")>;
2195def: InstRW<[BWWriteResGroup64], (instregex "PMINSBrm")>;
2196def: InstRW<[BWWriteResGroup64], (instregex "PMINSDrm")>;
2197def: InstRW<[BWWriteResGroup64], (instregex "PMINSWrm")>;
2198def: InstRW<[BWWriteResGroup64], (instregex "PMINUBrm")>;
2199def: InstRW<[BWWriteResGroup64], (instregex "PMINUDrm")>;
2200def: InstRW<[BWWriteResGroup64], (instregex "PMINUWrm")>;
2201def: InstRW<[BWWriteResGroup64], (instregex "PSIGNBrm128")>;
2202def: InstRW<[BWWriteResGroup64], (instregex "PSIGNDrm128")>;
2203def: InstRW<[BWWriteResGroup64], (instregex "PSIGNWrm128")>;
2204def: InstRW<[BWWriteResGroup64], (instregex "PSUBBrm")>;
2205def: InstRW<[BWWriteResGroup64], (instregex "PSUBDrm")>;
2206def: InstRW<[BWWriteResGroup64], (instregex "PSUBQrm")>;
2207def: InstRW<[BWWriteResGroup64], (instregex "PSUBSBrm")>;
2208def: InstRW<[BWWriteResGroup64], (instregex "PSUBSWrm")>;
2209def: InstRW<[BWWriteResGroup64], (instregex "PSUBUSBrm")>;
2210def: InstRW<[BWWriteResGroup64], (instregex "PSUBUSWrm")>;
2211def: InstRW<[BWWriteResGroup64], (instregex "PSUBWrm")>;
2212def: InstRW<[BWWriteResGroup64], (instregex "VPABSBrm")>;
2213def: InstRW<[BWWriteResGroup64], (instregex "VPABSDrm")>;
2214def: InstRW<[BWWriteResGroup64], (instregex "VPABSWrm")>;
2215def: InstRW<[BWWriteResGroup64], (instregex "VPADDBrm")>;
2216def: InstRW<[BWWriteResGroup64], (instregex "VPADDDrm")>;
2217def: InstRW<[BWWriteResGroup64], (instregex "VPADDQrm")>;
2218def: InstRW<[BWWriteResGroup64], (instregex "VPADDSBrm")>;
2219def: InstRW<[BWWriteResGroup64], (instregex "VPADDSWrm")>;
2220def: InstRW<[BWWriteResGroup64], (instregex "VPADDUSBrm")>;
2221def: InstRW<[BWWriteResGroup64], (instregex "VPADDUSWrm")>;
2222def: InstRW<[BWWriteResGroup64], (instregex "VPADDWrm")>;
2223def: InstRW<[BWWriteResGroup64], (instregex "VPAVGBrm")>;
2224def: InstRW<[BWWriteResGroup64], (instregex "VPAVGWrm")>;
2225def: InstRW<[BWWriteResGroup64], (instregex "VPCMPEQBrm")>;
2226def: InstRW<[BWWriteResGroup64], (instregex "VPCMPEQDrm")>;
2227def: InstRW<[BWWriteResGroup64], (instregex "VPCMPEQQrm")>;
2228def: InstRW<[BWWriteResGroup64], (instregex "VPCMPEQWrm")>;
2229def: InstRW<[BWWriteResGroup64], (instregex "VPCMPGTBrm")>;
2230def: InstRW<[BWWriteResGroup64], (instregex "VPCMPGTDrm")>;
2231def: InstRW<[BWWriteResGroup64], (instregex "VPCMPGTWrm")>;
2232def: InstRW<[BWWriteResGroup64], (instregex "VPMAXSBrm")>;
2233def: InstRW<[BWWriteResGroup64], (instregex "VPMAXSDrm")>;
2234def: InstRW<[BWWriteResGroup64], (instregex "VPMAXSWrm")>;
2235def: InstRW<[BWWriteResGroup64], (instregex "VPMAXUBrm")>;
2236def: InstRW<[BWWriteResGroup64], (instregex "VPMAXUDrm")>;
2237def: InstRW<[BWWriteResGroup64], (instregex "VPMAXUWrm")>;
2238def: InstRW<[BWWriteResGroup64], (instregex "VPMINSBrm")>;
2239def: InstRW<[BWWriteResGroup64], (instregex "VPMINSDrm")>;
2240def: InstRW<[BWWriteResGroup64], (instregex "VPMINSWrm")>;
2241def: InstRW<[BWWriteResGroup64], (instregex "VPMINUBrm")>;
2242def: InstRW<[BWWriteResGroup64], (instregex "VPMINUDrm")>;
2243def: InstRW<[BWWriteResGroup64], (instregex "VPMINUWrm")>;
2244def: InstRW<[BWWriteResGroup64], (instregex "VPSIGNBrm128")>;
2245def: InstRW<[BWWriteResGroup64], (instregex "VPSIGNDrm128")>;
2246def: InstRW<[BWWriteResGroup64], (instregex "VPSIGNWrm128")>;
2247def: InstRW<[BWWriteResGroup64], (instregex "VPSUBBrm")>;
2248def: InstRW<[BWWriteResGroup64], (instregex "VPSUBDrm")>;
2249def: InstRW<[BWWriteResGroup64], (instregex "VPSUBQrm")>;
2250def: InstRW<[BWWriteResGroup64], (instregex "VPSUBSBrm")>;
2251def: InstRW<[BWWriteResGroup64], (instregex "VPSUBSWrm")>;
2252def: InstRW<[BWWriteResGroup64], (instregex "VPSUBUSBrm")>;
2253def: InstRW<[BWWriteResGroup64], (instregex "VPSUBUSWrm")>;
2254def: InstRW<[BWWriteResGroup64], (instregex "VPSUBWrm")>;
2255
2256def BWWriteResGroup65 : SchedWriteRes<[BWPort23,BWPort015]> {
2257 let Latency = 6;
2258 let NumMicroOps = 2;
2259 let ResourceCycles = [1,1];
2260}
2261def: InstRW<[BWWriteResGroup65], (instregex "BLENDPDrmi")>;
2262def: InstRW<[BWWriteResGroup65], (instregex "BLENDPSrmi")>;
2263def: InstRW<[BWWriteResGroup65], (instregex "MMX_PANDNirm")>;
2264def: InstRW<[BWWriteResGroup65], (instregex "MMX_PANDirm")>;
2265def: InstRW<[BWWriteResGroup65], (instregex "MMX_PORirm")>;
2266def: InstRW<[BWWriteResGroup65], (instregex "MMX_PXORirm")>;
2267def: InstRW<[BWWriteResGroup65], (instregex "PANDNrm")>;
2268def: InstRW<[BWWriteResGroup65], (instregex "PANDrm")>;
2269def: InstRW<[BWWriteResGroup65], (instregex "PORrm")>;
2270def: InstRW<[BWWriteResGroup65], (instregex "PXORrm")>;
2271def: InstRW<[BWWriteResGroup65], (instregex "VBLENDPDrmi")>;
2272def: InstRW<[BWWriteResGroup65], (instregex "VBLENDPSrmi")>;
2273def: InstRW<[BWWriteResGroup65], (instregex "VINSERTF128rm")>;
2274def: InstRW<[BWWriteResGroup65], (instregex "VINSERTI128rm")>;
2275def: InstRW<[BWWriteResGroup65], (instregex "VPANDNrm")>;
2276def: InstRW<[BWWriteResGroup65], (instregex "VPANDrm")>;
2277def: InstRW<[BWWriteResGroup65], (instregex "VPBLENDDrmi")>;
2278def: InstRW<[BWWriteResGroup65], (instregex "VPORrm")>;
2279def: InstRW<[BWWriteResGroup65], (instregex "VPXORrm")>;
2280
2281def BWWriteResGroup66 : SchedWriteRes<[BWPort23,BWPort0156]> {
2282 let Latency = 6;
2283 let NumMicroOps = 2;
2284 let ResourceCycles = [1,1];
2285}
2286def: InstRW<[BWWriteResGroup66], (instregex "ADD(16|32|64)rm")>;
2287def: InstRW<[BWWriteResGroup66], (instregex "ADD8rm")>;
2288def: InstRW<[BWWriteResGroup66], (instregex "AND(16|32|64)rm")>;
2289def: InstRW<[BWWriteResGroup66], (instregex "AND8rm")>;
Craig Topper1a88c502017-12-10 09:14:39 +00002290def: InstRW<[BWWriteResGroup66], (instregex "CMP(16|32|64)mi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002291def: InstRW<[BWWriteResGroup66], (instregex "CMP(16|32|64)mr")>;
2292def: InstRW<[BWWriteResGroup66], (instregex "CMP(16|32|64)rm")>;
2293def: InstRW<[BWWriteResGroup66], (instregex "CMP8mi")>;
2294def: InstRW<[BWWriteResGroup66], (instregex "CMP8mr")>;
2295def: InstRW<[BWWriteResGroup66], (instregex "CMP8rm")>;
2296def: InstRW<[BWWriteResGroup66], (instregex "OR(16|32|64)rm")>;
2297def: InstRW<[BWWriteResGroup66], (instregex "OR8rm")>;
Craig Topper391c6f92017-12-10 01:24:08 +00002298def: InstRW<[BWWriteResGroup66], (instregex "POP(16|32|64)r(mr)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002299def: InstRW<[BWWriteResGroup66], (instregex "SUB(16|32|64)rm")>;
2300def: InstRW<[BWWriteResGroup66], (instregex "SUB8rm")>;
2301def: InstRW<[BWWriteResGroup66], (instregex "TEST(16|32|64)mr")>;
2302def: InstRW<[BWWriteResGroup66], (instregex "TEST8mi")>;
2303def: InstRW<[BWWriteResGroup66], (instregex "TEST8mr")>;
2304def: InstRW<[BWWriteResGroup66], (instregex "XOR(16|32|64)rm")>;
2305def: InstRW<[BWWriteResGroup66], (instregex "XOR8rm")>;
2306
2307def BWWriteResGroup67 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
2308 let Latency = 6;
2309 let NumMicroOps = 4;
2310 let ResourceCycles = [1,1,2];
2311}
2312def: InstRW<[BWWriteResGroup67], (instregex "SHLD(16|32|64)rrCL")>;
2313def: InstRW<[BWWriteResGroup67], (instregex "SHRD(16|32|64)rrCL")>;
2314
2315def BWWriteResGroup68 : SchedWriteRes<[BWPort1,BWPort6,BWPort06,BWPort0156]> {
2316 let Latency = 6;
2317 let NumMicroOps = 4;
2318 let ResourceCycles = [1,1,1,1];
2319}
2320def: InstRW<[BWWriteResGroup68], (instregex "SLDT(16|32|64)r")>;
2321
2322def BWWriteResGroup69 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06]> {
2323 let Latency = 6;
2324 let NumMicroOps = 4;
2325 let ResourceCycles = [1,1,1,1];
2326}
2327def: InstRW<[BWWriteResGroup69], (instregex "BTC(16|32|64)mi8")>;
2328def: InstRW<[BWWriteResGroup69], (instregex "BTR(16|32|64)mi8")>;
2329def: InstRW<[BWWriteResGroup69], (instregex "BTS(16|32|64)mi8")>;
2330def: InstRW<[BWWriteResGroup69], (instregex "SAR(16|32|64)m1")>;
2331def: InstRW<[BWWriteResGroup69], (instregex "SAR(16|32|64)mi")>;
2332def: InstRW<[BWWriteResGroup69], (instregex "SAR8m1")>;
2333def: InstRW<[BWWriteResGroup69], (instregex "SAR8mi")>;
2334def: InstRW<[BWWriteResGroup69], (instregex "SHL(16|32|64)m1")>;
2335def: InstRW<[BWWriteResGroup69], (instregex "SHL(16|32|64)mi")>;
2336def: InstRW<[BWWriteResGroup69], (instregex "SHL8m1")>;
2337def: InstRW<[BWWriteResGroup69], (instregex "SHL8mi")>;
2338def: InstRW<[BWWriteResGroup69], (instregex "SHR(16|32|64)m1")>;
2339def: InstRW<[BWWriteResGroup69], (instregex "SHR(16|32|64)mi")>;
2340def: InstRW<[BWWriteResGroup69], (instregex "SHR8m1")>;
2341def: InstRW<[BWWriteResGroup69], (instregex "SHR8mi")>;
2342
2343def BWWriteResGroup70 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
2344 let Latency = 6;
2345 let NumMicroOps = 4;
2346 let ResourceCycles = [1,1,1,1];
2347}
Craig Topper1a88c502017-12-10 09:14:39 +00002348def: InstRW<[BWWriteResGroup70], (instregex "ADD(16|32|64)mi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002349def: InstRW<[BWWriteResGroup70], (instregex "ADD(16|32|64)mr")>;
2350def: InstRW<[BWWriteResGroup70], (instregex "ADD8mi")>;
2351def: InstRW<[BWWriteResGroup70], (instregex "ADD8mr")>;
Craig Topper1a88c502017-12-10 09:14:39 +00002352def: InstRW<[BWWriteResGroup70], (instregex "AND(16|32|64)mi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002353def: InstRW<[BWWriteResGroup70], (instregex "AND(16|32|64)mr")>;
2354def: InstRW<[BWWriteResGroup70], (instregex "AND8mi")>;
2355def: InstRW<[BWWriteResGroup70], (instregex "AND8mr")>;
2356def: InstRW<[BWWriteResGroup70], (instregex "DEC(16|32|64)m")>;
2357def: InstRW<[BWWriteResGroup70], (instregex "DEC8m")>;
2358def: InstRW<[BWWriteResGroup70], (instregex "INC(16|32|64)m")>;
2359def: InstRW<[BWWriteResGroup70], (instregex "INC8m")>;
2360def: InstRW<[BWWriteResGroup70], (instregex "NEG(16|32|64)m")>;
2361def: InstRW<[BWWriteResGroup70], (instregex "NEG8m")>;
2362def: InstRW<[BWWriteResGroup70], (instregex "NOT(16|32|64)m")>;
2363def: InstRW<[BWWriteResGroup70], (instregex "NOT8m")>;
Craig Topper1a88c502017-12-10 09:14:39 +00002364def: InstRW<[BWWriteResGroup70], (instregex "OR(16|32|64)mi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002365def: InstRW<[BWWriteResGroup70], (instregex "OR(16|32|64)mr")>;
2366def: InstRW<[BWWriteResGroup70], (instregex "OR8mi")>;
2367def: InstRW<[BWWriteResGroup70], (instregex "OR8mr")>;
2368def: InstRW<[BWWriteResGroup70], (instregex "POP(16|32|64)rmm")>;
2369def: InstRW<[BWWriteResGroup70], (instregex "PUSH(16|32|64)rmm")>;
Craig Topper1a88c502017-12-10 09:14:39 +00002370def: InstRW<[BWWriteResGroup70], (instregex "SUB(16|32|64)mi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002371def: InstRW<[BWWriteResGroup70], (instregex "SUB(16|32|64)mr")>;
2372def: InstRW<[BWWriteResGroup70], (instregex "SUB8mi")>;
2373def: InstRW<[BWWriteResGroup70], (instregex "SUB8mr")>;
Craig Topper1a88c502017-12-10 09:14:39 +00002374def: InstRW<[BWWriteResGroup70], (instregex "XOR(16|32|64)mi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002375def: InstRW<[BWWriteResGroup70], (instregex "XOR(16|32|64)mr")>;
2376def: InstRW<[BWWriteResGroup70], (instregex "XOR8mi")>;
2377def: InstRW<[BWWriteResGroup70], (instregex "XOR8mr")>;
2378
2379def BWWriteResGroup71 : SchedWriteRes<[BWPort6,BWPort0156]> {
2380 let Latency = 6;
2381 let NumMicroOps = 6;
2382 let ResourceCycles = [1,5];
2383}
2384def: InstRW<[BWWriteResGroup71], (instregex "STD")>;
2385
2386def BWWriteResGroup72 : SchedWriteRes<[BWPort5]> {
2387 let Latency = 7;
2388 let NumMicroOps = 1;
2389 let ResourceCycles = [1];
2390}
2391def: InstRW<[BWWriteResGroup72], (instregex "AESDECLASTrr")>;
2392def: InstRW<[BWWriteResGroup72], (instregex "AESDECrr")>;
2393def: InstRW<[BWWriteResGroup72], (instregex "AESENCLASTrr")>;
2394def: InstRW<[BWWriteResGroup72], (instregex "AESENCrr")>;
2395def: InstRW<[BWWriteResGroup72], (instregex "VAESDECLASTrr")>;
2396def: InstRW<[BWWriteResGroup72], (instregex "VAESDECrr")>;
2397def: InstRW<[BWWriteResGroup72], (instregex "VAESENCLASTrr")>;
2398def: InstRW<[BWWriteResGroup72], (instregex "VAESENCrr")>;
2399
2400def BWWriteResGroup73 : SchedWriteRes<[BWPort0,BWPort23]> {
2401 let Latency = 7;
2402 let NumMicroOps = 2;
2403 let ResourceCycles = [1,1];
2404}
2405def: InstRW<[BWWriteResGroup73], (instregex "VPSLLDYrm")>;
2406def: InstRW<[BWWriteResGroup73], (instregex "VPSLLQYrm")>;
2407def: InstRW<[BWWriteResGroup73], (instregex "VPSLLVQYrm")>;
2408def: InstRW<[BWWriteResGroup73], (instregex "VPSLLWYrm")>;
2409def: InstRW<[BWWriteResGroup73], (instregex "VPSRADYrm")>;
2410def: InstRW<[BWWriteResGroup73], (instregex "VPSRAWYrm")>;
2411def: InstRW<[BWWriteResGroup73], (instregex "VPSRLDYrm")>;
2412def: InstRW<[BWWriteResGroup73], (instregex "VPSRLQYrm")>;
2413def: InstRW<[BWWriteResGroup73], (instregex "VPSRLVQYrm")>;
2414def: InstRW<[BWWriteResGroup73], (instregex "VPSRLWYrm")>;
2415def: InstRW<[BWWriteResGroup73], (instregex "VTESTPDYrm")>;
2416def: InstRW<[BWWriteResGroup73], (instregex "VTESTPSYrm")>;
2417
2418def BWWriteResGroup74 : SchedWriteRes<[BWPort1,BWPort23]> {
2419 let Latency = 7;
2420 let NumMicroOps = 2;
2421 let ResourceCycles = [1,1];
2422}
2423def: InstRW<[BWWriteResGroup74], (instregex "FCOM32m")>;
2424def: InstRW<[BWWriteResGroup74], (instregex "FCOM64m")>;
2425def: InstRW<[BWWriteResGroup74], (instregex "FCOMP32m")>;
2426def: InstRW<[BWWriteResGroup74], (instregex "FCOMP64m")>;
2427
2428def BWWriteResGroup75 : SchedWriteRes<[BWPort5,BWPort23]> {
2429 let Latency = 7;
2430 let NumMicroOps = 2;
2431 let ResourceCycles = [1,1];
2432}
2433def: InstRW<[BWWriteResGroup75], (instregex "VANDNPDYrm")>;
2434def: InstRW<[BWWriteResGroup75], (instregex "VANDNPSYrm")>;
2435def: InstRW<[BWWriteResGroup75], (instregex "VANDPDYrm")>;
2436def: InstRW<[BWWriteResGroup75], (instregex "VANDPSYrm")>;
2437def: InstRW<[BWWriteResGroup75], (instregex "VORPDYrm")>;
2438def: InstRW<[BWWriteResGroup75], (instregex "VORPSYrm")>;
2439def: InstRW<[BWWriteResGroup75], (instregex "VPACKSSDWYrm")>;
2440def: InstRW<[BWWriteResGroup75], (instregex "VPACKSSWBYrm")>;
2441def: InstRW<[BWWriteResGroup75], (instregex "VPACKUSDWYrm")>;
2442def: InstRW<[BWWriteResGroup75], (instregex "VPACKUSWBYrm")>;
2443def: InstRW<[BWWriteResGroup75], (instregex "VPALIGNRYrmi")>;
2444def: InstRW<[BWWriteResGroup75], (instregex "VPBLENDWYrmi")>;
2445def: InstRW<[BWWriteResGroup75], (instregex "VPERMILPDYmi")>;
2446def: InstRW<[BWWriteResGroup75], (instregex "VPERMILPDYrm")>;
2447def: InstRW<[BWWriteResGroup75], (instregex "VPERMILPSYmi")>;
2448def: InstRW<[BWWriteResGroup75], (instregex "VPERMILPSYrm")>;
2449def: InstRW<[BWWriteResGroup75], (instregex "VPSHUFBYrm")>;
2450def: InstRW<[BWWriteResGroup75], (instregex "VPSHUFDYmi")>;
2451def: InstRW<[BWWriteResGroup75], (instregex "VPSHUFHWYmi")>;
2452def: InstRW<[BWWriteResGroup75], (instregex "VPSHUFLWYmi")>;
2453def: InstRW<[BWWriteResGroup75], (instregex "VPUNPCKHBWYrm")>;
2454def: InstRW<[BWWriteResGroup75], (instregex "VPUNPCKHDQYrm")>;
2455def: InstRW<[BWWriteResGroup75], (instregex "VPUNPCKHQDQYrm")>;
2456def: InstRW<[BWWriteResGroup75], (instregex "VPUNPCKHWDYrm")>;
2457def: InstRW<[BWWriteResGroup75], (instregex "VPUNPCKLBWYrm")>;
2458def: InstRW<[BWWriteResGroup75], (instregex "VPUNPCKLDQYrm")>;
2459def: InstRW<[BWWriteResGroup75], (instregex "VPUNPCKLQDQYrm")>;
2460def: InstRW<[BWWriteResGroup75], (instregex "VPUNPCKLWDYrm")>;
2461def: InstRW<[BWWriteResGroup75], (instregex "VSHUFPDYrmi")>;
2462def: InstRW<[BWWriteResGroup75], (instregex "VSHUFPSYrmi")>;
2463def: InstRW<[BWWriteResGroup75], (instregex "VUNPCKHPDYrm")>;
2464def: InstRW<[BWWriteResGroup75], (instregex "VUNPCKHPSYrm")>;
2465def: InstRW<[BWWriteResGroup75], (instregex "VUNPCKLPDYrm")>;
2466def: InstRW<[BWWriteResGroup75], (instregex "VUNPCKLPSYrm")>;
2467def: InstRW<[BWWriteResGroup75], (instregex "VXORPDYrm")>;
2468def: InstRW<[BWWriteResGroup75], (instregex "VXORPSYrm")>;
2469
2470def BWWriteResGroup76 : SchedWriteRes<[BWPort23,BWPort15]> {
2471 let Latency = 7;
2472 let NumMicroOps = 2;
2473 let ResourceCycles = [1,1];
2474}
2475def: InstRW<[BWWriteResGroup76], (instregex "VPABSBYrm")>;
2476def: InstRW<[BWWriteResGroup76], (instregex "VPABSDYrm")>;
2477def: InstRW<[BWWriteResGroup76], (instregex "VPABSWYrm")>;
2478def: InstRW<[BWWriteResGroup76], (instregex "VPADDBYrm")>;
2479def: InstRW<[BWWriteResGroup76], (instregex "VPADDDYrm")>;
2480def: InstRW<[BWWriteResGroup76], (instregex "VPADDQYrm")>;
2481def: InstRW<[BWWriteResGroup76], (instregex "VPADDSBYrm")>;
2482def: InstRW<[BWWriteResGroup76], (instregex "VPADDSWYrm")>;
2483def: InstRW<[BWWriteResGroup76], (instregex "VPADDUSBYrm")>;
2484def: InstRW<[BWWriteResGroup76], (instregex "VPADDUSWYrm")>;
2485def: InstRW<[BWWriteResGroup76], (instregex "VPADDWYrm")>;
2486def: InstRW<[BWWriteResGroup76], (instregex "VPAVGBYrm")>;
2487def: InstRW<[BWWriteResGroup76], (instregex "VPAVGWYrm")>;
2488def: InstRW<[BWWriteResGroup76], (instregex "VPCMPEQBYrm")>;
2489def: InstRW<[BWWriteResGroup76], (instregex "VPCMPEQDYrm")>;
2490def: InstRW<[BWWriteResGroup76], (instregex "VPCMPEQQYrm")>;
2491def: InstRW<[BWWriteResGroup76], (instregex "VPCMPEQWYrm")>;
2492def: InstRW<[BWWriteResGroup76], (instregex "VPCMPGTBYrm")>;
2493def: InstRW<[BWWriteResGroup76], (instregex "VPCMPGTDYrm")>;
2494def: InstRW<[BWWriteResGroup76], (instregex "VPCMPGTWYrm")>;
2495def: InstRW<[BWWriteResGroup76], (instregex "VPMAXSBYrm")>;
2496def: InstRW<[BWWriteResGroup76], (instregex "VPMAXSDYrm")>;
2497def: InstRW<[BWWriteResGroup76], (instregex "VPMAXSWYrm")>;
2498def: InstRW<[BWWriteResGroup76], (instregex "VPMAXUBYrm")>;
2499def: InstRW<[BWWriteResGroup76], (instregex "VPMAXUDYrm")>;
2500def: InstRW<[BWWriteResGroup76], (instregex "VPMAXUWYrm")>;
2501def: InstRW<[BWWriteResGroup76], (instregex "VPMINSBYrm")>;
2502def: InstRW<[BWWriteResGroup76], (instregex "VPMINSDYrm")>;
2503def: InstRW<[BWWriteResGroup76], (instregex "VPMINSWYrm")>;
2504def: InstRW<[BWWriteResGroup76], (instregex "VPMINUBYrm")>;
2505def: InstRW<[BWWriteResGroup76], (instregex "VPMINUDYrm")>;
2506def: InstRW<[BWWriteResGroup76], (instregex "VPMINUWYrm")>;
2507def: InstRW<[BWWriteResGroup76], (instregex "VPSIGNBYrm256")>;
2508def: InstRW<[BWWriteResGroup76], (instregex "VPSIGNDYrm256")>;
2509def: InstRW<[BWWriteResGroup76], (instregex "VPSIGNWYrm256")>;
2510def: InstRW<[BWWriteResGroup76], (instregex "VPSUBBYrm")>;
2511def: InstRW<[BWWriteResGroup76], (instregex "VPSUBDYrm")>;
2512def: InstRW<[BWWriteResGroup76], (instregex "VPSUBQYrm")>;
2513def: InstRW<[BWWriteResGroup76], (instregex "VPSUBSBYrm")>;
2514def: InstRW<[BWWriteResGroup76], (instregex "VPSUBSWYrm")>;
2515def: InstRW<[BWWriteResGroup76], (instregex "VPSUBUSBYrm")>;
2516def: InstRW<[BWWriteResGroup76], (instregex "VPSUBUSWYrm")>;
2517def: InstRW<[BWWriteResGroup76], (instregex "VPSUBWYrm")>;
2518
2519def BWWriteResGroup77 : SchedWriteRes<[BWPort23,BWPort015]> {
2520 let Latency = 7;
2521 let NumMicroOps = 2;
2522 let ResourceCycles = [1,1];
2523}
2524def: InstRW<[BWWriteResGroup77], (instregex "VBLENDPDYrmi")>;
2525def: InstRW<[BWWriteResGroup77], (instregex "VBLENDPSYrmi")>;
2526def: InstRW<[BWWriteResGroup77], (instregex "VPANDNYrm")>;
2527def: InstRW<[BWWriteResGroup77], (instregex "VPANDYrm")>;
2528def: InstRW<[BWWriteResGroup77], (instregex "VPBLENDDYrmi")>;
2529def: InstRW<[BWWriteResGroup77], (instregex "VPORYrm")>;
2530def: InstRW<[BWWriteResGroup77], (instregex "VPXORYrm")>;
2531
2532def BWWriteResGroup78 : SchedWriteRes<[BWPort0,BWPort5]> {
2533 let Latency = 7;
2534 let NumMicroOps = 3;
2535 let ResourceCycles = [1,2];
2536}
2537def: InstRW<[BWWriteResGroup78], (instregex "MPSADBWrri")>;
2538def: InstRW<[BWWriteResGroup78], (instregex "VMPSADBWYrri")>;
2539def: InstRW<[BWWriteResGroup78], (instregex "VMPSADBWrri")>;
2540
2541def BWWriteResGroup79 : SchedWriteRes<[BWPort5,BWPort23]> {
2542 let Latency = 7;
2543 let NumMicroOps = 3;
2544 let ResourceCycles = [2,1];
2545}
2546def: InstRW<[BWWriteResGroup79], (instregex "BLENDVPDrm0")>;
2547def: InstRW<[BWWriteResGroup79], (instregex "BLENDVPSrm0")>;
2548def: InstRW<[BWWriteResGroup79], (instregex "MMX_PACKSSDWirm")>;
2549def: InstRW<[BWWriteResGroup79], (instregex "MMX_PACKSSWBirm")>;
2550def: InstRW<[BWWriteResGroup79], (instregex "MMX_PACKUSWBirm")>;
2551def: InstRW<[BWWriteResGroup79], (instregex "PBLENDVBrm0")>;
2552def: InstRW<[BWWriteResGroup79], (instregex "VBLENDVPDrm")>;
2553def: InstRW<[BWWriteResGroup79], (instregex "VBLENDVPSrm")>;
2554def: InstRW<[BWWriteResGroup79], (instregex "VMASKMOVPDrm")>;
2555def: InstRW<[BWWriteResGroup79], (instregex "VMASKMOVPSrm")>;
2556def: InstRW<[BWWriteResGroup79], (instregex "VPBLENDVBrm")>;
2557def: InstRW<[BWWriteResGroup79], (instregex "VPMASKMOVDrm")>;
2558def: InstRW<[BWWriteResGroup79], (instregex "VPMASKMOVQrm")>;
2559
2560def BWWriteResGroup80 : SchedWriteRes<[BWPort23,BWPort0156]> {
2561 let Latency = 7;
2562 let NumMicroOps = 3;
2563 let ResourceCycles = [1,2];
2564}
2565def: InstRW<[BWWriteResGroup80], (instregex "LEAVE64")>;
2566def: InstRW<[BWWriteResGroup80], (instregex "SCASB")>;
2567def: InstRW<[BWWriteResGroup80], (instregex "SCASL")>;
2568def: InstRW<[BWWriteResGroup80], (instregex "SCASQ")>;
2569def: InstRW<[BWWriteResGroup80], (instregex "SCASW")>;
2570
2571def BWWriteResGroup81 : SchedWriteRes<[BWPort0,BWPort5,BWPort23]> {
2572 let Latency = 7;
2573 let NumMicroOps = 3;
2574 let ResourceCycles = [1,1,1];
2575}
2576def: InstRW<[BWWriteResGroup81], (instregex "PSLLDrm")>;
2577def: InstRW<[BWWriteResGroup81], (instregex "PSLLQrm")>;
2578def: InstRW<[BWWriteResGroup81], (instregex "PSLLWrm")>;
2579def: InstRW<[BWWriteResGroup81], (instregex "PSRADrm")>;
2580def: InstRW<[BWWriteResGroup81], (instregex "PSRAWrm")>;
2581def: InstRW<[BWWriteResGroup81], (instregex "PSRLDrm")>;
2582def: InstRW<[BWWriteResGroup81], (instregex "PSRLQrm")>;
2583def: InstRW<[BWWriteResGroup81], (instregex "PSRLWrm")>;
2584def: InstRW<[BWWriteResGroup81], (instregex "PTESTrm")>;
2585def: InstRW<[BWWriteResGroup81], (instregex "VPSLLDrm")>;
2586def: InstRW<[BWWriteResGroup81], (instregex "VPSLLQrm")>;
2587def: InstRW<[BWWriteResGroup81], (instregex "VPSLLWrm")>;
2588def: InstRW<[BWWriteResGroup81], (instregex "VPSRADrm")>;
2589def: InstRW<[BWWriteResGroup81], (instregex "VPSRAWrm")>;
2590def: InstRW<[BWWriteResGroup81], (instregex "VPSRLDrm")>;
2591def: InstRW<[BWWriteResGroup81], (instregex "VPSRLQrm")>;
2592def: InstRW<[BWWriteResGroup81], (instregex "VPSRLWrm")>;
2593def: InstRW<[BWWriteResGroup81], (instregex "VPTESTrm")>;
2594
2595def BWWriteResGroup82 : SchedWriteRes<[BWPort0,BWPort01,BWPort23]> {
2596 let Latency = 7;
2597 let NumMicroOps = 3;
2598 let ResourceCycles = [1,1,1];
2599}
2600def: InstRW<[BWWriteResGroup82], (instregex "FLDCW16m")>;
2601
2602def BWWriteResGroup83 : SchedWriteRes<[BWPort0,BWPort23,BWPort0156]> {
2603 let Latency = 7;
2604 let NumMicroOps = 3;
2605 let ResourceCycles = [1,1,1];
2606}
2607def: InstRW<[BWWriteResGroup83], (instregex "LDMXCSR")>;
2608def: InstRW<[BWWriteResGroup83], (instregex "VLDMXCSR")>;
2609
2610def BWWriteResGroup84 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
2611 let Latency = 7;
2612 let NumMicroOps = 3;
2613 let ResourceCycles = [1,1,1];
2614}
2615def: InstRW<[BWWriteResGroup84], (instregex "LRETQ")>;
2616def: InstRW<[BWWriteResGroup84], (instregex "RETQ")>;
2617
2618def BWWriteResGroup85 : SchedWriteRes<[BWPort23,BWPort06,BWPort15]> {
2619 let Latency = 7;
2620 let NumMicroOps = 3;
2621 let ResourceCycles = [1,1,1];
2622}
2623def: InstRW<[BWWriteResGroup85], (instregex "BEXTR32rm")>;
2624def: InstRW<[BWWriteResGroup85], (instregex "BEXTR64rm")>;
2625
2626def BWWriteResGroup86 : SchedWriteRes<[BWPort23,BWPort06,BWPort0156]> {
2627 let Latency = 7;
2628 let NumMicroOps = 3;
2629 let ResourceCycles = [1,1,1];
2630}
2631def: InstRW<[BWWriteResGroup86], (instregex "CMOVA(16|32|64)rm")>;
2632def: InstRW<[BWWriteResGroup86], (instregex "CMOVBE(16|32|64)rm")>;
2633
2634def BWWriteResGroup87 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06]> {
2635 let Latency = 7;
2636 let NumMicroOps = 5;
2637 let ResourceCycles = [1,1,1,2];
2638}
2639def: InstRW<[BWWriteResGroup87], (instregex "ROL(16|32|64)m1")>;
2640def: InstRW<[BWWriteResGroup87], (instregex "ROL(16|32|64)mi")>;
2641def: InstRW<[BWWriteResGroup87], (instregex "ROL8m1")>;
2642def: InstRW<[BWWriteResGroup87], (instregex "ROL8mi")>;
2643def: InstRW<[BWWriteResGroup87], (instregex "ROR(16|32|64)m1")>;
2644def: InstRW<[BWWriteResGroup87], (instregex "ROR(16|32|64)mi")>;
2645def: InstRW<[BWWriteResGroup87], (instregex "ROR8m1")>;
2646def: InstRW<[BWWriteResGroup87], (instregex "ROR8mi")>;
2647
2648def BWWriteResGroup88 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
2649 let Latency = 7;
2650 let NumMicroOps = 5;
2651 let ResourceCycles = [1,1,1,2];
2652}
2653def: InstRW<[BWWriteResGroup88], (instregex "XADD(16|32|64)rm")>;
2654def: InstRW<[BWWriteResGroup88], (instregex "XADD8rm")>;
2655
2656def BWWriteResGroup89 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
2657 let Latency = 7;
2658 let NumMicroOps = 5;
2659 let ResourceCycles = [1,1,1,1,1];
2660}
2661def: InstRW<[BWWriteResGroup89], (instregex "CALL(16|32|64)m")>;
2662def: InstRW<[BWWriteResGroup89], (instregex "FARCALL64")>;
2663
2664def BWWriteResGroup90 : SchedWriteRes<[BWPort6,BWPort06,BWPort15,BWPort0156]> {
2665 let Latency = 7;
2666 let NumMicroOps = 7;
2667 let ResourceCycles = [2,2,1,2];
2668}
2669def: InstRW<[BWWriteResGroup90], (instregex "LOOP")>;
2670
2671def BWWriteResGroup91 : SchedWriteRes<[BWPort1,BWPort23]> {
2672 let Latency = 8;
2673 let NumMicroOps = 2;
2674 let ResourceCycles = [1,1];
2675}
2676def: InstRW<[BWWriteResGroup91], (instregex "ADDPDrm")>;
2677def: InstRW<[BWWriteResGroup91], (instregex "ADDPSrm")>;
2678def: InstRW<[BWWriteResGroup91], (instregex "ADDSDrm")>;
2679def: InstRW<[BWWriteResGroup91], (instregex "ADDSSrm")>;
2680def: InstRW<[BWWriteResGroup91], (instregex "ADDSUBPDrm")>;
2681def: InstRW<[BWWriteResGroup91], (instregex "ADDSUBPSrm")>;
2682def: InstRW<[BWWriteResGroup91], (instregex "BSF(16|32|64)rm")>;
2683def: InstRW<[BWWriteResGroup91], (instregex "BSR(16|32|64)rm")>;
2684def: InstRW<[BWWriteResGroup91], (instregex "CMPPDrmi")>;
2685def: InstRW<[BWWriteResGroup91], (instregex "CMPPSrmi")>;
Craig Topper6c659102017-12-10 09:14:37 +00002686def: InstRW<[BWWriteResGroup91], (instregex "CMPSDrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002687def: InstRW<[BWWriteResGroup91], (instregex "CMPSSrm")>;
2688def: InstRW<[BWWriteResGroup91], (instregex "COMISDrm")>;
2689def: InstRW<[BWWriteResGroup91], (instregex "COMISSrm")>;
2690def: InstRW<[BWWriteResGroup91], (instregex "CVTDQ2PSrm")>;
2691def: InstRW<[BWWriteResGroup91], (instregex "CVTPS2DQrm")>;
2692def: InstRW<[BWWriteResGroup91], (instregex "CVTTPS2DQrm")>;
2693def: InstRW<[BWWriteResGroup91], (instregex "IMUL64m")>;
Craig Topper391c6f92017-12-10 01:24:08 +00002694def: InstRW<[BWWriteResGroup91], (instregex "IMUL(32|64)rm(i8)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002695def: InstRW<[BWWriteResGroup91], (instregex "IMUL8m")>;
2696def: InstRW<[BWWriteResGroup91], (instregex "LZCNT(16|32|64)rm")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00002697def: InstRW<[BWWriteResGroup91], (instregex "MAX(C?)PDrm")>;
2698def: InstRW<[BWWriteResGroup91], (instregex "MAX(C?)PSrm")>;
2699def: InstRW<[BWWriteResGroup91], (instregex "MAX(C?)SDrm")>;
2700def: InstRW<[BWWriteResGroup91], (instregex "MAX(C?)SSrm")>;
2701def: InstRW<[BWWriteResGroup91], (instregex "MIN(C?)PDrm")>;
2702def: InstRW<[BWWriteResGroup91], (instregex "MIN(C?)PSrm")>;
2703def: InstRW<[BWWriteResGroup91], (instregex "MIN(C?)SDrm")>;
2704def: InstRW<[BWWriteResGroup91], (instregex "MIN(C?)SSrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002705def: InstRW<[BWWriteResGroup91], (instregex "MMX_CVTPI2PSirm")>;
2706def: InstRW<[BWWriteResGroup91], (instregex "MMX_CVTPS2PIirm")>;
2707def: InstRW<[BWWriteResGroup91], (instregex "MMX_CVTTPS2PIirm")>;
2708def: InstRW<[BWWriteResGroup91], (instregex "MUL64m")>;
2709def: InstRW<[BWWriteResGroup91], (instregex "MUL8m")>;
2710def: InstRW<[BWWriteResGroup91], (instregex "PDEP32rm")>;
2711def: InstRW<[BWWriteResGroup91], (instregex "PDEP64rm")>;
2712def: InstRW<[BWWriteResGroup91], (instregex "PEXT32rm")>;
2713def: InstRW<[BWWriteResGroup91], (instregex "PEXT64rm")>;
2714def: InstRW<[BWWriteResGroup91], (instregex "POPCNT(16|32|64)rm")>;
2715def: InstRW<[BWWriteResGroup91], (instregex "SUBPDrm")>;
2716def: InstRW<[BWWriteResGroup91], (instregex "SUBPSrm")>;
2717def: InstRW<[BWWriteResGroup91], (instregex "SUBSDrm")>;
2718def: InstRW<[BWWriteResGroup91], (instregex "SUBSSrm")>;
2719def: InstRW<[BWWriteResGroup91], (instregex "TZCNT(16|32|64)rm")>;
2720def: InstRW<[BWWriteResGroup91], (instregex "UCOMISDrm")>;
2721def: InstRW<[BWWriteResGroup91], (instregex "UCOMISSrm")>;
2722def: InstRW<[BWWriteResGroup91], (instregex "VADDPDrm")>;
2723def: InstRW<[BWWriteResGroup91], (instregex "VADDPSrm")>;
2724def: InstRW<[BWWriteResGroup91], (instregex "VADDSDrm")>;
2725def: InstRW<[BWWriteResGroup91], (instregex "VADDSSrm")>;
2726def: InstRW<[BWWriteResGroup91], (instregex "VADDSUBPDrm")>;
2727def: InstRW<[BWWriteResGroup91], (instregex "VADDSUBPSrm")>;
2728def: InstRW<[BWWriteResGroup91], (instregex "VCMPPDrmi")>;
2729def: InstRW<[BWWriteResGroup91], (instregex "VCMPPSrmi")>;
2730def: InstRW<[BWWriteResGroup91], (instregex "VCMPSDrm")>;
2731def: InstRW<[BWWriteResGroup91], (instregex "VCMPSSrm")>;
2732def: InstRW<[BWWriteResGroup91], (instregex "VCOMISDrm")>;
2733def: InstRW<[BWWriteResGroup91], (instregex "VCOMISSrm")>;
2734def: InstRW<[BWWriteResGroup91], (instregex "VCVTDQ2PSrm")>;
2735def: InstRW<[BWWriteResGroup91], (instregex "VCVTPS2DQrm")>;
2736def: InstRW<[BWWriteResGroup91], (instregex "VCVTTPS2DQrm")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00002737def: InstRW<[BWWriteResGroup91], (instregex "VMAX(C?)PDrm")>;
2738def: InstRW<[BWWriteResGroup91], (instregex "VMAX(C?)PSrm")>;
2739def: InstRW<[BWWriteResGroup91], (instregex "VMAX(C?)SDrm")>;
2740def: InstRW<[BWWriteResGroup91], (instregex "VMAX(C?)SSrm")>;
2741def: InstRW<[BWWriteResGroup91], (instregex "VMIN(C?)PDrm")>;
2742def: InstRW<[BWWriteResGroup91], (instregex "VMIN(C?)PSrm")>;
2743def: InstRW<[BWWriteResGroup91], (instregex "VMIN(C?)SDrm")>;
2744def: InstRW<[BWWriteResGroup91], (instregex "VMIN(C?)SSrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002745def: InstRW<[BWWriteResGroup91], (instregex "VSUBPDrm")>;
2746def: InstRW<[BWWriteResGroup91], (instregex "VSUBPSrm")>;
2747def: InstRW<[BWWriteResGroup91], (instregex "VSUBSDrm")>;
2748def: InstRW<[BWWriteResGroup91], (instregex "VSUBSSrm")>;
2749def: InstRW<[BWWriteResGroup91], (instregex "VUCOMISDrm")>;
2750def: InstRW<[BWWriteResGroup91], (instregex "VUCOMISSrm")>;
2751
2752def BWWriteResGroup91_16 : SchedWriteRes<[BWPort1, BWPort0156, BWPort23]> {
2753 let Latency = 8;
2754 let NumMicroOps = 3;
2755 let ResourceCycles = [1,1,1];
2756}
Craig Topper391c6f92017-12-10 01:24:08 +00002757def: InstRW<[BWWriteResGroup91_16], (instregex "IMUL16rm(i8)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002758
2759def BWWriteResGroup91_16_2 : SchedWriteRes<[BWPort1, BWPort0156, BWPort23]> {
2760 let Latency = 8;
2761 let NumMicroOps = 5;
2762}
2763def: InstRW<[BWWriteResGroup91_16_2], (instregex "IMUL16m")>;
2764def: InstRW<[BWWriteResGroup91_16_2], (instregex "MUL16m")>;
2765
2766def BWWriteResGroup91_32 : SchedWriteRes<[BWPort1, BWPort0156, BWPort23]> {
2767 let Latency = 8;
2768 let NumMicroOps = 3;
2769 let ResourceCycles = [1,1,1];
2770}
2771def: InstRW<[BWWriteResGroup91_32], (instregex "IMUL32m")>;
2772def: InstRW<[BWWriteResGroup91_32], (instregex "MUL32m")>;
2773
2774def BWWriteResGroup92 : SchedWriteRes<[BWPort5,BWPort23]> {
2775 let Latency = 8;
2776 let NumMicroOps = 2;
2777 let ResourceCycles = [1,1];
2778}
2779def: InstRW<[BWWriteResGroup92], (instregex "VPMOVSXBDYrm")>;
2780def: InstRW<[BWWriteResGroup92], (instregex "VPMOVSXBQYrm")>;
2781def: InstRW<[BWWriteResGroup92], (instregex "VPMOVSXBWYrm")>;
2782def: InstRW<[BWWriteResGroup92], (instregex "VPMOVSXDQYrm")>;
2783def: InstRW<[BWWriteResGroup92], (instregex "VPMOVSXWDYrm")>;
2784def: InstRW<[BWWriteResGroup92], (instregex "VPMOVSXWQYrm")>;
2785def: InstRW<[BWWriteResGroup92], (instregex "VPMOVZXWDYrm")>;
2786
2787def BWWriteResGroup93 : SchedWriteRes<[BWPort01,BWPort23]> {
2788 let Latency = 8;
2789 let NumMicroOps = 2;
2790 let ResourceCycles = [1,1];
2791}
2792def: InstRW<[BWWriteResGroup93], (instregex "MULPDrm")>;
2793def: InstRW<[BWWriteResGroup93], (instregex "MULPSrm")>;
2794def: InstRW<[BWWriteResGroup93], (instregex "MULSDrm")>;
2795def: InstRW<[BWWriteResGroup93], (instregex "MULSSrm")>;
2796def: InstRW<[BWWriteResGroup93], (instregex "VMULPDrm")>;
2797def: InstRW<[BWWriteResGroup93], (instregex "VMULPSrm")>;
2798def: InstRW<[BWWriteResGroup93], (instregex "VMULSDrm")>;
2799def: InstRW<[BWWriteResGroup93], (instregex "VMULSSrm")>;
2800
2801def BWWriteResGroup94 : SchedWriteRes<[BWPort5,BWPort23]> {
2802 let Latency = 8;
2803 let NumMicroOps = 3;
2804 let ResourceCycles = [2,1];
2805}
2806def: InstRW<[BWWriteResGroup94], (instregex "VBLENDVPDYrm")>;
2807def: InstRW<[BWWriteResGroup94], (instregex "VBLENDVPSYrm")>;
2808def: InstRW<[BWWriteResGroup94], (instregex "VMASKMOVPDYrm")>;
2809def: InstRW<[BWWriteResGroup94], (instregex "VMASKMOVPSYrm")>;
2810def: InstRW<[BWWriteResGroup94], (instregex "VPBLENDVBYrm")>;
2811def: InstRW<[BWWriteResGroup94], (instregex "VPMASKMOVDYrm")>;
2812def: InstRW<[BWWriteResGroup94], (instregex "VPMASKMOVQYrm")>;
2813
2814def BWWriteResGroup95 : SchedWriteRes<[BWPort0,BWPort5,BWPort23]> {
2815 let Latency = 8;
2816 let NumMicroOps = 4;
2817 let ResourceCycles = [2,1,1];
2818}
2819def: InstRW<[BWWriteResGroup95], (instregex "VPSLLVDrm")>;
2820def: InstRW<[BWWriteResGroup95], (instregex "VPSRAVDrm")>;
2821def: InstRW<[BWWriteResGroup95], (instregex "VPSRLVDrm")>;
2822
2823def BWWriteResGroup96 : SchedWriteRes<[BWPort5,BWPort23,BWPort15]> {
2824 let Latency = 8;
2825 let NumMicroOps = 4;
2826 let ResourceCycles = [2,1,1];
2827}
2828def: InstRW<[BWWriteResGroup96], (instregex "MMX_PHADDSWrm64")>;
2829def: InstRW<[BWWriteResGroup96], (instregex "MMX_PHADDWrm64")>;
2830def: InstRW<[BWWriteResGroup96], (instregex "MMX_PHADDrm64")>;
2831def: InstRW<[BWWriteResGroup96], (instregex "MMX_PHSUBDrm64")>;
2832def: InstRW<[BWWriteResGroup96], (instregex "MMX_PHSUBSWrm64")>;
2833def: InstRW<[BWWriteResGroup96], (instregex "MMX_PHSUBWrm64")>;
2834def: InstRW<[BWWriteResGroup96], (instregex "PHADDDrm")>;
2835def: InstRW<[BWWriteResGroup96], (instregex "PHADDSWrm128")>;
2836def: InstRW<[BWWriteResGroup96], (instregex "PHADDWrm")>;
2837def: InstRW<[BWWriteResGroup96], (instregex "PHSUBDrm")>;
2838def: InstRW<[BWWriteResGroup96], (instregex "PHSUBSWrm128")>;
2839def: InstRW<[BWWriteResGroup96], (instregex "PHSUBWrm")>;
2840def: InstRW<[BWWriteResGroup96], (instregex "VPHADDDrm")>;
2841def: InstRW<[BWWriteResGroup96], (instregex "VPHADDSWrm128")>;
2842def: InstRW<[BWWriteResGroup96], (instregex "VPHADDWrm")>;
2843def: InstRW<[BWWriteResGroup96], (instregex "VPHSUBDrm")>;
2844def: InstRW<[BWWriteResGroup96], (instregex "VPHSUBSWrm128")>;
2845def: InstRW<[BWWriteResGroup96], (instregex "VPHSUBWrm")>;
2846
2847def BWWriteResGroup97 : SchedWriteRes<[BWPort23,BWPort237,BWPort06,BWPort0156]> {
2848 let Latency = 8;
2849 let NumMicroOps = 5;
2850 let ResourceCycles = [1,1,1,2];
2851}
2852def: InstRW<[BWWriteResGroup97], (instregex "RCL(16|32|64)m1")>;
2853def: InstRW<[BWWriteResGroup97], (instregex "RCL(16|32|64)mi")>;
2854def: InstRW<[BWWriteResGroup97], (instregex "RCL8m1")>;
2855def: InstRW<[BWWriteResGroup97], (instregex "RCL8mi")>;
2856def: InstRW<[BWWriteResGroup97], (instregex "RCR(16|32|64)m1")>;
2857def: InstRW<[BWWriteResGroup97], (instregex "RCR(16|32|64)mi")>;
2858def: InstRW<[BWWriteResGroup97], (instregex "RCR8m1")>;
2859def: InstRW<[BWWriteResGroup97], (instregex "RCR8mi")>;
2860
2861def BWWriteResGroup98 : SchedWriteRes<[BWPort23,BWPort237,BWPort06,BWPort0156]> {
2862 let Latency = 8;
2863 let NumMicroOps = 5;
2864 let ResourceCycles = [1,1,2,1];
2865}
2866def: InstRW<[BWWriteResGroup98], (instregex "ROR(16|32|64)mCL")>;
2867def: InstRW<[BWWriteResGroup98], (instregex "ROR8mCL")>;
2868
2869def BWWriteResGroup99 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
2870 let Latency = 8;
2871 let NumMicroOps = 6;
2872 let ResourceCycles = [1,1,1,3];
2873}
Craig Topper1a88c502017-12-10 09:14:39 +00002874def: InstRW<[BWWriteResGroup99], (instregex "ADC(16|32|64)mi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002875def: InstRW<[BWWriteResGroup99], (instregex "ADC8mi")>;
2876def: InstRW<[BWWriteResGroup99], (instregex "ADD8mi")>;
2877def: InstRW<[BWWriteResGroup99], (instregex "AND8mi")>;
2878def: InstRW<[BWWriteResGroup99], (instregex "OR8mi")>;
2879def: InstRW<[BWWriteResGroup99], (instregex "SUB8mi")>;
2880def: InstRW<[BWWriteResGroup99], (instregex "XCHG(16|32|64)rm")>;
2881def: InstRW<[BWWriteResGroup99], (instregex "XCHG8rm")>;
2882def: InstRW<[BWWriteResGroup99], (instregex "XOR8mi")>;
2883
2884def BWWriteResGroup100 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06,BWPort0156]> {
2885 let Latency = 8;
2886 let NumMicroOps = 6;
2887 let ResourceCycles = [1,1,1,2,1];
2888}
2889def: InstRW<[BWWriteResGroup100], (instregex "ADC(16|32|64)mr")>;
2890def: InstRW<[BWWriteResGroup100], (instregex "ADC8mr")>;
2891def: InstRW<[BWWriteResGroup100], (instregex "CMPXCHG(16|32|64)rm")>;
2892def: InstRW<[BWWriteResGroup100], (instregex "CMPXCHG8rm")>;
2893def: InstRW<[BWWriteResGroup100], (instregex "ROL(16|32|64)mCL")>;
2894def: InstRW<[BWWriteResGroup100], (instregex "ROL8mCL")>;
2895def: InstRW<[BWWriteResGroup100], (instregex "SAR(16|32|64)mCL")>;
2896def: InstRW<[BWWriteResGroup100], (instregex "SAR8mCL")>;
Craig Topper1a88c502017-12-10 09:14:39 +00002897def: InstRW<[BWWriteResGroup100], (instregex "SBB(16|32|64)mi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002898def: InstRW<[BWWriteResGroup100], (instregex "SBB(16|32|64)mr")>;
2899def: InstRW<[BWWriteResGroup100], (instregex "SBB8mi")>;
2900def: InstRW<[BWWriteResGroup100], (instregex "SBB8mr")>;
2901def: InstRW<[BWWriteResGroup100], (instregex "SHL(16|32|64)mCL")>;
2902def: InstRW<[BWWriteResGroup100], (instregex "SHL8mCL")>;
2903def: InstRW<[BWWriteResGroup100], (instregex "SHR(16|32|64)mCL")>;
2904def: InstRW<[BWWriteResGroup100], (instregex "SHR8mCL")>;
2905
2906def BWWriteResGroup101 : SchedWriteRes<[BWPort1,BWPort23]> {
2907 let Latency = 9;
2908 let NumMicroOps = 2;
2909 let ResourceCycles = [1,1];
2910}
2911def: InstRW<[BWWriteResGroup101], (instregex "ADD_F32m")>;
2912def: InstRW<[BWWriteResGroup101], (instregex "ADD_F64m")>;
2913def: InstRW<[BWWriteResGroup101], (instregex "ILD_F16m")>;
2914def: InstRW<[BWWriteResGroup101], (instregex "ILD_F32m")>;
2915def: InstRW<[BWWriteResGroup101], (instregex "ILD_F64m")>;
2916def: InstRW<[BWWriteResGroup101], (instregex "SUBR_F32m")>;
2917def: InstRW<[BWWriteResGroup101], (instregex "SUBR_F64m")>;
2918def: InstRW<[BWWriteResGroup101], (instregex "SUB_F32m")>;
2919def: InstRW<[BWWriteResGroup101], (instregex "SUB_F64m")>;
2920def: InstRW<[BWWriteResGroup101], (instregex "VADDPDYrm")>;
2921def: InstRW<[BWWriteResGroup101], (instregex "VADDPSYrm")>;
2922def: InstRW<[BWWriteResGroup101], (instregex "VADDSUBPDYrm")>;
2923def: InstRW<[BWWriteResGroup101], (instregex "VADDSUBPSYrm")>;
2924def: InstRW<[BWWriteResGroup101], (instregex "VCMPPDYrmi")>;
2925def: InstRW<[BWWriteResGroup101], (instregex "VCMPPSYrmi")>;
2926def: InstRW<[BWWriteResGroup101], (instregex "VCVTDQ2PSYrm")>;
2927def: InstRW<[BWWriteResGroup101], (instregex "VCVTPS2DQYrm")>;
2928def: InstRW<[BWWriteResGroup101], (instregex "VCVTTPS2DQYrm")>;
Craig Topper5ffe8012017-12-10 01:24:05 +00002929def: InstRW<[BWWriteResGroup101], (instregex "VMAX(C?)PDYrm")>;
2930def: InstRW<[BWWriteResGroup101], (instregex "VMAX(C?)PSYrm")>;
2931def: InstRW<[BWWriteResGroup101], (instregex "VMIN(C?)PDYrm")>;
2932def: InstRW<[BWWriteResGroup101], (instregex "VMIN(C?)PSYrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00002933def: InstRW<[BWWriteResGroup101], (instregex "VSUBPDYrm")>;
2934def: InstRW<[BWWriteResGroup101], (instregex "VSUBPSYrm")>;
2935
2936def BWWriteResGroup102 : SchedWriteRes<[BWPort5,BWPort23]> {
2937 let Latency = 9;
2938 let NumMicroOps = 2;
2939 let ResourceCycles = [1,1];
2940}
2941def: InstRW<[BWWriteResGroup102], (instregex "VPERM2F128rm")>;
2942def: InstRW<[BWWriteResGroup102], (instregex "VPERM2I128rm")>;
2943def: InstRW<[BWWriteResGroup102], (instregex "VPERMDYrm")>;
2944def: InstRW<[BWWriteResGroup102], (instregex "VPERMPDYmi")>;
2945def: InstRW<[BWWriteResGroup102], (instregex "VPERMPSYrm")>;
2946def: InstRW<[BWWriteResGroup102], (instregex "VPERMQYmi")>;
2947def: InstRW<[BWWriteResGroup102], (instregex "VPMOVZXBDYrm")>;
2948def: InstRW<[BWWriteResGroup102], (instregex "VPMOVZXBQYrm")>;
2949def: InstRW<[BWWriteResGroup102], (instregex "VPMOVZXBWYrm")>;
2950def: InstRW<[BWWriteResGroup102], (instregex "VPMOVZXDQYrm")>;
2951def: InstRW<[BWWriteResGroup102], (instregex "VPMOVZXWQYrm")>;
2952
2953def BWWriteResGroup103 : SchedWriteRes<[BWPort01,BWPort23]> {
2954 let Latency = 9;
2955 let NumMicroOps = 2;
2956 let ResourceCycles = [1,1];
2957}
2958def: InstRW<[BWWriteResGroup103], (instregex "VMULPDYrm")>;
2959def: InstRW<[BWWriteResGroup103], (instregex "VMULPSYrm")>;
2960
2961def BWWriteResGroup104 : SchedWriteRes<[BWPort0,BWPort1,BWPort5]> {
2962 let Latency = 9;
2963 let NumMicroOps = 3;
2964 let ResourceCycles = [1,1,1];
2965}
2966def: InstRW<[BWWriteResGroup104], (instregex "DPPDrri")>;
2967def: InstRW<[BWWriteResGroup104], (instregex "VDPPDrri")>;
2968
2969def BWWriteResGroup105 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
2970 let Latency = 9;
2971 let NumMicroOps = 3;
2972 let ResourceCycles = [1,1,1];
2973}
2974def: InstRW<[BWWriteResGroup105], (instregex "CVTSD2SI64rm")>;
2975def: InstRW<[BWWriteResGroup105], (instregex "CVTSD2SIrm")>;
2976def: InstRW<[BWWriteResGroup105], (instregex "CVTSS2SI64rm")>;
2977def: InstRW<[BWWriteResGroup105], (instregex "CVTSS2SIrm")>;
2978def: InstRW<[BWWriteResGroup105], (instregex "CVTTSD2SI64rm")>;
2979def: InstRW<[BWWriteResGroup105], (instregex "CVTTSD2SIrm")>;
2980def: InstRW<[BWWriteResGroup105], (instregex "CVTTSS2SIrm")>;
2981def: InstRW<[BWWriteResGroup105], (instregex "VCVTSD2SI64rm")>;
2982def: InstRW<[BWWriteResGroup105], (instregex "VCVTSD2SIrm")>;
2983def: InstRW<[BWWriteResGroup105], (instregex "VCVTSS2SI64rm")>;
2984def: InstRW<[BWWriteResGroup105], (instregex "VCVTSS2SIrm")>;
2985def: InstRW<[BWWriteResGroup105], (instregex "VCVTTSD2SI64rm")>;
2986def: InstRW<[BWWriteResGroup105], (instregex "VCVTTSD2SIrm")>;
2987def: InstRW<[BWWriteResGroup105], (instregex "VCVTTSS2SI64rm")>;
2988def: InstRW<[BWWriteResGroup105], (instregex "VCVTTSS2SIrm")>;
2989
2990def BWWriteResGroup106 : SchedWriteRes<[BWPort0,BWPort5,BWPort23]> {
2991 let Latency = 9;
2992 let NumMicroOps = 3;
2993 let ResourceCycles = [1,1,1];
2994}
2995def: InstRW<[BWWriteResGroup106], (instregex "VCVTPS2PDYrm")>;
2996
2997def BWWriteResGroup107 : SchedWriteRes<[BWPort1,BWPort5,BWPort23]> {
2998 let Latency = 9;
2999 let NumMicroOps = 3;
3000 let ResourceCycles = [1,1,1];
3001}
3002def: InstRW<[BWWriteResGroup107], (instregex "CVTDQ2PDrm")>;
3003def: InstRW<[BWWriteResGroup107], (instregex "CVTPD2DQrm")>;
3004def: InstRW<[BWWriteResGroup107], (instregex "CVTPD2PSrm")>;
3005def: InstRW<[BWWriteResGroup107], (instregex "CVTSD2SSrm")>;
3006def: InstRW<[BWWriteResGroup107], (instregex "CVTTPD2DQrm")>;
3007def: InstRW<[BWWriteResGroup107], (instregex "MMX_CVTPD2PIirm")>;
3008def: InstRW<[BWWriteResGroup107], (instregex "MMX_CVTPI2PDirm")>;
3009def: InstRW<[BWWriteResGroup107], (instregex "MMX_CVTTPD2PIirm")>;
3010def: InstRW<[BWWriteResGroup107], (instregex "MULX64rm")>;
3011def: InstRW<[BWWriteResGroup107], (instregex "VCVTDQ2PDrm")>;
3012def: InstRW<[BWWriteResGroup107], (instregex "VCVTSD2SSrm")>;
3013
3014def BWWriteResGroup108 : SchedWriteRes<[BWPort5,BWPort23,BWPort015]> {
3015 let Latency = 9;
3016 let NumMicroOps = 3;
3017 let ResourceCycles = [1,1,1];
3018}
3019def: InstRW<[BWWriteResGroup108], (instregex "VPBROADCASTBYrm")>;
3020def: InstRW<[BWWriteResGroup108], (instregex "VPBROADCASTBrm")>;
3021def: InstRW<[BWWriteResGroup108], (instregex "VPBROADCASTWYrm")>;
3022def: InstRW<[BWWriteResGroup108], (instregex "VPBROADCASTWrm")>;
3023
3024def BWWriteResGroup109 : SchedWriteRes<[BWPort0,BWPort5,BWPort23]> {
3025 let Latency = 9;
3026 let NumMicroOps = 4;
3027 let ResourceCycles = [2,1,1];
3028}
3029def: InstRW<[BWWriteResGroup109], (instregex "VPSLLVDYrm")>;
3030def: InstRW<[BWWriteResGroup109], (instregex "VPSRAVDYrm")>;
3031def: InstRW<[BWWriteResGroup109], (instregex "VPSRLVDYrm")>;
3032
3033def BWWriteResGroup110 : SchedWriteRes<[BWPort5,BWPort23,BWPort15]> {
3034 let Latency = 9;
3035 let NumMicroOps = 4;
3036 let ResourceCycles = [2,1,1];
3037}
3038def: InstRW<[BWWriteResGroup110], (instregex "VPHADDDYrm")>;
3039def: InstRW<[BWWriteResGroup110], (instregex "VPHADDSWrm256")>;
3040def: InstRW<[BWWriteResGroup110], (instregex "VPHADDWYrm")>;
3041def: InstRW<[BWWriteResGroup110], (instregex "VPHSUBDYrm")>;
3042def: InstRW<[BWWriteResGroup110], (instregex "VPHSUBSWrm256")>;
3043def: InstRW<[BWWriteResGroup110], (instregex "VPHSUBWYrm")>;
3044
3045def BWWriteResGroup111 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort0156]> {
3046 let Latency = 9;
3047 let NumMicroOps = 4;
3048 let ResourceCycles = [1,1,1,1];
3049}
3050def: InstRW<[BWWriteResGroup111], (instregex "SHLD(16|32|64)mri8")>;
3051def: InstRW<[BWWriteResGroup111], (instregex "SHRD(16|32|64)mri8")>;
3052
3053def BWWriteResGroup112 : SchedWriteRes<[BWPort23,BWPort06,BWPort0156]> {
3054 let Latency = 9;
3055 let NumMicroOps = 5;
3056 let ResourceCycles = [1,1,3];
3057}
3058def: InstRW<[BWWriteResGroup112], (instregex "RDRAND(16|32|64)r")>;
3059
3060def BWWriteResGroup113 : SchedWriteRes<[BWPort1,BWPort6,BWPort23,BWPort0156]> {
3061 let Latency = 9;
3062 let NumMicroOps = 5;
3063 let ResourceCycles = [1,2,1,1];
3064}
3065def: InstRW<[BWWriteResGroup113], (instregex "LAR(16|32|64)rm")>;
3066def: InstRW<[BWWriteResGroup113], (instregex "LSL(16|32|64)rm")>;
3067
3068def BWWriteResGroup114 : SchedWriteRes<[BWPort0]> {
3069 let Latency = 10;
3070 let NumMicroOps = 2;
3071 let ResourceCycles = [2];
3072}
3073def: InstRW<[BWWriteResGroup114], (instregex "PMULLDrr")>;
3074def: InstRW<[BWWriteResGroup114], (instregex "VPMULLDYrr")>;
3075def: InstRW<[BWWriteResGroup114], (instregex "VPMULLDrr")>;
3076
3077def BWWriteResGroup115 : SchedWriteRes<[BWPort0,BWPort23]> {
3078 let Latency = 10;
3079 let NumMicroOps = 2;
3080 let ResourceCycles = [1,1];
3081}
3082def: InstRW<[BWWriteResGroup115], (instregex "MMX_PMADDUBSWrm64")>;
3083def: InstRW<[BWWriteResGroup115], (instregex "MMX_PMADDWDirm")>;
3084def: InstRW<[BWWriteResGroup115], (instregex "MMX_PMULHRSWrm64")>;
3085def: InstRW<[BWWriteResGroup115], (instregex "MMX_PMULHUWirm")>;
3086def: InstRW<[BWWriteResGroup115], (instregex "MMX_PMULHWirm")>;
3087def: InstRW<[BWWriteResGroup115], (instregex "MMX_PMULLWirm")>;
3088def: InstRW<[BWWriteResGroup115], (instregex "MMX_PMULUDQirm")>;
3089def: InstRW<[BWWriteResGroup115], (instregex "MMX_PSADBWirm")>;
3090def: InstRW<[BWWriteResGroup115], (instregex "PCLMULQDQrm")>;
3091def: InstRW<[BWWriteResGroup115], (instregex "PCMPGTQrm")>;
3092def: InstRW<[BWWriteResGroup115], (instregex "PHMINPOSUWrm128")>;
3093def: InstRW<[BWWriteResGroup115], (instregex "PMADDUBSWrm")>;
3094def: InstRW<[BWWriteResGroup115], (instregex "PMADDWDrm")>;
3095def: InstRW<[BWWriteResGroup115], (instregex "PMULDQrm")>;
3096def: InstRW<[BWWriteResGroup115], (instregex "PMULHRSWrm")>;
3097def: InstRW<[BWWriteResGroup115], (instregex "PMULHUWrm")>;
3098def: InstRW<[BWWriteResGroup115], (instregex "PMULHWrm")>;
3099def: InstRW<[BWWriteResGroup115], (instregex "PMULLWrm")>;
3100def: InstRW<[BWWriteResGroup115], (instregex "PMULUDQrm")>;
3101def: InstRW<[BWWriteResGroup115], (instregex "PSADBWrm")>;
3102def: InstRW<[BWWriteResGroup115], (instregex "RCPPSm")>;
3103def: InstRW<[BWWriteResGroup115], (instregex "RCPSSm")>;
3104def: InstRW<[BWWriteResGroup115], (instregex "RSQRTPSm")>;
3105def: InstRW<[BWWriteResGroup115], (instregex "RSQRTSSm")>;
3106def: InstRW<[BWWriteResGroup115], (instregex "VPCLMULQDQrm")>;
3107def: InstRW<[BWWriteResGroup115], (instregex "VPCMPGTQrm")>;
3108def: InstRW<[BWWriteResGroup115], (instregex "VPHMINPOSUWrm128")>;
3109def: InstRW<[BWWriteResGroup115], (instregex "VPMADDUBSWrm")>;
3110def: InstRW<[BWWriteResGroup115], (instregex "VPMADDWDrm")>;
3111def: InstRW<[BWWriteResGroup115], (instregex "VPMULDQrm")>;
3112def: InstRW<[BWWriteResGroup115], (instregex "VPMULHRSWrm")>;
3113def: InstRW<[BWWriteResGroup115], (instregex "VPMULHUWrm")>;
3114def: InstRW<[BWWriteResGroup115], (instregex "VPMULHWrm")>;
3115def: InstRW<[BWWriteResGroup115], (instregex "VPMULLWrm")>;
3116def: InstRW<[BWWriteResGroup115], (instregex "VPMULUDQrm")>;
3117def: InstRW<[BWWriteResGroup115], (instregex "VPSADBWrm")>;
3118def: InstRW<[BWWriteResGroup115], (instregex "VRCPPSm")>;
3119def: InstRW<[BWWriteResGroup115], (instregex "VRCPSSm")>;
3120def: InstRW<[BWWriteResGroup115], (instregex "VRSQRTPSm")>;
3121def: InstRW<[BWWriteResGroup115], (instregex "VRSQRTSSm")>;
3122
3123def BWWriteResGroup116 : SchedWriteRes<[BWPort01,BWPort23]> {
3124 let Latency = 10;
3125 let NumMicroOps = 2;
3126 let ResourceCycles = [1,1];
3127}
Craig Topperf82867c2017-12-13 23:11:30 +00003128def: InstRW<[BWWriteResGroup116],
3129 (instregex "VF(N)?M(ADD|SUB|ADDSUB|SUBADD)(132|213|231)P(D|S)m",
3130 "VF(N)?M(ADD|SUB)(132|213|231)S(D|S)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003131
3132def BWWriteResGroup117 : SchedWriteRes<[BWPort1,BWPort23]> {
3133 let Latency = 10;
3134 let NumMicroOps = 3;
3135 let ResourceCycles = [2,1];
3136}
3137def: InstRW<[BWWriteResGroup117], (instregex "FICOM16m")>;
3138def: InstRW<[BWWriteResGroup117], (instregex "FICOM32m")>;
3139def: InstRW<[BWWriteResGroup117], (instregex "FICOMP16m")>;
3140def: InstRW<[BWWriteResGroup117], (instregex "FICOMP32m")>;
3141
3142def BWWriteResGroup118 : SchedWriteRes<[BWPort0,BWPort5,BWPort23]> {
3143 let Latency = 10;
3144 let NumMicroOps = 3;
3145 let ResourceCycles = [1,1,1];
3146}
3147def: InstRW<[BWWriteResGroup118], (instregex "VPTESTYrm")>;
3148
3149def BWWriteResGroup119 : SchedWriteRes<[BWPort1,BWPort5,BWPort23]> {
3150 let Latency = 10;
3151 let NumMicroOps = 4;
3152 let ResourceCycles = [1,2,1];
3153}
3154def: InstRW<[BWWriteResGroup119], (instregex "HADDPDrm")>;
3155def: InstRW<[BWWriteResGroup119], (instregex "HADDPSrm")>;
3156def: InstRW<[BWWriteResGroup119], (instregex "HSUBPDrm")>;
3157def: InstRW<[BWWriteResGroup119], (instregex "HSUBPSrm")>;
3158def: InstRW<[BWWriteResGroup119], (instregex "VHADDPDrm")>;
3159def: InstRW<[BWWriteResGroup119], (instregex "VHADDPSrm")>;
3160def: InstRW<[BWWriteResGroup119], (instregex "VHSUBPDrm")>;
3161def: InstRW<[BWWriteResGroup119], (instregex "VHSUBPSrm")>;
3162
3163def BWWriteResGroup120 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23]> {
3164 let Latency = 10;
3165 let NumMicroOps = 4;
3166 let ResourceCycles = [1,1,1,1];
3167}
3168def: InstRW<[BWWriteResGroup120], (instregex "CVTTSS2SI64rm")>;
3169
3170def BWWriteResGroup121 : SchedWriteRes<[BWPort1,BWPort23,BWPort06,BWPort0156]> {
3171 let Latency = 10;
3172 let NumMicroOps = 4;
3173 let ResourceCycles = [1,1,1,1];
3174}
3175def: InstRW<[BWWriteResGroup121], (instregex "MULX32rm")>;
3176
3177def BWWriteResGroup122 : SchedWriteRes<[BWPort0]> {
3178 let Latency = 11;
3179 let NumMicroOps = 1;
3180 let ResourceCycles = [1];
3181}
3182def: InstRW<[BWWriteResGroup122], (instregex "DIVPSrr")>;
3183def: InstRW<[BWWriteResGroup122], (instregex "DIVSSrr")>;
3184def: InstRW<[BWWriteResGroup122], (instregex "VDIVPSrr")>;
3185def: InstRW<[BWWriteResGroup122], (instregex "VDIVSSrr")>;
3186
3187def BWWriteResGroup123 : SchedWriteRes<[BWPort0,BWPort23]> {
3188 let Latency = 11;
3189 let NumMicroOps = 2;
3190 let ResourceCycles = [1,1];
3191}
3192def: InstRW<[BWWriteResGroup123], (instregex "MUL_F32m")>;
3193def: InstRW<[BWWriteResGroup123], (instregex "MUL_F64m")>;
3194def: InstRW<[BWWriteResGroup123], (instregex "VPCMPGTQYrm")>;
3195def: InstRW<[BWWriteResGroup123], (instregex "VPMADDUBSWYrm")>;
3196def: InstRW<[BWWriteResGroup123], (instregex "VPMADDWDYrm")>;
3197def: InstRW<[BWWriteResGroup123], (instregex "VPMULDQYrm")>;
3198def: InstRW<[BWWriteResGroup123], (instregex "VPMULHRSWYrm")>;
3199def: InstRW<[BWWriteResGroup123], (instregex "VPMULHUWYrm")>;
3200def: InstRW<[BWWriteResGroup123], (instregex "VPMULHWYrm")>;
3201def: InstRW<[BWWriteResGroup123], (instregex "VPMULLWYrm")>;
3202def: InstRW<[BWWriteResGroup123], (instregex "VPMULUDQYrm")>;
3203def: InstRW<[BWWriteResGroup123], (instregex "VPSADBWYrm")>;
3204
3205def BWWriteResGroup124 : SchedWriteRes<[BWPort01,BWPort23]> {
3206 let Latency = 11;
3207 let NumMicroOps = 2;
3208 let ResourceCycles = [1,1];
3209}
Craig Topperf82867c2017-12-13 23:11:30 +00003210def: InstRW<[BWWriteResGroup124],
3211 (instregex "VF(N)?M(ADD|SUB|ADDSUB|SUBADD)(132|213|231)P(D|S)Ym")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003212
3213def BWWriteResGroup125 : SchedWriteRes<[BWPort0]> {
3214 let Latency = 11;
3215 let NumMicroOps = 3;
3216 let ResourceCycles = [3];
3217}
3218def: InstRW<[BWWriteResGroup125], (instregex "PCMPISTRIrr")>;
3219def: InstRW<[BWWriteResGroup125], (instregex "PCMPISTRM128rr")>;
3220def: InstRW<[BWWriteResGroup125], (instregex "VPCMPISTRIrr")>;
3221def: InstRW<[BWWriteResGroup125], (instregex "VPCMPISTRM128rr")>;
3222
3223def BWWriteResGroup126 : SchedWriteRes<[BWPort0,BWPort015]> {
3224 let Latency = 11;
3225 let NumMicroOps = 3;
3226 let ResourceCycles = [2,1];
3227}
3228def: InstRW<[BWWriteResGroup126], (instregex "VRCPPSYr")>;
3229def: InstRW<[BWWriteResGroup126], (instregex "VRSQRTPSYr")>;
3230
3231def BWWriteResGroup127 : SchedWriteRes<[BWPort1,BWPort23]> {
3232 let Latency = 11;
3233 let NumMicroOps = 3;
3234 let ResourceCycles = [2,1];
3235}
3236def: InstRW<[BWWriteResGroup127], (instregex "ROUNDPDm")>;
3237def: InstRW<[BWWriteResGroup127], (instregex "ROUNDPSm")>;
3238def: InstRW<[BWWriteResGroup127], (instregex "ROUNDSDm")>;
3239def: InstRW<[BWWriteResGroup127], (instregex "ROUNDSSm")>;
3240def: InstRW<[BWWriteResGroup127], (instregex "VROUNDPDm")>;
3241def: InstRW<[BWWriteResGroup127], (instregex "VROUNDPSm")>;
3242def: InstRW<[BWWriteResGroup127], (instregex "VROUNDSDm")>;
3243def: InstRW<[BWWriteResGroup127], (instregex "VROUNDSSm")>;
3244
3245def BWWriteResGroup128 : SchedWriteRes<[BWPort1,BWPort5,BWPort23]> {
3246 let Latency = 11;
3247 let NumMicroOps = 3;
3248 let ResourceCycles = [1,1,1];
3249}
3250def: InstRW<[BWWriteResGroup128], (instregex "VCVTDQ2PDYrm")>;
3251
3252def BWWriteResGroup129 : SchedWriteRes<[BWPort1,BWPort5,BWPort23]> {
3253 let Latency = 11;
3254 let NumMicroOps = 4;
3255 let ResourceCycles = [1,2,1];
3256}
3257def: InstRW<[BWWriteResGroup129], (instregex "VHADDPDYrm")>;
3258def: InstRW<[BWWriteResGroup129], (instregex "VHADDPSYrm")>;
3259def: InstRW<[BWWriteResGroup129], (instregex "VHSUBPDYrm")>;
3260def: InstRW<[BWWriteResGroup129], (instregex "VHSUBPSYrm")>;
3261
3262def BWWriteResGroup130 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort0156]> {
3263 let Latency = 11;
3264 let NumMicroOps = 6;
3265 let ResourceCycles = [1,1,1,1,2];
3266}
3267def: InstRW<[BWWriteResGroup130], (instregex "SHLD(16|32|64)mrCL")>;
3268def: InstRW<[BWWriteResGroup130], (instregex "SHRD(16|32|64)mrCL")>;
3269
3270def BWWriteResGroup131 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
3271 let Latency = 11;
3272 let NumMicroOps = 7;
3273 let ResourceCycles = [2,2,3];
3274}
3275def: InstRW<[BWWriteResGroup131], (instregex "RCL(16|32|64)rCL")>;
3276def: InstRW<[BWWriteResGroup131], (instregex "RCR(16|32|64)rCL")>;
3277
3278def BWWriteResGroup132 : SchedWriteRes<[BWPort1,BWPort06,BWPort15,BWPort0156]> {
3279 let Latency = 11;
3280 let NumMicroOps = 9;
3281 let ResourceCycles = [1,4,1,3];
3282}
3283def: InstRW<[BWWriteResGroup132], (instregex "RCL8rCL")>;
3284
3285def BWWriteResGroup133 : SchedWriteRes<[BWPort06,BWPort0156]> {
3286 let Latency = 11;
3287 let NumMicroOps = 11;
3288 let ResourceCycles = [2,9];
3289}
3290def: InstRW<[BWWriteResGroup133], (instregex "LOOPE")>;
3291def: InstRW<[BWWriteResGroup133], (instregex "LOOPNE")>;
3292
3293def BWWriteResGroup134 : SchedWriteRes<[BWPort5,BWPort23]> {
3294 let Latency = 12;
3295 let NumMicroOps = 2;
3296 let ResourceCycles = [1,1];
3297}
3298def: InstRW<[BWWriteResGroup134], (instregex "AESDECLASTrm")>;
3299def: InstRW<[BWWriteResGroup134], (instregex "AESDECrm")>;
3300def: InstRW<[BWWriteResGroup134], (instregex "AESENCLASTrm")>;
3301def: InstRW<[BWWriteResGroup134], (instregex "AESENCrm")>;
3302def: InstRW<[BWWriteResGroup134], (instregex "VAESDECLASTrm")>;
3303def: InstRW<[BWWriteResGroup134], (instregex "VAESDECrm")>;
3304def: InstRW<[BWWriteResGroup134], (instregex "VAESENCLASTrm")>;
3305def: InstRW<[BWWriteResGroup134], (instregex "VAESENCrm")>;
3306
3307def BWWriteResGroup135 : SchedWriteRes<[BWPort1,BWPort23]> {
3308 let Latency = 12;
3309 let NumMicroOps = 3;
3310 let ResourceCycles = [2,1];
3311}
3312def: InstRW<[BWWriteResGroup135], (instregex "ADD_FI16m")>;
3313def: InstRW<[BWWriteResGroup135], (instregex "ADD_FI32m")>;
3314def: InstRW<[BWWriteResGroup135], (instregex "SUBR_FI16m")>;
3315def: InstRW<[BWWriteResGroup135], (instregex "SUBR_FI32m")>;
3316def: InstRW<[BWWriteResGroup135], (instregex "SUB_FI16m")>;
3317def: InstRW<[BWWriteResGroup135], (instregex "SUB_FI32m")>;
3318def: InstRW<[BWWriteResGroup135], (instregex "VROUNDYPDm")>;
3319def: InstRW<[BWWriteResGroup135], (instregex "VROUNDYPSm")>;
3320
3321def BWWriteResGroup136 : SchedWriteRes<[BWPort0,BWPort5,BWPort23]> {
3322 let Latency = 12;
3323 let NumMicroOps = 4;
3324 let ResourceCycles = [1,2,1];
3325}
3326def: InstRW<[BWWriteResGroup136], (instregex "MPSADBWrmi")>;
3327def: InstRW<[BWWriteResGroup136], (instregex "VMPSADBWrmi")>;
3328
3329def BWWriteResGroup137 : SchedWriteRes<[BWPort0]> {
3330 let Latency = 13;
3331 let NumMicroOps = 1;
3332 let ResourceCycles = [1];
3333}
3334def: InstRW<[BWWriteResGroup137], (instregex "SQRTPSr")>;
3335def: InstRW<[BWWriteResGroup137], (instregex "SQRTSSr")>;
3336
3337def BWWriteResGroup138 : SchedWriteRes<[BWPort0,BWPort5,BWPort23]> {
3338 let Latency = 13;
3339 let NumMicroOps = 4;
3340 let ResourceCycles = [1,2,1];
3341}
3342def: InstRW<[BWWriteResGroup138], (instregex "VMPSADBWYrmi")>;
3343
3344def BWWriteResGroup139 : SchedWriteRes<[BWPort0]> {
3345 let Latency = 14;
3346 let NumMicroOps = 1;
3347 let ResourceCycles = [1];
3348}
3349def: InstRW<[BWWriteResGroup139], (instregex "DIVPDrr")>;
3350def: InstRW<[BWWriteResGroup139], (instregex "DIVSDrr")>;
3351def: InstRW<[BWWriteResGroup139], (instregex "VDIVPDrr")>;
3352def: InstRW<[BWWriteResGroup139], (instregex "VDIVSDrr")>;
3353def: InstRW<[BWWriteResGroup139], (instregex "VSQRTPSr")>;
3354def: InstRW<[BWWriteResGroup139], (instregex "VSQRTSSr")>;
3355
3356def BWWriteResGroup140 : SchedWriteRes<[BWPort5]> {
3357 let Latency = 14;
3358 let NumMicroOps = 2;
3359 let ResourceCycles = [2];
3360}
3361def: InstRW<[BWWriteResGroup140], (instregex "AESIMCrr")>;
3362def: InstRW<[BWWriteResGroup140], (instregex "VAESIMCrr")>;
3363
3364def BWWriteResGroup141 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
3365 let Latency = 14;
3366 let NumMicroOps = 3;
3367 let ResourceCycles = [1,1,1];
3368}
3369def: InstRW<[BWWriteResGroup141], (instregex "MUL_FI16m")>;
3370def: InstRW<[BWWriteResGroup141], (instregex "MUL_FI32m")>;
3371
3372def BWWriteResGroup142 : SchedWriteRes<[BWPort0,BWPort1,BWPort5]> {
3373 let Latency = 14;
3374 let NumMicroOps = 4;
3375 let ResourceCycles = [2,1,1];
3376}
3377def: InstRW<[BWWriteResGroup142], (instregex "DPPSrri")>;
3378def: InstRW<[BWWriteResGroup142], (instregex "VDPPSYrri")>;
3379def: InstRW<[BWWriteResGroup142], (instregex "VDPPSrri")>;
3380
3381def BWWriteResGroup143 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23]> {
3382 let Latency = 14;
3383 let NumMicroOps = 4;
3384 let ResourceCycles = [1,1,1,1];
3385}
3386def: InstRW<[BWWriteResGroup143], (instregex "DPPDrmi")>;
3387def: InstRW<[BWWriteResGroup143], (instregex "VDPPDrmi")>;
3388
3389def BWWriteResGroup144 : SchedWriteRes<[BWPort1,BWPort6,BWPort23,BWPort0156]> {
3390 let Latency = 14;
3391 let NumMicroOps = 8;
3392 let ResourceCycles = [2,2,1,3];
3393}
3394def: InstRW<[BWWriteResGroup144], (instregex "LAR(16|32|64)rr")>;
3395
3396def BWWriteResGroup145 : SchedWriteRes<[BWPort1,BWPort06,BWPort15,BWPort0156]> {
3397 let Latency = 14;
3398 let NumMicroOps = 10;
3399 let ResourceCycles = [2,3,1,4];
3400}
3401def: InstRW<[BWWriteResGroup145], (instregex "RCR8rCL")>;
3402
3403def BWWriteResGroup146 : SchedWriteRes<[BWPort0,BWPort1,BWPort6,BWPort0156]> {
3404 let Latency = 14;
3405 let NumMicroOps = 12;
3406 let ResourceCycles = [2,1,4,5];
3407}
3408def: InstRW<[BWWriteResGroup146], (instregex "XCH_F")>;
3409
3410def BWWriteResGroup147 : SchedWriteRes<[BWPort0]> {
3411 let Latency = 15;
3412 let NumMicroOps = 1;
3413 let ResourceCycles = [1];
3414}
3415def: InstRW<[BWWriteResGroup147], (instregex "DIVR_FPrST0")>;
3416def: InstRW<[BWWriteResGroup147], (instregex "DIVR_FST0r")>;
3417def: InstRW<[BWWriteResGroup147], (instregex "DIVR_FrST0")>;
3418
3419def BWWriteResGroup148 : SchedWriteRes<[BWPort0,BWPort23]> {
3420 let Latency = 15;
3421 let NumMicroOps = 3;
3422 let ResourceCycles = [2,1];
3423}
3424def: InstRW<[BWWriteResGroup148], (instregex "PMULLDrm")>;
3425def: InstRW<[BWWriteResGroup148], (instregex "VPMULLDrm")>;
3426
3427def BWWriteResGroup149 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
3428 let Latency = 15;
3429 let NumMicroOps = 10;
3430 let ResourceCycles = [1,1,1,4,1,2];
3431}
3432def: InstRW<[BWWriteResGroup149], (instregex "RCL(16|32|64)mCL")>;
3433def: InstRW<[BWWriteResGroup149], (instregex "RCL8mCL")>;
3434
3435def BWWriteResGroup150 : SchedWriteRes<[BWPort0,BWPort23]> {
3436 let Latency = 16;
3437 let NumMicroOps = 2;
3438 let ResourceCycles = [1,1];
3439}
3440def: InstRW<[BWWriteResGroup150], (instregex "DIVPSrm")>;
3441def: InstRW<[BWWriteResGroup150], (instregex "DIVSSrm")>;
3442def: InstRW<[BWWriteResGroup150], (instregex "VDIVPSrm")>;
3443def: InstRW<[BWWriteResGroup150], (instregex "VDIVSSrm")>;
3444
3445def BWWriteResGroup151 : SchedWriteRes<[BWPort0,BWPort23]> {
3446 let Latency = 16;
3447 let NumMicroOps = 3;
3448 let ResourceCycles = [2,1];
3449}
3450def: InstRW<[BWWriteResGroup151], (instregex "VPMULLDYrm")>;
3451
3452def BWWriteResGroup152 : SchedWriteRes<[BWPort0,BWPort23]> {
3453 let Latency = 16;
3454 let NumMicroOps = 4;
3455 let ResourceCycles = [3,1];
3456}
3457def: InstRW<[BWWriteResGroup152], (instregex "PCMPISTRIrm")>;
3458def: InstRW<[BWWriteResGroup152], (instregex "PCMPISTRM128rm")>;
3459def: InstRW<[BWWriteResGroup152], (instregex "VPCMPISTRIrm")>;
3460def: InstRW<[BWWriteResGroup152], (instregex "VPCMPISTRM128rm")>;
3461
3462def BWWriteResGroup153 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
3463 let Latency = 16;
3464 let NumMicroOps = 14;
3465 let ResourceCycles = [1,1,1,4,2,5];
3466}
3467def: InstRW<[BWWriteResGroup153], (instregex "CMPXCHG8B")>;
3468
3469def BWWriteResGroup154 : SchedWriteRes<[BWPort5]> {
3470 let Latency = 16;
3471 let NumMicroOps = 16;
3472 let ResourceCycles = [16];
3473}
3474def: InstRW<[BWWriteResGroup154], (instregex "VZEROALL")>;
3475
3476def BWWriteResGroup155 : SchedWriteRes<[BWPort0,BWPort015]> {
3477 let Latency = 17;
3478 let NumMicroOps = 3;
3479 let ResourceCycles = [2,1];
3480}
3481def: InstRW<[BWWriteResGroup155], (instregex "VDIVPSYrr")>;
3482
3483def BWWriteResGroup156 : SchedWriteRes<[BWPort0,BWPort23,BWPort015]> {
3484 let Latency = 17;
3485 let NumMicroOps = 4;
3486 let ResourceCycles = [2,1,1];
3487}
3488def: InstRW<[BWWriteResGroup156], (instregex "VRCPPSYm")>;
3489def: InstRW<[BWWriteResGroup156], (instregex "VRSQRTPSYm")>;
3490
3491def BWWriteResGroup157 : SchedWriteRes<[BWPort0,BWPort23]> {
3492 let Latency = 18;
3493 let NumMicroOps = 2;
3494 let ResourceCycles = [1,1];
3495}
3496def: InstRW<[BWWriteResGroup157], (instregex "SQRTPSm")>;
3497def: InstRW<[BWWriteResGroup157], (instregex "SQRTSSm")>;
3498
3499def BWWriteResGroup158 : SchedWriteRes<[BWPort0,BWPort5,BWPort0156]> {
3500 let Latency = 18;
3501 let NumMicroOps = 8;
3502 let ResourceCycles = [4,3,1];
3503}
3504def: InstRW<[BWWriteResGroup158], (instregex "PCMPESTRIrr")>;
3505def: InstRW<[BWWriteResGroup158], (instregex "VPCMPESTRIrr")>;
3506
3507def BWWriteResGroup159 : SchedWriteRes<[BWPort5,BWPort6,BWPort06,BWPort0156]> {
3508 let Latency = 18;
3509 let NumMicroOps = 8;
3510 let ResourceCycles = [1,1,1,5];
3511}
3512def: InstRW<[BWWriteResGroup159], (instregex "CPUID")>;
3513def: InstRW<[BWWriteResGroup159], (instregex "RDTSC")>;
3514
3515def BWWriteResGroup160 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
3516 let Latency = 18;
3517 let NumMicroOps = 11;
3518 let ResourceCycles = [2,1,1,3,1,3];
3519}
3520def: InstRW<[BWWriteResGroup160], (instregex "RCR(16|32|64)mCL")>;
3521def: InstRW<[BWWriteResGroup160], (instregex "RCR8mCL")>;
3522
3523def BWWriteResGroup161 : SchedWriteRes<[BWPort0,BWPort23]> {
3524 let Latency = 19;
3525 let NumMicroOps = 2;
3526 let ResourceCycles = [1,1];
3527}
3528def: InstRW<[BWWriteResGroup161], (instregex "DIVPDrm")>;
3529def: InstRW<[BWWriteResGroup161], (instregex "DIVSDrm")>;
3530def: InstRW<[BWWriteResGroup161], (instregex "VDIVPDrm")>;
3531def: InstRW<[BWWriteResGroup161], (instregex "VDIVSDrm")>;
3532def: InstRW<[BWWriteResGroup161], (instregex "VSQRTPSm")>;
3533def: InstRW<[BWWriteResGroup161], (instregex "VSQRTSSm")>;
3534
3535def BWWriteResGroup162 : SchedWriteRes<[BWPort5,BWPort23]> {
3536 let Latency = 19;
3537 let NumMicroOps = 3;
3538 let ResourceCycles = [2,1];
3539}
3540def: InstRW<[BWWriteResGroup162], (instregex "AESIMCrm")>;
3541def: InstRW<[BWWriteResGroup162], (instregex "VAESIMCrm")>;
3542
3543def BWWriteResGroup163 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23]> {
3544 let Latency = 19;
3545 let NumMicroOps = 5;
3546 let ResourceCycles = [2,1,1,1];
3547}
3548def: InstRW<[BWWriteResGroup163], (instregex "DPPSrmi")>;
3549def: InstRW<[BWWriteResGroup163], (instregex "VDPPSrmi")>;
3550
3551def BWWriteResGroup164 : SchedWriteRes<[BWPort0,BWPort5,BWPort015,BWPort0156]> {
3552 let Latency = 19;
3553 let NumMicroOps = 9;
3554 let ResourceCycles = [4,3,1,1];
3555}
3556def: InstRW<[BWWriteResGroup164], (instregex "PCMPESTRM128rr")>;
3557def: InstRW<[BWWriteResGroup164], (instregex "VPCMPESTRM128rr")>;
3558
3559def BWWriteResGroup165 : SchedWriteRes<[BWPort0]> {
3560 let Latency = 20;
3561 let NumMicroOps = 1;
3562 let ResourceCycles = [1];
3563}
3564def: InstRW<[BWWriteResGroup165], (instregex "DIV_FPrST0")>;
3565def: InstRW<[BWWriteResGroup165], (instregex "DIV_FST0r")>;
3566def: InstRW<[BWWriteResGroup165], (instregex "DIV_FrST0")>;
3567def: InstRW<[BWWriteResGroup165], (instregex "SQRTPDr")>;
3568def: InstRW<[BWWriteResGroup165], (instregex "SQRTSDr")>;
3569
3570def BWWriteResGroup166 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23]> {
3571 let Latency = 20;
3572 let NumMicroOps = 5;
3573 let ResourceCycles = [2,1,1,1];
3574}
3575def: InstRW<[BWWriteResGroup166], (instregex "VDPPSYrmi")>;
3576
3577def BWWriteResGroup167 : SchedWriteRes<[BWPort4,BWPort5,BWPort6,BWPort23,BWPort237,BWPort06,BWPort0156]> {
3578 let Latency = 20;
3579 let NumMicroOps = 8;
3580 let ResourceCycles = [1,1,1,1,1,1,2];
3581}
3582def: InstRW<[BWWriteResGroup167], (instregex "INSB")>;
3583def: InstRW<[BWWriteResGroup167], (instregex "INSL")>;
3584def: InstRW<[BWWriteResGroup167], (instregex "INSW")>;
3585
3586def BWWriteResGroup168 : SchedWriteRes<[BWPort0]> {
3587 let Latency = 21;
3588 let NumMicroOps = 1;
3589 let ResourceCycles = [1];
3590}
3591def: InstRW<[BWWriteResGroup168], (instregex "VSQRTPDr")>;
3592def: InstRW<[BWWriteResGroup168], (instregex "VSQRTSDr")>;
3593
3594def BWWriteResGroup169 : SchedWriteRes<[BWPort0,BWPort23]> {
3595 let Latency = 21;
3596 let NumMicroOps = 2;
3597 let ResourceCycles = [1,1];
3598}
3599def: InstRW<[BWWriteResGroup169], (instregex "DIV_F32m")>;
3600def: InstRW<[BWWriteResGroup169], (instregex "DIV_F64m")>;
3601
3602def BWWriteResGroup170 : SchedWriteRes<[BWPort0,BWPort015]> {
3603 let Latency = 21;
3604 let NumMicroOps = 3;
3605 let ResourceCycles = [2,1];
3606}
3607def: InstRW<[BWWriteResGroup170], (instregex "VSQRTPSYr")>;
3608
3609def BWWriteResGroup171 : SchedWriteRes<[BWPort0,BWPort4,BWPort5,BWPort23,BWPort237,BWPort06,BWPort0156]> {
3610 let Latency = 21;
3611 let NumMicroOps = 19;
3612 let ResourceCycles = [2,1,4,1,1,4,6];
3613}
3614def: InstRW<[BWWriteResGroup171], (instregex "CMPXCHG16B")>;
3615
3616def BWWriteResGroup172 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
3617 let Latency = 22;
3618 let NumMicroOps = 18;
3619 let ResourceCycles = [1,1,16];
3620}
3621def: InstRW<[BWWriteResGroup172], (instregex "POPF64")>;
3622
3623def BWWriteResGroup173 : SchedWriteRes<[BWPort0,BWPort015]> {
3624 let Latency = 23;
3625 let NumMicroOps = 3;
3626 let ResourceCycles = [2,1];
3627}
3628def: InstRW<[BWWriteResGroup173], (instregex "VDIVPDYrr")>;
3629
3630def BWWriteResGroup174 : SchedWriteRes<[BWPort0,BWPort23,BWPort015]> {
3631 let Latency = 23;
3632 let NumMicroOps = 4;
3633 let ResourceCycles = [2,1,1];
3634}
3635def: InstRW<[BWWriteResGroup174], (instregex "VDIVPSYrm")>;
3636
3637def BWWriteResGroup175 : SchedWriteRes<[BWPort0,BWPort5,BWPort23,BWPort0156]> {
3638 let Latency = 23;
3639 let NumMicroOps = 9;
3640 let ResourceCycles = [4,3,1,1];
3641}
3642def: InstRW<[BWWriteResGroup175], (instregex "PCMPESTRIrm")>;
3643def: InstRW<[BWWriteResGroup175], (instregex "VPCMPESTRIrm")>;
3644
3645def BWWriteResGroup176 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
3646 let Latency = 23;
3647 let NumMicroOps = 19;
3648 let ResourceCycles = [3,1,15];
3649}
Craig Topper391c6f92017-12-10 01:24:08 +00003650def: InstRW<[BWWriteResGroup176], (instregex "XRSTOR(64)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003651
3652def BWWriteResGroup177 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
3653 let Latency = 24;
3654 let NumMicroOps = 3;
3655 let ResourceCycles = [1,1,1];
3656}
3657def: InstRW<[BWWriteResGroup177], (instregex "DIV_FI16m")>;
3658def: InstRW<[BWWriteResGroup177], (instregex "DIV_FI32m")>;
3659
3660def BWWriteResGroup178 : SchedWriteRes<[BWPort0,BWPort5,BWPort23,BWPort015,BWPort0156]> {
3661 let Latency = 24;
3662 let NumMicroOps = 10;
3663 let ResourceCycles = [4,3,1,1,1];
3664}
3665def: InstRW<[BWWriteResGroup178], (instregex "PCMPESTRM128rm")>;
3666def: InstRW<[BWWriteResGroup178], (instregex "VPCMPESTRM128rm")>;
3667
3668def BWWriteResGroup179 : SchedWriteRes<[BWPort0,BWPort23]> {
3669 let Latency = 25;
3670 let NumMicroOps = 2;
3671 let ResourceCycles = [1,1];
3672}
3673def: InstRW<[BWWriteResGroup179], (instregex "SQRTPDm")>;
3674def: InstRW<[BWWriteResGroup179], (instregex "SQRTSDm")>;
3675
3676def BWWriteResGroup180 : SchedWriteRes<[BWPort0,BWPort23]> {
3677 let Latency = 26;
3678 let NumMicroOps = 2;
3679 let ResourceCycles = [1,1];
3680}
3681def: InstRW<[BWWriteResGroup180], (instregex "DIVR_F32m")>;
3682def: InstRW<[BWWriteResGroup180], (instregex "DIVR_F64m")>;
3683def: InstRW<[BWWriteResGroup180], (instregex "VSQRTPDm")>;
3684def: InstRW<[BWWriteResGroup180], (instregex "VSQRTSDm")>;
3685
3686def BWWriteResGroup181 : SchedWriteRes<[BWPort0,BWPort23,BWPort015]> {
3687 let Latency = 27;
3688 let NumMicroOps = 4;
3689 let ResourceCycles = [2,1,1];
3690}
3691def: InstRW<[BWWriteResGroup181], (instregex "VSQRTPSYm")>;
3692
3693def BWWriteResGroup182 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
3694 let Latency = 29;
3695 let NumMicroOps = 3;
3696 let ResourceCycles = [1,1,1];
3697}
3698def: InstRW<[BWWriteResGroup182], (instregex "DIVR_FI16m")>;
3699def: InstRW<[BWWriteResGroup182], (instregex "DIVR_FI32m")>;
3700
3701def BWWriteResGroup183 : SchedWriteRes<[BWPort0,BWPort23,BWPort015]> {
3702 let Latency = 29;
3703 let NumMicroOps = 4;
3704 let ResourceCycles = [2,1,1];
3705}
3706def: InstRW<[BWWriteResGroup183], (instregex "VDIVPDYrm")>;
3707
3708def BWWriteResGroup183_1 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
3709 let Latency = 22;
3710 let NumMicroOps = 7;
3711 let ResourceCycles = [1,3,2,1];
3712}
3713def: InstRW<[BWWriteResGroup183_1], (instregex "VGATHERQPDrm")>;
3714
3715def BWWriteResGroup183_2 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
3716 let Latency = 23;
3717 let NumMicroOps = 9;
3718 let ResourceCycles = [1,3,4,1];
3719}
3720def: InstRW<[BWWriteResGroup183_2], (instregex "VGATHERQPDYrm")>;
3721
3722def BWWriteResGroup183_3 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
3723 let Latency = 24;
3724 let NumMicroOps = 9;
3725 let ResourceCycles = [1,5,2,1];
3726}
3727def: InstRW<[BWWriteResGroup183_3], (instregex "VGATHERQPSYrm")>;
3728
3729def BWWriteResGroup183_4 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
3730 let Latency = 25;
3731 let NumMicroOps = 7;
3732 let ResourceCycles = [1,3,2,1];
3733}
3734def: InstRW<[BWWriteResGroup183_4], (instregex "VGATHERDPDrm")>;
3735def: InstRW<[BWWriteResGroup183_4], (instregex "VGATHERDPSrm")>;
3736
3737def BWWriteResGroup183_5 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
3738 let Latency = 26;
3739 let NumMicroOps = 9;
3740 let ResourceCycles = [1,5,2,1];
3741}
3742def: InstRW<[BWWriteResGroup183_5], (instregex "VGATHERDPDYrm")>;
3743
3744def BWWriteResGroup183_6 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
3745 let Latency = 26;
3746 let NumMicroOps = 14;
3747 let ResourceCycles = [1,4,8,1];
3748}
3749def: InstRW<[BWWriteResGroup183_6], (instregex "VGATHERDPSYrm")>;
3750
3751def BWWriteResGroup183_7 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
3752 let Latency = 27;
3753 let NumMicroOps = 9;
3754 let ResourceCycles = [1,5,2,1];
3755}
3756def: InstRW<[BWWriteResGroup183_7], (instregex "VGATHERQPSrm")>;
3757
3758def BWWriteResGroup184 : SchedWriteRes<[BWPort0,BWPort5,BWPort015]> {
3759 let Latency = 29;
3760 let NumMicroOps = 11;
3761 let ResourceCycles = [2,7,2];
3762}
3763def: InstRW<[BWWriteResGroup184], (instregex "AESKEYGENASSIST128rr")>;
3764def: InstRW<[BWWriteResGroup184], (instregex "VAESKEYGENASSIST128rr")>;
3765
3766def BWWriteResGroup185 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
3767 let Latency = 29;
3768 let NumMicroOps = 27;
3769 let ResourceCycles = [1,5,1,1,19];
3770}
3771def: InstRW<[BWWriteResGroup185], (instregex "XSAVE64")>;
3772
3773def BWWriteResGroup186 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
3774 let Latency = 30;
3775 let NumMicroOps = 28;
3776 let ResourceCycles = [1,6,1,1,19];
3777}
Craig Topper391c6f92017-12-10 01:24:08 +00003778def: InstRW<[BWWriteResGroup186], (instregex "XSAVE(OPT)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003779
3780def BWWriteResGroup187 : SchedWriteRes<[BWPort01,BWPort15,BWPort015,BWPort0156]> {
3781 let Latency = 31;
3782 let NumMicroOps = 31;
3783 let ResourceCycles = [8,1,21,1];
3784}
3785def: InstRW<[BWWriteResGroup187], (instregex "MMX_EMMS")>;
3786
3787def BWWriteResGroup188 : SchedWriteRes<[BWPort0,BWPort5,BWPort23,BWPort015]> {
3788 let Latency = 33;
3789 let NumMicroOps = 11;
3790 let ResourceCycles = [2,7,1,1];
3791}
3792def: InstRW<[BWWriteResGroup188], (instregex "AESKEYGENASSIST128rm")>;
3793def: InstRW<[BWWriteResGroup188], (instregex "VAESKEYGENASSIST128rm")>;
3794
3795def BWWriteResGroup189 : SchedWriteRes<[BWPort0,BWPort015]> {
3796 let Latency = 34;
3797 let NumMicroOps = 3;
3798 let ResourceCycles = [2,1];
3799}
3800def: InstRW<[BWWriteResGroup189], (instregex "VSQRTPDYr")>;
3801
3802def BWWriteResGroup190 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156]> {
3803 let Latency = 34;
3804 let NumMicroOps = 8;
3805 let ResourceCycles = [2,2,2,1,1];
3806}
3807def: InstRW<[BWWriteResGroup190], (instregex "DIV(16|32|64)m")>;
3808def: InstRW<[BWWriteResGroup190], (instregex "DIV8m")>;
3809
3810def BWWriteResGroup191 : SchedWriteRes<[BWPort5,BWPort6,BWPort23,BWPort06,BWPort0156]> {
3811 let Latency = 34;
3812 let NumMicroOps = 23;
3813 let ResourceCycles = [1,5,3,4,10];
3814}
Craig Topper8ade4642017-12-10 09:14:41 +00003815def: InstRW<[BWWriteResGroup191], (instregex "IN(16|32)ri")>;
3816def: InstRW<[BWWriteResGroup191], (instregex "IN(16|32)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003817def: InstRW<[BWWriteResGroup191], (instregex "IN8ri")>;
3818def: InstRW<[BWWriteResGroup191], (instregex "IN8rr")>;
3819
3820def BWWriteResGroup193 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156]> {
3821 let Latency = 35;
3822 let NumMicroOps = 8;
3823 let ResourceCycles = [2,2,2,1,1];
3824}
3825def: InstRW<[BWWriteResGroup193], (instregex "IDIV(16|32|64)m")>;
3826def: InstRW<[BWWriteResGroup193], (instregex "IDIV8m")>;
3827
3828def BWWriteResGroup194 : SchedWriteRes<[BWPort5,BWPort6,BWPort23,BWPort237,BWPort06,BWPort0156]> {
3829 let Latency = 35;
3830 let NumMicroOps = 23;
3831 let ResourceCycles = [1,5,2,1,4,10];
3832}
Craig Topper8ade4642017-12-10 09:14:41 +00003833def: InstRW<[BWWriteResGroup194], (instregex "OUT(16|32)ir")>;
3834def: InstRW<[BWWriteResGroup194], (instregex "OUT(16|32)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00003835def: InstRW<[BWWriteResGroup194], (instregex "OUT8ir")>;
3836def: InstRW<[BWWriteResGroup194], (instregex "OUT8rr")>;
3837
3838def BWWriteResGroup195 : SchedWriteRes<[BWPort0,BWPort23,BWPort015]> {
3839 let Latency = 40;
3840 let NumMicroOps = 4;
3841 let ResourceCycles = [2,1,1];
3842}
3843def: InstRW<[BWWriteResGroup195], (instregex "VSQRTPDYm")>;
3844
3845def BWWriteResGroup196 : SchedWriteRes<[BWPort5,BWPort0156]> {
3846 let Latency = 42;
3847 let NumMicroOps = 22;
3848 let ResourceCycles = [2,20];
3849}
3850def: InstRW<[BWWriteResGroup196], (instregex "RDTSCP")>;
3851
3852def BWWriteResGroup197 : SchedWriteRes<[BWPort0,BWPort01,BWPort23,BWPort05,BWPort06,BWPort015,BWPort0156]> {
3853 let Latency = 60;
3854 let NumMicroOps = 64;
3855 let ResourceCycles = [2,2,8,1,10,2,39];
3856}
3857def: InstRW<[BWWriteResGroup197], (instregex "FLDENVm")>;
3858def: InstRW<[BWWriteResGroup197], (instregex "FLDENVm")>;
3859
3860def BWWriteResGroup198 : SchedWriteRes<[BWPort0,BWPort6,BWPort23,BWPort05,BWPort06,BWPort15,BWPort0156]> {
3861 let Latency = 63;
3862 let NumMicroOps = 88;
3863 let ResourceCycles = [4,4,31,1,2,1,45];
3864}
3865def: InstRW<[BWWriteResGroup198], (instregex "FXRSTOR64")>;
3866
3867def BWWriteResGroup199 : SchedWriteRes<[BWPort0,BWPort6,BWPort23,BWPort05,BWPort06,BWPort15,BWPort0156]> {
3868 let Latency = 63;
3869 let NumMicroOps = 90;
3870 let ResourceCycles = [4,2,33,1,2,1,47];
3871}
3872def: InstRW<[BWWriteResGroup199], (instregex "FXRSTOR")>;
3873
3874def BWWriteResGroup200 : SchedWriteRes<[BWPort5,BWPort01,BWPort0156]> {
3875 let Latency = 75;
3876 let NumMicroOps = 15;
3877 let ResourceCycles = [6,3,6];
3878}
3879def: InstRW<[BWWriteResGroup200], (instregex "FNINIT")>;
3880
3881def BWWriteResGroup201 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort6,BWPort01,BWPort0156]> {
3882 let Latency = 80;
3883 let NumMicroOps = 32;
3884 let ResourceCycles = [7,7,3,3,1,11];
3885}
3886def: InstRW<[BWWriteResGroup201], (instregex "DIV(16|32|64)r")>;
3887
3888def BWWriteResGroup202 : SchedWriteRes<[BWPort0,BWPort1,BWPort4,BWPort5,BWPort6,BWPort237,BWPort06,BWPort0156]> {
3889 let Latency = 115;
3890 let NumMicroOps = 100;
3891 let ResourceCycles = [9,9,11,8,1,11,21,30];
3892}
3893def: InstRW<[BWWriteResGroup202], (instregex "FSTENVm")>;
3894def: InstRW<[BWWriteResGroup202], (instregex "FSTENVm")>;
3895
3896} // SchedModel
3897