Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 1 | ; RUN: llc -march=amdgcn -mcpu=bonaire -verify-machineinstrs < %s | FileCheck -enable-var-scope -check-prefixes=GCN,CI,CIVI %s |
| 2 | ; RUN: llc -march=amdgcn -mcpu=tonga -mattr=-flat-for-global -verify-machineinstrs < %s | FileCheck -enable-var-scope -check-prefixes=GCN,VI,CIVI %s |
| 3 | ; RUN: llc -march=amdgcn -mcpu=gfx900 -verify-machineinstrs < %s | FileCheck -enable-var-scope -check-prefixes=GCN,GFX9 %s |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 4 | |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 5 | ; GCN-LABEL: {{^}}atomic_add_i64_offset: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 6 | ; CIVI: buffer_atomic_add_x2 v{{\[[0-9]+:[0-9]+\]}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:32{{$}} |
| 7 | |
| 8 | ; GFX9: global_atomic_add_x2 v{{\[[0-9]+:[0-9]+\]}}, v[{{[0-9]+}}:{{[0-9]+}}], off offset:32{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 9 | define amdgpu_kernel void @atomic_add_i64_offset(i64 addrspace(1)* %out, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 10 | entry: |
| 11 | %gep = getelementptr i64, i64 addrspace(1)* %out, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 12 | %tmp0 = atomicrmw volatile add i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 13 | ret void |
| 14 | } |
| 15 | |
| 16 | ; GCN-LABEL: {{^}}atomic_add_i64_ret_offset: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 17 | ; CIVI: buffer_atomic_add_x2 [[RET:v\[[0-9]+:[0-9]+\]]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:32 glc{{$}} |
| 18 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 19 | |
| 20 | ; GFX9: global_atomic_add_x2 v{{\[[0-9]+:[0-9]+\]}}, v{{\[[0-9]+:[0-9]+\]}}, v[{{[0-9]+}}:{{[0-9]+}}], off offset:32 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 21 | define amdgpu_kernel void @atomic_add_i64_ret_offset(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 22 | entry: |
| 23 | %gep = getelementptr i64, i64 addrspace(1)* %out, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 24 | %tmp0 = atomicrmw volatile add i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 25 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 26 | ret void |
| 27 | } |
| 28 | |
| 29 | ; GCN-LABEL: {{^}}atomic_add_i64_addr64_offset: |
| 30 | ; CI: buffer_atomic_add_x2 v{{\[[0-9]+:[0-9]+\]}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:32{{$}} |
| 31 | ; VI: flat_atomic_add_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 32 | ; GFX9: global_atomic_add_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 33 | define amdgpu_kernel void @atomic_add_i64_addr64_offset(i64 addrspace(1)* %out, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 34 | entry: |
| 35 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
| 36 | %gep = getelementptr i64, i64 addrspace(1)* %ptr, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 37 | %tmp0 = atomicrmw volatile add i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 38 | ret void |
| 39 | } |
| 40 | |
| 41 | ; GCN-LABEL: {{^}}atomic_add_i64_ret_addr64_offset: |
| 42 | ; CI: buffer_atomic_add_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:32 glc{{$}} |
| 43 | ; VI: flat_atomic_add_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 44 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 45 | |
| 46 | ; GFX9: global_atomic_add_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 47 | define amdgpu_kernel void @atomic_add_i64_ret_addr64_offset(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 48 | entry: |
| 49 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
| 50 | %gep = getelementptr i64, i64 addrspace(1)* %ptr, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 51 | %tmp0 = atomicrmw volatile add i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 52 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 53 | ret void |
| 54 | } |
| 55 | |
| 56 | ; GCN-LABEL: {{^}}atomic_add_i64: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 57 | ; SIVI: buffer_atomic_add_x2 v{{\[[0-9]+:[0-9]+\]}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0{{$}} |
| 58 | ; GFX9: global_atomic_add_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 59 | define amdgpu_kernel void @atomic_add_i64(i64 addrspace(1)* %out, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 60 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 61 | %tmp0 = atomicrmw volatile add i64 addrspace(1)* %out, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 62 | ret void |
| 63 | } |
| 64 | |
| 65 | ; GCN-LABEL: {{^}}atomic_add_i64_ret: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 66 | ; CIVI: buffer_atomic_add_x2 [[RET:v\[[0-9]+:[0-9]+\]]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 glc |
| 67 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 68 | |
| 69 | ; GFX9: global_atomic_add_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 70 | define amdgpu_kernel void @atomic_add_i64_ret(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 71 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 72 | %tmp0 = atomicrmw volatile add i64 addrspace(1)* %out, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 73 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 74 | ret void |
| 75 | } |
| 76 | |
| 77 | ; GCN-LABEL: {{^}}atomic_add_i64_addr64: |
| 78 | ; CI: buffer_atomic_add_x2 v{{\[[0-9]+:[0-9]+\]}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64{{$}} |
| 79 | ; VI: flat_atomic_add_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 80 | ; GFX9: global_atomic_add_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 81 | define amdgpu_kernel void @atomic_add_i64_addr64(i64 addrspace(1)* %out, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 82 | entry: |
| 83 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 84 | %tmp0 = atomicrmw volatile add i64 addrspace(1)* %ptr, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 85 | ret void |
| 86 | } |
| 87 | |
| 88 | ; GCN-LABEL: {{^}}atomic_add_i64_ret_addr64: |
| 89 | ; CI: buffer_atomic_add_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 glc{{$}} |
| 90 | ; VI: flat_atomic_add_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 91 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 92 | |
| 93 | ; GFX9: global_atomic_add_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 94 | define amdgpu_kernel void @atomic_add_i64_ret_addr64(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 95 | entry: |
| 96 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 97 | %tmp0 = atomicrmw volatile add i64 addrspace(1)* %ptr, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 98 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 99 | ret void |
| 100 | } |
| 101 | |
| 102 | ; GCN-LABEL: {{^}}atomic_and_i64_offset: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 103 | ; CIVI: buffer_atomic_and_x2 v{{\[[0-9]+:[0-9]+\]}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:32{{$}} |
| 104 | ; GFX9: global_atomic_and_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 105 | define amdgpu_kernel void @atomic_and_i64_offset(i64 addrspace(1)* %out, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 106 | entry: |
| 107 | %gep = getelementptr i64, i64 addrspace(1)* %out, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 108 | %tmp0 = atomicrmw volatile and i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 109 | ret void |
| 110 | } |
| 111 | |
| 112 | ; GCN-LABEL: {{^}}atomic_and_i64_ret_offset: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 113 | ; CIVI: buffer_atomic_and_x2 [[RET:v\[[0-9]+:[0-9]+\]]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:32 glc{{$}} |
| 114 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 115 | |
| 116 | ; GFX9: global_atomic_and_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 117 | define amdgpu_kernel void @atomic_and_i64_ret_offset(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 118 | entry: |
| 119 | %gep = getelementptr i64, i64 addrspace(1)* %out, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 120 | %tmp0 = atomicrmw volatile and i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 121 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 122 | ret void |
| 123 | } |
| 124 | |
| 125 | ; GCN-LABEL: {{^}}atomic_and_i64_addr64_offset: |
| 126 | ; CI: buffer_atomic_and_x2 v{{\[[0-9]+:[0-9]+\]}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:32{{$}} |
| 127 | ; VI: flat_atomic_and_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 128 | ; GFX9: global_atomic_and_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 129 | define amdgpu_kernel void @atomic_and_i64_addr64_offset(i64 addrspace(1)* %out, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 130 | entry: |
| 131 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
| 132 | %gep = getelementptr i64, i64 addrspace(1)* %ptr, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 133 | %tmp0 = atomicrmw volatile and i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 134 | ret void |
| 135 | } |
| 136 | |
| 137 | ; GCN-LABEL: {{^}}atomic_and_i64_ret_addr64_offset: |
| 138 | ; CI: buffer_atomic_and_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:32 glc{{$}} |
| 139 | ; VI: flat_atomic_and_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 140 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 141 | |
| 142 | ; GFX9: global_atomic_and_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 143 | define amdgpu_kernel void @atomic_and_i64_ret_addr64_offset(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 144 | entry: |
| 145 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
| 146 | %gep = getelementptr i64, i64 addrspace(1)* %ptr, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 147 | %tmp0 = atomicrmw volatile and i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 148 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 149 | ret void |
| 150 | } |
| 151 | |
| 152 | ; GCN-LABEL: {{^}}atomic_and_i64: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 153 | ; CIVI: buffer_atomic_and_x2 v{{\[[0-9]+:[0-9]+\]}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0{{$}} |
| 154 | ; GFX9: global_atomic_and_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 155 | define amdgpu_kernel void @atomic_and_i64(i64 addrspace(1)* %out, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 156 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 157 | %tmp0 = atomicrmw volatile and i64 addrspace(1)* %out, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 158 | ret void |
| 159 | } |
| 160 | |
| 161 | ; GCN-LABEL: {{^}}atomic_and_i64_ret: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 162 | ; CIVI: buffer_atomic_and_x2 [[RET:v\[[0-9]+:[0-9]+\]]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 glc |
| 163 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 164 | |
| 165 | ; GFX9: global_atomic_and_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 166 | define amdgpu_kernel void @atomic_and_i64_ret(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 167 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 168 | %tmp0 = atomicrmw volatile and i64 addrspace(1)* %out, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 169 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 170 | ret void |
| 171 | } |
| 172 | |
| 173 | ; GCN-LABEL: {{^}}atomic_and_i64_addr64: |
| 174 | ; CI: buffer_atomic_and_x2 v{{\[[0-9]+:[0-9]+\]}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64{{$}} |
| 175 | ; VI: flat_atomic_and_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 176 | ; GFX9: global_atomic_and_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 177 | define amdgpu_kernel void @atomic_and_i64_addr64(i64 addrspace(1)* %out, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 178 | entry: |
| 179 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 180 | %tmp0 = atomicrmw volatile and i64 addrspace(1)* %ptr, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 181 | ret void |
| 182 | } |
| 183 | |
| 184 | ; GCN-LABEL: {{^}}atomic_and_i64_ret_addr64: |
| 185 | ; CI: buffer_atomic_and_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 glc{{$}} |
| 186 | ; VI: flat_atomic_and_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 187 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 188 | |
| 189 | ; GFX9: global_atomic_and_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 190 | define amdgpu_kernel void @atomic_and_i64_ret_addr64(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 191 | entry: |
| 192 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 193 | %tmp0 = atomicrmw volatile and i64 addrspace(1)* %ptr, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 194 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 195 | ret void |
| 196 | } |
| 197 | |
| 198 | ; GCN-LABEL: {{^}}atomic_sub_i64_offset: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 199 | ; CIVI: buffer_atomic_sub_x2 v{{\[[0-9]+:[0-9]+\]}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:32{{$}} |
| 200 | ; GFX9: global_atomic_sub_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 201 | define amdgpu_kernel void @atomic_sub_i64_offset(i64 addrspace(1)* %out, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 202 | entry: |
| 203 | %gep = getelementptr i64, i64 addrspace(1)* %out, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 204 | %tmp0 = atomicrmw volatile sub i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 205 | ret void |
| 206 | } |
| 207 | |
| 208 | ; GCN-LABEL: {{^}}atomic_sub_i64_ret_offset: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 209 | ; CIVI: buffer_atomic_sub_x2 [[RET:v\[[0-9]+:[0-9]+\]]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:32 glc{{$}} |
| 210 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 211 | |
| 212 | ; GFX9: global_atomic_sub_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 213 | define amdgpu_kernel void @atomic_sub_i64_ret_offset(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 214 | entry: |
| 215 | %gep = getelementptr i64, i64 addrspace(1)* %out, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 216 | %tmp0 = atomicrmw volatile sub i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 217 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 218 | ret void |
| 219 | } |
| 220 | |
| 221 | ; GCN-LABEL: {{^}}atomic_sub_i64_addr64_offset: |
| 222 | ; CI: buffer_atomic_sub_x2 v{{\[[0-9]+:[0-9]+\]}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:32{{$}} |
| 223 | ; VI: flat_atomic_sub_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 224 | ; GFX9: global_atomic_sub_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 225 | define amdgpu_kernel void @atomic_sub_i64_addr64_offset(i64 addrspace(1)* %out, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 226 | entry: |
| 227 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
| 228 | %gep = getelementptr i64, i64 addrspace(1)* %ptr, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 229 | %tmp0 = atomicrmw volatile sub i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 230 | ret void |
| 231 | } |
| 232 | |
| 233 | ; GCN-LABEL: {{^}}atomic_sub_i64_ret_addr64_offset: |
| 234 | ; CI: buffer_atomic_sub_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:32 glc{{$}} |
| 235 | ; VI: flat_atomic_sub_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 236 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 237 | |
| 238 | ; GFX9: global_atomic_sub_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 239 | define amdgpu_kernel void @atomic_sub_i64_ret_addr64_offset(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 240 | entry: |
| 241 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
| 242 | %gep = getelementptr i64, i64 addrspace(1)* %ptr, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 243 | %tmp0 = atomicrmw volatile sub i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 244 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 245 | ret void |
| 246 | } |
| 247 | |
| 248 | ; GCN-LABEL: {{^}}atomic_sub_i64: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 249 | ; CIVI: buffer_atomic_sub_x2 v{{\[[0-9]+:[0-9]+\]}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0{{$}} |
| 250 | ; GFX9: global_atomic_sub_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 251 | define amdgpu_kernel void @atomic_sub_i64(i64 addrspace(1)* %out, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 252 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 253 | %tmp0 = atomicrmw volatile sub i64 addrspace(1)* %out, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 254 | ret void |
| 255 | } |
| 256 | |
| 257 | ; GCN-LABEL: {{^}}atomic_sub_i64_ret: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 258 | ; CIVI: buffer_atomic_sub_x2 [[RET:v\[[0-9]+:[0-9]+\]]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 glc |
| 259 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 260 | |
| 261 | ; GFX9: global_atomic_sub_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 262 | define amdgpu_kernel void @atomic_sub_i64_ret(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 263 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 264 | %tmp0 = atomicrmw volatile sub i64 addrspace(1)* %out, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 265 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 266 | ret void |
| 267 | } |
| 268 | |
| 269 | ; GCN-LABEL: {{^}}atomic_sub_i64_addr64: |
| 270 | ; CI: buffer_atomic_sub_x2 v{{\[[0-9]+:[0-9]+\]}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64{{$}} |
| 271 | ; VI: flat_atomic_sub_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 272 | ; GFX9: global_atomic_sub_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 273 | define amdgpu_kernel void @atomic_sub_i64_addr64(i64 addrspace(1)* %out, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 274 | entry: |
| 275 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 276 | %tmp0 = atomicrmw volatile sub i64 addrspace(1)* %ptr, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 277 | ret void |
| 278 | } |
| 279 | |
| 280 | ; GCN-LABEL: {{^}}atomic_sub_i64_ret_addr64: |
| 281 | ; CI: buffer_atomic_sub_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 glc{{$}} |
| 282 | ; VI: flat_atomic_sub_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 283 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 284 | |
| 285 | ; GFX9: global_atomic_sub_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 286 | define amdgpu_kernel void @atomic_sub_i64_ret_addr64(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 287 | entry: |
| 288 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 289 | %tmp0 = atomicrmw volatile sub i64 addrspace(1)* %ptr, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 290 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 291 | ret void |
| 292 | } |
| 293 | |
| 294 | ; GCN-LABEL: {{^}}atomic_max_i64_offset: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 295 | ; CIVI: buffer_atomic_smax_x2 v{{\[[0-9]+:[0-9]+\]}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:32{{$}} |
| 296 | ; GFX9: global_atomic_smax_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 297 | define amdgpu_kernel void @atomic_max_i64_offset(i64 addrspace(1)* %out, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 298 | entry: |
| 299 | %gep = getelementptr i64, i64 addrspace(1)* %out, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 300 | %tmp0 = atomicrmw volatile max i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 301 | ret void |
| 302 | } |
| 303 | |
| 304 | ; GCN-LABEL: {{^}}atomic_max_i64_ret_offset: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 305 | ; CIVI: buffer_atomic_smax_x2 [[RET:v\[[0-9]+:[0-9]+\]]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:32 glc{{$}} |
| 306 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 307 | |
| 308 | ; GFX9: global_atomic_smax_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 309 | define amdgpu_kernel void @atomic_max_i64_ret_offset(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 310 | entry: |
| 311 | %gep = getelementptr i64, i64 addrspace(1)* %out, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 312 | %tmp0 = atomicrmw volatile max i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 313 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 314 | ret void |
| 315 | } |
| 316 | |
| 317 | ; GCN-LABEL: {{^}}atomic_max_i64_addr64_offset: |
| 318 | ; CI: buffer_atomic_smax_x2 v{{\[[0-9]+:[0-9]+\]}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:32{{$}} |
| 319 | ; VI: flat_atomic_smax_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 320 | ; GFX9: global_atomic_smax_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 321 | define amdgpu_kernel void @atomic_max_i64_addr64_offset(i64 addrspace(1)* %out, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 322 | entry: |
| 323 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
| 324 | %gep = getelementptr i64, i64 addrspace(1)* %ptr, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 325 | %tmp0 = atomicrmw volatile max i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 326 | ret void |
| 327 | } |
| 328 | |
| 329 | ; GCN-LABEL: {{^}}atomic_max_i64_ret_addr64_offset: |
| 330 | ; CI: buffer_atomic_smax_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:32 glc{{$}} |
| 331 | ; VI: flat_atomic_smax_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 332 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 333 | |
| 334 | ; GFX9: global_atomic_smax_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 335 | define amdgpu_kernel void @atomic_max_i64_ret_addr64_offset(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 336 | entry: |
| 337 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
| 338 | %gep = getelementptr i64, i64 addrspace(1)* %ptr, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 339 | %tmp0 = atomicrmw volatile max i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 340 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 341 | ret void |
| 342 | } |
| 343 | |
| 344 | ; GCN-LABEL: {{^}}atomic_max_i64: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 345 | ; CIVI: buffer_atomic_smax_x2 v{{\[[0-9]+:[0-9]+\]}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0{{$}} |
| 346 | ; GFX9: global_atomic_smax_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 347 | define amdgpu_kernel void @atomic_max_i64(i64 addrspace(1)* %out, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 348 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 349 | %tmp0 = atomicrmw volatile max i64 addrspace(1)* %out, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 350 | ret void |
| 351 | } |
| 352 | |
| 353 | ; GCN-LABEL: {{^}}atomic_max_i64_ret: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 354 | ; CIVI: buffer_atomic_smax_x2 [[RET:v\[[0-9]+:[0-9]+\]]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 glc |
| 355 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 356 | |
| 357 | ; GFX9: global_atomic_smax_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 358 | define amdgpu_kernel void @atomic_max_i64_ret(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 359 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 360 | %tmp0 = atomicrmw volatile max i64 addrspace(1)* %out, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 361 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 362 | ret void |
| 363 | } |
| 364 | |
| 365 | ; GCN-LABEL: {{^}}atomic_max_i64_addr64: |
| 366 | ; CI: buffer_atomic_smax_x2 v{{\[[0-9]+:[0-9]+\]}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64{{$}} |
| 367 | ; VI: flat_atomic_smax_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 368 | ; GFX9: global_atomic_smax_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 369 | define amdgpu_kernel void @atomic_max_i64_addr64(i64 addrspace(1)* %out, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 370 | entry: |
| 371 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 372 | %tmp0 = atomicrmw volatile max i64 addrspace(1)* %ptr, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 373 | ret void |
| 374 | } |
| 375 | |
| 376 | ; GCN-LABEL: {{^}}atomic_max_i64_ret_addr64: |
| 377 | ; CI: buffer_atomic_smax_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 glc{{$}} |
| 378 | ; VI: flat_atomic_smax_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 379 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 380 | |
| 381 | ; GFX9: global_atomic_smax_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 382 | define amdgpu_kernel void @atomic_max_i64_ret_addr64(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 383 | entry: |
| 384 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 385 | %tmp0 = atomicrmw volatile max i64 addrspace(1)* %ptr, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 386 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 387 | ret void |
| 388 | } |
| 389 | |
| 390 | ; GCN-LABEL: {{^}}atomic_umax_i64_offset: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 391 | ; CIVI: buffer_atomic_umax_x2 v{{\[[0-9]+:[0-9]+\]}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:32{{$}} |
| 392 | ; GFX9: global_atomic_umax_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 393 | define amdgpu_kernel void @atomic_umax_i64_offset(i64 addrspace(1)* %out, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 394 | entry: |
| 395 | %gep = getelementptr i64, i64 addrspace(1)* %out, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 396 | %tmp0 = atomicrmw volatile umax i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 397 | ret void |
| 398 | } |
| 399 | |
| 400 | ; GCN-LABEL: {{^}}atomic_umax_i64_ret_offset: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 401 | ; CIVI: buffer_atomic_umax_x2 [[RET:v\[[0-9]+:[0-9]+\]]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:32 glc{{$}} |
| 402 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 403 | |
| 404 | ; GFX9: global_atomic_umax_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 405 | define amdgpu_kernel void @atomic_umax_i64_ret_offset(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 406 | entry: |
| 407 | %gep = getelementptr i64, i64 addrspace(1)* %out, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 408 | %tmp0 = atomicrmw volatile umax i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 409 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 410 | ret void |
| 411 | } |
| 412 | |
| 413 | ; GCN-LABEL: {{^}}atomic_umax_i64_addr64_offset: |
| 414 | ; CI: buffer_atomic_umax_x2 v{{\[[0-9]+:[0-9]+\]}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:32{{$}} |
| 415 | ; VI: flat_atomic_umax_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 416 | ; FX9: global_atomic_umax_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}} offset:32{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 417 | define amdgpu_kernel void @atomic_umax_i64_addr64_offset(i64 addrspace(1)* %out, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 418 | entry: |
| 419 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
| 420 | %gep = getelementptr i64, i64 addrspace(1)* %ptr, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 421 | %tmp0 = atomicrmw volatile umax i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 422 | ret void |
| 423 | } |
| 424 | |
| 425 | ; GCN-LABEL: {{^}}atomic_umax_i64_ret_addr64_offset: |
| 426 | ; CI: buffer_atomic_umax_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:32 glc{{$}} |
| 427 | ; VI: flat_atomic_umax_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 428 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 429 | |
| 430 | ; GFX9: global_atomic_umax_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 431 | define amdgpu_kernel void @atomic_umax_i64_ret_addr64_offset(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 432 | entry: |
| 433 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
| 434 | %gep = getelementptr i64, i64 addrspace(1)* %ptr, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 435 | %tmp0 = atomicrmw volatile umax i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 436 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 437 | ret void |
| 438 | } |
| 439 | |
| 440 | ; GCN-LABEL: {{^}}atomic_umax_i64: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 441 | ; CIVI: buffer_atomic_umax_x2 v{{\[[0-9]+:[0-9]+\]}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0{{$}} |
| 442 | ; GFX9: global_atomic_umax_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 443 | define amdgpu_kernel void @atomic_umax_i64(i64 addrspace(1)* %out, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 444 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 445 | %tmp0 = atomicrmw volatile umax i64 addrspace(1)* %out, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 446 | ret void |
| 447 | } |
| 448 | |
| 449 | ; GCN-LABEL: {{^}}atomic_umax_i64_ret: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 450 | ; CIVI: buffer_atomic_umax_x2 [[RET:v\[[0-9]+:[0-9]+\]]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 glc |
| 451 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 452 | |
| 453 | ; GFX9: global_atomic_umax_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 454 | define amdgpu_kernel void @atomic_umax_i64_ret(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 455 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 456 | %tmp0 = atomicrmw volatile umax i64 addrspace(1)* %out, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 457 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 458 | ret void |
| 459 | } |
| 460 | |
| 461 | ; GCN-LABEL: {{^}}atomic_umax_i64_addr64: |
| 462 | ; CI: buffer_atomic_umax_x2 v{{\[[0-9]+:[0-9]+\]}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64{{$}} |
| 463 | ; VI: flat_atomic_umax_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 464 | ; GFX9: global_atomic_umax_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 465 | define amdgpu_kernel void @atomic_umax_i64_addr64(i64 addrspace(1)* %out, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 466 | entry: |
| 467 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 468 | %tmp0 = atomicrmw volatile umax i64 addrspace(1)* %ptr, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 469 | ret void |
| 470 | } |
| 471 | |
| 472 | ; GCN-LABEL: {{^}}atomic_umax_i64_ret_addr64: |
| 473 | ; CI: buffer_atomic_umax_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 glc{{$}} |
| 474 | ; VI: flat_atomic_umax_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 475 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 476 | |
| 477 | ; GFX9: global_atomic_umax_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 478 | define amdgpu_kernel void @atomic_umax_i64_ret_addr64(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 479 | entry: |
| 480 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 481 | %tmp0 = atomicrmw volatile umax i64 addrspace(1)* %ptr, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 482 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 483 | ret void |
| 484 | } |
| 485 | |
| 486 | ; GCN-LABEL: {{^}}atomic_min_i64_offset: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 487 | ; CIVI: buffer_atomic_smin_x2 v{{\[[0-9]+:[0-9]+\]}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:32{{$}} |
| 488 | ; GFX9: global_atomic_smin_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 489 | define amdgpu_kernel void @atomic_min_i64_offset(i64 addrspace(1)* %out, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 490 | entry: |
| 491 | %gep = getelementptr i64, i64 addrspace(1)* %out, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 492 | %tmp0 = atomicrmw volatile min i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 493 | ret void |
| 494 | } |
| 495 | |
| 496 | ; GCN-LABEL: {{^}}atomic_min_i64_ret_offset: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 497 | ; CIVI: buffer_atomic_smin_x2 [[RET:v\[[0-9]+:[0-9]+\]]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:32 glc{{$}} |
| 498 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 499 | |
| 500 | ; GFX9: global_atomic_smin_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 501 | define amdgpu_kernel void @atomic_min_i64_ret_offset(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 502 | entry: |
| 503 | %gep = getelementptr i64, i64 addrspace(1)* %out, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 504 | %tmp0 = atomicrmw volatile min i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 505 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 506 | ret void |
| 507 | } |
| 508 | |
| 509 | ; GCN-LABEL: {{^}}atomic_min_i64_addr64_offset: |
| 510 | ; CI: buffer_atomic_smin_x2 v{{\[[0-9]+:[0-9]+\]}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:32{{$}} |
| 511 | ; VI: flat_atomic_smin_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 512 | ; GFX9: global_atomic_smin_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 513 | define amdgpu_kernel void @atomic_min_i64_addr64_offset(i64 addrspace(1)* %out, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 514 | entry: |
| 515 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
| 516 | %gep = getelementptr i64, i64 addrspace(1)* %ptr, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 517 | %tmp0 = atomicrmw volatile min i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 518 | ret void |
| 519 | } |
| 520 | |
| 521 | ; GCN-LABEL: {{^}}atomic_min_i64_ret_addr64_offset: |
| 522 | ; CI: buffer_atomic_smin_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:32 glc{{$}} |
| 523 | ; VI: flat_atomic_smin_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 524 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 525 | |
| 526 | ; GFX9: global_atomic_smin_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 527 | define amdgpu_kernel void @atomic_min_i64_ret_addr64_offset(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 528 | entry: |
| 529 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
| 530 | %gep = getelementptr i64, i64 addrspace(1)* %ptr, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 531 | %tmp0 = atomicrmw volatile min i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 532 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 533 | ret void |
| 534 | } |
| 535 | |
| 536 | ; GCN-LABEL: {{^}}atomic_min_i64: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 537 | ; CIVI: buffer_atomic_smin_x2 v{{\[[0-9]+:[0-9]+\]}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0{{$}} |
| 538 | ; GFX9: global_atomic_smin_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 539 | define amdgpu_kernel void @atomic_min_i64(i64 addrspace(1)* %out, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 540 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 541 | %tmp0 = atomicrmw volatile min i64 addrspace(1)* %out, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 542 | ret void |
| 543 | } |
| 544 | |
| 545 | ; GCN-LABEL: {{^}}atomic_min_i64_ret: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 546 | ; CIVI: buffer_atomic_smin_x2 [[RET:v\[[0-9]+:[0-9]+\]]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 glc |
| 547 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 548 | |
| 549 | ; GFX9: global_atomic_smin_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 550 | define amdgpu_kernel void @atomic_min_i64_ret(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 551 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 552 | %tmp0 = atomicrmw volatile min i64 addrspace(1)* %out, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 553 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 554 | ret void |
| 555 | } |
| 556 | |
| 557 | ; GCN-LABEL: {{^}}atomic_min_i64_addr64: |
| 558 | ; CI: buffer_atomic_smin_x2 v{{\[[0-9]+:[0-9]+\]}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64{{$}} |
| 559 | ; VI: flat_atomic_smin_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 560 | ; GFX9: global_atomic_smin_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 561 | define amdgpu_kernel void @atomic_min_i64_addr64(i64 addrspace(1)* %out, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 562 | entry: |
| 563 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 564 | %tmp0 = atomicrmw volatile min i64 addrspace(1)* %ptr, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 565 | ret void |
| 566 | } |
| 567 | |
| 568 | ; GCN-LABEL: {{^}}atomic_min_i64_ret_addr64: |
| 569 | ; CI: buffer_atomic_smin_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 glc{{$}} |
| 570 | ; VI: flat_atomic_smin_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 571 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 572 | |
| 573 | ; GFX9: global_atomic_smin_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 574 | define amdgpu_kernel void @atomic_min_i64_ret_addr64(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 575 | entry: |
| 576 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 577 | %tmp0 = atomicrmw volatile min i64 addrspace(1)* %ptr, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 578 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 579 | ret void |
| 580 | } |
| 581 | |
| 582 | ; GCN-LABEL: {{^}}atomic_umin_i64_offset: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 583 | ; CIVI: buffer_atomic_umin_x2 v{{\[[0-9]+:[0-9]+\]}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:32{{$}} |
| 584 | |
| 585 | ; GFX9: global_atomic_umin_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 586 | define amdgpu_kernel void @atomic_umin_i64_offset(i64 addrspace(1)* %out, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 587 | entry: |
| 588 | %gep = getelementptr i64, i64 addrspace(1)* %out, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 589 | %tmp0 = atomicrmw volatile umin i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 590 | ret void |
| 591 | } |
| 592 | |
| 593 | ; GCN-LABEL: {{^}}atomic_umin_i64_ret_offset: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 594 | ; CIVI: buffer_atomic_umin_x2 [[RET:v\[[0-9]+:[0-9]+\]]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:32 glc{{$}} |
| 595 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 596 | |
| 597 | ; GFX9: global_atomic_umin_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 598 | define amdgpu_kernel void @atomic_umin_i64_ret_offset(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 599 | entry: |
| 600 | %gep = getelementptr i64, i64 addrspace(1)* %out, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 601 | %tmp0 = atomicrmw volatile umin i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 602 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 603 | ret void |
| 604 | } |
| 605 | |
| 606 | ; GCN-LABEL: {{^}}atomic_umin_i64_addr64_offset: |
| 607 | ; CI: buffer_atomic_umin_x2 v{{\[[0-9]+:[0-9]+\]}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:32{{$}} |
| 608 | ; VI: flat_atomic_umin_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 609 | ; GFX9: global_atomic_umin_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 610 | define amdgpu_kernel void @atomic_umin_i64_addr64_offset(i64 addrspace(1)* %out, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 611 | entry: |
| 612 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
| 613 | %gep = getelementptr i64, i64 addrspace(1)* %ptr, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 614 | %tmp0 = atomicrmw volatile umin i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 615 | ret void |
| 616 | } |
| 617 | |
| 618 | ; GCN-LABEL: {{^}}atomic_umin_i64_ret_addr64_offset: |
| 619 | ; CI: buffer_atomic_umin_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:32 glc{{$}} |
| 620 | ; VI: flat_atomic_umin_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 621 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 622 | |
| 623 | ; GFX9: global_atomic_umin_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 624 | define amdgpu_kernel void @atomic_umin_i64_ret_addr64_offset(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 625 | entry: |
| 626 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
| 627 | %gep = getelementptr i64, i64 addrspace(1)* %ptr, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 628 | %tmp0 = atomicrmw volatile umin i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 629 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 630 | ret void |
| 631 | } |
| 632 | |
| 633 | ; GCN-LABEL: {{^}}atomic_umin_i64: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 634 | ; CIVI: buffer_atomic_umin_x2 v{{\[[0-9]+:[0-9]+\]}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0{{$}} |
| 635 | ; GFX9: global_atomic_umin_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 636 | define amdgpu_kernel void @atomic_umin_i64(i64 addrspace(1)* %out, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 637 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 638 | %tmp0 = atomicrmw volatile umin i64 addrspace(1)* %out, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 639 | ret void |
| 640 | } |
| 641 | |
| 642 | ; GCN-LABEL: {{^}}atomic_umin_i64_ret: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 643 | ; CIVI: buffer_atomic_umin_x2 [[RET:v\[[0-9]+:[0-9]+\]]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 glc |
| 644 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 645 | |
| 646 | ; GFX9: global_atomic_umin_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 647 | define amdgpu_kernel void @atomic_umin_i64_ret(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 648 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 649 | %tmp0 = atomicrmw volatile umin i64 addrspace(1)* %out, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 650 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 651 | ret void |
| 652 | } |
| 653 | |
| 654 | ; GCN-LABEL: {{^}}atomic_umin_i64_addr64: |
| 655 | ; CI: buffer_atomic_umin_x2 v{{\[[0-9]+:[0-9]+\]}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64{{$}} |
| 656 | ; VI: flat_atomic_umin_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 657 | ; GFX9: global_atomic_umin_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 658 | define amdgpu_kernel void @atomic_umin_i64_addr64(i64 addrspace(1)* %out, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 659 | entry: |
| 660 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 661 | %tmp0 = atomicrmw volatile umin i64 addrspace(1)* %ptr, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 662 | ret void |
| 663 | } |
| 664 | |
| 665 | ; GCN-LABEL: {{^}}atomic_umin_i64_ret_addr64: |
| 666 | ; CI: buffer_atomic_umin_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 glc{{$}} |
| 667 | ; VI: flat_atomic_umin_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 668 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 669 | |
| 670 | ; GFX9: global_atomic_umin_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 671 | define amdgpu_kernel void @atomic_umin_i64_ret_addr64(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 672 | entry: |
| 673 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 674 | %tmp0 = atomicrmw volatile umin i64 addrspace(1)* %ptr, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 675 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 676 | ret void |
| 677 | } |
| 678 | |
| 679 | ; GCN-LABEL: {{^}}atomic_or_i64_offset: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 680 | ; CIVI: buffer_atomic_or_x2 v{{\[[0-9]+:[0-9]+\]}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:32{{$}} |
| 681 | ; GFX9: global_atomic_or_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 682 | define amdgpu_kernel void @atomic_or_i64_offset(i64 addrspace(1)* %out, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 683 | entry: |
| 684 | %gep = getelementptr i64, i64 addrspace(1)* %out, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 685 | %tmp0 = atomicrmw volatile or i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 686 | ret void |
| 687 | } |
| 688 | |
| 689 | ; GCN-LABEL: {{^}}atomic_or_i64_ret_offset: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 690 | ; CIVI: buffer_atomic_or_x2 [[RET:v\[[0-9]+:[0-9]+\]]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:32 glc{{$}} |
| 691 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 692 | |
| 693 | ; GFX9: global_atomic_or_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 694 | define amdgpu_kernel void @atomic_or_i64_ret_offset(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 695 | entry: |
| 696 | %gep = getelementptr i64, i64 addrspace(1)* %out, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 697 | %tmp0 = atomicrmw volatile or i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 698 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 699 | ret void |
| 700 | } |
| 701 | |
| 702 | ; GCN-LABEL: {{^}}atomic_or_i64_addr64_offset: |
| 703 | ; CI: buffer_atomic_or_x2 v{{\[[0-9]+:[0-9]+\]}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:32{{$}} |
| 704 | ; VI: flat_atomic_or_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 705 | ; GFX9: global_atomic_or_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 706 | define amdgpu_kernel void @atomic_or_i64_addr64_offset(i64 addrspace(1)* %out, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 707 | entry: |
| 708 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
| 709 | %gep = getelementptr i64, i64 addrspace(1)* %ptr, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 710 | %tmp0 = atomicrmw volatile or i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 711 | ret void |
| 712 | } |
| 713 | |
| 714 | ; GCN-LABEL: {{^}}atomic_or_i64_ret_addr64_offset: |
| 715 | ; CI: buffer_atomic_or_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:32 glc{{$}} |
| 716 | ; VI: flat_atomic_or_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 717 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 718 | |
| 719 | ; GFX9: global_atomic_or_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 720 | define amdgpu_kernel void @atomic_or_i64_ret_addr64_offset(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 721 | entry: |
| 722 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
| 723 | %gep = getelementptr i64, i64 addrspace(1)* %ptr, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 724 | %tmp0 = atomicrmw volatile or i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 725 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 726 | ret void |
| 727 | } |
| 728 | |
| 729 | ; GCN-LABEL: {{^}}atomic_or_i64: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 730 | ; CIVI: buffer_atomic_or_x2 v{{\[[0-9]+:[0-9]+\]}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0{{$}} |
| 731 | ; GFX9: global_atomic_or_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 732 | define amdgpu_kernel void @atomic_or_i64(i64 addrspace(1)* %out, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 733 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 734 | %tmp0 = atomicrmw volatile or i64 addrspace(1)* %out, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 735 | ret void |
| 736 | } |
| 737 | |
| 738 | ; GCN-LABEL: {{^}}atomic_or_i64_ret: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 739 | ; CIVI: buffer_atomic_or_x2 [[RET:v\[[0-9]+:[0-9]+\]]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 glc |
| 740 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 741 | |
| 742 | ; GFX9: global_atomic_or_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 743 | define amdgpu_kernel void @atomic_or_i64_ret(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 744 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 745 | %tmp0 = atomicrmw volatile or i64 addrspace(1)* %out, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 746 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 747 | ret void |
| 748 | } |
| 749 | |
| 750 | ; GCN-LABEL: {{^}}atomic_or_i64_addr64: |
| 751 | ; CI: buffer_atomic_or_x2 v{{\[[0-9]+:[0-9]+\]}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64{{$}} |
| 752 | ; VI: flat_atomic_or_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 753 | ; GFX9: global_atomic_or_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 754 | define amdgpu_kernel void @atomic_or_i64_addr64(i64 addrspace(1)* %out, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 755 | entry: |
| 756 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 757 | %tmp0 = atomicrmw volatile or i64 addrspace(1)* %ptr, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 758 | ret void |
| 759 | } |
| 760 | |
| 761 | ; GCN-LABEL: {{^}}atomic_or_i64_ret_addr64: |
| 762 | ; CI: buffer_atomic_or_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 glc{{$}} |
| 763 | ; VI: flat_atomic_or_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 764 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 765 | |
| 766 | ; GFX9: global_atomic_or_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 767 | define amdgpu_kernel void @atomic_or_i64_ret_addr64(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 768 | entry: |
| 769 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 770 | %tmp0 = atomicrmw volatile or i64 addrspace(1)* %ptr, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 771 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 772 | ret void |
| 773 | } |
| 774 | |
| 775 | ; GCN-LABEL: {{^}}atomic_xchg_i64_offset: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 776 | ; CIVI: buffer_atomic_swap_x2 v{{\[[0-9]+:[0-9]+\]}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:32{{$}} |
| 777 | |
| 778 | ; GFX9: global_atomic_swap_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 779 | define amdgpu_kernel void @atomic_xchg_i64_offset(i64 addrspace(1)* %out, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 780 | entry: |
| 781 | %gep = getelementptr i64, i64 addrspace(1)* %out, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 782 | %tmp0 = atomicrmw volatile xchg i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 783 | ret void |
| 784 | } |
| 785 | |
| 786 | ; GCN-LABEL: {{^}}atomic_xchg_i64_ret_offset: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 787 | ; CIVI: buffer_atomic_swap_x2 [[RET:v\[[0-9]+:[0-9]+\]]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:32 glc{{$}} |
| 788 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 789 | |
| 790 | ; GFX9: global_atomic_swap_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 791 | define amdgpu_kernel void @atomic_xchg_i64_ret_offset(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 792 | entry: |
| 793 | %gep = getelementptr i64, i64 addrspace(1)* %out, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 794 | %tmp0 = atomicrmw volatile xchg i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 795 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 796 | ret void |
| 797 | } |
| 798 | |
| 799 | ; GCN-LABEL: {{^}}atomic_xchg_i64_addr64_offset: |
| 800 | ; CI: buffer_atomic_swap_x2 v{{\[[0-9]+:[0-9]+\]}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:32{{$}} |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 801 | ; VI: flat_atomic_swap_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 802 | ; GFX9: global_atomic_swap_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 803 | define amdgpu_kernel void @atomic_xchg_i64_addr64_offset(i64 addrspace(1)* %out, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 804 | entry: |
| 805 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
| 806 | %gep = getelementptr i64, i64 addrspace(1)* %ptr, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 807 | %tmp0 = atomicrmw volatile xchg i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 808 | ret void |
| 809 | } |
| 810 | |
| 811 | ; GCN-LABEL: {{^}}atomic_xchg_i64_ret_addr64_offset: |
| 812 | ; CI: buffer_atomic_swap_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:32 glc{{$}} |
| 813 | ; VI: flat_atomic_swap_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 814 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 815 | |
| 816 | ; GFX9: global_atomic_swap_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 817 | define amdgpu_kernel void @atomic_xchg_i64_ret_addr64_offset(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 818 | entry: |
| 819 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
| 820 | %gep = getelementptr i64, i64 addrspace(1)* %ptr, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 821 | %tmp0 = atomicrmw volatile xchg i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 822 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 823 | ret void |
| 824 | } |
| 825 | |
| 826 | ; GCN-LABEL: {{^}}atomic_xchg_i64: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 827 | ; CIVI: buffer_atomic_swap_x2 v{{\[[0-9]+:[0-9]+\]}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0{{$}} |
| 828 | ; GFX9: global_atomic_swap_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 829 | define amdgpu_kernel void @atomic_xchg_i64(i64 addrspace(1)* %out, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 830 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 831 | %tmp0 = atomicrmw volatile xchg i64 addrspace(1)* %out, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 832 | ret void |
| 833 | } |
| 834 | |
| 835 | ; GCN-LABEL: {{^}}atomic_xchg_i64_ret: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 836 | ; CIVI: buffer_atomic_swap_x2 [[RET:v\[[0-9]+:[0-9]+\]]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 glc |
| 837 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 838 | |
| 839 | ; GFX9: global_atomic_swap_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 840 | define amdgpu_kernel void @atomic_xchg_i64_ret(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 841 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 842 | %tmp0 = atomicrmw volatile xchg i64 addrspace(1)* %out, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 843 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 844 | ret void |
| 845 | } |
| 846 | |
| 847 | ; GCN-LABEL: {{^}}atomic_xchg_i64_addr64: |
| 848 | ; CI: buffer_atomic_swap_x2 v{{\[[0-9]+:[0-9]+\]}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64{{$}} |
| 849 | ; VI: flat_atomic_swap_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 850 | ; GFX9: global_atomic_swap_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 851 | define amdgpu_kernel void @atomic_xchg_i64_addr64(i64 addrspace(1)* %out, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 852 | entry: |
| 853 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 854 | %tmp0 = atomicrmw volatile xchg i64 addrspace(1)* %ptr, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 855 | ret void |
| 856 | } |
| 857 | |
| 858 | ; GCN-LABEL: {{^}}atomic_xchg_i64_ret_addr64: |
| 859 | ; CI: buffer_atomic_swap_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 glc{{$}} |
| 860 | ; VI: flat_atomic_swap_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 861 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 862 | |
| 863 | ; GFX9: global_atomic_swap_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 864 | define amdgpu_kernel void @atomic_xchg_i64_ret_addr64(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 865 | entry: |
| 866 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 867 | %tmp0 = atomicrmw volatile xchg i64 addrspace(1)* %ptr, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 868 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 869 | ret void |
| 870 | } |
| 871 | |
| 872 | ; GCN-LABEL: {{^}}atomic_xor_i64_offset: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 873 | ; CIVI: buffer_atomic_xor_x2 v{{\[[0-9]+:[0-9]+\]}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:32{{$}} |
| 874 | ; GFX9: global_atomic_xor_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 875 | define amdgpu_kernel void @atomic_xor_i64_offset(i64 addrspace(1)* %out, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 876 | entry: |
| 877 | %gep = getelementptr i64, i64 addrspace(1)* %out, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 878 | %tmp0 = atomicrmw volatile xor i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 879 | ret void |
| 880 | } |
| 881 | |
| 882 | ; GCN-LABEL: {{^}}atomic_xor_i64_ret_offset: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 883 | ; CIVI: buffer_atomic_xor_x2 [[RET:v\[[0-9]+:[0-9]+\]]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:32 glc{{$}} |
| 884 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 885 | |
| 886 | ; GFX9: global_atomic_xor_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 887 | define amdgpu_kernel void @atomic_xor_i64_ret_offset(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 888 | entry: |
| 889 | %gep = getelementptr i64, i64 addrspace(1)* %out, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 890 | %tmp0 = atomicrmw volatile xor i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 891 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 892 | ret void |
| 893 | } |
| 894 | |
| 895 | ; GCN-LABEL: {{^}}atomic_xor_i64_addr64_offset: |
| 896 | ; CI: buffer_atomic_xor_x2 v{{\[[0-9]+:[0-9]+\]}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:32{{$}} |
| 897 | ; VI: flat_atomic_xor_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 898 | ; GFX9: global_atomic_xor_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 899 | define amdgpu_kernel void @atomic_xor_i64_addr64_offset(i64 addrspace(1)* %out, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 900 | entry: |
| 901 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
| 902 | %gep = getelementptr i64, i64 addrspace(1)* %ptr, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 903 | %tmp0 = atomicrmw volatile xor i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 904 | ret void |
| 905 | } |
| 906 | |
| 907 | ; GCN-LABEL: {{^}}atomic_xor_i64_ret_addr64_offset: |
| 908 | ; CI: buffer_atomic_xor_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:32 glc{{$}} |
| 909 | ; VI: flat_atomic_xor_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 910 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 911 | |
| 912 | ; GFX9: global_atomic_xor_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 913 | define amdgpu_kernel void @atomic_xor_i64_ret_addr64_offset(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 914 | entry: |
| 915 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
| 916 | %gep = getelementptr i64, i64 addrspace(1)* %ptr, i64 4 |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 917 | %tmp0 = atomicrmw volatile xor i64 addrspace(1)* %gep, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 918 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 919 | ret void |
| 920 | } |
| 921 | |
| 922 | ; GCN-LABEL: {{^}}atomic_xor_i64: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 923 | ; CIVI: buffer_atomic_xor_x2 v{{\[[0-9]+:[0-9]+\]}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0{{$}} |
| 924 | ; GFX9: global_atomic_xor_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 925 | define amdgpu_kernel void @atomic_xor_i64(i64 addrspace(1)* %out, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 926 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 927 | %tmp0 = atomicrmw volatile xor i64 addrspace(1)* %out, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 928 | ret void |
| 929 | } |
| 930 | |
| 931 | ; GCN-LABEL: {{^}}atomic_xor_i64_ret: |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 932 | ; CIVI: buffer_atomic_xor_x2 [[RET:v\[[0-9]+:[0-9]+\]]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 glc |
| 933 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 934 | |
| 935 | ; GFX9: global_atomic_xor_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 936 | define amdgpu_kernel void @atomic_xor_i64_ret(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 937 | entry: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 938 | %tmp0 = atomicrmw volatile xor i64 addrspace(1)* %out, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 939 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 940 | ret void |
| 941 | } |
| 942 | |
| 943 | ; GCN-LABEL: {{^}}atomic_xor_i64_addr64: |
| 944 | ; CI: buffer_atomic_xor_x2 v{{\[[0-9]+:[0-9]+\]}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64{{$}} |
| 945 | ; VI: flat_atomic_xor_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 946 | ; GFX9: global_atomic_xor_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 947 | define amdgpu_kernel void @atomic_xor_i64_addr64(i64 addrspace(1)* %out, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 948 | entry: |
| 949 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 950 | %tmp0 = atomicrmw volatile xor i64 addrspace(1)* %ptr, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 951 | ret void |
| 952 | } |
| 953 | |
| 954 | ; GCN-LABEL: {{^}}atomic_xor_i64_ret_addr64: |
| 955 | ; CI: buffer_atomic_xor_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 glc{{$}} |
| 956 | ; VI: flat_atomic_xor_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}} glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 957 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 958 | |
| 959 | ; GFX9: global_atomic_xor_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 960 | define amdgpu_kernel void @atomic_xor_i64_ret_addr64(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in, i64 %index) { |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 961 | entry: |
| 962 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 963 | %tmp0 = atomicrmw volatile xor i64 addrspace(1)* %ptr, i64 %in seq_cst |
Matt Arsenault | 64fa2f4 | 2016-04-12 14:05:11 +0000 | [diff] [blame] | 964 | store i64 %tmp0, i64 addrspace(1)* %out2 |
| 965 | ret void |
| 966 | } |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 967 | |
Matt Arsenault | 8870181 | 2016-06-09 23:42:48 +0000 | [diff] [blame] | 968 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 969 | ; GCN-LABEL: {{^}}atomic_cmpxchg_i64_offset: |
| 970 | ; CIVI: buffer_atomic_cmpswap_x2 v[{{[0-9]+}}:{{[0-9]+}}], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:32{{$}} |
| 971 | ; GFX9: global_atomic_cmpswap_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 972 | define amdgpu_kernel void @atomic_cmpxchg_i64_offset(i64 addrspace(1)* %out, i64 %in, i64 %old) { |
Matt Arsenault | 8870181 | 2016-06-09 23:42:48 +0000 | [diff] [blame] | 973 | entry: |
| 974 | %gep = getelementptr i64, i64 addrspace(1)* %out, i64 4 |
| 975 | %val = cmpxchg volatile i64 addrspace(1)* %gep, i64 %old, i64 %in seq_cst seq_cst |
| 976 | ret void |
| 977 | } |
| 978 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 979 | ; GCN-LABEL: {{^}}atomic_cmpxchg_i64_soffset: |
| 980 | ; CIVI: s_mov_b32 [[SREG:s[0-9]+]], 0x11940 |
| 981 | ; CIVI: buffer_atomic_cmpswap_x2 v[{{[0-9]+}}:{{[0-9]+}}], off, s[{{[0-9]+}}:{{[0-9]+}}], [[SREG]]{{$}} |
| 982 | |
| 983 | ; GFX9: global_atomic_cmpswap_x2 v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 984 | define amdgpu_kernel void @atomic_cmpxchg_i64_soffset(i64 addrspace(1)* %out, i64 %in, i64 %old) { |
Matt Arsenault | 8870181 | 2016-06-09 23:42:48 +0000 | [diff] [blame] | 985 | entry: |
| 986 | %gep = getelementptr i64, i64 addrspace(1)* %out, i64 9000 |
| 987 | %val = cmpxchg volatile i64 addrspace(1)* %gep, i64 %old, i64 %in seq_cst seq_cst |
| 988 | ret void |
| 989 | } |
| 990 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 991 | ; GCN-LABEL: {{^}}atomic_cmpxchg_i64_ret_offset: |
| 992 | ; CIVI: buffer_atomic_cmpswap_x2 v{{\[}}[[RET:[0-9]+]]{{:[0-9]+}}], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:32 glc{{$}} |
| 993 | ; CIVI: buffer_store_dwordx2 v{{\[}}[[RET]]: |
| 994 | |
| 995 | ; GFX9: global_atomic_cmpswap_x2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], v{{\[[0-9]+:[0-9]+\]}}, off offset:32 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 996 | define amdgpu_kernel void @atomic_cmpxchg_i64_ret_offset(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in, i64 %old) { |
Matt Arsenault | 8870181 | 2016-06-09 23:42:48 +0000 | [diff] [blame] | 997 | entry: |
| 998 | %gep = getelementptr i64, i64 addrspace(1)* %out, i64 4 |
| 999 | %val = cmpxchg volatile i64 addrspace(1)* %gep, i64 %old, i64 %in seq_cst seq_cst |
| 1000 | %extract0 = extractvalue { i64, i1 } %val, 0 |
| 1001 | store i64 %extract0, i64 addrspace(1)* %out2 |
| 1002 | ret void |
| 1003 | } |
| 1004 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 1005 | ; GCN-LABEL: {{^}}atomic_cmpxchg_i64_addr64_offset: |
Matt Arsenault | 8870181 | 2016-06-09 23:42:48 +0000 | [diff] [blame] | 1006 | ; CI: buffer_atomic_cmpswap_x2 v[{{[0-9]+\:[0-9]+}}], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:32{{$}} |
Matt Arsenault | 8870181 | 2016-06-09 23:42:48 +0000 | [diff] [blame] | 1007 | ; VI: flat_atomic_cmpswap_x2 v[{{[0-9]+\:[0-9]+}}], v[{{[0-9]+}}:{{[0-9]+}}]{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 1008 | ; GFX9: global_atomic_cmpswap_x2 v[{{[0-9]+\:[0-9]+}}], v[{{[0-9]+}}:{{[0-9]+}}], off offset:32{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 1009 | define amdgpu_kernel void @atomic_cmpxchg_i64_addr64_offset(i64 addrspace(1)* %out, i64 %in, i64 %index, i64 %old) { |
Matt Arsenault | 8870181 | 2016-06-09 23:42:48 +0000 | [diff] [blame] | 1010 | entry: |
| 1011 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
| 1012 | %gep = getelementptr i64, i64 addrspace(1)* %ptr, i64 4 |
| 1013 | %val = cmpxchg volatile i64 addrspace(1)* %gep, i64 %old, i64 %in seq_cst seq_cst |
| 1014 | ret void |
| 1015 | } |
| 1016 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 1017 | ; GCN-LABEL: {{^}}atomic_cmpxchg_i64_ret_addr64_offset: |
Matt Arsenault | 8870181 | 2016-06-09 23:42:48 +0000 | [diff] [blame] | 1018 | ; CI: buffer_atomic_cmpswap_x2 v{{\[}}[[RET:[0-9]+]]:{{[0-9]+}}], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:32 glc{{$}} |
| 1019 | ; VI: flat_atomic_cmpswap_x2 v{{\[}}[[RET:[0-9]+]]:{{[0-9]+\]}}, v[{{[0-9]+:[0-9]+}}], v[{{[0-9]+:[0-9]+}}] glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 1020 | ; CIVI: buffer_store_dwordx2 v{{\[}}[[RET]]: |
| 1021 | |
| 1022 | ; GFX9: global_atomic_cmpswap_x2 v{{\[}}[[RET:[0-9]+]]:{{[0-9]+\]}}, v[{{[0-9]+:[0-9]+}}], v[{{[0-9]+:[0-9]+}}], off offset:32 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 1023 | define amdgpu_kernel void @atomic_cmpxchg_i64_ret_addr64_offset(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in, i64 %index, i64 %old) { |
Matt Arsenault | 8870181 | 2016-06-09 23:42:48 +0000 | [diff] [blame] | 1024 | entry: |
| 1025 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
| 1026 | %gep = getelementptr i64, i64 addrspace(1)* %ptr, i64 4 |
| 1027 | %val = cmpxchg volatile i64 addrspace(1)* %gep, i64 %old, i64 %in seq_cst seq_cst |
| 1028 | %extract0 = extractvalue { i64, i1 } %val, 0 |
| 1029 | store i64 %extract0, i64 addrspace(1)* %out2 |
| 1030 | ret void |
| 1031 | } |
| 1032 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 1033 | ; GCN-LABEL: {{^}}atomic_cmpxchg_i64: |
| 1034 | ; CIVI: buffer_atomic_cmpswap_x2 v[{{[0-9]+:[0-9]+}}], off, s[{{[0-9]+}}:{{[0-9]+}}], 0{{$}} |
| 1035 | ; GFX9: global_atomic_cmpswap_x2 v[{{[0-9]+:[0-9]+}}], v[{{[0-9]+:[0-9]+}}], off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 1036 | define amdgpu_kernel void @atomic_cmpxchg_i64(i64 addrspace(1)* %out, i64 %in, i64 %old) { |
Matt Arsenault | 8870181 | 2016-06-09 23:42:48 +0000 | [diff] [blame] | 1037 | entry: |
| 1038 | %val = cmpxchg volatile i64 addrspace(1)* %out, i64 %old, i64 %in seq_cst seq_cst |
| 1039 | ret void |
| 1040 | } |
| 1041 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 1042 | ; GCN-LABEL: {{^}}atomic_cmpxchg_i64_ret: |
| 1043 | ; CIVI: buffer_atomic_cmpswap_x2 v{{\[}}[[RET:[0-9]+]]:{{[0-9]+}}], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 glc |
| 1044 | ; CIVI: buffer_store_dwordx2 v{{\[}}[[RET]]: |
| 1045 | |
| 1046 | ; GFX9: global_atomic_cmpswap_x2 v{{\[}}[[RET:[0-9]+]]:{{[0-9]+\]}}, v[{{[0-9]+:[0-9]+}}], v[{{[0-9]+:[0-9]+}}], off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 1047 | define amdgpu_kernel void @atomic_cmpxchg_i64_ret(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in, i64 %old) { |
Matt Arsenault | 8870181 | 2016-06-09 23:42:48 +0000 | [diff] [blame] | 1048 | entry: |
| 1049 | %val = cmpxchg volatile i64 addrspace(1)* %out, i64 %old, i64 %in seq_cst seq_cst |
| 1050 | %extract0 = extractvalue { i64, i1 } %val, 0 |
| 1051 | store i64 %extract0, i64 addrspace(1)* %out2 |
| 1052 | ret void |
| 1053 | } |
| 1054 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 1055 | ; GCN-LABEL: {{^}}atomic_cmpxchg_i64_addr64: |
Matt Arsenault | 8870181 | 2016-06-09 23:42:48 +0000 | [diff] [blame] | 1056 | ; CI: buffer_atomic_cmpswap_x2 v[{{[0-9]+:[0-9]+}}], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64{{$}} |
| 1057 | ; VI: flat_atomic_cmpswap_x2 v[{{[0-9]+:[0-9]+}}], v[{{[0-9]+:[0-9]+}}]{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 1058 | ; GFX9: global_atomic_cmpswap_x2 v[{{[0-9]+:[0-9]+}}], v[{{[0-9]+:[0-9]+}}], off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 1059 | define amdgpu_kernel void @atomic_cmpxchg_i64_addr64(i64 addrspace(1)* %out, i64 %in, i64 %index, i64 %old) { |
Matt Arsenault | 8870181 | 2016-06-09 23:42:48 +0000 | [diff] [blame] | 1060 | entry: |
| 1061 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
| 1062 | %val = cmpxchg volatile i64 addrspace(1)* %ptr, i64 %old, i64 %in seq_cst seq_cst |
| 1063 | ret void |
| 1064 | } |
| 1065 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 1066 | ; GCN-LABEL: {{^}}atomic_cmpxchg_i64_ret_addr64: |
Matt Arsenault | 8870181 | 2016-06-09 23:42:48 +0000 | [diff] [blame] | 1067 | ; CI: buffer_atomic_cmpswap_x2 v{{\[}}[[RET:[0-9]+]]:{{[0-9]+}}], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 glc{{$}} |
| 1068 | ; VI: flat_atomic_cmpswap_x2 v{{\[}}[[RET:[0-9]+]]:{{[0-9]+\]}}, v[{{[0-9]+:[0-9]+}}], v[{{[0-9]+:[0-9]+}}] glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 1069 | ; CIVI: buffer_store_dwordx2 v{{\[}}[[RET]]: |
| 1070 | |
| 1071 | ; GFX9: global_atomic_cmpswap_x2 v{{\[}}[[RET:[0-9]+]]:{{[0-9]+\]}}, v[{{[0-9]+:[0-9]+}}], v[{{[0-9]+:[0-9]+}}], off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 1072 | define amdgpu_kernel void @atomic_cmpxchg_i64_ret_addr64(i64 addrspace(1)* %out, i64 addrspace(1)* %out2, i64 %in, i64 %index, i64 %old) { |
Matt Arsenault | 8870181 | 2016-06-09 23:42:48 +0000 | [diff] [blame] | 1073 | entry: |
| 1074 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
| 1075 | %val = cmpxchg volatile i64 addrspace(1)* %ptr, i64 %old, i64 %in seq_cst seq_cst |
| 1076 | %extract0 = extractvalue { i64, i1 } %val, 0 |
| 1077 | store i64 %extract0, i64 addrspace(1)* %out2 |
| 1078 | ret void |
| 1079 | } |
| 1080 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 1081 | ; GCN-LABEL: {{^}}atomic_load_i64_offset: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 1082 | ; CI: buffer_load_dwordx2 [[RET:v\[[0-9]+:[0-9]+\]]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:32 glc{{$}} |
| 1083 | ; VI: flat_load_dwordx2 [[RET:v\[[0-9]+:[0-9]\]]], v[{{[0-9]+}}:{{[0-9]+}}] glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 1084 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 1085 | |
| 1086 | ; GFX9: global_load_dwordx2 [[RET:v\[[0-9]+:[0-9]\]]], v[{{[0-9]+}}:{{[0-9]+}}], off offset:32 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 1087 | define amdgpu_kernel void @atomic_load_i64_offset(i64 addrspace(1)* %in, i64 addrspace(1)* %out) { |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 1088 | entry: |
| 1089 | %gep = getelementptr i64, i64 addrspace(1)* %in, i64 4 |
| 1090 | %val = load atomic i64, i64 addrspace(1)* %gep seq_cst, align 8 |
| 1091 | store i64 %val, i64 addrspace(1)* %out |
| 1092 | ret void |
| 1093 | } |
| 1094 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 1095 | ; GCN-LABEL: {{^}}atomic_load_i64: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 1096 | ; CI: buffer_load_dwordx2 [[RET:v\[[0-9]+:[0-9]\]]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 glc |
| 1097 | ; VI: flat_load_dwordx2 [[RET:v\[[0-9]+:[0-9]\]]], v[{{[0-9]+}}:{{[0-9]+}}] glc |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 1098 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 1099 | |
| 1100 | ; GFX9: global_load_dwordx2 [[RET:v\[[0-9]+:[0-9]\]]], v[{{[0-9]+}}:{{[0-9]+}}], off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 1101 | define amdgpu_kernel void @atomic_load_i64(i64 addrspace(1)* %in, i64 addrspace(1)* %out) { |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 1102 | entry: |
| 1103 | %val = load atomic i64, i64 addrspace(1)* %in seq_cst, align 8 |
| 1104 | store i64 %val, i64 addrspace(1)* %out |
| 1105 | ret void |
| 1106 | } |
| 1107 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 1108 | ; GCN-LABEL: {{^}}atomic_load_i64_addr64_offset: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 1109 | ; CI: buffer_load_dwordx2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:32 glc{{$}} |
| 1110 | ; VI: flat_load_dwordx2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}] glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 1111 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 1112 | |
| 1113 | ; GFX9: global_load_dwordx2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], off offset:32 glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 1114 | define amdgpu_kernel void @atomic_load_i64_addr64_offset(i64 addrspace(1)* %in, i64 addrspace(1)* %out, i64 %index) { |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 1115 | entry: |
| 1116 | %ptr = getelementptr i64, i64 addrspace(1)* %in, i64 %index |
| 1117 | %gep = getelementptr i64, i64 addrspace(1)* %ptr, i64 4 |
| 1118 | %val = load atomic i64, i64 addrspace(1)* %gep seq_cst, align 8 |
| 1119 | store i64 %val, i64 addrspace(1)* %out |
| 1120 | ret void |
| 1121 | } |
| 1122 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 1123 | ; GCN-LABEL: {{^}}atomic_load_i64_addr64: |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 1124 | ; CI: buffer_load_dwordx2 [[RET:v\[[0-9]+:[0-9]\]]], v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 glc{{$}} |
| 1125 | ; VI: flat_load_dwordx2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}] glc{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 1126 | ; CIVI: buffer_store_dwordx2 [[RET]] |
| 1127 | |
| 1128 | ; GFX9: global_load_dwordx2 [[RET:v\[[0-9]+:[0-9]+\]]], v[{{[0-9]+:[0-9]+}}], off glc{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 1129 | define amdgpu_kernel void @atomic_load_i64_addr64(i64 addrspace(1)* %in, i64 addrspace(1)* %out, i64 %index) { |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 1130 | entry: |
| 1131 | %ptr = getelementptr i64, i64 addrspace(1)* %in, i64 %index |
| 1132 | %val = load atomic i64, i64 addrspace(1)* %ptr seq_cst, align 8 |
| 1133 | store i64 %val, i64 addrspace(1)* %out |
| 1134 | ret void |
| 1135 | } |
| 1136 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 1137 | ; GCN-LABEL: {{^}}atomic_store_i64_offset: |
Konstantin Zhuravlyov | e9a5a77 | 2017-07-21 21:19:23 +0000 | [diff] [blame] | 1138 | ; CI: buffer_store_dwordx2 [[RET:v\[[0-9]+:[0-9]+\]]], off, s[{{[0-9]+}}:{{[0-9]+}}], 0 offset:32{{$}} |
| 1139 | ; VI: flat_store_dwordx2 [[RET:v\[[0-9]+:[0-9]\]]], v[{{[0-9]+}}:{{[0-9]+}}]{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 1140 | ; GFX9: global_store_dwordx2 [[RET:v\[[0-9]+:[0-9]\]]], v[{{[0-9]+}}:{{[0-9]+}}], off offset:32{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 1141 | define amdgpu_kernel void @atomic_store_i64_offset(i64 %in, i64 addrspace(1)* %out) { |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 1142 | entry: |
| 1143 | %gep = getelementptr i64, i64 addrspace(1)* %out, i64 4 |
| 1144 | store atomic i64 %in, i64 addrspace(1)* %gep seq_cst, align 8 |
| 1145 | ret void |
| 1146 | } |
| 1147 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 1148 | ; GCN-LABEL: {{^}}atomic_store_i64: |
Konstantin Zhuravlyov | e9a5a77 | 2017-07-21 21:19:23 +0000 | [diff] [blame] | 1149 | ; CI: buffer_store_dwordx2 {{v\[[0-9]+:[0-9]\]}}, off, s[{{[0-9]+}}:{{[0-9]+}}], 0{{$}} |
| 1150 | ; VI: flat_store_dwordx2 {{v\[[0-9]+:[0-9]\]}}, v[{{[0-9]+}}:{{[0-9]+}}]{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 1151 | ; GFX9: global_store_dwordx2 {{v\[[0-9]+:[0-9]\]}}, v[{{[0-9]+}}:{{[0-9]+}}], off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 1152 | define amdgpu_kernel void @atomic_store_i64(i64 %in, i64 addrspace(1)* %out) { |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 1153 | entry: |
| 1154 | store atomic i64 %in, i64 addrspace(1)* %out seq_cst, align 8 |
| 1155 | ret void |
| 1156 | } |
| 1157 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 1158 | ; GCN-LABEL: {{^}}atomic_store_i64_addr64_offset: |
Konstantin Zhuravlyov | e9a5a77 | 2017-07-21 21:19:23 +0000 | [diff] [blame] | 1159 | ; CI: buffer_store_dwordx2 {{v\[[0-9]+:[0-9]+\]}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64 offset:32{{$}} |
| 1160 | ; VI: flat_store_dwordx2 {{v\[[0-9]+:[0-9]+\]}}, v[{{[0-9]+:[0-9]+}}]{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 1161 | ; GFX9: global_store_dwordx2 {{v\[[0-9]+:[0-9]+\]}}, v[{{[0-9]+:[0-9]+}}], off offset:32{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 1162 | define amdgpu_kernel void @atomic_store_i64_addr64_offset(i64 %in, i64 addrspace(1)* %out, i64 %index) { |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 1163 | entry: |
| 1164 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
| 1165 | %gep = getelementptr i64, i64 addrspace(1)* %ptr, i64 4 |
| 1166 | store atomic i64 %in, i64 addrspace(1)* %gep seq_cst, align 8 |
| 1167 | ret void |
| 1168 | } |
| 1169 | |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 1170 | ; GCN-LABEL: {{^}}atomic_store_i64_addr64: |
Konstantin Zhuravlyov | e9a5a77 | 2017-07-21 21:19:23 +0000 | [diff] [blame] | 1171 | ; CI: buffer_store_dwordx2 {{v\[[0-9]+:[0-9]\]}}, v[{{[0-9]+}}:{{[0-9]+}}], s[{{[0-9]+}}:{{[0-9]+}}], 0 addr64{{$}} |
| 1172 | ; VI: flat_store_dwordx2 {{v\[[0-9]+:[0-9]+\]}}, v[{{[0-9]+:[0-9]+}}]{{$}} |
Matt Arsenault | 4e309b0 | 2017-07-29 01:03:53 +0000 | [diff] [blame] | 1173 | ; GFX9: global_store_dwordx2 {{v\[[0-9]+:[0-9]+\]}}, v[{{[0-9]+:[0-9]+}}], off{{$}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 1174 | define amdgpu_kernel void @atomic_store_i64_addr64(i64 %in, i64 addrspace(1)* %out, i64 %index) { |
Matt Arsenault | 25363d3 | 2016-06-09 23:42:44 +0000 | [diff] [blame] | 1175 | entry: |
| 1176 | %ptr = getelementptr i64, i64 addrspace(1)* %out, i64 %index |
| 1177 | store atomic i64 %in, i64 addrspace(1)* %ptr seq_cst, align 8 |
| 1178 | ret void |
| 1179 | } |