blob: a28ec77031bdb611bc48612816c2190b0e4a68ce [file] [log] [blame]
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00001//===- ARMInstrInfo.td - Target Description for ARM Target ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the "Instituto Nokia de Tecnologia" and
6// is distributed under the University of Illinois Open Source
7// License. See LICENSE.TXT for details.
8//
9//===----------------------------------------------------------------------===//
10//
11// This file describes the ARM instructions in TableGen format.
12//
13//===----------------------------------------------------------------------===//
14
Rafael Espindola185c5c22006-07-11 11:36:48 +000015// Address operands
16def memri : Operand<iPTR> {
17 let PrintMethod = "printMemRegImm";
18 let NumMIOperands = 2;
19 let MIOperandInfo = (ops i32imm, ptr_rc);
20}
21
Rafael Espindolae40a7e22006-07-10 01:41:35 +000022// Define ARM specific addressing mode.
Rafael Espindola185c5c22006-07-11 11:36:48 +000023//register plus/minus 12 bit offset
Rafael Espindolac3ed77e2006-08-17 17:09:40 +000024def iaddr : ComplexPattern<iPTR, 2, "SelectAddrRegImm", [frameindex]>;
Rafael Espindola185c5c22006-07-11 11:36:48 +000025//register plus scaled register
26//def raddr : ComplexPattern<iPTR, 2, "SelectAddrRegReg", []>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000027
28//===----------------------------------------------------------------------===//
29// Instructions
30//===----------------------------------------------------------------------===//
31
32class InstARM<dag ops, string asmstr, list<dag> pattern> : Instruction {
33 let Namespace = "ARM";
34
35 dag OperandList = ops;
36 let AsmString = asmstr;
37 let Pattern = pattern;
38}
39
Rafael Espindolae08b9852006-08-24 13:45:55 +000040def brtarget : Operand<OtherVT>;
41
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000042def SDT_ARMCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Evan Cheng81b645a2006-08-11 09:03:33 +000043def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeq,
44 [SDNPHasChain, SDNPOutFlag]>;
45def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeq,
46 [SDNPHasChain, SDNPOutFlag]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000047
Rafael Espindola75269be2006-07-16 01:02:57 +000048def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
49def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
50 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindolaa94b9e32006-08-03 17:02:20 +000051def retflag : SDNode<"ARMISD::RET_FLAG", SDTRet,
52 [SDNPHasChain, SDNPOptInFlag]>;
Rafael Espindolad0dee772006-08-21 22:00:32 +000053def armselect : SDNode<"ARMISD::SELECT", SDTIntBinOp, [SDNPInFlag, SDNPOutFlag]>;
54
Rafael Espindolae08b9852006-08-24 13:45:55 +000055def SDTarmbr : SDTypeProfile<0, 1, [SDTCisVT<0, OtherVT>]>;
56def armbr : SDNode<"ARMISD::BR", SDTarmbr, [SDNPHasChain, SDNPInFlag]>;
57
Rafael Espindolad0dee772006-08-21 22:00:32 +000058def SDTVoidBinOp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
59def armcmp : SDNode<"ARMISD::CMP", SDTVoidBinOp, [SDNPOutFlag]>;
Rafael Espindola75269be2006-07-16 01:02:57 +000060
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000061def ADJCALLSTACKUP : InstARM<(ops i32imm:$amt),
62 "!ADJCALLSTACKUP $amt",
63 [(callseq_end imm:$amt)]>;
64
65def ADJCALLSTACKDOWN : InstARM<(ops i32imm:$amt),
66 "!ADJCALLSTACKDOWN $amt",
67 [(callseq_start imm:$amt)]>;
68
Rafael Espindolabf3a17c2006-07-18 17:00:30 +000069let isReturn = 1 in {
Rafael Espindolaa94b9e32006-08-03 17:02:20 +000070 def bx: InstARM<(ops), "bx r14", [(retflag)]>;
Rafael Espindolabf3a17c2006-07-18 17:00:30 +000071}
Rafael Espindolab15597b2006-05-18 21:45:49 +000072
Rafael Espindolabf8e7512006-08-16 14:43:33 +000073let Defs = [R0, R1, R2, R3, R14] in {
Rafael Espindola8b7bd822006-08-01 18:53:10 +000074 def bl: InstARM<(ops i32imm:$func, variable_ops), "bl $func", [(ARMcall tglobaladdr:$func)]>;
75}
Rafael Espindola75269be2006-07-16 01:02:57 +000076
Rafael Espindola185c5c22006-07-11 11:36:48 +000077def ldr : InstARM<(ops IntRegs:$dst, memri:$addr),
Rafael Espindola8b7bd822006-08-01 18:53:10 +000078 "ldr $dst, $addr",
Rafael Espindola185c5c22006-07-11 11:36:48 +000079 [(set IntRegs:$dst, (load iaddr:$addr))]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000080
Rafael Espindola8c41f992006-08-08 20:35:03 +000081def str : InstARM<(ops IntRegs:$src, memri:$addr),
82 "str $src, $addr",
83 [(store IntRegs:$src, iaddr:$addr)]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000084
Rafael Espindolab15597b2006-05-18 21:45:49 +000085def movrr : InstARM<(ops IntRegs:$dst, IntRegs:$src),
86 "mov $dst, $src", []>;
87
88def movri : InstARM<(ops IntRegs:$dst, i32imm:$src),
89 "mov $dst, $src", [(set IntRegs:$dst, imm:$src)]>;
Rafael Espindolaa88966f2006-06-18 00:08:07 +000090
91def addri : InstARM<(ops IntRegs:$dst, IntRegs:$a, i32imm:$b),
92 "add $dst, $a, $b",
93 [(set IntRegs:$dst, (add IntRegs:$a, imm:$b))]>;
Rafael Espindola976c93a2006-07-21 12:26:16 +000094
Rafael Espindolac3ed77e2006-08-17 17:09:40 +000095// "LEA" forms of add
96def lea_addri : InstARM<(ops IntRegs:$dst, memri:$addr),
97 "add $dst, ${addr:arith}",
98 [(set IntRegs:$dst, iaddr:$addr)]>;
99
100
Rafael Espindola976c93a2006-07-21 12:26:16 +0000101def subri : InstARM<(ops IntRegs:$dst, IntRegs:$a, i32imm:$b),
102 "sub $dst, $a, $b",
103 [(set IntRegs:$dst, (sub IntRegs:$a, imm:$b))]>;
Rafael Espindola9d77f9f2006-08-21 13:58:59 +0000104
105def andrr : InstARM<(ops IntRegs:$dst, IntRegs:$a, IntRegs:$b),
106 "and $dst, $a, $b",
107 [(set IntRegs:$dst, (and IntRegs:$a, IntRegs:$b))]>;
Rafael Espindolad0dee772006-08-21 22:00:32 +0000108
109let isTwoAddress = 1 in {
110 def moveq : InstARM<(ops IntRegs:$dst, IntRegs:$false, IntRegs:$true),
111 "moveq $dst, $true",
112 [(set IntRegs:$dst, (armselect IntRegs:$true, IntRegs:$false))]>;
113}
114
Rafael Espindolae08b9852006-08-24 13:45:55 +0000115def bne : InstARM<(ops brtarget:$dst),
116 "bne $dst",
117 [(armbr bb:$dst)]>;
118
Rafael Espindolad0dee772006-08-21 22:00:32 +0000119def cmp : InstARM<(ops IntRegs:$a, IntRegs:$b),
120 "cmp $a, $b",
121 [(armcmp IntRegs:$a, IntRegs:$b)]>;