blob: 69ddeb9839810e729ff4cb1a878254fd7eb5bd06 [file] [log] [blame]
Stepan Moskovchenko73a50f62012-05-03 17:29:12 -07001/* Copyright (c) 2010-2012, Code Aurora Forum. All rights reserved.
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070011 */
12
13#ifndef MSM_IOMMU_H
14#define MSM_IOMMU_H
15
16#include <linux/interrupt.h>
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080017#include <linux/clk.h>
Stepan Moskovchenko6751acc2012-06-21 17:36:47 -070018#include <linux/regulator/consumer.h>
Stepan Moskovchenko15f209c2011-10-31 15:32:44 -070019#include <mach/socinfo.h>
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070020
Stepan Moskovchenko6ee3be82011-11-08 15:24:53 -080021extern pgprot_t pgprot_kernel;
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -080022extern struct platform_device *msm_iommu_root_dev;
Laura Abbott0d135652012-10-04 12:59:03 -070023extern struct bus_type msm_iommu_sec_bus_type;
Stepan Moskovchenko08bd6832010-11-15 18:19:35 -080024
Stepan Moskovchenkob2438892011-08-31 17:16:19 -070025/* Domain attributes */
26#define MSM_IOMMU_DOMAIN_PT_CACHEABLE 0x1
Laura Abbott0d135652012-10-04 12:59:03 -070027#define MSM_IOMMU_DOMAIN_PT_SECURE 0x2
Stepan Moskovchenkob2438892011-08-31 17:16:19 -070028
Stepan Moskovchenko08bd6832010-11-15 18:19:35 -080029/* Mask for the cache policy attribute */
30#define MSM_IOMMU_CP_MASK 0x03
31
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070032/* Maximum number of Machine IDs that we are allowing to be mapped to the same
33 * context bank. The number of MIDs mapped to the same CB does not affect
34 * performance, but there is a practical limit on how many distinct MIDs may
35 * be present. These mappings are typically determined at design time and are
36 * not expected to change at run time.
37 */
Stepan Moskovchenko23513c32010-11-12 19:29:47 -080038#define MAX_NUM_MIDS 32
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070039
Stepan Moskovchenko4575bdd2012-06-28 14:59:00 -070040/* Maximum number of SMT entries allowed by the system */
41#define MAX_NUM_SMR 128
42
Stepan Moskovchenko880a3182012-10-01 12:35:24 -070043#define MAX_NUM_BFB_REGS 32
44
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070045/**
46 * struct msm_iommu_dev - a single IOMMU hardware instance
47 * name Human-readable name given to this IOMMU HW instance
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -080048 * ncb Number of context banks present on this IOMMU HW instance
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070049 */
50struct msm_iommu_dev {
51 const char *name;
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -080052 int ncb;
Shubhraprakash Das935e6a52012-04-05 14:47:30 -060053 int ttbr_split;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070054};
55
56/**
57 * struct msm_iommu_ctx_dev - an IOMMU context bank instance
58 * name Human-readable name given to this context bank
59 * num Index of this context bank within the hardware
60 * mids List of Machine IDs that are to be mapped into this context
61 * bank, terminated by -1. The MID is a set of signals on the
62 * AXI bus that identifies the function associated with a specific
63 * memory request. (See ARM spec).
64 */
65struct msm_iommu_ctx_dev {
66 const char *name;
67 int num;
68 int mids[MAX_NUM_MIDS];
69};
70
Stepan Moskovchenko880a3182012-10-01 12:35:24 -070071/**
72 * struct msm_iommu_bfb_settings - a set of IOMMU BFB tuning parameters
73 * regs An array of register offsets to configure
74 * data Values to write to corresponding registers
75 * length Number of valid entries in the offset/val arrays
76 */
77struct msm_iommu_bfb_settings {
78 unsigned int regs[MAX_NUM_BFB_REGS];
79 unsigned int data[MAX_NUM_BFB_REGS];
80 int length;
81};
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070082
83/**
84 * struct msm_iommu_drvdata - A single IOMMU hardware instance
85 * @base: IOMMU config port base address (VA)
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -080086 * @ncb The number of contexts on this IOMMU
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070087 * @irq: Interrupt number
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080088 * @clk: The bus clock for this IOMMU hardware instance
89 * @pclk: The clock for the IOMMU bus interconnect
Stepan Moskovchenko17ae71e2012-07-24 19:24:14 -070090 * @aclk: Alternate clock for this IOMMU core, if any
Stepan Moskovchenko4575bdd2012-06-28 14:59:00 -070091 * @name: Human-readable name of this IOMMU device
92 * @gdsc: Regulator needed to power this HW block (v2 only)
Stepan Moskovchenko880a3182012-10-01 12:35:24 -070093 * @bfb_settings: Optional BFB performance tuning parameters
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080094 *
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070095 * A msm_iommu_drvdata holds the global driver data about a single piece
96 * of an IOMMU hardware instance.
97 */
98struct msm_iommu_drvdata {
99 void __iomem *base;
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -0800100 int ncb;
Shubhraprakash Das935e6a52012-04-05 14:47:30 -0600101 int ttbr_split;
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800102 struct clk *clk;
103 struct clk *pclk;
Stepan Moskovchenko17ae71e2012-07-24 19:24:14 -0700104 struct clk *aclk;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700105 const char *name;
Stepan Moskovchenko6751acc2012-06-21 17:36:47 -0700106 struct regulator *gdsc;
Stepan Moskovchenko880a3182012-10-01 12:35:24 -0700107 struct msm_iommu_bfb_settings *bfb_settings;
Laura Abbott0d135652012-10-04 12:59:03 -0700108 int sec_id;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700109};
110
111/**
112 * struct msm_iommu_ctx_drvdata - an IOMMU context bank instance
113 * @num: Hardware context number of this context
114 * @pdev: Platform device associated wit this HW instance
115 * @attached_elm: List element for domains to track which devices are
116 * attached to them
Stepan Moskovchenko4575bdd2012-06-28 14:59:00 -0700117 * @attached_domain Domain currently attached to this context (if any)
118 * @name Human-readable name of this context device
119 * @sids List of Stream IDs mapped to this context (v2 only)
120 * @nsid Number of Stream IDs mapped to this context (v2 only)
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700121 *
122 * A msm_iommu_ctx_drvdata holds the driver data for a single context bank
123 * within each IOMMU hardware instance
124 */
125struct msm_iommu_ctx_drvdata {
126 int num;
127 struct platform_device *pdev;
128 struct list_head attached_elm;
Stepan Moskovchenko73a50f62012-05-03 17:29:12 -0700129 struct iommu_domain *attached_domain;
130 const char *name;
Stepan Moskovchenko4575bdd2012-06-28 14:59:00 -0700131 u32 sids[MAX_NUM_SMR];
132 unsigned int nsid;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700133};
134
135/*
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700136 * Interrupt handler for the IOMMU context fault interrupt. Hooking the
137 * interrupt is not supported in the API yet, but this will print an error
138 * message and dump useful IOMMU registers.
139 */
140irqreturn_t msm_iommu_fault_handler(int irq, void *dev_id);
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -0800141irqreturn_t msm_iommu_fault_handler_v2(int irq, void *dev_id);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700142
Shubhraprakash Dasf4f600f2011-08-12 13:27:34 -0600143#ifdef CONFIG_MSM_IOMMU
144/*
145 * Look up an IOMMU context device by its context name. NULL if none found.
146 * Useful for testing and drivers that do not yet fully have IOMMU stuff in
147 * their platform devices.
148 */
149struct device *msm_iommu_get_ctx(const char *ctx_name);
150#else
151static inline struct device *msm_iommu_get_ctx(const char *ctx_name)
152{
153 return NULL;
154}
155#endif
156
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700157#endif
Stepan Moskovchenko15f209c2011-10-31 15:32:44 -0700158
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -0800159static inline int msm_soc_version_supports_iommu_v1(void)
Stepan Moskovchenko15f209c2011-10-31 15:32:44 -0700160{
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -0800161#ifdef CONFIG_OF
162 struct device_node *node;
163
164 node = of_find_compatible_node(NULL, NULL, "qcom,msm-smmu-v2");
165 if (node) {
166 of_node_put(node);
167 return 0;
168 }
169#endif
Stepan Moskovchenko15f209c2011-10-31 15:32:44 -0700170 if (cpu_is_msm8960() &&
171 SOCINFO_VERSION_MAJOR(socinfo_get_version()) < 2)
172 return 0;
173
174 if (cpu_is_msm8x60() &&
175 (SOCINFO_VERSION_MAJOR(socinfo_get_version()) != 2 ||
176 SOCINFO_VERSION_MINOR(socinfo_get_version()) < 1)) {
177 return 0;
178 }
179 return 1;
180}