blob: 4306b1d4793593d01734c6b89bf88a5ea6895ab0 [file] [log] [blame]
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -08001/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#define pr_fmt(fmt) "%s: " fmt, __func__
14
15#include <linux/kernel.h>
16#include <linux/of.h>
17#include <linux/err.h>
18#include <linux/init.h>
19#include <linux/slab.h>
20#include <linux/delay.h>
21#include <linux/mutex.h>
22#include <linux/types.h>
23#include <linux/hwmon.h>
24#include <linux/module.h>
25#include <linux/debugfs.h>
26#include <linux/spmi.h>
27#include <linux/of_irq.h>
28#include <linux/interrupt.h>
29#include <linux/completion.h>
30#include <linux/hwmon-sysfs.h>
31#include <linux/qpnp/qpnp-adc.h>
32#include <linux/platform_device.h>
33
34/* QPNP VADC register definition */
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -070035#define QPNP_VADC_REVISION1 0x0
36#define QPNP_VADC_REVISION2 0x1
37#define QPNP_VADC_REVISION3 0x2
38#define QPNP_VADC_REVISION4 0x3
39#define QPNP_VADC_PERPH_TYPE 0x4
40#define QPNP_VADC_PERH_SUBTYPE 0x5
41
42#define QPNP_VADC_SUPPORTED_REVISION2 1
43
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -070044#define QPNP_VADC_STATUS1 0x8
45#define QPNP_VADC_STATUS1_OP_MODE 4
46#define QPNP_VADC_STATUS1_MEAS_INTERVAL_EN_STS BIT(2)
47#define QPNP_VADC_STATUS1_REQ_STS BIT(1)
48#define QPNP_VADC_STATUS1_EOC BIT(0)
Siddartha Mohanadossae1da732012-08-08 16:39:02 -070049#define QPNP_VADC_STATUS1_REQ_STS_EOC_MASK 0x3
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -070050#define QPNP_VADC_STATUS2 0x9
51#define QPNP_VADC_STATUS2_CONV_SEQ_STATE 6
52#define QPNP_VADC_STATUS2_FIFO_NOT_EMPTY_FLAG BIT(1)
53#define QPNP_VADC_STATUS2_CONV_SEQ_TIMEOUT_STS BIT(0)
54#define QPNP_VADC_STATUS2_CONV_SEQ_STATE_SHIFT 4
55#define QPNP_VADC_CONV_TIMEOUT_ERR 2
56
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -070057#define QPNP_VADC_MODE_CTL 0x40
58#define QPNP_VADC_OP_MODE_SHIFT 4
59#define QPNP_VADC_VREF_XO_THM_FORCE BIT(2)
60#define QPNP_VADC_AMUX_TRIM_EN BIT(1)
61#define QPNP_VADC_ADC_TRIM_EN BIT(0)
62#define QPNP_VADC_EN_CTL1 0x46
63#define QPNP_VADC_ADC_EN BIT(7)
64#define QPNP_VADC_ADC_CH_SEL_CTL 0x48
65#define QPNP_VADC_ADC_DIG_PARAM 0x50
66#define QPNP_VADC_ADC_DIG_DEC_RATIO_SEL_SHIFT 3
67#define QPNP_VADC_HW_SETTLE_DELAY 0x51
68#define QPNP_VADC_CONV_REQ 0x52
69#define QPNP_VADC_CONV_REQ_SET BIT(7)
70#define QPNP_VADC_CONV_SEQ_CTL 0x54
71#define QPNP_VADC_CONV_SEQ_HOLDOFF_SHIFT 4
72#define QPNP_VADC_CONV_SEQ_TRIG_CTL 0x55
73#define QPNP_VADC_CONV_SEQ_FALLING_EDGE 0x0
74#define QPNP_VADC_CONV_SEQ_RISING_EDGE 0x1
75#define QPNP_VADC_CONV_SEQ_EDGE_SHIFT 7
76#define QPNP_VADC_FAST_AVG_CTL 0x5a
77
78#define QPNP_VADC_M0_LOW_THR_LSB 0x5c
79#define QPNP_VADC_M0_LOW_THR_MSB 0x5d
80#define QPNP_VADC_M0_HIGH_THR_LSB 0x5e
81#define QPNP_VADC_M0_HIGH_THR_MSB 0x5f
82#define QPNP_VADC_M1_LOW_THR_LSB 0x69
83#define QPNP_VADC_M1_LOW_THR_MSB 0x6a
84#define QPNP_VADC_M1_HIGH_THR_LSB 0x6b
85#define QPNP_VADC_M1_HIGH_THR_MSB 0x6c
Siddartha Mohanadoss22559462013-05-15 15:30:28 -070086#define QPNP_VADC_ACCESS 0xd0
87#define QPNP_VADC_ACCESS_DATA 0xa5
88#define QPNP_VADC_PERH_RESET_CTL3 0xda
89#define QPNP_FOLLOW_OTST2_RB BIT(3)
90#define QPNP_FOLLOW_WARM_RB BIT(2)
91#define QPNP_FOLLOW_SHUTDOWN1_RB BIT(1)
92#define QPNP_FOLLOW_SHUTDOWN2_RB BIT(0)
93
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -070094#define QPNP_INT_TEST_VAL 0xE1
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -070095
96#define QPNP_VADC_DATA0 0x60
97#define QPNP_VADC_DATA1 0x61
98#define QPNP_VADC_CONV_TIMEOUT_ERR 2
99#define QPNP_VADC_CONV_TIME_MIN 2000
100#define QPNP_VADC_CONV_TIME_MAX 2100
Siddartha Mohanadoss1a0d2032012-11-01 11:22:29 -0700101#define QPNP_ADC_COMPLETION_TIMEOUT HZ
Siddartha Mohanadoss73ae69b2013-04-03 17:34:03 -0700102#define QPNP_VADC_ERR_COUNT 5
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700103
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700104struct qpnp_vadc_drv {
105 struct qpnp_adc_drv *adc;
106 struct dentry *dent;
107 struct device *vadc_hwmon;
108 bool vadc_init_calib;
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700109 bool vadc_initialized;
110 int max_channels_available;
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800111 bool vadc_iadc_sync_lock;
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700112 u8 id;
113 struct sensor_device_attribute sens_attr[0];
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700114};
115
116struct qpnp_vadc_drv *qpnp_vadc;
117
118static struct qpnp_vadc_scale_fn vadc_scale_fn[] = {
119 [SCALE_DEFAULT] = {qpnp_adc_scale_default},
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700120 [SCALE_BATT_THERM] = {qpnp_adc_scale_batt_therm},
121 [SCALE_PMIC_THERM] = {qpnp_adc_scale_pmic_therm},
122 [SCALE_XOTHERM] = {qpnp_adc_tdkntcg_therm},
Siddartha Mohanadosse77edf12012-09-13 14:26:32 -0700123 [SCALE_THERM_100K_PULLUP] = {qpnp_adc_scale_therm_pu2},
124 [SCALE_THERM_150K_PULLUP] = {qpnp_adc_scale_therm_pu1},
Siddartha Mohanadossb99cfa92013-05-01 20:19:58 -0700125 [SCALE_QRD_BATT_THERM] = {qpnp_adc_scale_qrd_batt_therm},
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700126};
127
128static int32_t qpnp_vadc_read_reg(int16_t reg, u8 *data)
129{
130 struct qpnp_vadc_drv *vadc = qpnp_vadc;
131 int rc;
132
133 rc = spmi_ext_register_readl(vadc->adc->spmi->ctrl, vadc->adc->slave,
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700134 (vadc->adc->offset + reg), data, 1);
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700135 if (rc < 0) {
136 pr_err("qpnp adc read reg %d failed with %d\n", reg, rc);
137 return rc;
138 }
139
140 return 0;
141}
142
143static int32_t qpnp_vadc_write_reg(int16_t reg, u8 data)
144{
145 struct qpnp_vadc_drv *vadc = qpnp_vadc;
146 int rc;
147 u8 *buf;
148
149 buf = &data;
150
151 rc = spmi_ext_register_writel(vadc->adc->spmi->ctrl, vadc->adc->slave,
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700152 (vadc->adc->offset + reg), buf, 1);
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700153 if (rc < 0) {
154 pr_err("qpnp adc write reg %d failed with %d\n", reg, rc);
155 return rc;
156 }
157
158 return 0;
159}
160
Siddartha Mohanadoss22559462013-05-15 15:30:28 -0700161static int32_t qpnp_vadc_warm_rst_configure(void)
162{
163 int rc = 0;
164 u8 data = 0;
165
166 rc = qpnp_vadc_write_reg(QPNP_VADC_ACCESS, QPNP_VADC_ACCESS_DATA);
167 if (rc < 0) {
168 pr_err("VADC write access failed\n");
169 return rc;
170 }
171
172 rc = qpnp_vadc_read_reg(QPNP_VADC_PERH_RESET_CTL3, &data);
173 if (rc < 0) {
174 pr_err("VADC perh reset ctl3 read failed\n");
175 return rc;
176 }
177
178 rc = qpnp_vadc_write_reg(QPNP_VADC_ACCESS, QPNP_VADC_ACCESS_DATA);
179 if (rc < 0) {
180 pr_err("VADC write access failed\n");
181 return rc;
182 }
183
184 data |= QPNP_FOLLOW_WARM_RB;
185
186 rc = qpnp_vadc_write_reg(QPNP_VADC_PERH_RESET_CTL3, data);
187 if (rc < 0) {
188 pr_err("VADC perh reset ctl3 write failed\n");
189 return rc;
190 }
191
192 return 0;
193}
194
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700195static int32_t qpnp_vadc_enable(bool state)
196{
197 int rc = 0;
198 u8 data = 0;
199
200 data = QPNP_VADC_ADC_EN;
201 if (state) {
202 rc = qpnp_vadc_write_reg(QPNP_VADC_EN_CTL1,
203 data);
204 if (rc < 0) {
205 pr_err("VADC enable failed\n");
206 return rc;
207 }
208 } else {
209 rc = qpnp_vadc_write_reg(QPNP_VADC_EN_CTL1,
210 (~data & QPNP_VADC_ADC_EN));
211 if (rc < 0) {
212 pr_err("VADC disable failed\n");
213 return rc;
214 }
215 }
216
217 return 0;
218}
219
Siddartha Mohanadoss9cb2c652012-12-14 19:18:18 -0800220static int32_t qpnp_vadc_status_debug(void)
221{
222 int rc = 0;
223 u8 mode = 0, status1 = 0, chan = 0, dig = 0, en = 0, status2 = 0;
224
225 rc = qpnp_vadc_read_reg(QPNP_VADC_MODE_CTL, &mode);
226 if (rc < 0) {
227 pr_err("mode ctl register read failed with %d\n", rc);
228 return rc;
229 }
230
231 rc = qpnp_vadc_read_reg(QPNP_VADC_ADC_DIG_PARAM, &dig);
232 if (rc < 0) {
233 pr_err("digital param read failed with %d\n", rc);
234 return rc;
235 }
236
237 rc = qpnp_vadc_read_reg(QPNP_VADC_ADC_CH_SEL_CTL, &chan);
238 if (rc < 0) {
239 pr_err("channel read failed with %d\n", rc);
240 return rc;
241 }
242
243 rc = qpnp_vadc_read_reg(QPNP_VADC_STATUS1, &status1);
244 if (rc < 0) {
245 pr_err("status1 read failed with %d\n", rc);
246 return rc;
247 }
248
249 rc = qpnp_vadc_read_reg(QPNP_VADC_STATUS2, &status2);
250 if (rc < 0) {
251 pr_err("status2 read failed with %d\n", rc);
252 return rc;
253 }
254
255 rc = qpnp_vadc_read_reg(QPNP_VADC_EN_CTL1, &en);
256 if (rc < 0) {
257 pr_err("en read failed with %d\n", rc);
258 return rc;
259 }
260
261 pr_err("EOC not set - status1/2:%x/%x, dig:%x, ch:%x, mode:%x, en:%x\n",
262 status1, status2, dig, chan, mode, en);
263
264 rc = qpnp_vadc_enable(false);
265 if (rc < 0) {
266 pr_err("VADC disable failed with %d\n", rc);
267 return rc;
268 }
269
270 return 0;
271}
Siddartha Mohanadoss8dbb5c22012-12-11 14:50:45 -0800272static int32_t qpnp_vadc_configure(
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700273 struct qpnp_adc_amux_properties *chan_prop)
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700274{
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700275 struct qpnp_vadc_drv *vadc = qpnp_vadc;
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700276 u8 decimation = 0, conv_sequence = 0, conv_sequence_trig = 0;
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700277 u8 mode_ctrl = 0;
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700278 int rc = 0;
279
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700280 /* Mode selection */
Siddartha Mohanadoss429b4492012-12-11 13:29:58 -0800281 mode_ctrl |= ((chan_prop->mode_sel << QPNP_VADC_OP_MODE_SHIFT) |
282 (QPNP_VADC_ADC_TRIM_EN | QPNP_VADC_AMUX_TRIM_EN));
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700283 rc = qpnp_vadc_write_reg(QPNP_VADC_MODE_CTL, mode_ctrl);
284 if (rc < 0) {
285 pr_err("Mode configure write error\n");
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700286 return rc;
287 }
288
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700289
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700290 /* Channel selection */
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700291 rc = qpnp_vadc_write_reg(QPNP_VADC_ADC_CH_SEL_CTL,
292 chan_prop->amux_channel);
293 if (rc < 0) {
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700294 pr_err("Channel configure error\n");
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700295 return rc;
296 }
297
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700298 /* Digital parameter setup */
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700299 decimation = chan_prop->decimation <<
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700300 QPNP_VADC_ADC_DIG_DEC_RATIO_SEL_SHIFT;
301 rc = qpnp_vadc_write_reg(QPNP_VADC_ADC_DIG_PARAM, decimation);
302 if (rc < 0) {
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700303 pr_err("Digital parameter configure write error\n");
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700304 return rc;
305 }
306
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700307 /* HW settling time delay */
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700308 rc = qpnp_vadc_write_reg(QPNP_VADC_HW_SETTLE_DELAY,
309 chan_prop->hw_settle_time);
310 if (rc < 0) {
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700311 pr_err("HW settling time setup error\n");
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700312 return rc;
313 }
314
315 if (chan_prop->mode_sel == (ADC_OP_NORMAL_MODE <<
316 QPNP_VADC_OP_MODE_SHIFT)) {
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700317 /* Normal measurement mode */
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700318 rc = qpnp_vadc_write_reg(QPNP_VADC_FAST_AVG_CTL,
319 chan_prop->fast_avg_setup);
320 if (rc < 0) {
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700321 pr_err("Fast averaging configure error\n");
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700322 return rc;
323 }
324 } else if (chan_prop->mode_sel == (ADC_OP_CONVERSION_SEQUENCER <<
325 QPNP_VADC_OP_MODE_SHIFT)) {
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700326 /* Conversion sequence mode */
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700327 conv_sequence = ((ADC_SEQ_HOLD_100US <<
328 QPNP_VADC_CONV_SEQ_HOLDOFF_SHIFT) |
329 ADC_CONV_SEQ_TIMEOUT_5MS);
330 rc = qpnp_vadc_write_reg(QPNP_VADC_CONV_SEQ_CTL,
331 conv_sequence);
332 if (rc < 0) {
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700333 pr_err("Conversion sequence error\n");
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700334 return rc;
335 }
336
337 conv_sequence_trig = ((QPNP_VADC_CONV_SEQ_RISING_EDGE <<
338 QPNP_VADC_CONV_SEQ_EDGE_SHIFT) |
339 chan_prop->trigger_channel);
340 rc = qpnp_vadc_write_reg(QPNP_VADC_CONV_SEQ_TRIG_CTL,
341 conv_sequence_trig);
342 if (rc < 0) {
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700343 pr_err("Conversion trigger error\n");
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700344 return rc;
345 }
346 }
347
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700348 INIT_COMPLETION(vadc->adc->adc_rslt_completion);
349
350 rc = qpnp_vadc_enable(true);
351 if (rc)
352 return rc;
353
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800354 if (!vadc->vadc_iadc_sync_lock) {
355 /* Request conversion */
356 rc = qpnp_vadc_write_reg(QPNP_VADC_CONV_REQ,
357 QPNP_VADC_CONV_REQ_SET);
358 if (rc < 0) {
359 pr_err("Request conversion failed\n");
360 return rc;
361 }
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700362 }
363
364 return 0;
365}
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700366
367static int32_t qpnp_vadc_read_conversion_result(int32_t *data)
368{
369 uint8_t rslt_lsb, rslt_msb;
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700370 int rc = 0, status = 0;
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700371
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700372 status = qpnp_vadc_read_reg(QPNP_VADC_DATA0, &rslt_lsb);
373 if (status < 0) {
374 pr_err("qpnp adc result read failed for data0\n");
375 goto fail;
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700376 }
377
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700378 status = qpnp_vadc_read_reg(QPNP_VADC_DATA1, &rslt_msb);
379 if (status < 0) {
380 pr_err("qpnp adc result read failed for data1\n");
381 goto fail;
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700382 }
383
384 *data = (rslt_msb << 8) | rslt_lsb;
385
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700386 status = qpnp_vadc_check_result(data);
387 if (status < 0) {
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700388 pr_err("VADC data check failed\n");
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700389 goto fail;
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700390 }
391
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700392fail:
393 rc = qpnp_vadc_enable(false);
394 if (rc)
395 return rc;
396
397 return status;
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700398}
399
400static int32_t qpnp_vadc_read_status(int mode_sel)
401{
402 u8 status1, status2, status2_conv_seq_state;
403 u8 status_err = QPNP_VADC_CONV_TIMEOUT_ERR;
404 int rc;
405
406 switch (mode_sel) {
407 case (ADC_OP_CONVERSION_SEQUENCER << QPNP_VADC_OP_MODE_SHIFT):
408 rc = qpnp_vadc_read_reg(QPNP_VADC_STATUS1, &status1);
409 if (rc) {
410 pr_err("qpnp_vadc read mask interrupt failed\n");
411 return rc;
412 }
413
414 rc = qpnp_vadc_read_reg(QPNP_VADC_STATUS2, &status2);
415 if (rc) {
416 pr_err("qpnp_vadc read mask interrupt failed\n");
417 return rc;
418 }
419
420 if (!(status2 & ~QPNP_VADC_STATUS2_CONV_SEQ_TIMEOUT_STS) &&
421 (status1 & (~QPNP_VADC_STATUS1_REQ_STS |
422 QPNP_VADC_STATUS1_EOC))) {
423 rc = status_err;
424 return rc;
425 }
426
427 status2_conv_seq_state = status2 >>
428 QPNP_VADC_STATUS2_CONV_SEQ_STATE_SHIFT;
429 if (status2_conv_seq_state != ADC_CONV_SEQ_IDLE) {
430 pr_err("qpnp vadc seq error with status %d\n",
431 status2);
432 rc = -EINVAL;
433 return rc;
434 }
435 }
436
437 return 0;
438}
439
440static void qpnp_vadc_work(struct work_struct *work)
441{
442 struct qpnp_vadc_drv *vadc = qpnp_vadc;
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700443
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -0800444 if (!vadc || !vadc->vadc_initialized)
445 return;
446
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700447 complete(&vadc->adc->adc_rslt_completion);
448
449 return;
450}
451DECLARE_WORK(trigger_completion_work, qpnp_vadc_work);
452
453static irqreturn_t qpnp_vadc_isr(int irq, void *dev_id)
454{
455 schedule_work(&trigger_completion_work);
456
457 return IRQ_HANDLED;
458}
459
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700460static int32_t qpnp_vadc_version_check(void)
461{
462 uint8_t revision;
463 int rc;
464
465 rc = qpnp_vadc_read_reg(QPNP_VADC_REVISION2, &revision);
466 if (rc < 0) {
467 pr_err("qpnp adc result read failed with %d\n", rc);
468 return rc;
469 }
470
471 if (revision < QPNP_VADC_SUPPORTED_REVISION2) {
472 pr_err("VADC Version not supported\n");
473 return -EINVAL;
474 }
475
476 return 0;
477}
478
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700479static int32_t qpnp_vbat_sns_comp(int64_t *result, u8 id, int64_t die_temp)
480{
481 int64_t temp_var = 0;
Xiaozhe Shi62ad5e12013-05-13 12:37:41 -0700482 int64_t old = *result;
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700483
484 if (die_temp < 25000)
485 return 0;
486
487 switch (id) {
488 case COMP_ID_TSMC:
489 temp_var = (((die_temp *
490 (-QPNP_VBAT_SNS_COEFF_1_TYPEB))
491 + QPNP_VBAT_SNS_COEFF_2_TYPEB));
492 break;
493 default:
494 case COMP_ID_GF:
495 temp_var = (((die_temp *
496 (-QPNP_VBAT_SNS_COEFF_1_TYPEA))
497 + QPNP_VBAT_SNS_COEFF_2_TYPEA));
498 break;
499 }
500
501 temp_var = div64_s64(temp_var, QPNP_VBAT_SNS_COEFF_3);
502
503 temp_var = 1000000 + temp_var;
504
505 *result = *result * temp_var;
506
507 *result = div64_s64(*result, 1000000);
Xiaozhe Shi62ad5e12013-05-13 12:37:41 -0700508 pr_debug("%lld compensated into %lld\n", old, *result);
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700509
510 return 0;
511}
512
513int32_t qpnp_vbat_sns_comp_result(int64_t *result)
514{
515 struct qpnp_vadc_drv *vadc = qpnp_vadc;
516 struct qpnp_vadc_result die_temp_result;
517 int rc = 0;
518
519 rc = qpnp_vadc_conv_seq_request(ADC_SEQ_NONE,
520 DIE_TEMP, &die_temp_result);
521 if (rc < 0) {
522 pr_err("Error reading die_temp\n");
523 return rc;
524 }
525
526 rc = qpnp_vbat_sns_comp(result, vadc->id,
527 die_temp_result.physical);
528 if (rc < 0)
529 pr_err("Error with vbat compensation\n");
530
531 return rc;
532}
533EXPORT_SYMBOL(qpnp_vbat_sns_comp_result);
534
Siddartha Mohanadoss9edb61e2013-04-29 13:52:52 -0700535static void qpnp_vadc_625mv_channel_sel(uint32_t *ref_channel_sel)
536{
537 struct qpnp_vadc_drv *vadc = qpnp_vadc;
538 uint32_t dt_index = 0;
539
540 /* Check if the buffered 625mV channel exists */
541 while ((vadc->adc->adc_channels[dt_index].channel_num
542 != SPARE1) && (dt_index < vadc->max_channels_available))
543 dt_index++;
544
545 if (dt_index >= vadc->max_channels_available) {
546 pr_debug("Use default 625mV ref channel\n");
547 *ref_channel_sel = REF_625MV;
548 } else {
549 pr_debug("Use buffered 625mV ref channel\n");
550 *ref_channel_sel = SPARE1;
551 }
552}
553
554static int32_t qpnp_vadc_calib_device(void)
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700555{
556 struct qpnp_vadc_drv *vadc = qpnp_vadc;
Siddartha Mohanadossc4a6af12012-07-13 18:50:12 -0700557 struct qpnp_adc_amux_properties conv;
Siddartha Mohanadoss73ae69b2013-04-03 17:34:03 -0700558 int rc, calib_read_1, calib_read_2, count = 0;
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700559 u8 status1 = 0;
Siddartha Mohanadoss9edb61e2013-04-29 13:52:52 -0700560 uint32_t ref_channel_sel = 0;
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700561
562 conv.amux_channel = REF_125V;
563 conv.decimation = DECIMATION_TYPE2;
564 conv.mode_sel = ADC_OP_NORMAL_MODE << QPNP_VADC_OP_MODE_SHIFT;
565 conv.hw_settle_time = ADC_CHANNEL_HW_SETTLE_DELAY_0US;
566 conv.fast_avg_setup = ADC_FAST_AVG_SAMPLE_1;
567
568 rc = qpnp_vadc_configure(&conv);
569 if (rc) {
570 pr_err("qpnp_vadc configure failed with %d\n", rc);
571 goto calib_fail;
572 }
573
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700574 while (status1 != QPNP_VADC_STATUS1_EOC) {
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700575 rc = qpnp_vadc_read_reg(QPNP_VADC_STATUS1, &status1);
576 if (rc < 0)
577 return rc;
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700578 status1 &= QPNP_VADC_STATUS1_REQ_STS_EOC_MASK;
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700579 usleep_range(QPNP_VADC_CONV_TIME_MIN,
580 QPNP_VADC_CONV_TIME_MAX);
Siddartha Mohanadoss73ae69b2013-04-03 17:34:03 -0700581 count++;
582 if (count > QPNP_VADC_ERR_COUNT) {
583 rc = -ENODEV;
584 goto calib_fail;
585 }
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700586 }
587
588 rc = qpnp_vadc_read_conversion_result(&calib_read_1);
589 if (rc) {
590 pr_err("qpnp adc read adc failed with %d\n", rc);
591 goto calib_fail;
592 }
593
Siddartha Mohanadoss9edb61e2013-04-29 13:52:52 -0700594 qpnp_vadc_625mv_channel_sel(&ref_channel_sel);
595 conv.amux_channel = ref_channel_sel;
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700596 conv.decimation = DECIMATION_TYPE2;
597 conv.mode_sel = ADC_OP_NORMAL_MODE << QPNP_VADC_OP_MODE_SHIFT;
598 conv.hw_settle_time = ADC_CHANNEL_HW_SETTLE_DELAY_0US;
599 conv.fast_avg_setup = ADC_FAST_AVG_SAMPLE_1;
600 rc = qpnp_vadc_configure(&conv);
601 if (rc) {
602 pr_err("qpnp adc configure failed with %d\n", rc);
603 goto calib_fail;
604 }
605
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700606 status1 = 0;
Siddartha Mohanadoss73ae69b2013-04-03 17:34:03 -0700607 count = 0;
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700608 while (status1 != QPNP_VADC_STATUS1_EOC) {
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700609 rc = qpnp_vadc_read_reg(QPNP_VADC_STATUS1, &status1);
610 if (rc < 0)
611 return rc;
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700612 status1 &= QPNP_VADC_STATUS1_REQ_STS_EOC_MASK;
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700613 usleep_range(QPNP_VADC_CONV_TIME_MIN,
614 QPNP_VADC_CONV_TIME_MAX);
Siddartha Mohanadoss73ae69b2013-04-03 17:34:03 -0700615 count++;
616 if (count > QPNP_VADC_ERR_COUNT) {
617 rc = -ENODEV;
618 goto calib_fail;
619 }
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700620 }
621
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700622 rc = qpnp_vadc_read_conversion_result(&calib_read_2);
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700623 if (rc) {
624 pr_err("qpnp adc read adc failed with %d\n", rc);
625 goto calib_fail;
626 }
627
Siddartha Mohanadossb2a42372013-03-26 15:53:41 -0700628 pr_debug("absolute reference raw: 625mV:0x%x 1.25V:0x%x\n",
629 calib_read_1, calib_read_2);
630
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700631 vadc->adc->amux_prop->chan_prop->adc_graph[CALIB_ABSOLUTE].dy =
632 (calib_read_1 - calib_read_2);
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700633
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700634 vadc->adc->amux_prop->chan_prop->adc_graph[CALIB_ABSOLUTE].dx
635 = QPNP_ADC_625_UV;
636 vadc->adc->amux_prop->chan_prop->adc_graph[CALIB_ABSOLUTE].adc_vref =
637 calib_read_1;
638 vadc->adc->amux_prop->chan_prop->adc_graph[CALIB_ABSOLUTE].adc_gnd =
639 calib_read_2;
640 /* Ratiometric Calibration */
641 conv.amux_channel = VDD_VADC;
642 conv.decimation = DECIMATION_TYPE2;
643 conv.mode_sel = ADC_OP_NORMAL_MODE << QPNP_VADC_OP_MODE_SHIFT;
644 conv.hw_settle_time = ADC_CHANNEL_HW_SETTLE_DELAY_0US;
645 conv.fast_avg_setup = ADC_FAST_AVG_SAMPLE_1;
646 rc = qpnp_vadc_configure(&conv);
647 if (rc) {
648 pr_err("qpnp adc configure failed with %d\n", rc);
649 goto calib_fail;
650 }
651
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700652 status1 = 0;
Siddartha Mohanadoss73ae69b2013-04-03 17:34:03 -0700653 count = 0;
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700654 while (status1 != QPNP_VADC_STATUS1_EOC) {
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700655 rc = qpnp_vadc_read_reg(QPNP_VADC_STATUS1, &status1);
656 if (rc < 0)
657 return rc;
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700658 status1 &= QPNP_VADC_STATUS1_REQ_STS_EOC_MASK;
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700659 usleep_range(QPNP_VADC_CONV_TIME_MIN,
660 QPNP_VADC_CONV_TIME_MAX);
Siddartha Mohanadoss73ae69b2013-04-03 17:34:03 -0700661 count++;
662 if (count > QPNP_VADC_ERR_COUNT) {
663 rc = -ENODEV;
664 goto calib_fail;
665 }
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700666 }
667
668 rc = qpnp_vadc_read_conversion_result(&calib_read_1);
669 if (rc) {
670 pr_err("qpnp adc read adc failed with %d\n", rc);
671 goto calib_fail;
672 }
673
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700674 conv.amux_channel = GND_REF;
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700675 conv.decimation = DECIMATION_TYPE2;
676 conv.mode_sel = ADC_OP_NORMAL_MODE << QPNP_VADC_OP_MODE_SHIFT;
677 conv.hw_settle_time = ADC_CHANNEL_HW_SETTLE_DELAY_0US;
678 conv.fast_avg_setup = ADC_FAST_AVG_SAMPLE_1;
679 rc = qpnp_vadc_configure(&conv);
680 if (rc) {
681 pr_err("qpnp adc configure failed with %d\n", rc);
682 goto calib_fail;
683 }
684
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700685 status1 = 0;
Siddartha Mohanadoss73ae69b2013-04-03 17:34:03 -0700686 count = 0;
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700687 while (status1 != QPNP_VADC_STATUS1_EOC) {
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700688 rc = qpnp_vadc_read_reg(QPNP_VADC_STATUS1, &status1);
689 if (rc < 0)
690 return rc;
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700691 status1 &= QPNP_VADC_STATUS1_REQ_STS_EOC_MASK;
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700692 usleep_range(QPNP_VADC_CONV_TIME_MIN,
693 QPNP_VADC_CONV_TIME_MAX);
Siddartha Mohanadoss73ae69b2013-04-03 17:34:03 -0700694 count++;
695 if (count > QPNP_VADC_ERR_COUNT) {
696 rc = -ENODEV;
697 goto calib_fail;
698 }
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700699 }
700
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700701 rc = qpnp_vadc_read_conversion_result(&calib_read_2);
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700702 if (rc) {
703 pr_err("qpnp adc read adc failed with %d\n", rc);
704 goto calib_fail;
705 }
706
Siddartha Mohanadossb2a42372013-03-26 15:53:41 -0700707 pr_debug("ratiometric reference raw: VDD:0x%x GND:0x%x\n",
708 calib_read_1, calib_read_2);
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700709 vadc->adc->amux_prop->chan_prop->adc_graph[CALIB_RATIOMETRIC].dy =
710 (calib_read_1 - calib_read_2);
711 vadc->adc->amux_prop->chan_prop->adc_graph[CALIB_RATIOMETRIC].dx =
712 vadc->adc->adc_prop->adc_vdd_reference;
713 vadc->adc->amux_prop->chan_prop->adc_graph[CALIB_RATIOMETRIC].adc_vref =
714 calib_read_1;
715 vadc->adc->amux_prop->chan_prop->adc_graph[CALIB_RATIOMETRIC].adc_gnd =
716 calib_read_2;
717
718calib_fail:
719 return rc;
720}
721
Siddartha Mohanadossd0f4fd12012-11-20 16:28:40 -0800722int32_t qpnp_get_vadc_gain_and_offset(struct qpnp_vadc_linear_graph *param,
723 enum qpnp_adc_calib_type calib_type)
724{
725
726 struct qpnp_vadc_drv *vadc = qpnp_vadc;
727
728 switch (calib_type) {
729 case CALIB_RATIOMETRIC:
730 param->dy =
731 vadc->adc->amux_prop->chan_prop->adc_graph[CALIB_RATIOMETRIC].dy;
732 param->dx =
733 vadc->adc->amux_prop->chan_prop->adc_graph[CALIB_RATIOMETRIC].dx;
734 param->adc_vref = vadc->adc->adc_prop->adc_vdd_reference;
735 param->adc_gnd =
736 vadc->adc->amux_prop->chan_prop->adc_graph[CALIB_RATIOMETRIC].adc_gnd;
737 break;
738 case CALIB_ABSOLUTE:
739 param->dy =
740 vadc->adc->amux_prop->chan_prop->adc_graph[CALIB_ABSOLUTE].dy;
741 param->dx =
742 vadc->adc->amux_prop->chan_prop->adc_graph[CALIB_ABSOLUTE].dx;
743 param->adc_vref = vadc->adc->adc_prop->adc_vdd_reference;
744 param->adc_gnd =
745 vadc->adc->amux_prop->chan_prop->adc_graph[CALIB_ABSOLUTE].adc_gnd;
746 break;
747 default:
748 return -EINVAL;
749 }
750
751 return 0;
752}
753EXPORT_SYMBOL(qpnp_get_vadc_gain_and_offset);
754
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700755int32_t qpnp_vadc_is_ready(void)
756{
757 struct qpnp_vadc_drv *vadc = qpnp_vadc;
758
759 if (!vadc || !vadc->vadc_initialized)
760 return -EPROBE_DEFER;
761 else
762 return 0;
763}
764EXPORT_SYMBOL(qpnp_vadc_is_ready);
765
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700766int32_t qpnp_vadc_conv_seq_request(enum qpnp_vadc_trigger trigger_channel,
767 enum qpnp_vadc_channels channel,
768 struct qpnp_vadc_result *result)
769{
770 struct qpnp_vadc_drv *vadc = qpnp_vadc;
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700771 int rc = 0, scale_type, amux_prescaling, dt_index = 0;
Siddartha Mohanadoss9edb61e2013-04-29 13:52:52 -0700772 uint32_t ref_channel;
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700773
774 if (!vadc || !vadc->vadc_initialized)
775 return -EPROBE_DEFER;
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700776
Siddartha Mohanadoss64bc4f52012-12-19 20:26:32 -0800777 mutex_lock(&vadc->adc->adc_lock);
778
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700779 if (!vadc->vadc_init_calib) {
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700780 rc = qpnp_vadc_version_check();
781 if (rc)
Siddartha Mohanadoss64bc4f52012-12-19 20:26:32 -0800782 goto fail_unlock;
783
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700784 rc = qpnp_vadc_calib_device();
785 if (rc) {
786 pr_err("Calibration failed\n");
Siddartha Mohanadoss64bc4f52012-12-19 20:26:32 -0800787 goto fail_unlock;
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700788 } else
789 vadc->vadc_init_calib = true;
790 }
791
Siddartha Mohanadoss9edb61e2013-04-29 13:52:52 -0700792 if (channel == REF_625MV) {
793 qpnp_vadc_625mv_channel_sel(&ref_channel);
794 channel = ref_channel;
795 }
796
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700797 vadc->adc->amux_prop->amux_channel = channel;
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700798
Siddartha Mohanadoss7126ce82012-12-11 14:33:11 -0800799 while ((vadc->adc->adc_channels[dt_index].channel_num
800 != channel) && (dt_index < vadc->max_channels_available))
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700801 dt_index++;
802
Siddartha Mohanadoss7126ce82012-12-11 14:33:11 -0800803 if (dt_index >= vadc->max_channels_available) {
Siddartha Mohanadoss1a0d2032012-11-01 11:22:29 -0700804 pr_err("not a valid VADC channel\n");
805 rc = -EINVAL;
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700806 goto fail_unlock;
Siddartha Mohanadoss1a0d2032012-11-01 11:22:29 -0700807 }
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700808
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700809 vadc->adc->amux_prop->decimation =
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700810 vadc->adc->adc_channels[dt_index].adc_decimation;
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700811 vadc->adc->amux_prop->hw_settle_time =
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700812 vadc->adc->adc_channels[dt_index].hw_settle_time;
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700813 vadc->adc->amux_prop->fast_avg_setup =
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700814 vadc->adc->adc_channels[dt_index].fast_avg_setup;
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700815
816 if (trigger_channel < ADC_SEQ_NONE)
817 vadc->adc->amux_prop->mode_sel = (ADC_OP_CONVERSION_SEQUENCER
818 << QPNP_VADC_OP_MODE_SHIFT);
819 else if (trigger_channel == ADC_SEQ_NONE)
820 vadc->adc->amux_prop->mode_sel = (ADC_OP_NORMAL_MODE
821 << QPNP_VADC_OP_MODE_SHIFT);
822 else {
823 pr_err("Invalid trigger channel:%d\n", trigger_channel);
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700824 goto fail_unlock;
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700825 }
826
827 vadc->adc->amux_prop->trigger_channel = trigger_channel;
828
829 rc = qpnp_vadc_configure(vadc->adc->amux_prop);
830 if (rc) {
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700831 pr_err("qpnp vadc configure failed with %d\n", rc);
832 goto fail_unlock;
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700833 }
834
Siddartha Mohanadoss1a0d2032012-11-01 11:22:29 -0700835 rc = wait_for_completion_timeout(&vadc->adc->adc_rslt_completion,
836 QPNP_ADC_COMPLETION_TIMEOUT);
837 if (!rc) {
838 u8 status1 = 0;
839 rc = qpnp_vadc_read_reg(QPNP_VADC_STATUS1, &status1);
840 if (rc < 0)
841 goto fail_unlock;
842 status1 &= (QPNP_VADC_STATUS1_REQ_STS | QPNP_VADC_STATUS1_EOC);
843 if (status1 == QPNP_VADC_STATUS1_EOC)
844 pr_debug("End of conversion status set\n");
845 else {
Siddartha Mohanadoss9cb2c652012-12-14 19:18:18 -0800846 rc = qpnp_vadc_status_debug();
847 if (rc < 0)
848 pr_err("VADC disable failed\n");
Siddartha Mohanadoss1a0d2032012-11-01 11:22:29 -0700849 rc = -EINVAL;
850 goto fail_unlock;
851 }
852 }
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700853
854 if (trigger_channel < ADC_SEQ_NONE) {
855 rc = qpnp_vadc_read_status(vadc->adc->amux_prop->mode_sel);
856 if (rc)
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700857 pr_debug("Conversion sequence timed out - %d\n", rc);
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700858 }
859
860 rc = qpnp_vadc_read_conversion_result(&result->adc_code);
861 if (rc) {
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700862 pr_err("qpnp vadc read adc code failed with %d\n", rc);
863 goto fail_unlock;
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700864 }
865
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700866 amux_prescaling =
867 vadc->adc->adc_channels[dt_index].chan_path_prescaling;
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700868
869 vadc->adc->amux_prop->chan_prop->offset_gain_numerator =
870 qpnp_vadc_amux_scaling_ratio[amux_prescaling].num;
871 vadc->adc->amux_prop->chan_prop->offset_gain_denominator =
872 qpnp_vadc_amux_scaling_ratio[amux_prescaling].den;
873
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -0700874 scale_type = vadc->adc->adc_channels[dt_index].adc_scale_fn;
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700875 if (scale_type >= SCALE_NONE) {
876 rc = -EBADF;
Siddartha Mohanadossae1da732012-08-08 16:39:02 -0700877 goto fail_unlock;
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700878 }
879
880 vadc_scale_fn[scale_type].chan(result->adc_code,
881 vadc->adc->adc_prop, vadc->adc->amux_prop->chan_prop, result);
882
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700883fail_unlock:
884 mutex_unlock(&vadc->adc->adc_lock);
885
886 return rc;
887}
888EXPORT_SYMBOL(qpnp_vadc_conv_seq_request);
889
890int32_t qpnp_vadc_read(enum qpnp_vadc_channels channel,
891 struct qpnp_vadc_result *result)
892{
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -0700893 struct qpnp_vadc_drv *vadc = qpnp_vadc;
894 enum qpnp_vadc_channels;
895 struct qpnp_vadc_result die_temp_result;
896 int rc = 0;
897
898 if (channel == VBAT_SNS) {
899 rc = qpnp_vadc_conv_seq_request(ADC_SEQ_NONE,
900 channel, result);
901 if (rc < 0) {
902 pr_err("Error reading vbatt\n");
903 return rc;
904 }
905
906 rc = qpnp_vadc_conv_seq_request(ADC_SEQ_NONE,
907 DIE_TEMP, &die_temp_result);
908 if (rc < 0) {
909 pr_err("Error reading die_temp\n");
910 return rc;
911 }
912
913 rc = qpnp_vbat_sns_comp(&result->physical, vadc->id,
914 die_temp_result.physical);
915 if (rc < 0)
916 pr_err("Error with vbat compensation\n");
917
918 return 0;
919 } else
920 return qpnp_vadc_conv_seq_request(ADC_SEQ_NONE,
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700921 channel, result);
922}
Siddartha Mohanadoss271d00f2013-03-26 18:24:14 -0700923EXPORT_SYMBOL(qpnp_vadc_read);
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -0700924
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -0800925static void qpnp_vadc_lock(void)
926{
927 struct qpnp_vadc_drv *vadc = qpnp_vadc;
928
929 mutex_lock(&vadc->adc->adc_lock);
930}
931
932static void qpnp_vadc_unlock(void)
933{
934 struct qpnp_vadc_drv *vadc = qpnp_vadc;
935
936 mutex_unlock(&vadc->adc->adc_lock);
937}
938
939int32_t qpnp_vadc_iadc_sync_request(enum qpnp_vadc_channels channel)
940{
941 struct qpnp_vadc_drv *vadc = qpnp_vadc;
942 int rc = 0, dt_index = 0;
943
944 if (!vadc || !vadc->vadc_initialized)
945 return -EPROBE_DEFER;
946
947 qpnp_vadc_lock();
948
949 if (!vadc->vadc_init_calib) {
950 rc = qpnp_vadc_version_check();
951 if (rc)
952 goto fail;
953
954 rc = qpnp_vadc_calib_device();
955 if (rc) {
956 pr_err("Calibration failed\n");
957 goto fail;
958 } else
959 vadc->vadc_init_calib = true;
960 }
961
962 vadc->adc->amux_prop->amux_channel = channel;
963
964 while ((vadc->adc->adc_channels[dt_index].channel_num
965 != channel) && (dt_index < vadc->max_channels_available))
966 dt_index++;
967
968 if (dt_index >= vadc->max_channels_available) {
969 pr_err("not a valid VADC channel\n");
970 rc = -EINVAL;
971 goto fail;
972 }
973
974 vadc->adc->amux_prop->decimation =
975 vadc->adc->adc_channels[dt_index].adc_decimation;
976 vadc->adc->amux_prop->hw_settle_time =
977 vadc->adc->adc_channels[dt_index].hw_settle_time;
978 vadc->adc->amux_prop->fast_avg_setup =
979 vadc->adc->adc_channels[dt_index].fast_avg_setup;
980 vadc->adc->amux_prop->mode_sel = (ADC_OP_NORMAL_MODE
981 << QPNP_VADC_OP_MODE_SHIFT);
982 vadc->vadc_iadc_sync_lock = true;
983
984 rc = qpnp_vadc_configure(vadc->adc->amux_prop);
985 if (rc) {
986 pr_err("qpnp vadc configure failed with %d\n", rc);
987 goto fail;
988 }
989
990 return rc;
991fail:
992 vadc->vadc_iadc_sync_lock = false;
993 qpnp_vadc_unlock();
994 return rc;
995}
996EXPORT_SYMBOL(qpnp_vadc_iadc_sync_request);
997
998int32_t qpnp_vadc_iadc_sync_complete_request(enum qpnp_vadc_channels channel,
999 struct qpnp_vadc_result *result)
1000{
1001 struct qpnp_vadc_drv *vadc = qpnp_vadc;
1002 int rc = 0, scale_type, amux_prescaling, dt_index = 0;
1003
1004 vadc->adc->amux_prop->amux_channel = channel;
1005
1006 while ((vadc->adc->adc_channels[dt_index].channel_num
1007 != channel) && (dt_index < vadc->max_channels_available))
1008 dt_index++;
1009
1010 rc = qpnp_vadc_read_conversion_result(&result->adc_code);
1011 if (rc) {
1012 pr_err("qpnp vadc read adc code failed with %d\n", rc);
1013 goto fail;
1014 }
1015
1016 amux_prescaling =
1017 vadc->adc->adc_channels[dt_index].chan_path_prescaling;
1018
1019 vadc->adc->amux_prop->chan_prop->offset_gain_numerator =
1020 qpnp_vadc_amux_scaling_ratio[amux_prescaling].num;
1021 vadc->adc->amux_prop->chan_prop->offset_gain_denominator =
1022 qpnp_vadc_amux_scaling_ratio[amux_prescaling].den;
1023
1024 scale_type = vadc->adc->adc_channels[dt_index].adc_scale_fn;
1025 if (scale_type >= SCALE_NONE) {
1026 rc = -EBADF;
1027 goto fail;
1028 }
1029
1030 vadc_scale_fn[scale_type].chan(result->adc_code,
1031 vadc->adc->adc_prop, vadc->adc->amux_prop->chan_prop, result);
1032
1033fail:
1034 vadc->vadc_iadc_sync_lock = false;
1035 qpnp_vadc_unlock();
1036 return rc;
1037}
1038EXPORT_SYMBOL(qpnp_vadc_iadc_sync_complete_request);
1039
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -07001040static ssize_t qpnp_adc_show(struct device *dev,
1041 struct device_attribute *devattr, char *buf)
1042{
1043 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
1044 struct qpnp_vadc_result result;
1045 int rc = -1;
1046
1047 rc = qpnp_vadc_read(attr->index, &result);
1048
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -07001049 if (rc) {
1050 pr_err("VADC read error with %d\n", rc);
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -07001051 return 0;
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -07001052 }
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -07001053
1054 return snprintf(buf, QPNP_ADC_HWMON_NAME_LENGTH,
1055 "Result:%lld Raw:%d\n", result.physical, result.adc_code);
1056}
1057
1058static struct sensor_device_attribute qpnp_adc_attr =
1059 SENSOR_ATTR(NULL, S_IRUGO, qpnp_adc_show, NULL, 0);
1060
1061static int32_t qpnp_vadc_init_hwmon(struct spmi_device *spmi)
1062{
1063 struct qpnp_vadc_drv *vadc = qpnp_vadc;
1064 struct device_node *child;
1065 struct device_node *node = spmi->dev.of_node;
1066 int rc = 0, i = 0, channel;
1067
1068 for_each_child_of_node(node, child) {
1069 channel = vadc->adc->adc_channels[i].channel_num;
1070 qpnp_adc_attr.index = vadc->adc->adc_channels[i].channel_num;
1071 qpnp_adc_attr.dev_attr.attr.name =
1072 vadc->adc->adc_channels[i].name;
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -07001073 memcpy(&vadc->sens_attr[i], &qpnp_adc_attr,
1074 sizeof(qpnp_adc_attr));
Stephen Boydd7337962012-10-30 11:10:46 -07001075 sysfs_attr_init(&vadc->sens_attr[i].dev_attr.attr);
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -07001076 rc = device_create_file(&spmi->dev,
1077 &vadc->sens_attr[i].dev_attr);
1078 if (rc) {
1079 dev_err(&spmi->dev,
1080 "device_create_file failed for dev %s\n",
1081 vadc->adc->adc_channels[i].name);
1082 goto hwmon_err_sens;
1083 }
1084 i++;
1085 }
1086
1087 return 0;
1088hwmon_err_sens:
Siddartha Mohanadossae1da732012-08-08 16:39:02 -07001089 pr_err("Init HWMON failed for qpnp_adc with %d\n", rc);
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -07001090 return rc;
1091}
1092
1093static int __devinit qpnp_vadc_probe(struct spmi_device *spmi)
1094{
1095 struct qpnp_vadc_drv *vadc;
1096 struct qpnp_adc_drv *adc_qpnp;
1097 struct device_node *node = spmi->dev.of_node;
1098 struct device_node *child;
1099 int rc, count_adc_channel_list = 0;
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -07001100 u8 fab_id = 0;
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -07001101
1102 if (!node)
1103 return -EINVAL;
1104
1105 if (qpnp_vadc) {
1106 pr_err("VADC already in use\n");
1107 return -EBUSY;
1108 }
1109
1110 for_each_child_of_node(node, child)
1111 count_adc_channel_list++;
1112
1113 if (!count_adc_channel_list) {
1114 pr_err("No channel listing\n");
1115 return -EINVAL;
1116 }
1117
1118 vadc = devm_kzalloc(&spmi->dev, sizeof(struct qpnp_vadc_drv) +
1119 (sizeof(struct sensor_device_attribute) *
1120 count_adc_channel_list), GFP_KERNEL);
1121 if (!vadc) {
1122 dev_err(&spmi->dev, "Unable to allocate memory\n");
1123 return -ENOMEM;
1124 }
1125
1126 adc_qpnp = devm_kzalloc(&spmi->dev, sizeof(struct qpnp_adc_drv),
1127 GFP_KERNEL);
1128 if (!adc_qpnp) {
1129 dev_err(&spmi->dev, "Unable to allocate memory\n");
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -08001130 rc = -ENOMEM;
1131 goto fail;
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -07001132 }
1133
1134 vadc->adc = adc_qpnp;
1135
1136 rc = qpnp_adc_get_devicetree_data(spmi, vadc->adc);
1137 if (rc) {
1138 dev_err(&spmi->dev, "failed to read device tree\n");
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -08001139 goto fail;
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -07001140 }
Stephen Boydbeab4502013-04-25 10:18:17 -07001141 mutex_init(&vadc->adc->adc_lock);
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -07001142
Siddartha Mohanadoss12109952012-11-20 14:57:51 -08001143 rc = devm_request_irq(&spmi->dev, vadc->adc->adc_irq_eoc,
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -07001144 qpnp_vadc_isr, IRQF_TRIGGER_RISING,
1145 "qpnp_vadc_interrupt", vadc);
1146 if (rc) {
1147 dev_err(&spmi->dev,
1148 "failed to request adc irq with error %d\n", rc);
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -08001149 goto fail;
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -07001150 } else {
Siddartha Mohanadoss12109952012-11-20 14:57:51 -08001151 enable_irq_wake(vadc->adc->adc_irq_eoc);
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -07001152 }
1153
1154 qpnp_vadc = vadc;
1155 dev_set_drvdata(&spmi->dev, vadc);
1156 rc = qpnp_vadc_init_hwmon(spmi);
1157 if (rc) {
1158 dev_err(&spmi->dev, "failed to initialize qpnp hwmon adc\n");
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -08001159 goto fail;
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -07001160 }
1161 vadc->vadc_hwmon = hwmon_device_register(&vadc->adc->spmi->dev);
1162 vadc->vadc_init_calib = false;
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -07001163 vadc->max_channels_available = count_adc_channel_list;
Siddartha Mohanadoss4e64f8c2013-04-08 15:57:32 -07001164 rc = qpnp_vadc_read_reg(QPNP_INT_TEST_VAL, &fab_id);
1165 if (rc < 0) {
1166 pr_err("qpnp adc comp id failed with %d\n", rc);
1167 return rc;
1168 }
1169 vadc->id = fab_id;
1170
Siddartha Mohanadoss22559462013-05-15 15:30:28 -07001171 rc = qpnp_vadc_warm_rst_configure();
1172 if (rc < 0) {
1173 pr_err("Setting perp reset on warm reset failed %d\n", rc);
1174 return rc;
1175 }
1176
Siddartha Mohanadoss0ee28122012-11-01 10:35:01 -07001177 vadc->vadc_initialized = true;
Siddartha Mohanadossa32ea2a2013-02-12 09:58:31 -08001178 vadc->vadc_iadc_sync_lock = false;
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -07001179
1180 return 0;
Siddartha Mohanadossb60f6462012-11-20 18:06:51 -08001181fail:
1182 qpnp_vadc = NULL;
1183 return rc;
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -07001184}
1185
1186static int __devexit qpnp_vadc_remove(struct spmi_device *spmi)
1187{
1188 struct qpnp_vadc_drv *vadc = dev_get_drvdata(&spmi->dev);
1189 struct device_node *node = spmi->dev.of_node;
1190 struct device_node *child;
1191 int i = 0;
1192
1193 for_each_child_of_node(node, child) {
1194 device_remove_file(&spmi->dev,
1195 &vadc->sens_attr[i].dev_attr);
1196 i++;
1197 }
Siddartha Mohanadoss5ace1102012-08-20 23:18:10 -07001198 vadc->vadc_initialized = false;
Siddartha Mohanadoss7b116e12012-06-05 23:27:46 -07001199 dev_set_drvdata(&spmi->dev, NULL);
1200
1201 return 0;
1202}
1203
1204static const struct of_device_id qpnp_vadc_match_table[] = {
1205 { .compatible = "qcom,qpnp-vadc",
1206 },
1207 {}
1208};
1209
1210static struct spmi_driver qpnp_vadc_driver = {
1211 .driver = {
1212 .name = "qcom,qpnp-vadc",
1213 .of_match_table = qpnp_vadc_match_table,
1214 },
1215 .probe = qpnp_vadc_probe,
1216 .remove = qpnp_vadc_remove,
1217};
1218
1219static int __init qpnp_vadc_init(void)
1220{
1221 return spmi_driver_register(&qpnp_vadc_driver);
1222}
1223module_init(qpnp_vadc_init);
1224
1225static void __exit qpnp_vadc_exit(void)
1226{
1227 spmi_driver_unregister(&qpnp_vadc_driver);
1228}
1229module_exit(qpnp_vadc_exit);
1230
1231MODULE_DESCRIPTION("QPNP PMIC Voltage ADC driver");
1232MODULE_LICENSE("GPL v2");