blob: 8b39e341c97ad1d523131e6e969dbe670e87d317 [file] [log] [blame]
Stephen Boyd55742b72012-08-08 11:40:26 -07001/* Copyright (c) 2010-2012, The Linux Foundation. All rights reserved.
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070011 */
12
13#ifndef MSM_IOMMU_H
14#define MSM_IOMMU_H
15
16#include <linux/interrupt.h>
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080017#include <linux/clk.h>
Stephen Boyd55742b72012-08-08 11:40:26 -070018#include <linux/list.h>
Stepan Moskovchenko6751acc2012-06-21 17:36:47 -070019#include <linux/regulator/consumer.h>
Stepan Moskovchenko15f209c2011-10-31 15:32:44 -070020#include <mach/socinfo.h>
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070021
Stepan Moskovchenko6ee3be82011-11-08 15:24:53 -080022extern pgprot_t pgprot_kernel;
Laura Abbott0d135652012-10-04 12:59:03 -070023extern struct bus_type msm_iommu_sec_bus_type;
Stepan Moskovchenko08bd6832010-11-15 18:19:35 -080024
Stepan Moskovchenkob2438892011-08-31 17:16:19 -070025/* Domain attributes */
26#define MSM_IOMMU_DOMAIN_PT_CACHEABLE 0x1
Laura Abbott0d135652012-10-04 12:59:03 -070027#define MSM_IOMMU_DOMAIN_PT_SECURE 0x2
Stepan Moskovchenkob2438892011-08-31 17:16:19 -070028
Stepan Moskovchenko08bd6832010-11-15 18:19:35 -080029/* Mask for the cache policy attribute */
30#define MSM_IOMMU_CP_MASK 0x03
31
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070032/* Maximum number of Machine IDs that we are allowing to be mapped to the same
33 * context bank. The number of MIDs mapped to the same CB does not affect
34 * performance, but there is a practical limit on how many distinct MIDs may
35 * be present. These mappings are typically determined at design time and are
36 * not expected to change at run time.
37 */
Stepan Moskovchenko23513c32010-11-12 19:29:47 -080038#define MAX_NUM_MIDS 32
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070039
Stepan Moskovchenko4575bdd2012-06-28 14:59:00 -070040/* Maximum number of SMT entries allowed by the system */
41#define MAX_NUM_SMR 128
42
Stepan Moskovchenko880a3182012-10-01 12:35:24 -070043#define MAX_NUM_BFB_REGS 32
44
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070045/**
46 * struct msm_iommu_dev - a single IOMMU hardware instance
47 * name Human-readable name given to this IOMMU HW instance
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -080048 * ncb Number of context banks present on this IOMMU HW instance
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070049 */
50struct msm_iommu_dev {
51 const char *name;
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -080052 int ncb;
Shubhraprakash Das935e6a52012-04-05 14:47:30 -060053 int ttbr_split;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070054};
55
56/**
57 * struct msm_iommu_ctx_dev - an IOMMU context bank instance
58 * name Human-readable name given to this context bank
59 * num Index of this context bank within the hardware
60 * mids List of Machine IDs that are to be mapped into this context
61 * bank, terminated by -1. The MID is a set of signals on the
62 * AXI bus that identifies the function associated with a specific
63 * memory request. (See ARM spec).
64 */
65struct msm_iommu_ctx_dev {
66 const char *name;
67 int num;
68 int mids[MAX_NUM_MIDS];
69};
70
Stepan Moskovchenko880a3182012-10-01 12:35:24 -070071/**
72 * struct msm_iommu_bfb_settings - a set of IOMMU BFB tuning parameters
73 * regs An array of register offsets to configure
74 * data Values to write to corresponding registers
75 * length Number of valid entries in the offset/val arrays
76 */
77struct msm_iommu_bfb_settings {
78 unsigned int regs[MAX_NUM_BFB_REGS];
79 unsigned int data[MAX_NUM_BFB_REGS];
80 int length;
81};
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070082
83/**
84 * struct msm_iommu_drvdata - A single IOMMU hardware instance
85 * @base: IOMMU config port base address (VA)
Olav Haugan95d24162012-12-05 14:47:47 -080086 * @glb_base: IOMMU config port base address for global register space (VA)
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -080087 * @ncb The number of contexts on this IOMMU
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070088 * @irq: Interrupt number
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080089 * @clk: The bus clock for this IOMMU hardware instance
90 * @pclk: The clock for the IOMMU bus interconnect
Stepan Moskovchenko17ae71e2012-07-24 19:24:14 -070091 * @aclk: Alternate clock for this IOMMU core, if any
Stepan Moskovchenko4575bdd2012-06-28 14:59:00 -070092 * @name: Human-readable name of this IOMMU device
93 * @gdsc: Regulator needed to power this HW block (v2 only)
Stepan Moskovchenko880a3182012-10-01 12:35:24 -070094 * @bfb_settings: Optional BFB performance tuning parameters
Stephen Boyd55742b72012-08-08 11:40:26 -070095 * @dev: Struct device this hardware instance is tied to
96 * @list: List head to link all iommus together
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080097 *
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070098 * A msm_iommu_drvdata holds the global driver data about a single piece
99 * of an IOMMU hardware instance.
100 */
101struct msm_iommu_drvdata {
102 void __iomem *base;
Olav Haugan95d24162012-12-05 14:47:47 -0800103 void __iomem *glb_base;
Stepan Moskovchenkoa43d8c12011-02-24 18:00:42 -0800104 int ncb;
Shubhraprakash Das935e6a52012-04-05 14:47:30 -0600105 int ttbr_split;
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800106 struct clk *clk;
107 struct clk *pclk;
Stepan Moskovchenko17ae71e2012-07-24 19:24:14 -0700108 struct clk *aclk;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700109 const char *name;
Stepan Moskovchenko6751acc2012-06-21 17:36:47 -0700110 struct regulator *gdsc;
Stepan Moskovchenko880a3182012-10-01 12:35:24 -0700111 struct msm_iommu_bfb_settings *bfb_settings;
Laura Abbott0d135652012-10-04 12:59:03 -0700112 int sec_id;
Stephen Boyd55742b72012-08-08 11:40:26 -0700113 struct device *dev;
114 struct list_head list;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700115};
116
Stephen Boyd55742b72012-08-08 11:40:26 -0700117void msm_iommu_add_drv(struct msm_iommu_drvdata *drv);
118void msm_iommu_remove_drv(struct msm_iommu_drvdata *drv);
119
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700120/**
121 * struct msm_iommu_ctx_drvdata - an IOMMU context bank instance
122 * @num: Hardware context number of this context
123 * @pdev: Platform device associated wit this HW instance
124 * @attached_elm: List element for domains to track which devices are
125 * attached to them
Stepan Moskovchenko4575bdd2012-06-28 14:59:00 -0700126 * @attached_domain Domain currently attached to this context (if any)
127 * @name Human-readable name of this context device
Olav Haugan95d24162012-12-05 14:47:47 -0800128 * @sids List of Stream IDs mapped to this context
129 * @nsid Number of Stream IDs mapped to this context
Olav Haugan26ddd432012-12-07 11:39:21 -0800130 * @secure_context true if this is a secure context programmed by
131 the secure environment, false otherwise
132 * @asid ASID used with this context.
Olav Haugane99ee7e2012-12-11 15:02:02 -0800133 * @attach_count Number of time this context has been attached.
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700134 *
135 * A msm_iommu_ctx_drvdata holds the driver data for a single context bank
136 * within each IOMMU hardware instance
137 */
138struct msm_iommu_ctx_drvdata {
139 int num;
140 struct platform_device *pdev;
141 struct list_head attached_elm;
Stepan Moskovchenko73a50f62012-05-03 17:29:12 -0700142 struct iommu_domain *attached_domain;
143 const char *name;
Stepan Moskovchenko4575bdd2012-06-28 14:59:00 -0700144 u32 sids[MAX_NUM_SMR];
145 unsigned int nsid;
Olav Haugan26ddd432012-12-07 11:39:21 -0800146 unsigned int secure_context;
147 int asid;
Olav Haugane99ee7e2012-12-11 15:02:02 -0800148 int attach_count;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700149};
150
151/*
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700152 * Interrupt handler for the IOMMU context fault interrupt. Hooking the
153 * interrupt is not supported in the API yet, but this will print an error
154 * message and dump useful IOMMU registers.
155 */
156irqreturn_t msm_iommu_fault_handler(int irq, void *dev_id);
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -0800157irqreturn_t msm_iommu_fault_handler_v2(int irq, void *dev_id);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700158
Olav Haugan65209cd2012-11-07 15:02:56 -0800159enum {
160 PROC_APPS,
161 PROC_GPU,
162 PROC_MAX
163};
164
165/* Expose structure to allow kgsl iommu driver to use the same structure to
166 * communicate to GPU the addresses of the flag and turn variables.
167 */
168struct remote_iommu_petersons_spinlock {
169 uint32_t flag[PROC_MAX];
170 uint32_t turn;
171};
172
173#ifdef CONFIG_MSM_IOMMU
174void *msm_iommu_lock_initialize(void);
175void msm_iommu_mutex_lock(void);
176void msm_iommu_mutex_unlock(void);
177#else
178static inline void *msm_iommu_lock_initialize(void)
179{
180 return NULL;
181}
182static inline void msm_iommu_mutex_lock(void) { }
183static inline void msm_iommu_mutex_unlock(void) { }
184#endif
185
186#ifdef CONFIG_MSM_IOMMU_GPU_SYNC
187void msm_iommu_remote_p0_spin_lock(void);
188void msm_iommu_remote_p0_spin_unlock(void);
189
190#define msm_iommu_remote_lock_init() _msm_iommu_remote_spin_lock_init()
191#define msm_iommu_remote_spin_lock() msm_iommu_remote_p0_spin_lock()
192#define msm_iommu_remote_spin_unlock() msm_iommu_remote_p0_spin_unlock()
193#else
194#define msm_iommu_remote_lock_init()
195#define msm_iommu_remote_spin_lock()
196#define msm_iommu_remote_spin_unlock()
197#endif
198
199/* Allows kgsl iommu driver to acquire lock */
200#define msm_iommu_lock() \
201 do { \
202 msm_iommu_mutex_lock(); \
203 msm_iommu_remote_spin_lock(); \
204 } while (0)
205
206#define msm_iommu_unlock() \
207 do { \
208 msm_iommu_remote_spin_unlock(); \
209 msm_iommu_mutex_unlock(); \
210 } while (0)
211
Shubhraprakash Dasf4f600f2011-08-12 13:27:34 -0600212#ifdef CONFIG_MSM_IOMMU
213/*
214 * Look up an IOMMU context device by its context name. NULL if none found.
215 * Useful for testing and drivers that do not yet fully have IOMMU stuff in
216 * their platform devices.
217 */
218struct device *msm_iommu_get_ctx(const char *ctx_name);
219#else
220static inline struct device *msm_iommu_get_ctx(const char *ctx_name)
221{
222 return NULL;
223}
224#endif
225
Laura Abbottf4daa692012-10-10 19:31:53 -0700226/*
227 * Function to program the global registers of an IOMMU securely.
228 * This should only be called on IOMMUs for which kernel programming
229 * of global registers is not possible
230 */
231int msm_iommu_sec_program_iommu(int sec_id);
Stepan Moskovchenko15f209c2011-10-31 15:32:44 -0700232
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -0800233static inline int msm_soc_version_supports_iommu_v1(void)
Stepan Moskovchenko15f209c2011-10-31 15:32:44 -0700234{
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -0800235#ifdef CONFIG_OF
236 struct device_node *node;
237
238 node = of_find_compatible_node(NULL, NULL, "qcom,msm-smmu-v2");
239 if (node) {
240 of_node_put(node);
241 return 0;
242 }
Olav Haugan95d24162012-12-05 14:47:47 -0800243
244 node = of_find_compatible_node(NULL, NULL, "qcom,msm-smmu-v1");
245 if (node) {
246 of_node_put(node);
247 return 1;
248 }
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -0800249#endif
Stepan Moskovchenko15f209c2011-10-31 15:32:44 -0700250 if (cpu_is_msm8960() &&
251 SOCINFO_VERSION_MAJOR(socinfo_get_version()) < 2)
252 return 0;
253
254 if (cpu_is_msm8x60() &&
255 (SOCINFO_VERSION_MAJOR(socinfo_get_version()) != 2 ||
256 SOCINFO_VERSION_MINOR(socinfo_get_version()) < 1)) {
257 return 0;
258 }
259 return 1;
260}
Jeremy Gebben2dfe0022012-11-01 11:03:21 -0600261#endif