blob: d5e9dab71becc807e9f526707cdc4e1d8fee229c [file] [log] [blame]
Paolo Ciarrocchid4413732008-02-19 23:51:27 +01001/*
Robert Richter6852fd92008-07-22 21:09:08 +02002 * @file op_model_amd.c
Barry Kasindorfbd87f1f2007-12-18 18:05:58 +01003 * athlon / K7 / K8 / Family 10h model-specific MSR operations
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
Robert Richterae735e92008-12-25 17:26:07 +01005 * @remark Copyright 2002-2009 OProfile authors
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * @remark Read the file COPYING
7 *
8 * @author John Levon
9 * @author Philippe Elie
10 * @author Graydon Hoare
Robert Richteradf5ec02008-07-22 21:08:48 +020011 * @author Robert Richter <robert.richter@amd.com>
Jason Yeh4d4036e2009-07-08 13:49:38 +020012 * @author Barry Kasindorf <barry.kasindorf@amd.com>
13 * @author Jason Yeh <jason.yeh@amd.com>
14 * @author Suravee Suthikulpanit <suravee.suthikulpanit@amd.com>
Robert Richterae735e92008-12-25 17:26:07 +010015 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070016
17#include <linux/oprofile.h>
Barry Kasindorf56784f12008-07-22 21:08:55 +020018#include <linux/device.h>
19#include <linux/pci.h>
Jason Yeh4d4036e2009-07-08 13:49:38 +020020#include <linux/percpu.h>
Barry Kasindorf56784f12008-07-22 21:08:55 +020021
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/ptrace.h>
23#include <asm/msr.h>
Don Zickus3e4ff112006-06-26 13:57:01 +020024#include <asm/nmi.h>
Robert Richter013cfc52010-01-28 18:05:26 +010025#include <asm/apic.h>
Robert Richter64683da2010-02-04 10:57:23 +010026#include <asm/processor.h>
27#include <asm/cpufeature.h>
Paolo Ciarrocchid4413732008-02-19 23:51:27 +010028
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#include "op_x86_model.h"
30#include "op_counter.h"
31
Robert Richter4c168ea2008-09-24 11:08:52 +020032#define NUM_COUNTERS 4
Jason Yeh4d4036e2009-07-08 13:49:38 +020033#ifdef CONFIG_OPROFILE_EVENT_MULTIPLEX
34#define NUM_VIRT_COUNTERS 32
Jason Yeh4d4036e2009-07-08 13:49:38 +020035#else
36#define NUM_VIRT_COUNTERS NUM_COUNTERS
Jason Yeh4d4036e2009-07-08 13:49:38 +020037#endif
38
Robert Richter3370d352009-05-25 15:10:32 +020039#define OP_EVENT_MASK 0x0FFF
Robert Richter42399ad2009-05-25 17:59:06 +020040#define OP_CTR_OVERFLOW (1ULL<<31)
Robert Richter3370d352009-05-25 15:10:32 +020041
42#define MSR_AMD_EVENTSEL_RESERVED ((0xFFFFFCF0ULL<<32)|(1ULL<<21))
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
Jason Yeh4d4036e2009-07-08 13:49:38 +020044static unsigned long reset_value[NUM_VIRT_COUNTERS];
Robert Richter852402c2008-07-22 21:09:06 +020045
Robert Richterc572ae42009-06-03 20:10:39 +020046#define IBS_FETCH_SIZE 6
47#define IBS_OP_SIZE 12
Barry Kasindorf56784f12008-07-22 21:08:55 +020048
Robert Richter64683da2010-02-04 10:57:23 +010049static u32 ibs_caps;
Barry Kasindorf56784f12008-07-22 21:08:55 +020050
51struct op_ibs_config {
52 unsigned long op_enabled;
53 unsigned long fetch_enabled;
54 unsigned long max_cnt_fetch;
55 unsigned long max_cnt_op;
56 unsigned long rand_en;
57 unsigned long dispatched_ops;
58};
59
60static struct op_ibs_config ibs_config;
Robert Richterba520782010-02-23 15:46:49 +010061static u64 ibs_op_ctl;
Paolo Ciarrocchid4413732008-02-19 23:51:27 +010062
Robert Richter64683da2010-02-04 10:57:23 +010063/*
64 * IBS cpuid feature detection
65 */
66
67#define IBS_CPUID_FEATURES 0x8000001b
68
69/*
70 * Same bit mask as for IBS cpuid feature flags (Fn8000_001B_EAX), but
71 * bit 0 is used to indicate the existence of IBS.
72 */
Robert Richter4ac945f2010-09-21 15:58:32 +020073#define IBS_CAPS_AVAIL (1U<<0)
74#define IBS_CAPS_FETCHSAM (1U<<1)
75#define IBS_CAPS_OPSAM (1U<<2)
76#define IBS_CAPS_RDWROPCNT (1U<<3)
77#define IBS_CAPS_OPCNT (1U<<4)
78
79#define IBS_CAPS_DEFAULT (IBS_CAPS_AVAIL \
80 | IBS_CAPS_FETCHSAM \
81 | IBS_CAPS_OPSAM)
82
83/*
84 * IBS APIC setup
85 */
86#define IBSCTL 0x1cc
87#define IBSCTL_LVT_OFFSET_VALID (1ULL<<8)
88#define IBSCTL_LVT_OFFSET_MASK 0x0F
Robert Richter64683da2010-02-04 10:57:23 +010089
Robert Richterba520782010-02-23 15:46:49 +010090/*
91 * IBS randomization macros
92 */
93#define IBS_RANDOM_BITS 12
94#define IBS_RANDOM_MASK ((1ULL << IBS_RANDOM_BITS) - 1)
95#define IBS_RANDOM_MAXCNT_OFFSET (1ULL << (IBS_RANDOM_BITS - 5))
96
Robert Richter64683da2010-02-04 10:57:23 +010097static u32 get_ibs_caps(void)
98{
99 u32 ibs_caps;
100 unsigned int max_level;
101
102 if (!boot_cpu_has(X86_FEATURE_IBS))
103 return 0;
104
105 /* check IBS cpuid feature flags */
106 max_level = cpuid_eax(0x80000000);
107 if (max_level < IBS_CPUID_FEATURES)
Robert Richter4ac945f2010-09-21 15:58:32 +0200108 return IBS_CAPS_DEFAULT;
Robert Richter64683da2010-02-04 10:57:23 +0100109
110 ibs_caps = cpuid_eax(IBS_CPUID_FEATURES);
111 if (!(ibs_caps & IBS_CAPS_AVAIL))
112 /* cpuid flags not valid */
Robert Richter4ac945f2010-09-21 15:58:32 +0200113 return IBS_CAPS_DEFAULT;
Robert Richter64683da2010-02-04 10:57:23 +0100114
115 return ibs_caps;
116}
117
Suravee Suthikulpanitf125be12010-01-18 11:25:45 -0600118/*
119 * 16-bit Linear Feedback Shift Register (LFSR)
120 *
121 * 16 14 13 11
122 * Feedback polynomial = X + X + X + X + 1
123 */
124static unsigned int lfsr_random(void)
125{
126 static unsigned int lfsr_value = 0xF00D;
127 unsigned int bit;
128
129 /* Compute next bit to shift in */
130 bit = ((lfsr_value >> 0) ^
131 (lfsr_value >> 2) ^
132 (lfsr_value >> 3) ^
133 (lfsr_value >> 5)) & 0x0001;
134
135 /* Advance to next register value */
136 lfsr_value = (lfsr_value >> 1) | (bit << 15);
137
138 return lfsr_value;
139}
140
Robert Richterba520782010-02-23 15:46:49 +0100141/*
142 * IBS software randomization
143 *
144 * The IBS periodic op counter is randomized in software. The lower 12
145 * bits of the 20 bit counter are randomized. IbsOpCurCnt is
146 * initialized with a 12 bit random value.
147 */
148static inline u64 op_amd_randomize_ibs_op(u64 val)
149{
150 unsigned int random = lfsr_random();
151
152 if (!(ibs_caps & IBS_CAPS_RDWROPCNT))
153 /*
154 * Work around if the hw can not write to IbsOpCurCnt
155 *
156 * Randomize the lower 8 bits of the 16 bit
157 * IbsOpMaxCnt [15:0] value in the range of -128 to
158 * +127 by adding/subtracting an offset to the
159 * maximum count (IbsOpMaxCnt).
160 *
161 * To avoid over or underflows and protect upper bits
162 * starting at bit 16, the initial value for
163 * IbsOpMaxCnt must fit in the range from 0x0081 to
164 * 0xff80.
165 */
166 val += (s8)(random >> 4);
167 else
168 val |= (u64)(random & IBS_RANDOM_MASK) << 32;
169
170 return val;
171}
172
Andrew Morton4680e642009-06-23 12:36:08 -0700173static inline void
Robert Richter7939d2b2008-07-22 21:08:56 +0200174op_amd_handle_ibs(struct pt_regs * const regs,
175 struct op_msrs const * const msrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176{
Robert Richterc572ae42009-06-03 20:10:39 +0200177 u64 val, ctl;
Robert Richter1acda872009-01-05 10:35:31 +0100178 struct op_entry entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179
Robert Richter64683da2010-02-04 10:57:23 +0100180 if (!ibs_caps)
Andrew Morton4680e642009-06-23 12:36:08 -0700181 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182
Robert Richter7939d2b2008-07-22 21:08:56 +0200183 if (ibs_config.fetch_enabled) {
Robert Richterc572ae42009-06-03 20:10:39 +0200184 rdmsrl(MSR_AMD64_IBSFETCHCTL, ctl);
185 if (ctl & IBS_FETCH_VAL) {
186 rdmsrl(MSR_AMD64_IBSFETCHLINAD, val);
187 oprofile_write_reserve(&entry, regs, val,
Robert Richter14f0ca82009-01-07 21:50:22 +0100188 IBS_FETCH_CODE, IBS_FETCH_SIZE);
Robert Richter51563a02009-06-03 20:54:56 +0200189 oprofile_add_data64(&entry, val);
190 oprofile_add_data64(&entry, ctl);
Robert Richterc572ae42009-06-03 20:10:39 +0200191 rdmsrl(MSR_AMD64_IBSFETCHPHYSAD, val);
Robert Richter51563a02009-06-03 20:54:56 +0200192 oprofile_add_data64(&entry, val);
Robert Richter14f0ca82009-01-07 21:50:22 +0100193 oprofile_write_commit(&entry);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200194
Robert Richterfd13f6c2008-10-19 21:00:09 +0200195 /* reenable the IRQ */
Robert Richtera163b102010-02-25 19:43:07 +0100196 ctl &= ~(IBS_FETCH_VAL | IBS_FETCH_CNT);
Robert Richterc572ae42009-06-03 20:10:39 +0200197 ctl |= IBS_FETCH_ENABLE;
198 wrmsrl(MSR_AMD64_IBSFETCHCTL, ctl);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200199 }
200 }
201
Robert Richter7939d2b2008-07-22 21:08:56 +0200202 if (ibs_config.op_enabled) {
Robert Richterc572ae42009-06-03 20:10:39 +0200203 rdmsrl(MSR_AMD64_IBSOPCTL, ctl);
204 if (ctl & IBS_OP_VAL) {
205 rdmsrl(MSR_AMD64_IBSOPRIP, val);
206 oprofile_write_reserve(&entry, regs, val,
Robert Richter14f0ca82009-01-07 21:50:22 +0100207 IBS_OP_CODE, IBS_OP_SIZE);
Robert Richter51563a02009-06-03 20:54:56 +0200208 oprofile_add_data64(&entry, val);
Robert Richterc572ae42009-06-03 20:10:39 +0200209 rdmsrl(MSR_AMD64_IBSOPDATA, val);
Robert Richter51563a02009-06-03 20:54:56 +0200210 oprofile_add_data64(&entry, val);
Robert Richterc572ae42009-06-03 20:10:39 +0200211 rdmsrl(MSR_AMD64_IBSOPDATA2, val);
Robert Richter51563a02009-06-03 20:54:56 +0200212 oprofile_add_data64(&entry, val);
Robert Richterc572ae42009-06-03 20:10:39 +0200213 rdmsrl(MSR_AMD64_IBSOPDATA3, val);
Robert Richter51563a02009-06-03 20:54:56 +0200214 oprofile_add_data64(&entry, val);
Robert Richterc572ae42009-06-03 20:10:39 +0200215 rdmsrl(MSR_AMD64_IBSDCLINAD, val);
Robert Richter51563a02009-06-03 20:54:56 +0200216 oprofile_add_data64(&entry, val);
Robert Richterc572ae42009-06-03 20:10:39 +0200217 rdmsrl(MSR_AMD64_IBSDCPHYSAD, val);
Robert Richter51563a02009-06-03 20:54:56 +0200218 oprofile_add_data64(&entry, val);
Robert Richter14f0ca82009-01-07 21:50:22 +0100219 oprofile_write_commit(&entry);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200220
221 /* reenable the IRQ */
Robert Richterba520782010-02-23 15:46:49 +0100222 ctl = op_amd_randomize_ibs_op(ibs_op_ctl);
Robert Richterc572ae42009-06-03 20:10:39 +0200223 wrmsrl(MSR_AMD64_IBSOPCTL, ctl);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200224 }
225 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226}
227
Robert Richter90637592009-03-10 19:15:57 +0100228static inline void op_amd_start_ibs(void)
229{
Robert Richterc572ae42009-06-03 20:10:39 +0200230 u64 val;
Robert Richter64683da2010-02-04 10:57:23 +0100231
232 if (!ibs_caps)
233 return;
234
235 if (ibs_config.fetch_enabled) {
Robert Richtera163b102010-02-25 19:43:07 +0100236 val = (ibs_config.max_cnt_fetch >> 4) & IBS_FETCH_MAX_CNT;
Robert Richterc572ae42009-06-03 20:10:39 +0200237 val |= ibs_config.rand_en ? IBS_FETCH_RAND_EN : 0;
238 val |= IBS_FETCH_ENABLE;
239 wrmsrl(MSR_AMD64_IBSFETCHCTL, val);
Robert Richter90637592009-03-10 19:15:57 +0100240 }
241
Robert Richter64683da2010-02-04 10:57:23 +0100242 if (ibs_config.op_enabled) {
Robert Richterba520782010-02-23 15:46:49 +0100243 ibs_op_ctl = ibs_config.max_cnt_op >> 4;
244 if (!(ibs_caps & IBS_CAPS_RDWROPCNT)) {
245 /*
246 * IbsOpCurCnt not supported. See
247 * op_amd_randomize_ibs_op() for details.
248 */
249 ibs_op_ctl = clamp(ibs_op_ctl, 0x0081ULL, 0xFF80ULL);
250 } else {
251 /*
252 * The start value is randomized with a
253 * positive offset, we need to compensate it
254 * with the half of the randomized range. Also
255 * avoid underflows.
256 */
257 ibs_op_ctl = min(ibs_op_ctl + IBS_RANDOM_MAXCNT_OFFSET,
Robert Richtera163b102010-02-25 19:43:07 +0100258 IBS_OP_MAX_CNT);
Robert Richterba520782010-02-23 15:46:49 +0100259 }
Robert Richterfc889aa2010-09-21 18:09:00 +0200260 ibs_op_ctl |= ibs_config.dispatched_ops ? IBS_OP_CNT_CTL : 0;
Robert Richterba520782010-02-23 15:46:49 +0100261 ibs_op_ctl |= IBS_OP_ENABLE;
262 val = op_amd_randomize_ibs_op(ibs_op_ctl);
Robert Richterc572ae42009-06-03 20:10:39 +0200263 wrmsrl(MSR_AMD64_IBSOPCTL, val);
Robert Richter90637592009-03-10 19:15:57 +0100264 }
265}
266
267static void op_amd_stop_ibs(void)
268{
Robert Richter64683da2010-02-04 10:57:23 +0100269 if (!ibs_caps)
270 return;
271
272 if (ibs_config.fetch_enabled)
Robert Richter90637592009-03-10 19:15:57 +0100273 /* clear max count and enable */
Robert Richterc572ae42009-06-03 20:10:39 +0200274 wrmsrl(MSR_AMD64_IBSFETCHCTL, 0);
Robert Richter90637592009-03-10 19:15:57 +0100275
Robert Richter64683da2010-02-04 10:57:23 +0100276 if (ibs_config.op_enabled)
Robert Richter90637592009-03-10 19:15:57 +0100277 /* clear max count and enable */
Robert Richterc572ae42009-06-03 20:10:39 +0200278 wrmsrl(MSR_AMD64_IBSOPCTL, 0);
Robert Richter90637592009-03-10 19:15:57 +0100279}
280
Robert Richterda759fe2010-02-26 10:54:56 +0100281#ifdef CONFIG_OPROFILE_EVENT_MULTIPLEX
282
283static void op_mux_switch_ctrl(struct op_x86_model_spec const *model,
284 struct op_msrs const * const msrs)
285{
286 u64 val;
287 int i;
288
289 /* enable active counters */
290 for (i = 0; i < NUM_COUNTERS; ++i) {
291 int virt = op_x86_phys_to_virt(i);
292 if (!reset_value[virt])
293 continue;
294 rdmsrl(msrs->controls[i].addr, val);
295 val &= model->reserved;
296 val |= op_x86_get_ctrl(model, &counter_config[virt]);
297 wrmsrl(msrs->controls[i].addr, val);
298 }
299}
300
301#endif
302
303/* functions for op_amd_spec */
304
305static void op_amd_shutdown(struct op_msrs const * const msrs)
306{
307 int i;
308
309 for (i = 0; i < NUM_COUNTERS; ++i) {
310 if (!msrs->counters[i].addr)
311 continue;
312 release_perfctr_nmi(MSR_K7_PERFCTR0 + i);
313 release_evntsel_nmi(MSR_K7_EVNTSEL0 + i);
314 }
315}
316
317static int op_amd_fill_in_addresses(struct op_msrs * const msrs)
318{
319 int i;
320
321 for (i = 0; i < NUM_COUNTERS; i++) {
322 if (!reserve_perfctr_nmi(MSR_K7_PERFCTR0 + i))
323 goto fail;
324 if (!reserve_evntsel_nmi(MSR_K7_EVNTSEL0 + i)) {
325 release_perfctr_nmi(MSR_K7_PERFCTR0 + i);
326 goto fail;
327 }
328 /* both registers must be reserved */
329 msrs->counters[i].addr = MSR_K7_PERFCTR0 + i;
330 msrs->controls[i].addr = MSR_K7_EVNTSEL0 + i;
331 continue;
332 fail:
333 if (!counter_config[i].enabled)
334 continue;
335 op_x86_warn_reserved(i);
336 op_amd_shutdown(msrs);
337 return -EBUSY;
338 }
339
340 return 0;
341}
342
343static void op_amd_setup_ctrs(struct op_x86_model_spec const *model,
344 struct op_msrs const * const msrs)
345{
346 u64 val;
347 int i;
348
349 /* setup reset_value */
350 for (i = 0; i < NUM_VIRT_COUNTERS; ++i) {
351 if (counter_config[i].enabled
352 && msrs->counters[op_x86_virt_to_phys(i)].addr)
353 reset_value[i] = counter_config[i].count;
354 else
355 reset_value[i] = 0;
356 }
357
358 /* clear all counters */
359 for (i = 0; i < NUM_COUNTERS; ++i) {
360 if (!msrs->controls[i].addr)
361 continue;
362 rdmsrl(msrs->controls[i].addr, val);
363 if (val & ARCH_PERFMON_EVENTSEL_ENABLE)
364 op_x86_warn_in_use(i);
365 val &= model->reserved;
366 wrmsrl(msrs->controls[i].addr, val);
367 /*
368 * avoid a false detection of ctr overflows in NMI
369 * handler
370 */
371 wrmsrl(msrs->counters[i].addr, -1LL);
372 }
373
374 /* enable active counters */
375 for (i = 0; i < NUM_COUNTERS; ++i) {
376 int virt = op_x86_phys_to_virt(i);
377 if (!reset_value[virt])
378 continue;
379
380 /* setup counter registers */
381 wrmsrl(msrs->counters[i].addr, -(u64)reset_value[virt]);
382
383 /* setup control registers */
384 rdmsrl(msrs->controls[i].addr, val);
385 val &= model->reserved;
386 val |= op_x86_get_ctrl(model, &counter_config[virt]);
387 wrmsrl(msrs->controls[i].addr, val);
388 }
Robert Richterbae663b2010-05-05 17:47:17 +0200389
390 if (ibs_caps)
391 setup_APIC_eilvt_ibs(0, APIC_EILVT_MSG_NMI, 0);
392}
393
394static void op_amd_cpu_shutdown(void)
395{
396 if (ibs_caps)
397 setup_APIC_eilvt_ibs(0, APIC_EILVT_MSG_FIX, 1);
Robert Richterda759fe2010-02-26 10:54:56 +0100398}
399
Robert Richter7939d2b2008-07-22 21:08:56 +0200400static int op_amd_check_ctrs(struct pt_regs * const regs,
401 struct op_msrs const * const msrs)
402{
Robert Richter42399ad2009-05-25 17:59:06 +0200403 u64 val;
Robert Richter7939d2b2008-07-22 21:08:56 +0200404 int i;
405
Robert Richter6e63ea42009-07-07 19:25:39 +0200406 for (i = 0; i < NUM_COUNTERS; ++i) {
Robert Richterd8471ad2009-07-16 13:04:43 +0200407 int virt = op_x86_phys_to_virt(i);
408 if (!reset_value[virt])
Robert Richter7939d2b2008-07-22 21:08:56 +0200409 continue;
Robert Richter42399ad2009-05-25 17:59:06 +0200410 rdmsrl(msrs->counters[i].addr, val);
411 /* bit is clear if overflowed: */
412 if (val & OP_CTR_OVERFLOW)
413 continue;
Robert Richterd8471ad2009-07-16 13:04:43 +0200414 oprofile_add_sample(regs, virt);
415 wrmsrl(msrs->counters[i].addr, -(u64)reset_value[virt]);
Robert Richter7939d2b2008-07-22 21:08:56 +0200416 }
417
418 op_amd_handle_ibs(regs, msrs);
419
420 /* See op_model_ppro.c */
421 return 1;
422}
Paolo Ciarrocchid4413732008-02-19 23:51:27 +0100423
Robert Richter6657fe42008-07-22 21:08:50 +0200424static void op_amd_start(struct op_msrs const * const msrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425{
Robert Richterdea37662009-05-25 18:11:52 +0200426 u64 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427 int i;
Jason Yeh4d4036e2009-07-08 13:49:38 +0200428
Robert Richter6e63ea42009-07-07 19:25:39 +0200429 for (i = 0; i < NUM_COUNTERS; ++i) {
Robert Richterd8471ad2009-07-16 13:04:43 +0200430 if (!reset_value[op_x86_phys_to_virt(i)])
431 continue;
432 rdmsrl(msrs->controls[i].addr, val);
Robert Richterbb1165d2010-03-01 14:21:23 +0100433 val |= ARCH_PERFMON_EVENTSEL_ENABLE;
Robert Richterd8471ad2009-07-16 13:04:43 +0200434 wrmsrl(msrs->controls[i].addr, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435 }
Robert Richter852402c2008-07-22 21:09:06 +0200436
Robert Richter90637592009-03-10 19:15:57 +0100437 op_amd_start_ibs();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438}
439
Robert Richter6657fe42008-07-22 21:08:50 +0200440static void op_amd_stop(struct op_msrs const * const msrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441{
Robert Richterdea37662009-05-25 18:11:52 +0200442 u64 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443 int i;
444
Robert Richterfd13f6c2008-10-19 21:00:09 +0200445 /*
446 * Subtle: stop on all counters to avoid race with setting our
447 * pm callback
448 */
Robert Richter6e63ea42009-07-07 19:25:39 +0200449 for (i = 0; i < NUM_COUNTERS; ++i) {
Robert Richterd8471ad2009-07-16 13:04:43 +0200450 if (!reset_value[op_x86_phys_to_virt(i)])
Don Zickuscb9c4482006-09-26 10:52:26 +0200451 continue;
Robert Richterdea37662009-05-25 18:11:52 +0200452 rdmsrl(msrs->controls[i].addr, val);
Robert Richterbb1165d2010-03-01 14:21:23 +0100453 val &= ~ARCH_PERFMON_EVENTSEL_ENABLE;
Robert Richterdea37662009-05-25 18:11:52 +0200454 wrmsrl(msrs->controls[i].addr, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 }
Barry Kasindorf56784f12008-07-22 21:08:55 +0200456
Robert Richter90637592009-03-10 19:15:57 +0100457 op_amd_stop_ibs();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458}
459
Robert Richterbae663b2010-05-05 17:47:17 +0200460static int __init_ibs_nmi(void)
Robert Richter7d77f2d2008-07-22 21:08:57 +0200461{
462#define IBSCTL_LVTOFFSETVAL (1 << 8)
463#define IBSCTL 0x1cc
464 struct pci_dev *cpu_cfg;
465 int nodes;
466 u32 value = 0;
Robert Richterbae663b2010-05-05 17:47:17 +0200467 u8 ibs_eilvt_off;
Robert Richter7d77f2d2008-07-22 21:08:57 +0200468
Robert Richterbae663b2010-05-05 17:47:17 +0200469 ibs_eilvt_off = setup_APIC_eilvt_ibs(0, APIC_EILVT_MSG_FIX, 1);
Robert Richter7d77f2d2008-07-22 21:08:57 +0200470
471 nodes = 0;
472 cpu_cfg = NULL;
473 do {
474 cpu_cfg = pci_get_device(PCI_VENDOR_ID_AMD,
475 PCI_DEVICE_ID_AMD_10H_NB_MISC,
476 cpu_cfg);
477 if (!cpu_cfg)
478 break;
479 ++nodes;
480 pci_write_config_dword(cpu_cfg, IBSCTL, ibs_eilvt_off
481 | IBSCTL_LVTOFFSETVAL);
482 pci_read_config_dword(cpu_cfg, IBSCTL, &value);
483 if (value != (ibs_eilvt_off | IBSCTL_LVTOFFSETVAL)) {
Robert Richter83bd9242008-12-15 15:09:50 +0100484 pci_dev_put(cpu_cfg);
Robert Richter7d77f2d2008-07-22 21:08:57 +0200485 printk(KERN_DEBUG "Failed to setup IBS LVT offset, "
486 "IBSCTL = 0x%08x", value);
487 return 1;
488 }
489 } while (1);
490
491 if (!nodes) {
492 printk(KERN_DEBUG "No CPU node configured for IBS");
493 return 1;
494 }
495
Robert Richter7d77f2d2008-07-22 21:08:57 +0200496 return 0;
497}
498
Robert Richterfd13f6c2008-10-19 21:00:09 +0200499/* initialize the APIC for the IBS interrupts if available */
Robert Richterbae663b2010-05-05 17:47:17 +0200500static void init_ibs(void)
Barry Kasindorf56784f12008-07-22 21:08:55 +0200501{
Robert Richter64683da2010-02-04 10:57:23 +0100502 ibs_caps = get_ibs_caps();
Barry Kasindorf56784f12008-07-22 21:08:55 +0200503
Robert Richter64683da2010-02-04 10:57:23 +0100504 if (!ibs_caps)
Barry Kasindorf56784f12008-07-22 21:08:55 +0200505 return;
506
Robert Richterbae663b2010-05-05 17:47:17 +0200507 if (__init_ibs_nmi()) {
Robert Richter64683da2010-02-04 10:57:23 +0100508 ibs_caps = 0;
Robert Richter852402c2008-07-22 21:09:06 +0200509 return;
510 }
511
Robert Richter64683da2010-02-04 10:57:23 +0100512 printk(KERN_INFO "oprofile: AMD IBS detected (0x%08x)\n",
513 (unsigned)ibs_caps);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200514}
515
Robert Richter25ad2912008-09-05 17:12:36 +0200516static int (*create_arch_files)(struct super_block *sb, struct dentry *root);
Robert Richter270d3e12008-07-22 21:09:01 +0200517
Robert Richter25ad2912008-09-05 17:12:36 +0200518static int setup_ibs_files(struct super_block *sb, struct dentry *root)
Barry Kasindorf56784f12008-07-22 21:08:55 +0200519{
Barry Kasindorf56784f12008-07-22 21:08:55 +0200520 struct dentry *dir;
Robert Richter270d3e12008-07-22 21:09:01 +0200521 int ret = 0;
522
523 /* architecture specific files */
524 if (create_arch_files)
525 ret = create_arch_files(sb, root);
526
527 if (ret)
528 return ret;
Barry Kasindorf56784f12008-07-22 21:08:55 +0200529
Robert Richter64683da2010-02-04 10:57:23 +0100530 if (!ibs_caps)
Robert Richter270d3e12008-07-22 21:09:01 +0200531 return ret;
532
533 /* model specific files */
Barry Kasindorf56784f12008-07-22 21:08:55 +0200534
535 /* setup some reasonable defaults */
536 ibs_config.max_cnt_fetch = 250000;
537 ibs_config.fetch_enabled = 0;
538 ibs_config.max_cnt_op = 250000;
539 ibs_config.op_enabled = 0;
Robert Richter64683da2010-02-04 10:57:23 +0100540 ibs_config.dispatched_ops = 0;
Robert Richter2d55a472008-07-18 17:56:05 +0200541
Robert Richter4ac945f2010-09-21 15:58:32 +0200542 if (ibs_caps & IBS_CAPS_FETCHSAM) {
543 dir = oprofilefs_mkdir(sb, root, "ibs_fetch");
544 oprofilefs_create_ulong(sb, dir, "enable",
545 &ibs_config.fetch_enabled);
546 oprofilefs_create_ulong(sb, dir, "max_count",
547 &ibs_config.max_cnt_fetch);
548 oprofilefs_create_ulong(sb, dir, "rand_enable",
549 &ibs_config.rand_en);
550 }
Robert Richter2d55a472008-07-18 17:56:05 +0200551
Robert Richter4ac945f2010-09-21 15:58:32 +0200552 if (ibs_caps & IBS_CAPS_OPSAM) {
553 dir = oprofilefs_mkdir(sb, root, "ibs_op");
554 oprofilefs_create_ulong(sb, dir, "enable",
555 &ibs_config.op_enabled);
556 oprofilefs_create_ulong(sb, dir, "max_count",
557 &ibs_config.max_cnt_op);
558 if (ibs_caps & IBS_CAPS_OPCNT)
559 oprofilefs_create_ulong(sb, dir, "dispatched_ops",
560 &ibs_config.dispatched_ops);
561 }
Robert Richterfc2bd732008-07-22 21:09:00 +0200562
563 return 0;
Barry Kasindorf56784f12008-07-22 21:08:55 +0200564}
565
Robert Richteradf5ec02008-07-22 21:08:48 +0200566static int op_amd_init(struct oprofile_operations *ops)
567{
Robert Richterbae663b2010-05-05 17:47:17 +0200568 init_ibs();
Robert Richter270d3e12008-07-22 21:09:01 +0200569 create_arch_files = ops->create_files;
570 ops->create_files = setup_ibs_files;
Robert Richteradf5ec02008-07-22 21:08:48 +0200571 return 0;
572}
573
Robert Richter259a83a2009-07-09 15:12:35 +0200574struct op_x86_model_spec op_amd_spec = {
Robert Richterc92960f2008-09-05 17:12:36 +0200575 .num_counters = NUM_COUNTERS,
Robert Richterd0e41202010-03-23 19:33:21 +0100576 .num_controls = NUM_COUNTERS,
Jason Yeh4d4036e2009-07-08 13:49:38 +0200577 .num_virt_counters = NUM_VIRT_COUNTERS,
Robert Richter3370d352009-05-25 15:10:32 +0200578 .reserved = MSR_AMD_EVENTSEL_RESERVED,
579 .event_mask = OP_EVENT_MASK,
580 .init = op_amd_init,
Robert Richterc92960f2008-09-05 17:12:36 +0200581 .fill_in_addresses = &op_amd_fill_in_addresses,
582 .setup_ctrs = &op_amd_setup_ctrs,
Robert Richterbae663b2010-05-05 17:47:17 +0200583 .cpu_down = &op_amd_cpu_shutdown,
Robert Richterc92960f2008-09-05 17:12:36 +0200584 .check_ctrs = &op_amd_check_ctrs,
585 .start = &op_amd_start,
586 .stop = &op_amd_stop,
Robert Richter3370d352009-05-25 15:10:32 +0200587 .shutdown = &op_amd_shutdown,
Jason Yeh4d4036e2009-07-08 13:49:38 +0200588#ifdef CONFIG_OPROFILE_EVENT_MULTIPLEX
Robert Richter7e7478c2009-07-16 13:09:53 +0200589 .switch_ctrl = &op_mux_switch_ctrl,
Jason Yeh4d4036e2009-07-08 13:49:38 +0200590#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591};