blob: 2e2bc902b867b0d5942fdb1dd61a83db8e660e4e [file] [log] [blame]
Paolo Ciarrocchid4413732008-02-19 23:51:27 +01001/*
Robert Richter6852fd92008-07-22 21:09:08 +02002 * @file op_model_amd.c
Barry Kasindorfbd87f1f2007-12-18 18:05:58 +01003 * athlon / K7 / K8 / Family 10h model-specific MSR operations
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
Robert Richterae735e92008-12-25 17:26:07 +01005 * @remark Copyright 2002-2009 OProfile authors
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * @remark Read the file COPYING
7 *
8 * @author John Levon
9 * @author Philippe Elie
10 * @author Graydon Hoare
Robert Richteradf5ec02008-07-22 21:08:48 +020011 * @author Robert Richter <robert.richter@amd.com>
Jason Yeh4d4036e2009-07-08 13:49:38 +020012 * @author Barry Kasindorf <barry.kasindorf@amd.com>
13 * @author Jason Yeh <jason.yeh@amd.com>
14 * @author Suravee Suthikulpanit <suravee.suthikulpanit@amd.com>
Robert Richterae735e92008-12-25 17:26:07 +010015 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070016
17#include <linux/oprofile.h>
Barry Kasindorf56784f12008-07-22 21:08:55 +020018#include <linux/device.h>
19#include <linux/pci.h>
Jason Yeh4d4036e2009-07-08 13:49:38 +020020#include <linux/percpu.h>
Barry Kasindorf56784f12008-07-22 21:08:55 +020021
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/ptrace.h>
23#include <asm/msr.h>
Don Zickus3e4ff112006-06-26 13:57:01 +020024#include <asm/nmi.h>
Robert Richter013cfc52010-01-28 18:05:26 +010025#include <asm/apic.h>
Robert Richter64683da2010-02-04 10:57:23 +010026#include <asm/processor.h>
27#include <asm/cpufeature.h>
Paolo Ciarrocchid4413732008-02-19 23:51:27 +010028
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#include "op_x86_model.h"
30#include "op_counter.h"
31
Robert Richter4c168ea2008-09-24 11:08:52 +020032#define NUM_COUNTERS 4
Jason Yeh4d4036e2009-07-08 13:49:38 +020033#ifdef CONFIG_OPROFILE_EVENT_MULTIPLEX
34#define NUM_VIRT_COUNTERS 32
Jason Yeh4d4036e2009-07-08 13:49:38 +020035#else
36#define NUM_VIRT_COUNTERS NUM_COUNTERS
Jason Yeh4d4036e2009-07-08 13:49:38 +020037#endif
38
Robert Richter3370d352009-05-25 15:10:32 +020039#define OP_EVENT_MASK 0x0FFF
Robert Richter42399ad2009-05-25 17:59:06 +020040#define OP_CTR_OVERFLOW (1ULL<<31)
Robert Richter3370d352009-05-25 15:10:32 +020041
42#define MSR_AMD_EVENTSEL_RESERVED ((0xFFFFFCF0ULL<<32)|(1ULL<<21))
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
Jason Yeh4d4036e2009-07-08 13:49:38 +020044static unsigned long reset_value[NUM_VIRT_COUNTERS];
Robert Richter852402c2008-07-22 21:09:06 +020045
Robert Richterc572ae42009-06-03 20:10:39 +020046#define IBS_FETCH_SIZE 6
47#define IBS_OP_SIZE 12
Barry Kasindorf56784f12008-07-22 21:08:55 +020048
Robert Richter64683da2010-02-04 10:57:23 +010049static u32 ibs_caps;
Barry Kasindorf56784f12008-07-22 21:08:55 +020050
51struct op_ibs_config {
52 unsigned long op_enabled;
53 unsigned long fetch_enabled;
54 unsigned long max_cnt_fetch;
55 unsigned long max_cnt_op;
56 unsigned long rand_en;
57 unsigned long dispatched_ops;
58};
59
60static struct op_ibs_config ibs_config;
Robert Richterba520782010-02-23 15:46:49 +010061static u64 ibs_op_ctl;
Paolo Ciarrocchid4413732008-02-19 23:51:27 +010062
Robert Richter64683da2010-02-04 10:57:23 +010063/*
64 * IBS cpuid feature detection
65 */
66
67#define IBS_CPUID_FEATURES 0x8000001b
68
69/*
70 * Same bit mask as for IBS cpuid feature flags (Fn8000_001B_EAX), but
71 * bit 0 is used to indicate the existence of IBS.
72 */
73#define IBS_CAPS_AVAIL (1LL<<0)
Robert Richterba520782010-02-23 15:46:49 +010074#define IBS_CAPS_RDWROPCNT (1LL<<3)
Robert Richter64683da2010-02-04 10:57:23 +010075#define IBS_CAPS_OPCNT (1LL<<4)
76
Robert Richterba520782010-02-23 15:46:49 +010077/*
78 * IBS randomization macros
79 */
80#define IBS_RANDOM_BITS 12
81#define IBS_RANDOM_MASK ((1ULL << IBS_RANDOM_BITS) - 1)
82#define IBS_RANDOM_MAXCNT_OFFSET (1ULL << (IBS_RANDOM_BITS - 5))
83
Robert Richter64683da2010-02-04 10:57:23 +010084static u32 get_ibs_caps(void)
85{
86 u32 ibs_caps;
87 unsigned int max_level;
88
89 if (!boot_cpu_has(X86_FEATURE_IBS))
90 return 0;
91
92 /* check IBS cpuid feature flags */
93 max_level = cpuid_eax(0x80000000);
94 if (max_level < IBS_CPUID_FEATURES)
95 return IBS_CAPS_AVAIL;
96
97 ibs_caps = cpuid_eax(IBS_CPUID_FEATURES);
98 if (!(ibs_caps & IBS_CAPS_AVAIL))
99 /* cpuid flags not valid */
100 return IBS_CAPS_AVAIL;
101
102 return ibs_caps;
103}
104
Robert Richter7e7478c2009-07-16 13:09:53 +0200105#ifdef CONFIG_OPROFILE_EVENT_MULTIPLEX
106
Robert Richter7e7478c2009-07-16 13:09:53 +0200107static void op_mux_switch_ctrl(struct op_x86_model_spec const *model,
108 struct op_msrs const * const msrs)
109{
110 u64 val;
111 int i;
112
113 /* enable active counters */
114 for (i = 0; i < NUM_COUNTERS; ++i) {
115 int virt = op_x86_phys_to_virt(i);
Robert Richtercfc9c0b2010-02-26 13:45:24 +0100116 if (!reset_value[virt])
Robert Richter7e7478c2009-07-16 13:09:53 +0200117 continue;
118 rdmsrl(msrs->controls[i].addr, val);
119 val &= model->reserved;
120 val |= op_x86_get_ctrl(model, &counter_config[virt]);
121 wrmsrl(msrs->controls[i].addr, val);
122 }
123}
124
Robert Richter7e7478c2009-07-16 13:09:53 +0200125#endif
126
Robert Richter6657fe42008-07-22 21:08:50 +0200127/* functions for op_amd_spec */
Robert Richterdfa15422008-07-22 21:08:49 +0200128
Robert Richter6657fe42008-07-22 21:08:50 +0200129static void op_amd_fill_in_addresses(struct op_msrs * const msrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130{
Don Zickuscb9c4482006-09-26 10:52:26 +0200131 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
Paolo Ciarrocchid4413732008-02-19 23:51:27 +0100133 for (i = 0; i < NUM_COUNTERS; i++) {
Robert Richterd0e41202010-03-23 19:33:21 +0100134 if (!reserve_perfctr_nmi(MSR_K7_PERFCTR0 + i))
135 continue;
136 if (!reserve_evntsel_nmi(MSR_K7_EVNTSEL0 + i)) {
137 release_perfctr_nmi(MSR_K7_PERFCTR0 + i);
138 continue;
139 }
140 /* both registers must be reserved */
141 msrs->counters[i].addr = MSR_K7_PERFCTR0 + i;
142 msrs->controls[i].addr = MSR_K7_EVNTSEL0 + i;
Don Zickuscb9c4482006-09-26 10:52:26 +0200143 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144}
145
Robert Richteref8828d2009-05-25 19:31:44 +0200146static void op_amd_setup_ctrs(struct op_x86_model_spec const *model,
147 struct op_msrs const * const msrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148{
Robert Richter3370d352009-05-25 15:10:32 +0200149 u64 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150 int i;
Paolo Ciarrocchid4413732008-02-19 23:51:27 +0100151
Jason Yeh4d4036e2009-07-08 13:49:38 +0200152 /* setup reset_value */
153 for (i = 0; i < NUM_VIRT_COUNTERS; ++i) {
Robert Richtercfc9c0b2010-02-26 13:45:24 +0100154 if (counter_config[i].enabled
155 && msrs->counters[op_x86_virt_to_phys(i)].addr)
Jason Yeh4d4036e2009-07-08 13:49:38 +0200156 reset_value[i] = counter_config[i].count;
Robert Richterc5500912009-07-16 13:11:16 +0200157 else
Jason Yeh4d4036e2009-07-08 13:49:38 +0200158 reset_value[i] = 0;
Jason Yeh4d4036e2009-07-08 13:49:38 +0200159 }
160
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161 /* clear all counters */
Robert Richterd0e41202010-03-23 19:33:21 +0100162 for (i = 0; i < NUM_COUNTERS; ++i) {
Robert Richter98a2e732010-02-23 18:14:58 +0100163 if (unlikely(!msrs->controls[i].addr)) {
164 if (counter_config[i].enabled && !smp_processor_id())
165 /*
166 * counter is reserved, this is on all
167 * cpus, so report only for cpu #0
168 */
169 op_x86_warn_reserved(i);
Don Zickuscb9c4482006-09-26 10:52:26 +0200170 continue;
Robert Richter98a2e732010-02-23 18:14:58 +0100171 }
Robert Richter3370d352009-05-25 15:10:32 +0200172 rdmsrl(msrs->controls[i].addr, val);
Robert Richterbb1165d2010-03-01 14:21:23 +0100173 if (val & ARCH_PERFMON_EVENTSEL_ENABLE)
Robert Richter98a2e732010-02-23 18:14:58 +0100174 op_x86_warn_in_use(i);
Robert Richter3370d352009-05-25 15:10:32 +0200175 val &= model->reserved;
176 wrmsrl(msrs->controls[i].addr, val);
Robert Richterd0e41202010-03-23 19:33:21 +0100177 /*
178 * avoid a false detection of ctr overflows in NMI
179 * handler
180 */
Robert Richterbbc59862009-05-25 17:38:19 +0200181 wrmsrl(msrs->counters[i].addr, -1LL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 }
183
184 /* enable active counters */
Robert Richter4c168ea2008-09-24 11:08:52 +0200185 for (i = 0; i < NUM_COUNTERS; ++i) {
Robert Richterd8471ad2009-07-16 13:04:43 +0200186 int virt = op_x86_phys_to_virt(i);
Robert Richtercfc9c0b2010-02-26 13:45:24 +0100187 if (!reset_value[virt])
Robert Richterd8471ad2009-07-16 13:04:43 +0200188 continue;
Jason Yeh4d4036e2009-07-08 13:49:38 +0200189
Robert Richterd8471ad2009-07-16 13:04:43 +0200190 /* setup counter registers */
191 wrmsrl(msrs->counters[i].addr, -(u64)reset_value[virt]);
192
193 /* setup control registers */
194 rdmsrl(msrs->controls[i].addr, val);
195 val &= model->reserved;
196 val |= op_x86_get_ctrl(model, &counter_config[virt]);
197 wrmsrl(msrs->controls[i].addr, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198 }
199}
200
Suravee Suthikulpanitf125be12010-01-18 11:25:45 -0600201/*
202 * 16-bit Linear Feedback Shift Register (LFSR)
203 *
204 * 16 14 13 11
205 * Feedback polynomial = X + X + X + X + 1
206 */
207static unsigned int lfsr_random(void)
208{
209 static unsigned int lfsr_value = 0xF00D;
210 unsigned int bit;
211
212 /* Compute next bit to shift in */
213 bit = ((lfsr_value >> 0) ^
214 (lfsr_value >> 2) ^
215 (lfsr_value >> 3) ^
216 (lfsr_value >> 5)) & 0x0001;
217
218 /* Advance to next register value */
219 lfsr_value = (lfsr_value >> 1) | (bit << 15);
220
221 return lfsr_value;
222}
223
Robert Richterba520782010-02-23 15:46:49 +0100224/*
225 * IBS software randomization
226 *
227 * The IBS periodic op counter is randomized in software. The lower 12
228 * bits of the 20 bit counter are randomized. IbsOpCurCnt is
229 * initialized with a 12 bit random value.
230 */
231static inline u64 op_amd_randomize_ibs_op(u64 val)
232{
233 unsigned int random = lfsr_random();
234
235 if (!(ibs_caps & IBS_CAPS_RDWROPCNT))
236 /*
237 * Work around if the hw can not write to IbsOpCurCnt
238 *
239 * Randomize the lower 8 bits of the 16 bit
240 * IbsOpMaxCnt [15:0] value in the range of -128 to
241 * +127 by adding/subtracting an offset to the
242 * maximum count (IbsOpMaxCnt).
243 *
244 * To avoid over or underflows and protect upper bits
245 * starting at bit 16, the initial value for
246 * IbsOpMaxCnt must fit in the range from 0x0081 to
247 * 0xff80.
248 */
249 val += (s8)(random >> 4);
250 else
251 val |= (u64)(random & IBS_RANDOM_MASK) << 32;
252
253 return val;
254}
255
Andrew Morton4680e642009-06-23 12:36:08 -0700256static inline void
Robert Richter7939d2b2008-07-22 21:08:56 +0200257op_amd_handle_ibs(struct pt_regs * const regs,
258 struct op_msrs const * const msrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259{
Robert Richterc572ae42009-06-03 20:10:39 +0200260 u64 val, ctl;
Robert Richter1acda872009-01-05 10:35:31 +0100261 struct op_entry entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262
Robert Richter64683da2010-02-04 10:57:23 +0100263 if (!ibs_caps)
Andrew Morton4680e642009-06-23 12:36:08 -0700264 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265
Robert Richter7939d2b2008-07-22 21:08:56 +0200266 if (ibs_config.fetch_enabled) {
Robert Richterc572ae42009-06-03 20:10:39 +0200267 rdmsrl(MSR_AMD64_IBSFETCHCTL, ctl);
268 if (ctl & IBS_FETCH_VAL) {
269 rdmsrl(MSR_AMD64_IBSFETCHLINAD, val);
270 oprofile_write_reserve(&entry, regs, val,
Robert Richter14f0ca82009-01-07 21:50:22 +0100271 IBS_FETCH_CODE, IBS_FETCH_SIZE);
Robert Richter51563a02009-06-03 20:54:56 +0200272 oprofile_add_data64(&entry, val);
273 oprofile_add_data64(&entry, ctl);
Robert Richterc572ae42009-06-03 20:10:39 +0200274 rdmsrl(MSR_AMD64_IBSFETCHPHYSAD, val);
Robert Richter51563a02009-06-03 20:54:56 +0200275 oprofile_add_data64(&entry, val);
Robert Richter14f0ca82009-01-07 21:50:22 +0100276 oprofile_write_commit(&entry);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200277
Robert Richterfd13f6c2008-10-19 21:00:09 +0200278 /* reenable the IRQ */
Robert Richtera163b102010-02-25 19:43:07 +0100279 ctl &= ~(IBS_FETCH_VAL | IBS_FETCH_CNT);
Robert Richterc572ae42009-06-03 20:10:39 +0200280 ctl |= IBS_FETCH_ENABLE;
281 wrmsrl(MSR_AMD64_IBSFETCHCTL, ctl);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200282 }
283 }
284
Robert Richter7939d2b2008-07-22 21:08:56 +0200285 if (ibs_config.op_enabled) {
Robert Richterc572ae42009-06-03 20:10:39 +0200286 rdmsrl(MSR_AMD64_IBSOPCTL, ctl);
287 if (ctl & IBS_OP_VAL) {
288 rdmsrl(MSR_AMD64_IBSOPRIP, val);
289 oprofile_write_reserve(&entry, regs, val,
Robert Richter14f0ca82009-01-07 21:50:22 +0100290 IBS_OP_CODE, IBS_OP_SIZE);
Robert Richter51563a02009-06-03 20:54:56 +0200291 oprofile_add_data64(&entry, val);
Robert Richterc572ae42009-06-03 20:10:39 +0200292 rdmsrl(MSR_AMD64_IBSOPDATA, val);
Robert Richter51563a02009-06-03 20:54:56 +0200293 oprofile_add_data64(&entry, val);
Robert Richterc572ae42009-06-03 20:10:39 +0200294 rdmsrl(MSR_AMD64_IBSOPDATA2, val);
Robert Richter51563a02009-06-03 20:54:56 +0200295 oprofile_add_data64(&entry, val);
Robert Richterc572ae42009-06-03 20:10:39 +0200296 rdmsrl(MSR_AMD64_IBSOPDATA3, val);
Robert Richter51563a02009-06-03 20:54:56 +0200297 oprofile_add_data64(&entry, val);
Robert Richterc572ae42009-06-03 20:10:39 +0200298 rdmsrl(MSR_AMD64_IBSDCLINAD, val);
Robert Richter51563a02009-06-03 20:54:56 +0200299 oprofile_add_data64(&entry, val);
Robert Richterc572ae42009-06-03 20:10:39 +0200300 rdmsrl(MSR_AMD64_IBSDCPHYSAD, val);
Robert Richter51563a02009-06-03 20:54:56 +0200301 oprofile_add_data64(&entry, val);
Robert Richter14f0ca82009-01-07 21:50:22 +0100302 oprofile_write_commit(&entry);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200303
304 /* reenable the IRQ */
Robert Richterba520782010-02-23 15:46:49 +0100305 ctl = op_amd_randomize_ibs_op(ibs_op_ctl);
Robert Richterc572ae42009-06-03 20:10:39 +0200306 wrmsrl(MSR_AMD64_IBSOPCTL, ctl);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200307 }
308 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309}
310
Robert Richter90637592009-03-10 19:15:57 +0100311static inline void op_amd_start_ibs(void)
312{
Robert Richterc572ae42009-06-03 20:10:39 +0200313 u64 val;
Robert Richter64683da2010-02-04 10:57:23 +0100314
315 if (!ibs_caps)
316 return;
317
318 if (ibs_config.fetch_enabled) {
Robert Richtera163b102010-02-25 19:43:07 +0100319 val = (ibs_config.max_cnt_fetch >> 4) & IBS_FETCH_MAX_CNT;
Robert Richterc572ae42009-06-03 20:10:39 +0200320 val |= ibs_config.rand_en ? IBS_FETCH_RAND_EN : 0;
321 val |= IBS_FETCH_ENABLE;
322 wrmsrl(MSR_AMD64_IBSFETCHCTL, val);
Robert Richter90637592009-03-10 19:15:57 +0100323 }
324
Robert Richter64683da2010-02-04 10:57:23 +0100325 if (ibs_config.op_enabled) {
Robert Richterba520782010-02-23 15:46:49 +0100326 ibs_op_ctl = ibs_config.max_cnt_op >> 4;
327 if (!(ibs_caps & IBS_CAPS_RDWROPCNT)) {
328 /*
329 * IbsOpCurCnt not supported. See
330 * op_amd_randomize_ibs_op() for details.
331 */
332 ibs_op_ctl = clamp(ibs_op_ctl, 0x0081ULL, 0xFF80ULL);
333 } else {
334 /*
335 * The start value is randomized with a
336 * positive offset, we need to compensate it
337 * with the half of the randomized range. Also
338 * avoid underflows.
339 */
340 ibs_op_ctl = min(ibs_op_ctl + IBS_RANDOM_MAXCNT_OFFSET,
Robert Richtera163b102010-02-25 19:43:07 +0100341 IBS_OP_MAX_CNT);
Robert Richterba520782010-02-23 15:46:49 +0100342 }
Robert Richter64683da2010-02-04 10:57:23 +0100343 if (ibs_caps & IBS_CAPS_OPCNT && ibs_config.dispatched_ops)
Robert Richterba520782010-02-23 15:46:49 +0100344 ibs_op_ctl |= IBS_OP_CNT_CTL;
345 ibs_op_ctl |= IBS_OP_ENABLE;
346 val = op_amd_randomize_ibs_op(ibs_op_ctl);
Robert Richterc572ae42009-06-03 20:10:39 +0200347 wrmsrl(MSR_AMD64_IBSOPCTL, val);
Robert Richter90637592009-03-10 19:15:57 +0100348 }
349}
350
351static void op_amd_stop_ibs(void)
352{
Robert Richter64683da2010-02-04 10:57:23 +0100353 if (!ibs_caps)
354 return;
355
356 if (ibs_config.fetch_enabled)
Robert Richter90637592009-03-10 19:15:57 +0100357 /* clear max count and enable */
Robert Richterc572ae42009-06-03 20:10:39 +0200358 wrmsrl(MSR_AMD64_IBSFETCHCTL, 0);
Robert Richter90637592009-03-10 19:15:57 +0100359
Robert Richter64683da2010-02-04 10:57:23 +0100360 if (ibs_config.op_enabled)
Robert Richter90637592009-03-10 19:15:57 +0100361 /* clear max count and enable */
Robert Richterc572ae42009-06-03 20:10:39 +0200362 wrmsrl(MSR_AMD64_IBSOPCTL, 0);
Robert Richter90637592009-03-10 19:15:57 +0100363}
364
Robert Richter7939d2b2008-07-22 21:08:56 +0200365static int op_amd_check_ctrs(struct pt_regs * const regs,
366 struct op_msrs const * const msrs)
367{
Robert Richter42399ad2009-05-25 17:59:06 +0200368 u64 val;
Robert Richter7939d2b2008-07-22 21:08:56 +0200369 int i;
370
Robert Richter6e63ea42009-07-07 19:25:39 +0200371 for (i = 0; i < NUM_COUNTERS; ++i) {
Robert Richterd8471ad2009-07-16 13:04:43 +0200372 int virt = op_x86_phys_to_virt(i);
373 if (!reset_value[virt])
Robert Richter7939d2b2008-07-22 21:08:56 +0200374 continue;
Robert Richter42399ad2009-05-25 17:59:06 +0200375 rdmsrl(msrs->counters[i].addr, val);
376 /* bit is clear if overflowed: */
377 if (val & OP_CTR_OVERFLOW)
378 continue;
Robert Richterd8471ad2009-07-16 13:04:43 +0200379 oprofile_add_sample(regs, virt);
380 wrmsrl(msrs->counters[i].addr, -(u64)reset_value[virt]);
Robert Richter7939d2b2008-07-22 21:08:56 +0200381 }
382
383 op_amd_handle_ibs(regs, msrs);
384
385 /* See op_model_ppro.c */
386 return 1;
387}
Paolo Ciarrocchid4413732008-02-19 23:51:27 +0100388
Robert Richter6657fe42008-07-22 21:08:50 +0200389static void op_amd_start(struct op_msrs const * const msrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390{
Robert Richterdea37662009-05-25 18:11:52 +0200391 u64 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 int i;
Jason Yeh4d4036e2009-07-08 13:49:38 +0200393
Robert Richter6e63ea42009-07-07 19:25:39 +0200394 for (i = 0; i < NUM_COUNTERS; ++i) {
Robert Richterd8471ad2009-07-16 13:04:43 +0200395 if (!reset_value[op_x86_phys_to_virt(i)])
396 continue;
397 rdmsrl(msrs->controls[i].addr, val);
Robert Richterbb1165d2010-03-01 14:21:23 +0100398 val |= ARCH_PERFMON_EVENTSEL_ENABLE;
Robert Richterd8471ad2009-07-16 13:04:43 +0200399 wrmsrl(msrs->controls[i].addr, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 }
Robert Richter852402c2008-07-22 21:09:06 +0200401
Robert Richter90637592009-03-10 19:15:57 +0100402 op_amd_start_ibs();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403}
404
Robert Richter6657fe42008-07-22 21:08:50 +0200405static void op_amd_stop(struct op_msrs const * const msrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406{
Robert Richterdea37662009-05-25 18:11:52 +0200407 u64 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408 int i;
409
Robert Richterfd13f6c2008-10-19 21:00:09 +0200410 /*
411 * Subtle: stop on all counters to avoid race with setting our
412 * pm callback
413 */
Robert Richter6e63ea42009-07-07 19:25:39 +0200414 for (i = 0; i < NUM_COUNTERS; ++i) {
Robert Richterd8471ad2009-07-16 13:04:43 +0200415 if (!reset_value[op_x86_phys_to_virt(i)])
Don Zickuscb9c4482006-09-26 10:52:26 +0200416 continue;
Robert Richterdea37662009-05-25 18:11:52 +0200417 rdmsrl(msrs->controls[i].addr, val);
Robert Richterbb1165d2010-03-01 14:21:23 +0100418 val &= ~ARCH_PERFMON_EVENTSEL_ENABLE;
Robert Richterdea37662009-05-25 18:11:52 +0200419 wrmsrl(msrs->controls[i].addr, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 }
Barry Kasindorf56784f12008-07-22 21:08:55 +0200421
Robert Richter90637592009-03-10 19:15:57 +0100422 op_amd_stop_ibs();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423}
424
Robert Richter6657fe42008-07-22 21:08:50 +0200425static void op_amd_shutdown(struct op_msrs const * const msrs)
Don Zickuscb9c4482006-09-26 10:52:26 +0200426{
427 int i;
428
Robert Richter6e63ea42009-07-07 19:25:39 +0200429 for (i = 0; i < NUM_COUNTERS; ++i) {
Robert Richterd0e41202010-03-23 19:33:21 +0100430 if (!msrs->counters[i].addr)
431 continue;
432 release_perfctr_nmi(MSR_K7_PERFCTR0 + i);
433 release_evntsel_nmi(MSR_K7_EVNTSEL0 + i);
Don Zickuscb9c4482006-09-26 10:52:26 +0200434 }
435}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436
Robert Richter7d77f2d2008-07-22 21:08:57 +0200437static u8 ibs_eilvt_off;
438
Barry Kasindorf56784f12008-07-22 21:08:55 +0200439static inline void apic_init_ibs_nmi_per_cpu(void *arg)
440{
Robert Richter7d77f2d2008-07-22 21:08:57 +0200441 ibs_eilvt_off = setup_APIC_eilvt_ibs(0, APIC_EILVT_MSG_NMI, 0);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200442}
443
444static inline void apic_clear_ibs_nmi_per_cpu(void *arg)
445{
446 setup_APIC_eilvt_ibs(0, APIC_EILVT_MSG_FIX, 1);
447}
448
Robert Richterfe615cb2008-11-24 14:58:03 +0100449static int init_ibs_nmi(void)
Robert Richter7d77f2d2008-07-22 21:08:57 +0200450{
451#define IBSCTL_LVTOFFSETVAL (1 << 8)
452#define IBSCTL 0x1cc
453 struct pci_dev *cpu_cfg;
454 int nodes;
455 u32 value = 0;
456
457 /* per CPU setup */
Robert Richterebb535d2008-07-22 21:08:59 +0200458 on_each_cpu(apic_init_ibs_nmi_per_cpu, NULL, 1);
Robert Richter7d77f2d2008-07-22 21:08:57 +0200459
460 nodes = 0;
461 cpu_cfg = NULL;
462 do {
463 cpu_cfg = pci_get_device(PCI_VENDOR_ID_AMD,
464 PCI_DEVICE_ID_AMD_10H_NB_MISC,
465 cpu_cfg);
466 if (!cpu_cfg)
467 break;
468 ++nodes;
469 pci_write_config_dword(cpu_cfg, IBSCTL, ibs_eilvt_off
470 | IBSCTL_LVTOFFSETVAL);
471 pci_read_config_dword(cpu_cfg, IBSCTL, &value);
472 if (value != (ibs_eilvt_off | IBSCTL_LVTOFFSETVAL)) {
Robert Richter83bd9242008-12-15 15:09:50 +0100473 pci_dev_put(cpu_cfg);
Robert Richter7d77f2d2008-07-22 21:08:57 +0200474 printk(KERN_DEBUG "Failed to setup IBS LVT offset, "
475 "IBSCTL = 0x%08x", value);
476 return 1;
477 }
478 } while (1);
479
480 if (!nodes) {
481 printk(KERN_DEBUG "No CPU node configured for IBS");
482 return 1;
483 }
484
Robert Richter7d77f2d2008-07-22 21:08:57 +0200485 return 0;
486}
487
Robert Richterfe615cb2008-11-24 14:58:03 +0100488/* uninitialize the APIC for the IBS interrupts if needed */
489static void clear_ibs_nmi(void)
490{
Robert Richter64683da2010-02-04 10:57:23 +0100491 if (ibs_caps)
Robert Richterfe615cb2008-11-24 14:58:03 +0100492 on_each_cpu(apic_clear_ibs_nmi_per_cpu, NULL, 1);
493}
494
Robert Richterfd13f6c2008-10-19 21:00:09 +0200495/* initialize the APIC for the IBS interrupts if available */
Robert Richterfe615cb2008-11-24 14:58:03 +0100496static void ibs_init(void)
Barry Kasindorf56784f12008-07-22 21:08:55 +0200497{
Robert Richter64683da2010-02-04 10:57:23 +0100498 ibs_caps = get_ibs_caps();
Barry Kasindorf56784f12008-07-22 21:08:55 +0200499
Robert Richter64683da2010-02-04 10:57:23 +0100500 if (!ibs_caps)
Barry Kasindorf56784f12008-07-22 21:08:55 +0200501 return;
502
Robert Richterfe615cb2008-11-24 14:58:03 +0100503 if (init_ibs_nmi()) {
Robert Richter64683da2010-02-04 10:57:23 +0100504 ibs_caps = 0;
Robert Richter852402c2008-07-22 21:09:06 +0200505 return;
506 }
507
Robert Richter64683da2010-02-04 10:57:23 +0100508 printk(KERN_INFO "oprofile: AMD IBS detected (0x%08x)\n",
509 (unsigned)ibs_caps);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200510}
511
Robert Richterfe615cb2008-11-24 14:58:03 +0100512static void ibs_exit(void)
Barry Kasindorf56784f12008-07-22 21:08:55 +0200513{
Robert Richter64683da2010-02-04 10:57:23 +0100514 if (!ibs_caps)
Robert Richterfe615cb2008-11-24 14:58:03 +0100515 return;
516
517 clear_ibs_nmi();
Barry Kasindorf56784f12008-07-22 21:08:55 +0200518}
519
Robert Richter25ad2912008-09-05 17:12:36 +0200520static int (*create_arch_files)(struct super_block *sb, struct dentry *root);
Robert Richter270d3e12008-07-22 21:09:01 +0200521
Robert Richter25ad2912008-09-05 17:12:36 +0200522static int setup_ibs_files(struct super_block *sb, struct dentry *root)
Barry Kasindorf56784f12008-07-22 21:08:55 +0200523{
Barry Kasindorf56784f12008-07-22 21:08:55 +0200524 struct dentry *dir;
Robert Richter270d3e12008-07-22 21:09:01 +0200525 int ret = 0;
526
527 /* architecture specific files */
528 if (create_arch_files)
529 ret = create_arch_files(sb, root);
530
531 if (ret)
532 return ret;
Barry Kasindorf56784f12008-07-22 21:08:55 +0200533
Robert Richter64683da2010-02-04 10:57:23 +0100534 if (!ibs_caps)
Robert Richter270d3e12008-07-22 21:09:01 +0200535 return ret;
536
537 /* model specific files */
Barry Kasindorf56784f12008-07-22 21:08:55 +0200538
539 /* setup some reasonable defaults */
540 ibs_config.max_cnt_fetch = 250000;
541 ibs_config.fetch_enabled = 0;
542 ibs_config.max_cnt_op = 250000;
543 ibs_config.op_enabled = 0;
Robert Richter64683da2010-02-04 10:57:23 +0100544 ibs_config.dispatched_ops = 0;
Robert Richter2d55a472008-07-18 17:56:05 +0200545
546 dir = oprofilefs_mkdir(sb, root, "ibs_fetch");
547 oprofilefs_create_ulong(sb, dir, "enable",
548 &ibs_config.fetch_enabled);
549 oprofilefs_create_ulong(sb, dir, "max_count",
550 &ibs_config.max_cnt_fetch);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200551 oprofilefs_create_ulong(sb, dir, "rand_enable",
552 &ibs_config.rand_en);
Robert Richter2d55a472008-07-18 17:56:05 +0200553
Robert Richterccd755c2008-07-29 16:57:10 +0200554 dir = oprofilefs_mkdir(sb, root, "ibs_op");
Barry Kasindorf56784f12008-07-22 21:08:55 +0200555 oprofilefs_create_ulong(sb, dir, "enable",
Robert Richter2d55a472008-07-18 17:56:05 +0200556 &ibs_config.op_enabled);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200557 oprofilefs_create_ulong(sb, dir, "max_count",
Robert Richter2d55a472008-07-18 17:56:05 +0200558 &ibs_config.max_cnt_op);
Robert Richter64683da2010-02-04 10:57:23 +0100559 if (ibs_caps & IBS_CAPS_OPCNT)
560 oprofilefs_create_ulong(sb, dir, "dispatched_ops",
561 &ibs_config.dispatched_ops);
Robert Richterfc2bd732008-07-22 21:09:00 +0200562
563 return 0;
Barry Kasindorf56784f12008-07-22 21:08:55 +0200564}
565
Robert Richteradf5ec02008-07-22 21:08:48 +0200566static int op_amd_init(struct oprofile_operations *ops)
567{
Robert Richterfe615cb2008-11-24 14:58:03 +0100568 ibs_init();
Robert Richter270d3e12008-07-22 21:09:01 +0200569 create_arch_files = ops->create_files;
570 ops->create_files = setup_ibs_files;
Robert Richteradf5ec02008-07-22 21:08:48 +0200571 return 0;
572}
573
574static void op_amd_exit(void)
575{
Robert Richterfe615cb2008-11-24 14:58:03 +0100576 ibs_exit();
Robert Richteradf5ec02008-07-22 21:08:48 +0200577}
578
Robert Richter259a83a2009-07-09 15:12:35 +0200579struct op_x86_model_spec op_amd_spec = {
Robert Richterc92960f2008-09-05 17:12:36 +0200580 .num_counters = NUM_COUNTERS,
Robert Richterd0e41202010-03-23 19:33:21 +0100581 .num_controls = NUM_COUNTERS,
Jason Yeh4d4036e2009-07-08 13:49:38 +0200582 .num_virt_counters = NUM_VIRT_COUNTERS,
Robert Richter3370d352009-05-25 15:10:32 +0200583 .reserved = MSR_AMD_EVENTSEL_RESERVED,
584 .event_mask = OP_EVENT_MASK,
585 .init = op_amd_init,
586 .exit = op_amd_exit,
Robert Richterc92960f2008-09-05 17:12:36 +0200587 .fill_in_addresses = &op_amd_fill_in_addresses,
588 .setup_ctrs = &op_amd_setup_ctrs,
589 .check_ctrs = &op_amd_check_ctrs,
590 .start = &op_amd_start,
591 .stop = &op_amd_stop,
Robert Richter3370d352009-05-25 15:10:32 +0200592 .shutdown = &op_amd_shutdown,
Jason Yeh4d4036e2009-07-08 13:49:38 +0200593#ifdef CONFIG_OPROFILE_EVENT_MULTIPLEX
Robert Richter7e7478c2009-07-16 13:09:53 +0200594 .switch_ctrl = &op_mux_switch_ctrl,
Jason Yeh4d4036e2009-07-08 13:49:38 +0200595#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596};