blob: 62c49e0f7f2945093fc24de71d8cdc80416debfb [file] [log] [blame]
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001/*
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002 * Support functions for OMAP GPIO
3 *
Tony Lindgren92105bb2005-09-07 17:20:26 +01004 * Copyright (C) 2003-2005 Nokia Corporation
Jan Engelhardt96de0e22007-10-19 23:21:04 +02005 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01006 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07007 * Copyright (C) 2009 Texas Instruments
8 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
9 *
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010010 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010015#include <linux/init.h>
16#include <linux/module.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010017#include <linux/interrupt.h>
Rafael J. Wysocki3c437ff2011-04-22 22:02:46 +020018#include <linux/syscore_ops.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010019#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000020#include <linux/clk.h>
Russell Kingfced80c2008-09-06 12:10:45 +010021#include <linux/io.h>
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080022#include <linux/slab.h>
23#include <linux/pm_runtime.h>
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +053024#include <linux/pm.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010025
Russell Kinga09e64f2008-08-05 16:14:15 +010026#include <mach/hardware.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010027#include <asm/irq.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010028#include <mach/irqs.h>
Russell King1bc857f2011-07-26 10:54:55 +010029#include <asm/gpio.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010030#include <asm/mach/irq.h>
31
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +053032#define OFF_MODE 1
33
Charulatha V03e128c2011-05-05 19:58:01 +053034static LIST_HEAD(omap_gpio_list);
35
Charulatha V6d62e212011-04-18 15:06:51 +000036struct gpio_regs {
37 u32 irqenable1;
38 u32 irqenable2;
39 u32 wake_en;
40 u32 ctrl;
41 u32 oe;
42 u32 leveldetect0;
43 u32 leveldetect1;
44 u32 risingdetect;
45 u32 fallingdetect;
46 u32 dataout;
47};
48
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010049struct gpio_bank {
Charulatha V03e128c2011-05-05 19:58:01 +053050 struct list_head node;
Tony Lindgren9f7065d2009-10-19 15:25:20 -070051 unsigned long pbase;
Tony Lindgren92105bb2005-09-07 17:20:26 +010052 void __iomem *base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010053 u16 irq;
54 u16 virtual_irq_start;
Tony Lindgren92105bb2005-09-07 17:20:26 +010055 u32 suspend_wakeup;
56 u32 saved_wakeup;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -080057 u32 non_wakeup_gpios;
58 u32 enabled_non_wakeup_gpios;
Charulatha V6d62e212011-04-18 15:06:51 +000059 struct gpio_regs context;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -080060 u32 saved_datain;
61 u32 saved_fallingdetect;
62 u32 saved_risingdetect;
Kevin Hilmanb144ff62008-01-16 21:56:15 -080063 u32 level_mask;
Cory Maccarrone4318f362010-01-08 10:29:04 -080064 u32 toggle_mask;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010065 spinlock_t lock;
David Brownell52e31342008-03-03 12:43:23 -080066 struct gpio_chip chip;
Jouni Hogander89db9482008-12-10 17:35:24 -080067 struct clk *dbck;
Charulatha V058af1e2009-11-22 10:11:25 -080068 u32 mod_usage;
Kevin Hilman8865b9b2009-01-27 11:15:34 -080069 u32 dbck_enable_mask;
Tarun Kanti DebBarma72f83af2011-11-24 03:03:28 +053070 bool dbck_enabled;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080071 struct device *dev;
Charulatha Vd0d665a2011-08-31 00:02:21 +053072 bool is_mpuio;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -080073 bool dbck_flag;
Charulatha V0cde8d02011-05-05 20:15:16 +053074 bool loses_context;
Tony Lindgren5de62b82010-12-07 16:26:58 -080075 int stride;
Kevin Hilmand5f46242011-04-21 09:23:00 -070076 u32 width;
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +053077 int context_loss_count;
Charulatha V03e128c2011-05-05 19:58:01 +053078 u16 id;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +053079 int power_mode;
80 bool workaround_enabled;
Kevin Hilmanfa87931a2011-04-20 16:31:23 -070081
82 void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +053083 int (*get_context_loss_count)(struct device *dev);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -070084
85 struct omap_gpio_reg_offs *regs;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010086};
87
Kevin Hilman129fd222011-04-22 07:59:07 -070088#define GPIO_INDEX(bank, gpio) (gpio % bank->width)
89#define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
Charulatha Vc8eef652011-05-02 15:21:42 +053090#define GPIO_MOD_CTRL_BIT BIT(0)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010091
92static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
93{
Tony Lindgren92105bb2005-09-07 17:20:26 +010094 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010095 u32 l;
96
Kevin Hilmanfa87931a2011-04-20 16:31:23 -070097 reg += bank->regs->direction;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010098 l = __raw_readl(reg);
99 if (is_input)
100 l |= 1 << gpio;
101 else
102 l &= ~(1 << gpio);
103 __raw_writel(l, reg);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530104 bank->context.oe = l;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100105}
106
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700107
108/* set data out value using dedicate set/clear register */
109static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100110{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100111 void __iomem *reg = bank->base;
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700112 u32 l = GPIO_BIT(bank, gpio);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100113
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700114 if (enable)
115 reg += bank->regs->set_dataout;
116 else
117 reg += bank->regs->clr_dataout;
118
119 __raw_writel(l, reg);
120}
121
122/* set data out value using mask register */
123static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
124{
125 void __iomem *reg = bank->base + bank->regs->dataout;
126 u32 gpio_bit = GPIO_BIT(bank, gpio);
127 u32 l;
128
129 l = __raw_readl(reg);
130 if (enable)
131 l |= gpio_bit;
132 else
133 l &= ~gpio_bit;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100134 __raw_writel(l, reg);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530135 bank->context.dataout = l;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100136}
137
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300138static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100139{
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700140 void __iomem *reg = bank->base + bank->regs->datain;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100141
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700142 return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100143}
144
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300145static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
146{
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700147 void __iomem *reg = bank->base + bank->regs->dataout;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300148
Kevin Hilman129fd222011-04-22 07:59:07 -0700149 return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300150}
151
Kevin Hilmanece95282011-07-12 08:18:15 -0700152static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
153{
154 int l = __raw_readl(base + reg);
155
156 if (set)
157 l |= mask;
158 else
159 l &= ~mask;
160
161 __raw_writel(l, base + reg);
162}
Tony Lindgren92105bb2005-09-07 17:20:26 +0100163
Tarun Kanti DebBarma72f83af2011-11-24 03:03:28 +0530164static inline void _gpio_dbck_enable(struct gpio_bank *bank)
165{
166 if (bank->dbck_enable_mask && !bank->dbck_enabled) {
167 clk_enable(bank->dbck);
168 bank->dbck_enabled = true;
169 }
170}
171
172static inline void _gpio_dbck_disable(struct gpio_bank *bank)
173{
174 if (bank->dbck_enable_mask && bank->dbck_enabled) {
175 clk_disable(bank->dbck);
176 bank->dbck_enabled = false;
177 }
178}
179
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700180/**
181 * _set_gpio_debounce - low level gpio debounce time
182 * @bank: the gpio bank we're acting upon
183 * @gpio: the gpio number on this @gpio
184 * @debounce: debounce time to use
185 *
186 * OMAP's debounce time is in 31us steps so we need
187 * to convert and round up to the closest unit.
188 */
189static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
190 unsigned debounce)
191{
Kevin Hilman9942da02011-04-22 12:02:05 -0700192 void __iomem *reg;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700193 u32 val;
194 u32 l;
195
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800196 if (!bank->dbck_flag)
197 return;
198
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700199 if (debounce < 32)
200 debounce = 0x01;
201 else if (debounce > 7936)
202 debounce = 0xff;
203 else
204 debounce = (debounce / 0x1f) - 1;
205
Kevin Hilman129fd222011-04-22 07:59:07 -0700206 l = GPIO_BIT(bank, gpio);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700207
Tarun Kanti DebBarma6fd9c422011-11-24 03:58:54 +0530208 clk_enable(bank->dbck);
Kevin Hilman9942da02011-04-22 12:02:05 -0700209 reg = bank->base + bank->regs->debounce;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700210 __raw_writel(debounce, reg);
211
Kevin Hilman9942da02011-04-22 12:02:05 -0700212 reg = bank->base + bank->regs->debounce_en;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700213 val = __raw_readl(reg);
214
Tarun Kanti DebBarma6fd9c422011-11-24 03:58:54 +0530215 if (debounce)
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700216 val |= l;
Tarun Kanti DebBarma6fd9c422011-11-24 03:58:54 +0530217 else
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700218 val &= ~l;
Kevin Hilmanf7ec0b02010-06-09 13:53:07 +0300219 bank->dbck_enable_mask = val;
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700220
221 __raw_writel(val, reg);
Tarun Kanti DebBarma6fd9c422011-11-24 03:58:54 +0530222 clk_disable(bank->dbck);
223 /*
224 * Enable debounce clock per module.
225 * This call is mandatory because in omap_gpio_request() when
226 * *_runtime_get_sync() is called, _gpio_dbck_enable() within
227 * runtime callbck fails to turn on dbck because dbck_enable_mask
228 * used within _gpio_dbck_enable() is still not initialized at
229 * that point. Therefore we have to enable dbck here.
230 */
231 _gpio_dbck_enable(bank);
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700232}
233
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530234static inline void set_gpio_trigger(struct gpio_bank *bank, int gpio,
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700235 int trigger)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100236{
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800237 void __iomem *base = bank->base;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100238 u32 gpio_bit = 1 << gpio;
239
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530240 _gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
241 trigger & IRQ_TYPE_LEVEL_LOW);
242 _gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
243 trigger & IRQ_TYPE_LEVEL_HIGH);
244 _gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
245 trigger & IRQ_TYPE_EDGE_RISING);
246 _gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
247 trigger & IRQ_TYPE_EDGE_FALLING);
248
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530249 bank->context.leveldetect0 =
250 __raw_readl(bank->base + bank->regs->leveldetect0);
251 bank->context.leveldetect1 =
252 __raw_readl(bank->base + bank->regs->leveldetect1);
253 bank->context.risingdetect =
254 __raw_readl(bank->base + bank->regs->risingdetect);
255 bank->context.fallingdetect =
256 __raw_readl(bank->base + bank->regs->fallingdetect);
257
258 if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530259 _gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530260 bank->context.wake_en =
261 __raw_readl(bank->base + bank->regs->wkup_en);
262 }
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530263
Ambresh K55b220c2011-06-15 13:40:45 -0700264 /* This part needs to be executed always for OMAP{34xx, 44xx} */
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530265 if (!bank->regs->irqctrl) {
266 /* On omap24xx proceed only when valid GPIO bit is set */
267 if (bank->non_wakeup_gpios) {
268 if (!(bank->non_wakeup_gpios & gpio_bit))
269 goto exit;
270 }
271
Chunqiu Wang699117a2009-06-24 17:13:39 +0000272 /*
273 * Log the edge gpio and manually trigger the IRQ
274 * after resume if the input level changes
275 * to avoid irq lost during PER RET/OFF mode
276 * Applies for omap2 non-wakeup gpio and all omap3 gpios
277 */
278 if (trigger & IRQ_TYPE_EDGE_BOTH)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800279 bank->enabled_non_wakeup_gpios |= gpio_bit;
280 else
281 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
282 }
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700283
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530284exit:
Tarun Kanti DebBarma9ea14d82011-08-30 15:05:44 +0530285 bank->level_mask =
286 __raw_readl(bank->base + bank->regs->leveldetect0) |
287 __raw_readl(bank->base + bank->regs->leveldetect1);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100288}
289
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800290#ifdef CONFIG_ARCH_OMAP1
Cory Maccarrone4318f362010-01-08 10:29:04 -0800291/*
292 * This only applies to chips that can't do both rising and falling edge
293 * detection at once. For all other chips, this function is a noop.
294 */
295static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
296{
297 void __iomem *reg = bank->base;
298 u32 l = 0;
299
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530300 if (!bank->regs->irqctrl)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800301 return;
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530302
303 reg += bank->regs->irqctrl;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800304
305 l = __raw_readl(reg);
306 if ((l >> gpio) & 1)
307 l &= ~(1 << gpio);
308 else
309 l |= 1 << gpio;
310
311 __raw_writel(l, reg);
312}
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530313#else
314static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800315#endif
Cory Maccarrone4318f362010-01-08 10:29:04 -0800316
Tony Lindgren92105bb2005-09-07 17:20:26 +0100317static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
318{
319 void __iomem *reg = bank->base;
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530320 void __iomem *base = bank->base;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100321 u32 l = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100322
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530323 if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
324 set_gpio_trigger(bank, gpio, trigger);
325 } else if (bank->regs->irqctrl) {
326 reg += bank->regs->irqctrl;
327
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100328 l = __raw_readl(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000329 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800330 bank->toggle_mask |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100331 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100332 l |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100333 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100334 l &= ~(1 << gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100335 else
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530336 return -EINVAL;
337
338 __raw_writel(l, reg);
339 } else if (bank->regs->edgectrl1) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100340 if (gpio & 0x08)
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530341 reg += bank->regs->edgectrl2;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100342 else
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530343 reg += bank->regs->edgectrl1;
344
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100345 gpio &= 0x07;
346 l = __raw_readl(reg);
347 l &= ~(3 << (gpio << 1));
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100348 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100349 l |= 2 << (gpio << 1);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100350 if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100351 l |= 1 << (gpio << 1);
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530352
353 /* Enable wake-up during idle for dynamic tick */
354 _gpio_rmw(base, bank->regs->wkup_en, 1 << gpio, trigger);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530355 bank->context.wake_en =
356 __raw_readl(bank->base + bank->regs->wkup_en);
Tarun Kanti DebBarma5e571f32011-09-13 15:02:14 +0530357 __raw_writel(l, reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100358 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100359 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100360}
361
Lennert Buytenheke9191022010-11-29 11:17:17 +0100362static int gpio_irq_type(struct irq_data *d, unsigned type)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100363{
364 struct gpio_bank *bank;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100365 unsigned gpio;
366 int retval;
David Brownella6472532008-03-03 04:33:30 -0800367 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100368
Lennert Buytenheke9191022010-11-29 11:17:17 +0100369 if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
370 gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100371 else
Lennert Buytenheke9191022010-11-29 11:17:17 +0100372 gpio = d->irq - IH_GPIO_BASE;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100373
David Brownelle5c56ed2006-12-06 17:13:59 -0800374 if (type & ~IRQ_TYPE_SENSE_MASK)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100375 return -EINVAL;
David Brownelle5c56ed2006-12-06 17:13:59 -0800376
Tarun Kanti DebBarma9ea14d82011-08-30 15:05:44 +0530377 bank = irq_data_get_irq_chip_data(d);
378
379 if (!bank->regs->leveldetect0 &&
380 (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
Tony Lindgren92105bb2005-09-07 17:20:26 +0100381 return -EINVAL;
382
David Brownella6472532008-03-03 04:33:30 -0800383 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilman129fd222011-04-22 07:59:07 -0700384 retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
David Brownella6472532008-03-03 04:33:30 -0800385 spin_unlock_irqrestore(&bank->lock, flags);
Kevin Hilman672e3022008-01-16 21:56:16 -0800386
387 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100388 __irq_set_handler_locked(d->irq, handle_level_irq);
Kevin Hilman672e3022008-01-16 21:56:16 -0800389 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100390 __irq_set_handler_locked(d->irq, handle_edge_irq);
Kevin Hilman672e3022008-01-16 21:56:16 -0800391
Tony Lindgren92105bb2005-09-07 17:20:26 +0100392 return retval;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100393}
394
395static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
396{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100397 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100398
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700399 reg += bank->regs->irqstatus;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100400 __raw_writel(gpio_mask, reg);
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300401
402 /* Workaround for clearing DSP GPIO interrupts to allow retention */
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700403 if (bank->regs->irqstatus2) {
404 reg = bank->base + bank->regs->irqstatus2;
Roger Quadrosbedfd152009-04-23 11:10:50 -0700405 __raw_writel(gpio_mask, reg);
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700406 }
Roger Quadrosbedfd152009-04-23 11:10:50 -0700407
408 /* Flush posted write for the irq status to avoid spurious interrupts */
409 __raw_readl(reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100410}
411
412static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
413{
Kevin Hilman129fd222011-04-22 07:59:07 -0700414 _clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100415}
416
Imre Deakea6dedd2006-06-26 16:16:00 -0700417static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
418{
419 void __iomem *reg = bank->base;
Imre Deak99c47702006-06-26 16:16:07 -0700420 u32 l;
Kevin Hilmanc390aad2011-04-21 09:33:36 -0700421 u32 mask = (1 << bank->width) - 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700422
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700423 reg += bank->regs->irqenable;
Imre Deak99c47702006-06-26 16:16:07 -0700424 l = __raw_readl(reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700425 if (bank->regs->irqenable_inv)
Imre Deak99c47702006-06-26 16:16:07 -0700426 l = ~l;
427 l &= mask;
428 return l;
Imre Deakea6dedd2006-06-26 16:16:00 -0700429}
430
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700431static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100432{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100433 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100434 u32 l;
435
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700436 if (bank->regs->set_irqenable) {
437 reg += bank->regs->set_irqenable;
438 l = gpio_mask;
439 } else {
440 reg += bank->regs->irqenable;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100441 l = __raw_readl(reg);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700442 if (bank->regs->irqenable_inv)
443 l &= ~gpio_mask;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100444 else
445 l |= gpio_mask;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100446 }
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700447
448 __raw_writel(l, reg);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530449 bank->context.irqenable1 = l;
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700450}
451
452static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
453{
454 void __iomem *reg = bank->base;
455 u32 l;
456
457 if (bank->regs->clr_irqenable) {
458 reg += bank->regs->clr_irqenable;
459 l = gpio_mask;
460 } else {
461 reg += bank->regs->irqenable;
462 l = __raw_readl(reg);
463 if (bank->regs->irqenable_inv)
464 l |= gpio_mask;
465 else
466 l &= ~gpio_mask;
467 }
468
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100469 __raw_writel(l, reg);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530470 bank->context.irqenable1 = l;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100471}
472
473static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
474{
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700475 _enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100476}
477
Tony Lindgren92105bb2005-09-07 17:20:26 +0100478/*
479 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
480 * 1510 does not seem to have a wake-up register. If JTAG is connected
481 * to the target, system will wake up always on GPIO events. While
482 * system is running all registered GPIO interrupts need to have wake-up
483 * enabled. When system is suspended, only selected GPIO interrupts need
484 * to have wake-up enabled.
485 */
486static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
487{
Kevin Hilmanf64ad1a2011-04-22 09:45:27 -0700488 u32 gpio_bit = GPIO_BIT(bank, gpio);
489 unsigned long flags;
David Brownella6472532008-03-03 04:33:30 -0800490
Kevin Hilmanf64ad1a2011-04-22 09:45:27 -0700491 if (bank->non_wakeup_gpios & gpio_bit) {
492 dev_err(bank->dev,
493 "Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100494 return -EINVAL;
495 }
Kevin Hilmanf64ad1a2011-04-22 09:45:27 -0700496
497 spin_lock_irqsave(&bank->lock, flags);
498 if (enable)
499 bank->suspend_wakeup |= gpio_bit;
500 else
501 bank->suspend_wakeup &= ~gpio_bit;
502
503 spin_unlock_irqrestore(&bank->lock, flags);
504
505 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100506}
507
Tony Lindgren4196dd62006-09-25 12:41:38 +0300508static void _reset_gpio(struct gpio_bank *bank, int gpio)
509{
Kevin Hilman129fd222011-04-22 07:59:07 -0700510 _set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
Tony Lindgren4196dd62006-09-25 12:41:38 +0300511 _set_gpio_irqenable(bank, gpio, 0);
512 _clear_gpio_irqstatus(bank, gpio);
Kevin Hilman129fd222011-04-22 07:59:07 -0700513 _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
Tony Lindgren4196dd62006-09-25 12:41:38 +0300514}
515
Tony Lindgren92105bb2005-09-07 17:20:26 +0100516/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
Lennert Buytenheke9191022010-11-29 11:17:17 +0100517static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100518{
Lennert Buytenheke9191022010-11-29 11:17:17 +0100519 unsigned int gpio = d->irq - IH_GPIO_BASE;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100520 struct gpio_bank *bank;
521 int retval;
522
Lennert Buytenheke9191022010-11-29 11:17:17 +0100523 bank = irq_data_get_irq_chip_data(d);
Kevin Hilmanf64ad1a2011-04-22 09:45:27 -0700524 retval = _set_gpio_wakeup(bank, gpio, enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100525
526 return retval;
527}
528
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800529static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100530{
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800531 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
David Brownella6472532008-03-03 04:33:30 -0800532 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100533
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530534 /*
535 * If this is the first gpio_request for the bank,
536 * enable the bank module.
537 */
538 if (!bank->mod_usage)
539 pm_runtime_get_sync(bank->dev);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100540
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530541 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren4196dd62006-09-25 12:41:38 +0300542 /* Set trigger to none. You need to enable the desired trigger with
543 * request_irq() or set_irq_type().
544 */
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800545 _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100546
Charulatha Vfad96ea2011-05-25 11:23:50 +0530547 if (bank->regs->pinctrl) {
548 void __iomem *reg = bank->base + bank->regs->pinctrl;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100549
Tony Lindgren92105bb2005-09-07 17:20:26 +0100550 /* Claim the pin for MPU */
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800551 __raw_writel(__raw_readl(reg) | (1 << offset), reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100552 }
Charulatha Vfad96ea2011-05-25 11:23:50 +0530553
Charulatha Vc8eef652011-05-02 15:21:42 +0530554 if (bank->regs->ctrl && !bank->mod_usage) {
555 void __iomem *reg = bank->base + bank->regs->ctrl;
556 u32 ctrl;
Charulatha V9f096862010-05-14 12:05:27 -0700557
Charulatha Vc8eef652011-05-02 15:21:42 +0530558 ctrl = __raw_readl(reg);
559 /* Module is enabled, clocks are not gated */
560 ctrl &= ~GPIO_MOD_CTRL_BIT;
561 __raw_writel(ctrl, reg);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530562 bank->context.ctrl = ctrl;
Charulatha V058af1e2009-11-22 10:11:25 -0800563 }
Charulatha Vc8eef652011-05-02 15:21:42 +0530564
565 bank->mod_usage |= 1 << offset;
566
David Brownella6472532008-03-03 04:33:30 -0800567 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100568
569 return 0;
570}
571
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800572static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100573{
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800574 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
Tarun Kanti DebBarma6ed87c52011-09-13 14:41:44 +0530575 void __iomem *base = bank->base;
David Brownella6472532008-03-03 04:33:30 -0800576 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100577
David Brownella6472532008-03-03 04:33:30 -0800578 spin_lock_irqsave(&bank->lock, flags);
Tarun Kanti DebBarma6ed87c52011-09-13 14:41:44 +0530579
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530580 if (bank->regs->wkup_en) {
Tony Lindgren92105bb2005-09-07 17:20:26 +0100581 /* Disable wake-up during idle for dynamic tick */
Tarun Kanti DebBarma6ed87c52011-09-13 14:41:44 +0530582 _gpio_rmw(base, bank->regs->wkup_en, 1 << offset, 0);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530583 bank->context.wake_en =
584 __raw_readl(bank->base + bank->regs->wkup_en);
585 }
Tarun Kanti DebBarma6ed87c52011-09-13 14:41:44 +0530586
Charulatha Vc8eef652011-05-02 15:21:42 +0530587 bank->mod_usage &= ~(1 << offset);
Charulatha V9f096862010-05-14 12:05:27 -0700588
Charulatha Vc8eef652011-05-02 15:21:42 +0530589 if (bank->regs->ctrl && !bank->mod_usage) {
590 void __iomem *reg = bank->base + bank->regs->ctrl;
591 u32 ctrl;
592
593 ctrl = __raw_readl(reg);
594 /* Module is disabled, clocks are gated */
595 ctrl |= GPIO_MOD_CTRL_BIT;
596 __raw_writel(ctrl, reg);
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +0530597 bank->context.ctrl = ctrl;
Charulatha V058af1e2009-11-22 10:11:25 -0800598 }
Charulatha Vc8eef652011-05-02 15:21:42 +0530599
Jarkko Nikula3ff164e2008-12-10 17:35:27 -0800600 _reset_gpio(bank, bank->chip.base + offset);
David Brownella6472532008-03-03 04:33:30 -0800601 spin_unlock_irqrestore(&bank->lock, flags);
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530602
603 /*
604 * If this is the last gpio to be freed in the bank,
605 * disable the bank module.
606 */
607 if (!bank->mod_usage)
608 pm_runtime_put(bank->dev);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100609}
610
611/*
612 * We need to unmask the GPIO bank interrupt as soon as possible to
613 * avoid missing GPIO interrupts for other lines in the bank.
614 * Then we need to mask-read-clear-unmask the triggered GPIO lines
615 * in the bank to avoid missing nested interrupts for a GPIO line.
616 * If we wait to unmask individual GPIO lines in the bank after the
617 * line's interrupt handler has been run, we may miss some nested
618 * interrupts.
619 */
Russell King10dd5ce2006-11-23 11:41:32 +0000620static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100621{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100622 void __iomem *isr_reg = NULL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100623 u32 isr;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800624 unsigned int gpio_irq, gpio_index;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100625 struct gpio_bank *bank;
Imre Deakea6dedd2006-06-26 16:16:00 -0700626 u32 retrigger = 0;
627 int unmasked = 0;
Will Deaconee144182011-02-21 13:46:08 +0000628 struct irq_chip *chip = irq_desc_get_chip(desc);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100629
Will Deaconee144182011-02-21 13:46:08 +0000630 chained_irq_enter(chip, desc);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100631
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100632 bank = irq_get_handler_data(irq);
Kevin Hilmaneef4bec2011-04-21 09:17:35 -0700633 isr_reg = bank->base + bank->regs->irqstatus;
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530634 pm_runtime_get_sync(bank->dev);
Evgeny Kuznetsovb1cc4c52010-12-07 16:25:40 -0800635
636 if (WARN_ON(!isr_reg))
637 goto exit;
638
Tony Lindgren92105bb2005-09-07 17:20:26 +0100639 while(1) {
Tony Lindgren6e60e792006-04-02 17:46:23 +0100640 u32 isr_saved, level_mask = 0;
Imre Deakea6dedd2006-06-26 16:16:00 -0700641 u32 enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100642
Imre Deakea6dedd2006-06-26 16:16:00 -0700643 enabled = _get_gpio_irqbank_mask(bank);
644 isr_saved = isr = __raw_readl(isr_reg) & enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100645
Tarun Kanti DebBarma9ea14d82011-08-30 15:05:44 +0530646 if (bank->level_mask)
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800647 level_mask = bank->level_mask & enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +0100648
649 /* clear edge sensitive interrupts before handler(s) are
650 called so that we don't miss any interrupt occurred while
651 executing them */
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700652 _disable_gpio_irqbank(bank, isr_saved & ~level_mask);
Tony Lindgren6e60e792006-04-02 17:46:23 +0100653 _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
Kevin Hilman28f3b5a2011-04-21 09:53:06 -0700654 _enable_gpio_irqbank(bank, isr_saved & ~level_mask);
Tony Lindgren6e60e792006-04-02 17:46:23 +0100655
656 /* if there is only edge sensitive GPIO pin interrupts
657 configured, we could unmask GPIO bank interrupt immediately */
Imre Deakea6dedd2006-06-26 16:16:00 -0700658 if (!level_mask && !unmasked) {
659 unmasked = 1;
Will Deaconee144182011-02-21 13:46:08 +0000660 chained_irq_exit(chip, desc);
Imre Deakea6dedd2006-06-26 16:16:00 -0700661 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100662
Imre Deakea6dedd2006-06-26 16:16:00 -0700663 isr |= retrigger;
664 retrigger = 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100665 if (!isr)
666 break;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100667
Tony Lindgren92105bb2005-09-07 17:20:26 +0100668 gpio_irq = bank->virtual_irq_start;
669 for (; isr != 0; isr >>= 1, gpio_irq++) {
Kevin Hilman129fd222011-04-22 07:59:07 -0700670 gpio_index = GPIO_INDEX(bank, irq_to_gpio(gpio_irq));
Cory Maccarrone4318f362010-01-08 10:29:04 -0800671
Tony Lindgren92105bb2005-09-07 17:20:26 +0100672 if (!(isr & 1))
673 continue;
Thomas Gleixner29454dd2006-07-03 02:22:22 +0200674
Cory Maccarrone4318f362010-01-08 10:29:04 -0800675 /*
676 * Some chips can't respond to both rising and falling
677 * at the same time. If this irq was requested with
678 * both flags, we need to flip the ICR data for the IRQ
679 * to respond to the IRQ for the opposite direction.
680 * This will be indicated in the bank toggle_mask.
681 */
682 if (bank->toggle_mask & (1 << gpio_index))
683 _toggle_gpio_edge_triggering(bank, gpio_index);
Cory Maccarrone4318f362010-01-08 10:29:04 -0800684
Dmitry Baryshkovd8aa0252008-10-09 13:36:24 +0100685 generic_handle_irq(gpio_irq);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100686 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000687 }
Imre Deakea6dedd2006-06-26 16:16:00 -0700688 /* if bank has any level sensitive GPIO pin interrupt
689 configured, we must unmask the bank interrupt only after
690 handler(s) are executed in order to avoid spurious bank
691 interrupt */
Evgeny Kuznetsovb1cc4c52010-12-07 16:25:40 -0800692exit:
Imre Deakea6dedd2006-06-26 16:16:00 -0700693 if (!unmasked)
Will Deaconee144182011-02-21 13:46:08 +0000694 chained_irq_exit(chip, desc);
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +0530695 pm_runtime_put(bank->dev);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100696}
697
Lennert Buytenheke9191022010-11-29 11:17:17 +0100698static void gpio_irq_shutdown(struct irq_data *d)
Tony Lindgren4196dd62006-09-25 12:41:38 +0300699{
Lennert Buytenheke9191022010-11-29 11:17:17 +0100700 unsigned int gpio = d->irq - IH_GPIO_BASE;
701 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
Colin Cross85ec7b92011-06-06 13:38:18 -0700702 unsigned long flags;
Tony Lindgren4196dd62006-09-25 12:41:38 +0300703
Colin Cross85ec7b92011-06-06 13:38:18 -0700704 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren4196dd62006-09-25 12:41:38 +0300705 _reset_gpio(bank, gpio);
Colin Cross85ec7b92011-06-06 13:38:18 -0700706 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren4196dd62006-09-25 12:41:38 +0300707}
708
Lennert Buytenheke9191022010-11-29 11:17:17 +0100709static void gpio_ack_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100710{
Lennert Buytenheke9191022010-11-29 11:17:17 +0100711 unsigned int gpio = d->irq - IH_GPIO_BASE;
712 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100713
714 _clear_gpio_irqstatus(bank, gpio);
715}
716
Lennert Buytenheke9191022010-11-29 11:17:17 +0100717static void gpio_mask_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100718{
Lennert Buytenheke9191022010-11-29 11:17:17 +0100719 unsigned int gpio = d->irq - IH_GPIO_BASE;
720 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
Colin Cross85ec7b92011-06-06 13:38:18 -0700721 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100722
Colin Cross85ec7b92011-06-06 13:38:18 -0700723 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100724 _set_gpio_irqenable(bank, gpio, 0);
Kevin Hilman129fd222011-04-22 07:59:07 -0700725 _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
Colin Cross85ec7b92011-06-06 13:38:18 -0700726 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100727}
728
Lennert Buytenheke9191022010-11-29 11:17:17 +0100729static void gpio_unmask_irq(struct irq_data *d)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100730{
Lennert Buytenheke9191022010-11-29 11:17:17 +0100731 unsigned int gpio = d->irq - IH_GPIO_BASE;
732 struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
Kevin Hilman129fd222011-04-22 07:59:07 -0700733 unsigned int irq_mask = GPIO_BIT(bank, gpio);
Thomas Gleixner8c04a172011-03-24 12:40:15 +0100734 u32 trigger = irqd_get_trigger_type(d);
Colin Cross85ec7b92011-06-06 13:38:18 -0700735 unsigned long flags;
Kevin Hilman55b60192009-06-04 15:57:10 -0700736
Colin Cross85ec7b92011-06-06 13:38:18 -0700737 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilman55b60192009-06-04 15:57:10 -0700738 if (trigger)
Kevin Hilman129fd222011-04-22 07:59:07 -0700739 _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800740
741 /* For level-triggered GPIOs, the clearing must be done after
742 * the HW source is cleared, thus after the handler has run */
743 if (bank->level_mask & irq_mask) {
744 _set_gpio_irqenable(bank, gpio, 0);
745 _clear_gpio_irqstatus(bank, gpio);
746 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100747
Kevin Hilman4de8c752008-01-16 21:56:14 -0800748 _set_gpio_irqenable(bank, gpio, 1);
Colin Cross85ec7b92011-06-06 13:38:18 -0700749 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100750}
751
David Brownelle5c56ed2006-12-06 17:13:59 -0800752static struct irq_chip gpio_irq_chip = {
753 .name = "GPIO",
Lennert Buytenheke9191022010-11-29 11:17:17 +0100754 .irq_shutdown = gpio_irq_shutdown,
755 .irq_ack = gpio_ack_irq,
756 .irq_mask = gpio_mask_irq,
757 .irq_unmask = gpio_unmask_irq,
758 .irq_set_type = gpio_irq_type,
759 .irq_set_wake = gpio_wake_enable,
David Brownelle5c56ed2006-12-06 17:13:59 -0800760};
761
762/*---------------------------------------------------------------------*/
763
Magnus Damm79ee0312009-07-08 13:22:04 +0200764static int omap_mpuio_suspend_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -0800765{
Magnus Damm79ee0312009-07-08 13:22:04 +0200766 struct platform_device *pdev = to_platform_device(dev);
David Brownell11a78b72006-12-06 17:14:11 -0800767 struct gpio_bank *bank = platform_get_drvdata(pdev);
Tony Lindgren5de62b82010-12-07 16:26:58 -0800768 void __iomem *mask_reg = bank->base +
769 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
David Brownella6472532008-03-03 04:33:30 -0800770 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -0800771
David Brownella6472532008-03-03 04:33:30 -0800772 spin_lock_irqsave(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -0800773 bank->saved_wakeup = __raw_readl(mask_reg);
774 __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
David Brownella6472532008-03-03 04:33:30 -0800775 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -0800776
777 return 0;
778}
779
Magnus Damm79ee0312009-07-08 13:22:04 +0200780static int omap_mpuio_resume_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -0800781{
Magnus Damm79ee0312009-07-08 13:22:04 +0200782 struct platform_device *pdev = to_platform_device(dev);
David Brownell11a78b72006-12-06 17:14:11 -0800783 struct gpio_bank *bank = platform_get_drvdata(pdev);
Tony Lindgren5de62b82010-12-07 16:26:58 -0800784 void __iomem *mask_reg = bank->base +
785 OMAP_MPUIO_GPIO_MASKIT / bank->stride;
David Brownella6472532008-03-03 04:33:30 -0800786 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -0800787
David Brownella6472532008-03-03 04:33:30 -0800788 spin_lock_irqsave(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -0800789 __raw_writel(bank->saved_wakeup, mask_reg);
David Brownella6472532008-03-03 04:33:30 -0800790 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -0800791
792 return 0;
793}
794
Alexey Dobriyan47145212009-12-14 18:00:08 -0800795static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
Magnus Damm79ee0312009-07-08 13:22:04 +0200796 .suspend_noirq = omap_mpuio_suspend_noirq,
797 .resume_noirq = omap_mpuio_resume_noirq,
798};
799
Rafael J. Wysocki3c437ff2011-04-22 22:02:46 +0200800/* use platform_driver for this. */
David Brownell11a78b72006-12-06 17:14:11 -0800801static struct platform_driver omap_mpuio_driver = {
David Brownell11a78b72006-12-06 17:14:11 -0800802 .driver = {
803 .name = "mpuio",
Magnus Damm79ee0312009-07-08 13:22:04 +0200804 .pm = &omap_mpuio_dev_pm_ops,
David Brownell11a78b72006-12-06 17:14:11 -0800805 },
806};
807
808static struct platform_device omap_mpuio_device = {
809 .name = "mpuio",
810 .id = -1,
811 .dev = {
812 .driver = &omap_mpuio_driver.driver,
813 }
814 /* could list the /proc/iomem resources */
815};
816
Charulatha V03e128c2011-05-05 19:58:01 +0530817static inline void mpuio_init(struct gpio_bank *bank)
David Brownell11a78b72006-12-06 17:14:11 -0800818{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800819 platform_set_drvdata(&omap_mpuio_device, bank);
David Brownellfcf126d2007-04-02 12:46:47 -0700820
David Brownell11a78b72006-12-06 17:14:11 -0800821 if (platform_driver_register(&omap_mpuio_driver) == 0)
822 (void) platform_device_register(&omap_mpuio_device);
823}
824
David Brownelle5c56ed2006-12-06 17:13:59 -0800825/*---------------------------------------------------------------------*/
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100826
David Brownell52e31342008-03-03 12:43:23 -0800827static int gpio_input(struct gpio_chip *chip, unsigned offset)
828{
829 struct gpio_bank *bank;
830 unsigned long flags;
831
832 bank = container_of(chip, struct gpio_bank, chip);
833 spin_lock_irqsave(&bank->lock, flags);
834 _set_gpio_direction(bank, offset, 1);
835 spin_unlock_irqrestore(&bank->lock, flags);
836 return 0;
837}
838
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300839static int gpio_is_input(struct gpio_bank *bank, int mask)
840{
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700841 void __iomem *reg = bank->base + bank->regs->direction;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300842
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300843 return __raw_readl(reg) & mask;
844}
845
David Brownell52e31342008-03-03 12:43:23 -0800846static int gpio_get(struct gpio_chip *chip, unsigned offset)
847{
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300848 struct gpio_bank *bank;
849 void __iomem *reg;
850 int gpio;
851 u32 mask;
852
853 gpio = chip->base + offset;
Charulatha Va8be8da2011-04-22 16:38:16 +0530854 bank = container_of(chip, struct gpio_bank, chip);
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300855 reg = bank->base;
Kevin Hilman129fd222011-04-22 07:59:07 -0700856 mask = GPIO_BIT(bank, gpio);
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300857
858 if (gpio_is_input(bank, mask))
859 return _get_gpio_datain(bank, gpio);
860 else
861 return _get_gpio_dataout(bank, gpio);
David Brownell52e31342008-03-03 12:43:23 -0800862}
863
864static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
865{
866 struct gpio_bank *bank;
867 unsigned long flags;
868
869 bank = container_of(chip, struct gpio_bank, chip);
870 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700871 bank->set_dataout(bank, offset, value);
David Brownell52e31342008-03-03 12:43:23 -0800872 _set_gpio_direction(bank, offset, 0);
873 spin_unlock_irqrestore(&bank->lock, flags);
874 return 0;
875}
876
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700877static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
878 unsigned debounce)
879{
880 struct gpio_bank *bank;
881 unsigned long flags;
882
883 bank = container_of(chip, struct gpio_bank, chip);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800884
885 if (!bank->dbck) {
886 bank->dbck = clk_get(bank->dev, "dbclk");
887 if (IS_ERR(bank->dbck))
888 dev_err(bank->dev, "Could not get gpio dbck\n");
889 }
890
Felipe Balbi168ef3d2010-05-26 14:42:23 -0700891 spin_lock_irqsave(&bank->lock, flags);
892 _set_gpio_debounce(bank, offset, debounce);
893 spin_unlock_irqrestore(&bank->lock, flags);
894
895 return 0;
896}
897
David Brownell52e31342008-03-03 12:43:23 -0800898static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
899{
900 struct gpio_bank *bank;
901 unsigned long flags;
902
903 bank = container_of(chip, struct gpio_bank, chip);
904 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanfa87931a2011-04-20 16:31:23 -0700905 bank->set_dataout(bank, offset, value);
David Brownell52e31342008-03-03 12:43:23 -0800906 spin_unlock_irqrestore(&bank->lock, flags);
907}
908
David Brownella007b702008-12-10 17:35:25 -0800909static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
910{
911 struct gpio_bank *bank;
912
913 bank = container_of(chip, struct gpio_bank, chip);
914 return bank->virtual_irq_start + offset;
915}
916
David Brownell52e31342008-03-03 12:43:23 -0800917/*---------------------------------------------------------------------*/
918
Tony Lindgren9a748052010-12-07 16:26:56 -0800919static void __init omap_gpio_show_rev(struct gpio_bank *bank)
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700920{
Kevin Hilmane5ff4442011-04-22 14:37:16 -0700921 static bool called;
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700922 u32 rev;
923
Kevin Hilmane5ff4442011-04-22 14:37:16 -0700924 if (called || bank->regs->revision == USHRT_MAX)
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700925 return;
926
Kevin Hilmane5ff4442011-04-22 14:37:16 -0700927 rev = __raw_readw(bank->base + bank->regs->revision);
928 pr_info("OMAP GPIO hardware version %d.%d\n",
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700929 (rev >> 4) & 0x0f, rev & 0x0f);
Kevin Hilmane5ff4442011-04-22 14:37:16 -0700930
931 called = true;
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700932}
933
David Brownell8ba55c52008-02-26 11:10:50 -0800934/* This lock class tells lockdep that GPIO irqs are in a different
935 * category than their parents, so it won't report false recursion.
936 */
937static struct lock_class_key gpio_lock_class;
938
Charulatha V03e128c2011-05-05 19:58:01 +0530939static void omap_gpio_mod_init(struct gpio_bank *bank)
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800940{
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +0530941 void __iomem *base = bank->base;
942 u32 l = 0xffffffff;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800943
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +0530944 if (bank->width == 16)
945 l = 0xffff;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800946
Charulatha Vd0d665a2011-08-31 00:02:21 +0530947 if (bank->is_mpuio) {
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +0530948 __raw_writel(l, bank->base + bank->regs->irqenable);
949 return;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800950 }
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +0530951
952 _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->irqenable_inv);
953 _gpio_rmw(base, bank->regs->irqstatus, l,
954 bank->regs->irqenable_inv == false);
955 _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->debounce_en != 0);
956 _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->ctrl != 0);
957 if (bank->regs->debounce_en)
958 _gpio_rmw(base, bank->regs->debounce_en, 0, 1);
959
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +0530960 /* Save OE default value (0xffffffff) in the context */
961 bank->context.oe = __raw_readl(bank->base + bank->regs->direction);
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +0530962 /* Initialize interface clk ungated, module enabled */
963 if (bank->regs->ctrl)
964 _gpio_rmw(base, bank->regs->ctrl, 0, 1);
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800965}
966
Kevin Hilmanf8b46b52011-04-21 13:23:34 -0700967static __init void
968omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
969 unsigned int num)
970{
971 struct irq_chip_generic *gc;
972 struct irq_chip_type *ct;
973
974 gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
975 handle_simple_irq);
Todd Poynor83233742011-07-18 07:43:14 -0700976 if (!gc) {
977 dev_err(bank->dev, "Memory alloc failed for gc\n");
978 return;
979 }
980
Kevin Hilmanf8b46b52011-04-21 13:23:34 -0700981 ct = gc->chip_types;
982
983 /* NOTE: No ack required, reading IRQ status clears it. */
984 ct->chip.irq_mask = irq_gc_mask_set_bit;
985 ct->chip.irq_unmask = irq_gc_mask_clr_bit;
986 ct->chip.irq_set_type = gpio_irq_type;
Tarun Kanti DebBarma6ed87c52011-09-13 14:41:44 +0530987
988 if (bank->regs->wkup_en)
Kevin Hilmanf8b46b52011-04-21 13:23:34 -0700989 ct->chip.irq_set_wake = gpio_wake_enable,
990
991 ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
992 irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
993 IRQ_NOREQUEST | IRQ_NOPROBE, 0);
994}
995
Russell Kingd52b31d2011-05-27 13:56:12 -0700996static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800997{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -0800998 int j;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -0800999 static int gpio;
1000
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001001 /*
1002 * REVISIT eventually switch from OMAP-specific gpio structs
1003 * over to the generic ones
1004 */
1005 bank->chip.request = omap_gpio_request;
1006 bank->chip.free = omap_gpio_free;
1007 bank->chip.direction_input = gpio_input;
1008 bank->chip.get = gpio_get;
1009 bank->chip.direction_output = gpio_output;
1010 bank->chip.set_debounce = gpio_debounce;
1011 bank->chip.set = gpio_set;
1012 bank->chip.to_irq = gpio_2irq;
Charulatha Vd0d665a2011-08-31 00:02:21 +05301013 if (bank->is_mpuio) {
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001014 bank->chip.label = "mpuio";
Tarun Kanti DebBarma6ed87c52011-09-13 14:41:44 +05301015 if (bank->regs->wkup_en)
1016 bank->chip.dev = &omap_mpuio_device.dev;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001017 bank->chip.base = OMAP_MPUIO(0);
1018 } else {
1019 bank->chip.label = "gpio";
1020 bank->chip.base = gpio;
Kevin Hilmand5f46242011-04-21 09:23:00 -07001021 gpio += bank->width;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001022 }
Kevin Hilmand5f46242011-04-21 09:23:00 -07001023 bank->chip.ngpio = bank->width;
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001024
1025 gpiochip_add(&bank->chip);
1026
1027 for (j = bank->virtual_irq_start;
Kevin Hilmand5f46242011-04-21 09:23:00 -07001028 j < bank->virtual_irq_start + bank->width; j++) {
Thomas Gleixner1475b852011-03-22 17:11:09 +01001029 irq_set_lockdep_class(j, &gpio_lock_class);
Thomas Gleixner6845664a2011-03-24 13:25:22 +01001030 irq_set_chip_data(j, bank);
Charulatha Vd0d665a2011-08-31 00:02:21 +05301031 if (bank->is_mpuio) {
Kevin Hilmanf8b46b52011-04-21 13:23:34 -07001032 omap_mpuio_alloc_gc(bank, j, bank->width);
1033 } else {
Thomas Gleixner6845664a2011-03-24 13:25:22 +01001034 irq_set_chip(j, &gpio_irq_chip);
Kevin Hilmanf8b46b52011-04-21 13:23:34 -07001035 irq_set_handler(j, handle_simple_irq);
1036 set_irq_flags(j, IRQF_VALID);
1037 }
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001038 }
Thomas Gleixner6845664a2011-03-24 13:25:22 +01001039 irq_set_chained_handler(bank->irq, gpio_irq_handler);
1040 irq_set_handler_data(bank->irq, bank);
Varadarajan, Charulatha2fae7fb2010-12-07 16:26:55 -08001041}
1042
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001043static int __devinit omap_gpio_probe(struct platform_device *pdev)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001044{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001045 struct omap_gpio_platform_data *pdata;
1046 struct resource *res;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001047 struct gpio_bank *bank;
Charulatha V03e128c2011-05-05 19:58:01 +05301048 int ret = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001049
Charulatha V03e128c2011-05-05 19:58:01 +05301050 if (!pdev->dev.platform_data) {
1051 ret = -EINVAL;
1052 goto err_exit;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001053 }
1054
Charulatha V03e128c2011-05-05 19:58:01 +05301055 bank = kzalloc(sizeof(struct gpio_bank), GFP_KERNEL);
1056 if (!bank) {
1057 dev_err(&pdev->dev, "Memory alloc failed for gpio_bank\n");
1058 ret = -ENOMEM;
1059 goto err_exit;
1060 }
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001061
1062 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1063 if (unlikely(!res)) {
Charulatha V03e128c2011-05-05 19:58:01 +05301064 dev_err(&pdev->dev, "GPIO Bank %i Invalid IRQ resource\n",
1065 pdev->id);
1066 ret = -ENODEV;
1067 goto err_free;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001068 }
1069
1070 bank->irq = res->start;
Charulatha V03e128c2011-05-05 19:58:01 +05301071 bank->id = pdev->id;
1072
1073 pdata = pdev->dev.platform_data;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001074 bank->virtual_irq_start = pdata->virtual_irq_start;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001075 bank->dev = &pdev->dev;
1076 bank->dbck_flag = pdata->dbck_flag;
Tony Lindgren5de62b82010-12-07 16:26:58 -08001077 bank->stride = pdata->bank_stride;
Kevin Hilmand5f46242011-04-21 09:23:00 -07001078 bank->width = pdata->bank_width;
Charulatha Vd0d665a2011-08-31 00:02:21 +05301079 bank->is_mpuio = pdata->is_mpuio;
Charulatha V803a2432011-05-05 17:04:12 +05301080 bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
Charulatha V0cde8d02011-05-05 20:15:16 +05301081 bank->loses_context = pdata->loses_context;
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301082 bank->get_context_loss_count = pdata->get_context_loss_count;
Kevin Hilmanfa87931a2011-04-20 16:31:23 -07001083 bank->regs = pdata->regs;
1084
1085 if (bank->regs->set_dataout && bank->regs->clr_dataout)
1086 bank->set_dataout = _set_gpio_dataout_reg;
1087 else
1088 bank->set_dataout = _set_gpio_dataout_mask;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001089
1090 spin_lock_init(&bank->lock);
1091
1092 /* Static mapping, never released */
1093 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1094 if (unlikely(!res)) {
Charulatha V03e128c2011-05-05 19:58:01 +05301095 dev_err(&pdev->dev, "GPIO Bank %i Invalid mem resource\n",
1096 pdev->id);
1097 ret = -ENODEV;
1098 goto err_free;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001099 }
1100
1101 bank->base = ioremap(res->start, resource_size(res));
1102 if (!bank->base) {
Charulatha V03e128c2011-05-05 19:58:01 +05301103 dev_err(&pdev->dev, "Could not ioremap gpio bank%i\n",
1104 pdev->id);
1105 ret = -ENOMEM;
1106 goto err_free;
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001107 }
1108
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301109 platform_set_drvdata(pdev, bank);
1110
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001111 pm_runtime_enable(bank->dev);
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301112 pm_runtime_irq_safe(bank->dev);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001113 pm_runtime_get_sync(bank->dev);
1114
Charulatha Vd0d665a2011-08-31 00:02:21 +05301115 if (bank->is_mpuio)
Tarun Kanti DebBarmaab985f02011-09-13 15:12:05 +05301116 mpuio_init(bank);
1117
Charulatha V03e128c2011-05-05 19:58:01 +05301118 omap_gpio_mod_init(bank);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001119 omap_gpio_chip_init(bank);
Tony Lindgren9a748052010-12-07 16:26:56 -08001120 omap_gpio_show_rev(bank);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001121
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301122 pm_runtime_put(bank->dev);
1123
Charulatha V03e128c2011-05-05 19:58:01 +05301124 list_add_tail(&bank->node, &omap_gpio_list);
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001125
Charulatha V03e128c2011-05-05 19:58:01 +05301126 return ret;
1127
1128err_free:
1129 kfree(bank);
1130err_exit:
1131 return ret;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001132}
1133
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301134#ifdef CONFIG_ARCH_OMAP2PLUS
1135
1136#if defined(CONFIG_PM_SLEEP)
1137static int omap_gpio_suspend(struct device *dev)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001138{
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301139 struct platform_device *pdev = to_platform_device(dev);
1140 struct gpio_bank *bank = platform_get_drvdata(pdev);
1141 void __iomem *base = bank->base;
1142 void __iomem *wakeup_enable;
1143 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001144
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301145 if (!bank->mod_usage || !bank->loses_context)
1146 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001147
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301148 if (!bank->regs->wkup_en || !bank->suspend_wakeup)
1149 return 0;
Tarun Kanti DebBarma6ed87c52011-09-13 14:41:44 +05301150
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301151 wakeup_enable = bank->base + bank->regs->wkup_en;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001152
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301153 spin_lock_irqsave(&bank->lock, flags);
1154 bank->saved_wakeup = __raw_readl(wakeup_enable);
1155 _gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
1156 _gpio_rmw(base, bank->regs->wkup_en, bank->suspend_wakeup, 1);
1157 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001158
1159 return 0;
1160}
1161
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301162static int omap_gpio_resume(struct device *dev)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001163{
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301164 struct platform_device *pdev = to_platform_device(dev);
1165 struct gpio_bank *bank = platform_get_drvdata(pdev);
1166 void __iomem *base = bank->base;
1167 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001168
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301169 if (!bank->mod_usage || !bank->loses_context)
1170 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001171
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301172 if (!bank->regs->wkup_en || !bank->saved_wakeup)
1173 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001174
Tarun Kanti DebBarma065cd792011-11-24 01:48:52 +05301175 spin_lock_irqsave(&bank->lock, flags);
1176 _gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
1177 _gpio_rmw(base, bank->regs->wkup_en, bank->saved_wakeup, 1);
1178 spin_unlock_irqrestore(&bank->lock, flags);
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301179
1180 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001181}
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301182#endif /* CONFIG_PM_SLEEP */
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001183
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301184#if defined(CONFIG_PM_RUNTIME)
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301185static void omap_gpio_restore_context(struct gpio_bank *bank);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001186
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301187static int omap_gpio_runtime_suspend(struct device *dev)
1188{
1189 struct platform_device *pdev = to_platform_device(dev);
1190 struct gpio_bank *bank = platform_get_drvdata(pdev);
1191 u32 l1 = 0, l2 = 0;
1192 unsigned long flags;
1193
1194 spin_lock_irqsave(&bank->lock, flags);
1195 if (bank->power_mode != OFF_MODE) {
1196 bank->power_mode = 0;
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +05301197 goto update_gpio_context_count;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301198 }
1199 /*
1200 * If going to OFF, remove triggering for all
1201 * non-wakeup GPIOs. Otherwise spurious IRQs will be
1202 * generated. See OMAP2420 Errata item 1.101.
1203 */
1204 if (!(bank->enabled_non_wakeup_gpios))
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +05301205 goto update_gpio_context_count;
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301206
1207 bank->saved_datain = __raw_readl(bank->base +
1208 bank->regs->datain);
1209 l1 = __raw_readl(bank->base + bank->regs->fallingdetect);
1210 l2 = __raw_readl(bank->base + bank->regs->risingdetect);
1211
1212 bank->saved_fallingdetect = l1;
1213 bank->saved_risingdetect = l2;
1214 l1 &= ~bank->enabled_non_wakeup_gpios;
1215 l2 &= ~bank->enabled_non_wakeup_gpios;
1216
1217 __raw_writel(l1, bank->base + bank->regs->fallingdetect);
1218 __raw_writel(l2, bank->base + bank->regs->risingdetect);
1219
1220 bank->workaround_enabled = true;
1221
Tarun Kanti DebBarma41d87cb2011-11-15 12:52:38 +05301222update_gpio_context_count:
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301223 if (bank->get_context_loss_count)
1224 bank->context_loss_count =
1225 bank->get_context_loss_count(bank->dev);
1226
Tarun Kanti DebBarma72f83af2011-11-24 03:03:28 +05301227 _gpio_dbck_disable(bank);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301228 spin_unlock_irqrestore(&bank->lock, flags);
1229
1230 return 0;
1231}
1232
1233static int omap_gpio_runtime_resume(struct device *dev)
1234{
1235 struct platform_device *pdev = to_platform_device(dev);
1236 struct gpio_bank *bank = platform_get_drvdata(pdev);
1237 int context_lost_cnt_after;
1238 u32 l = 0, gen, gen0, gen1;
1239 unsigned long flags;
1240
1241 spin_lock_irqsave(&bank->lock, flags);
Tarun Kanti DebBarma72f83af2011-11-24 03:03:28 +05301242 _gpio_dbck_enable(bank);
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301243 if (!bank->enabled_non_wakeup_gpios || !bank->workaround_enabled) {
1244 spin_unlock_irqrestore(&bank->lock, flags);
1245 return 0;
1246 }
1247
1248 if (bank->get_context_loss_count) {
1249 context_lost_cnt_after =
1250 bank->get_context_loss_count(bank->dev);
1251 if (context_lost_cnt_after != bank->context_loss_count ||
1252 !context_lost_cnt_after) {
1253 omap_gpio_restore_context(bank);
1254 } else {
1255 spin_unlock_irqrestore(&bank->lock, flags);
1256 return 0;
1257 }
1258 }
1259
1260 __raw_writel(bank->saved_fallingdetect,
1261 bank->base + bank->regs->fallingdetect);
1262 __raw_writel(bank->saved_risingdetect,
1263 bank->base + bank->regs->risingdetect);
1264 l = __raw_readl(bank->base + bank->regs->datain);
1265
1266 /*
1267 * Check if any of the non-wakeup interrupt GPIOs have changed
1268 * state. If so, generate an IRQ by software. This is
1269 * horribly racy, but it's the best we can do to work around
1270 * this silicon bug.
1271 */
1272 l ^= bank->saved_datain;
1273 l &= bank->enabled_non_wakeup_gpios;
1274
1275 /*
1276 * No need to generate IRQs for the rising edge for gpio IRQs
1277 * configured with falling edge only; and vice versa.
1278 */
1279 gen0 = l & bank->saved_fallingdetect;
1280 gen0 &= bank->saved_datain;
1281
1282 gen1 = l & bank->saved_risingdetect;
1283 gen1 &= ~(bank->saved_datain);
1284
1285 /* FIXME: Consider GPIO IRQs with level detections properly! */
1286 gen = l & (~(bank->saved_fallingdetect) & ~(bank->saved_risingdetect));
1287 /* Consider all GPIO IRQs needed to be updated */
1288 gen |= gen0 | gen1;
1289
1290 if (gen) {
1291 u32 old0, old1;
1292
1293 old0 = __raw_readl(bank->base + bank->regs->leveldetect0);
1294 old1 = __raw_readl(bank->base + bank->regs->leveldetect1);
1295
1296 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
1297 __raw_writel(old0 | gen, bank->base +
1298 bank->regs->leveldetect0);
1299 __raw_writel(old1 | gen, bank->base +
1300 bank->regs->leveldetect1);
1301 }
1302
1303 if (cpu_is_omap44xx()) {
1304 __raw_writel(old0 | l, bank->base +
1305 bank->regs->leveldetect0);
1306 __raw_writel(old1 | l, bank->base +
1307 bank->regs->leveldetect1);
1308 }
1309 __raw_writel(old0, bank->base + bank->regs->leveldetect0);
1310 __raw_writel(old1, bank->base + bank->regs->leveldetect1);
1311 }
1312
1313 bank->workaround_enabled = false;
1314 spin_unlock_irqrestore(&bank->lock, flags);
1315
1316 return 0;
1317}
1318#endif /* CONFIG_PM_RUNTIME */
1319
1320void omap2_gpio_prepare_for_idle(int pwr_mode)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001321{
Charulatha V03e128c2011-05-05 19:58:01 +05301322 struct gpio_bank *bank;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001323
Charulatha V03e128c2011-05-05 19:58:01 +05301324 list_for_each_entry(bank, &omap_gpio_list, node) {
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301325 if (!bank->mod_usage || !bank->loses_context)
Charulatha V03e128c2011-05-05 19:58:01 +05301326 continue;
1327
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301328 bank->power_mode = pwr_mode;
1329
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301330 pm_runtime_put_sync_suspend(bank->dev);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001331 }
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001332}
1333
Kevin Hilman43ffcd92009-01-27 11:09:24 -08001334void omap2_gpio_resume_after_idle(void)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001335{
Charulatha V03e128c2011-05-05 19:58:01 +05301336 struct gpio_bank *bank;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001337
Charulatha V03e128c2011-05-05 19:58:01 +05301338 list_for_each_entry(bank, &omap_gpio_list, node) {
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301339 if (!bank->mod_usage || !bank->loses_context)
Charulatha V03e128c2011-05-05 19:58:01 +05301340 continue;
1341
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301342 pm_runtime_get_sync(bank->dev);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001343 }
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001344}
1345
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301346#if defined(CONFIG_PM_RUNTIME)
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301347static void omap_gpio_restore_context(struct gpio_bank *bank)
Rajendra Nayak40c670f2008-09-26 17:47:48 +05301348{
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301349 __raw_writel(bank->context.irqenable1,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301350 bank->base + bank->regs->irqenable);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301351 __raw_writel(bank->context.irqenable2,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301352 bank->base + bank->regs->irqenable2);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301353 __raw_writel(bank->context.wake_en,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301354 bank->base + bank->regs->wkup_en);
1355 __raw_writel(bank->context.ctrl, bank->base + bank->regs->ctrl);
1356 __raw_writel(bank->context.oe, bank->base + bank->regs->direction);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301357 __raw_writel(bank->context.leveldetect0,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301358 bank->base + bank->regs->leveldetect0);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301359 __raw_writel(bank->context.leveldetect1,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301360 bank->base + bank->regs->leveldetect1);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301361 __raw_writel(bank->context.risingdetect,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301362 bank->base + bank->regs->risingdetect);
Tarun Kanti DebBarma60a34372011-09-29 04:47:25 +05301363 __raw_writel(bank->context.fallingdetect,
Tarun Kanti DebBarmaae10f232011-08-30 15:24:27 +05301364 bank->base + bank->regs->fallingdetect);
1365 __raw_writel(bank->context.dataout, bank->base + bank->regs->dataout);
Rajendra Nayak40c670f2008-09-26 17:47:48 +05301366}
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301367#endif /* CONFIG_PM_RUNTIME */
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301368#else
1369#define omap_gpio_suspend NULL
1370#define omap_gpio_resume NULL
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301371#define omap_gpio_runtime_suspend NULL
1372#define omap_gpio_runtime_resume NULL
Rajendra Nayak40c670f2008-09-26 17:47:48 +05301373#endif
1374
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301375static const struct dev_pm_ops gpio_pm_ops = {
1376 SET_SYSTEM_SLEEP_PM_OPS(omap_gpio_suspend, omap_gpio_resume)
Tarun Kanti DebBarma2dc983c2011-11-24 02:44:29 +05301377 SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
1378 NULL)
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301379};
1380
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001381static struct platform_driver omap_gpio_driver = {
1382 .probe = omap_gpio_probe,
1383 .driver = {
1384 .name = "omap_gpio",
Tarun Kanti DebBarma55b93c32011-09-29 07:23:22 +05301385 .pm = &gpio_pm_ops,
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001386 },
1387};
1388
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001389/*
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001390 * gpio driver register needs to be done before
1391 * machine_init functions access gpio APIs.
1392 * Hence omap_gpio_drv_reg() is a postcore_initcall.
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001393 */
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001394static int __init omap_gpio_drv_reg(void)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001395{
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001396 return platform_driver_register(&omap_gpio_driver);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001397}
Varadarajan, Charulatha77640aa2010-12-07 16:26:57 -08001398postcore_initcall(omap_gpio_drv_reg);