blob: 8d3829a7319049575769e7140b0162af3a389676 [file] [log] [blame]
Arend van Spriel5b435de2011-10-05 13:19:03 +02001/*
2 * Copyright (c) 2010 Broadcom Corporation
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
11 * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
13 * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
14 * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 *
16 * File contents: support functions for PCI/PCIe
17 */
18
Joe Perches8505a7e2011-11-13 11:41:04 -080019#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
20
Arend van Spriel5b435de2011-10-05 13:19:03 +020021#include <linux/delay.h>
22#include <linux/pci.h>
23
24#include <defs.h>
25#include <chipcommon.h>
26#include <brcmu_utils.h>
27#include <brcm_hw_ids.h>
28#include <soc.h>
29#include "types.h"
30#include "pub.h"
31#include "pmu.h"
32#include "srom.h"
33#include "nicpci.h"
34#include "aiutils.h"
35
36/* slow_clk_ctl */
37 /* slow clock source mask */
38#define SCC_SS_MASK 0x00000007
39 /* source of slow clock is LPO */
40#define SCC_SS_LPO 0x00000000
41 /* source of slow clock is crystal */
42#define SCC_SS_XTAL 0x00000001
43 /* source of slow clock is PCI */
44#define SCC_SS_PCI 0x00000002
45 /* LPOFreqSel, 1: 160Khz, 0: 32KHz */
46#define SCC_LF 0x00000200
47 /* LPOPowerDown, 1: LPO is disabled, 0: LPO is enabled */
48#define SCC_LP 0x00000400
49 /* ForceSlowClk, 1: sb/cores running on slow clock, 0: power logic control */
50#define SCC_FS 0x00000800
51 /* IgnorePllOffReq, 1/0:
52 * power logic ignores/honors PLL clock disable requests from core
53 */
54#define SCC_IP 0x00001000
55 /* XtalControlEn, 1/0:
56 * power logic does/doesn't disable crystal when appropriate
57 */
58#define SCC_XC 0x00002000
59 /* XtalPU (RO), 1/0: crystal running/disabled */
60#define SCC_XP 0x00004000
61 /* ClockDivider (SlowClk = 1/(4+divisor)) */
62#define SCC_CD_MASK 0xffff0000
63#define SCC_CD_SHIFT 16
64
65/* system_clk_ctl */
66 /* ILPen: Enable Idle Low Power */
67#define SYCC_IE 0x00000001
68 /* ALPen: Enable Active Low Power */
69#define SYCC_AE 0x00000002
70 /* ForcePLLOn */
71#define SYCC_FP 0x00000004
72 /* Force ALP (or HT if ALPen is not set */
73#define SYCC_AR 0x00000008
74 /* Force HT */
75#define SYCC_HR 0x00000010
76 /* ClkDiv (ILP = 1/(4 * (divisor + 1)) */
77#define SYCC_CD_MASK 0xffff0000
78#define SYCC_CD_SHIFT 16
79
80#define CST4329_SPROM_OTP_SEL_MASK 0x00000003
81 /* OTP is powered up, use def. CIS, no SPROM */
82#define CST4329_DEFCIS_SEL 0
83 /* OTP is powered up, SPROM is present */
84#define CST4329_SPROM_SEL 1
85 /* OTP is powered up, no SPROM */
86#define CST4329_OTP_SEL 2
87 /* OTP is powered down, SPROM is present */
88#define CST4329_OTP_PWRDN 3
89
90#define CST4329_SPI_SDIO_MODE_MASK 0x00000004
91#define CST4329_SPI_SDIO_MODE_SHIFT 2
92
93/* 43224 chip-specific ChipControl register bits */
94#define CCTRL43224_GPIO_TOGGLE 0x8000
95 /* 12 mA drive strength */
96#define CCTRL_43224A0_12MA_LED_DRIVE 0x00F000F0
97 /* 12 mA drive strength for later 43224s */
98#define CCTRL_43224B0_12MA_LED_DRIVE 0xF0
99
100/* 43236 Chip specific ChipStatus register bits */
101#define CST43236_SFLASH_MASK 0x00000040
102#define CST43236_OTP_MASK 0x00000080
103#define CST43236_HSIC_MASK 0x00000100 /* USB/HSIC */
104#define CST43236_BP_CLK 0x00000200 /* 120/96Mbps */
105#define CST43236_BOOT_MASK 0x00001800
106#define CST43236_BOOT_SHIFT 11
107#define CST43236_BOOT_FROM_SRAM 0 /* boot from SRAM, ARM in reset */
108#define CST43236_BOOT_FROM_ROM 1 /* boot from ROM */
109#define CST43236_BOOT_FROM_FLASH 2 /* boot from FLASH */
110#define CST43236_BOOT_FROM_INVALID 3
111
112/* 4331 chip-specific ChipControl register bits */
113 /* 0 disable */
114#define CCTRL4331_BT_COEXIST (1<<0)
115 /* 0 SECI is disabled (JTAG functional) */
116#define CCTRL4331_SECI (1<<1)
117 /* 0 disable */
118#define CCTRL4331_EXT_LNA (1<<2)
119 /* sprom/gpio13-15 mux */
120#define CCTRL4331_SPROM_GPIO13_15 (1<<3)
121 /* 0 ext pa disable, 1 ext pa enabled */
122#define CCTRL4331_EXTPA_EN (1<<4)
123 /* set drive out GPIO_CLK on sprom_cs pin */
124#define CCTRL4331_GPIOCLK_ON_SPROMCS (1<<5)
125 /* use sprom_cs pin as PCIE mdio interface */
126#define CCTRL4331_PCIE_MDIO_ON_SPROMCS (1<<6)
127 /* aband extpa will be at gpio2/5 and sprom_dout */
128#define CCTRL4331_EXTPA_ON_GPIO2_5 (1<<7)
129 /* override core control on pipe_AuxClkEnable */
130#define CCTRL4331_OVR_PIPEAUXCLKEN (1<<8)
131 /* override core control on pipe_AuxPowerDown */
132#define CCTRL4331_OVR_PIPEAUXPWRDOWN (1<<9)
133 /* pcie_auxclkenable */
134#define CCTRL4331_PCIE_AUXCLKEN (1<<10)
135 /* pcie_pipe_pllpowerdown */
136#define CCTRL4331_PCIE_PIPE_PLLDOWN (1<<11)
137 /* enable bt_shd0 at gpio4 */
138#define CCTRL4331_BT_SHD0_ON_GPIO4 (1<<16)
139 /* enable bt_shd1 at gpio5 */
140#define CCTRL4331_BT_SHD1_ON_GPIO5 (1<<17)
141
142/* 4331 Chip specific ChipStatus register bits */
143 /* crystal frequency 20/40Mhz */
144#define CST4331_XTAL_FREQ 0x00000001
145#define CST4331_SPROM_PRESENT 0x00000002
146#define CST4331_OTP_PRESENT 0x00000004
147#define CST4331_LDO_RF 0x00000008
148#define CST4331_LDO_PAR 0x00000010
149
150/* 4319 chip-specific ChipStatus register bits */
151#define CST4319_SPI_CPULESSUSB 0x00000001
152#define CST4319_SPI_CLK_POL 0x00000002
153#define CST4319_SPI_CLK_PH 0x00000008
154 /* gpio [7:6], SDIO CIS selection */
155#define CST4319_SPROM_OTP_SEL_MASK 0x000000c0
156#define CST4319_SPROM_OTP_SEL_SHIFT 6
157 /* use default CIS, OTP is powered up */
158#define CST4319_DEFCIS_SEL 0x00000000
159 /* use SPROM, OTP is powered up */
160#define CST4319_SPROM_SEL 0x00000040
161 /* use OTP, OTP is powered up */
162#define CST4319_OTP_SEL 0x00000080
163 /* use SPROM, OTP is powered down */
164#define CST4319_OTP_PWRDN 0x000000c0
165 /* gpio [8], sdio/usb mode */
166#define CST4319_SDIO_USB_MODE 0x00000100
167#define CST4319_REMAP_SEL_MASK 0x00000600
168#define CST4319_ILPDIV_EN 0x00000800
169#define CST4319_XTAL_PD_POL 0x00001000
170#define CST4319_LPO_SEL 0x00002000
171#define CST4319_RES_INIT_MODE 0x0000c000
172 /* PALDO is configured with external PNP */
173#define CST4319_PALDO_EXTPNP 0x00010000
174#define CST4319_CBUCK_MODE_MASK 0x00060000
175#define CST4319_CBUCK_MODE_BURST 0x00020000
176#define CST4319_CBUCK_MODE_LPBURST 0x00060000
177#define CST4319_RCAL_VALID 0x01000000
178#define CST4319_RCAL_VALUE_MASK 0x3e000000
179#define CST4319_RCAL_VALUE_SHIFT 25
180
181/* 4336 chip-specific ChipStatus register bits */
182#define CST4336_SPI_MODE_MASK 0x00000001
183#define CST4336_SPROM_PRESENT 0x00000002
184#define CST4336_OTP_PRESENT 0x00000004
185#define CST4336_ARMREMAP_0 0x00000008
186#define CST4336_ILPDIV_EN_MASK 0x00000010
187#define CST4336_ILPDIV_EN_SHIFT 4
188#define CST4336_XTAL_PD_POL_MASK 0x00000020
189#define CST4336_XTAL_PD_POL_SHIFT 5
190#define CST4336_LPO_SEL_MASK 0x00000040
191#define CST4336_LPO_SEL_SHIFT 6
192#define CST4336_RES_INIT_MODE_MASK 0x00000180
193#define CST4336_RES_INIT_MODE_SHIFT 7
194#define CST4336_CBUCK_MODE_MASK 0x00000600
195#define CST4336_CBUCK_MODE_SHIFT 9
196
197/* 4313 chip-specific ChipStatus register bits */
198#define CST4313_SPROM_PRESENT 1
199#define CST4313_OTP_PRESENT 2
200#define CST4313_SPROM_OTP_SEL_MASK 0x00000002
201#define CST4313_SPROM_OTP_SEL_SHIFT 0
202
203/* 4313 Chip specific ChipControl register bits */
204 /* 12 mA drive strengh for later 4313 */
205#define CCTRL_4313_12MA_LED_DRIVE 0x00000007
206
207/* Manufacturer Ids */
208#define MFGID_ARM 0x43b
209#define MFGID_BRCM 0x4bf
210#define MFGID_MIPS 0x4a7
211
212/* Enumeration ROM registers */
213#define ER_EROMENTRY 0x000
214#define ER_REMAPCONTROL 0xe00
215#define ER_REMAPSELECT 0xe04
216#define ER_MASTERSELECT 0xe10
217#define ER_ITCR 0xf00
218#define ER_ITIP 0xf04
219
220/* Erom entries */
221#define ER_TAG 0xe
222#define ER_TAG1 0x6
223#define ER_VALID 1
224#define ER_CI 0
225#define ER_MP 2
226#define ER_ADD 4
227#define ER_END 0xe
228#define ER_BAD 0xffffffff
229
230/* EROM CompIdentA */
231#define CIA_MFG_MASK 0xfff00000
232#define CIA_MFG_SHIFT 20
233#define CIA_CID_MASK 0x000fff00
234#define CIA_CID_SHIFT 8
235#define CIA_CCL_MASK 0x000000f0
236#define CIA_CCL_SHIFT 4
237
238/* EROM CompIdentB */
239#define CIB_REV_MASK 0xff000000
240#define CIB_REV_SHIFT 24
241#define CIB_NSW_MASK 0x00f80000
242#define CIB_NSW_SHIFT 19
243#define CIB_NMW_MASK 0x0007c000
244#define CIB_NMW_SHIFT 14
245#define CIB_NSP_MASK 0x00003e00
246#define CIB_NSP_SHIFT 9
247#define CIB_NMP_MASK 0x000001f0
248#define CIB_NMP_SHIFT 4
249
250/* EROM AddrDesc */
251#define AD_ADDR_MASK 0xfffff000
252#define AD_SP_MASK 0x00000f00
253#define AD_SP_SHIFT 8
254#define AD_ST_MASK 0x000000c0
255#define AD_ST_SHIFT 6
256#define AD_ST_SLAVE 0x00000000
257#define AD_ST_BRIDGE 0x00000040
258#define AD_ST_SWRAP 0x00000080
259#define AD_ST_MWRAP 0x000000c0
260#define AD_SZ_MASK 0x00000030
261#define AD_SZ_SHIFT 4
262#define AD_SZ_4K 0x00000000
263#define AD_SZ_8K 0x00000010
264#define AD_SZ_16K 0x00000020
265#define AD_SZ_SZD 0x00000030
266#define AD_AG32 0x00000008
267#define AD_ADDR_ALIGN 0x00000fff
268#define AD_SZ_BASE 0x00001000 /* 4KB */
269
270/* EROM SizeDesc */
271#define SD_SZ_MASK 0xfffff000
272#define SD_SG32 0x00000008
273#define SD_SZ_ALIGN 0x00000fff
274
275/* PCI config space bit 4 for 4306c0 slow clock source */
276#define PCI_CFG_GPIO_SCS 0x10
277/* PCI config space GPIO 14 for Xtal power-up */
278#define PCI_CFG_GPIO_XTAL 0x40
279/* PCI config space GPIO 15 for PLL power-down */
280#define PCI_CFG_GPIO_PLL 0x80
281
282/* power control defines */
283#define PLL_DELAY 150 /* us pll on delay */
284#define FREF_DELAY 200 /* us fref change delay */
285#define XTAL_ON_DELAY 1000 /* us crystal power-on delay */
286
287/* resetctrl */
288#define AIRC_RESET 1
289
290#define NOREV -1 /* Invalid rev */
291
292/* GPIO Based LED powersave defines */
293#define DEFAULT_GPIO_ONTIME 10 /* Default: 10% on */
294#define DEFAULT_GPIO_OFFTIME 90 /* Default: 10% on */
295
296/* When Srom support present, fields in sromcontrol */
297#define SRC_START 0x80000000
298#define SRC_BUSY 0x80000000
299#define SRC_OPCODE 0x60000000
300#define SRC_OP_READ 0x00000000
301#define SRC_OP_WRITE 0x20000000
302#define SRC_OP_WRDIS 0x40000000
303#define SRC_OP_WREN 0x60000000
304#define SRC_OTPSEL 0x00000010
305#define SRC_LOCK 0x00000008
306#define SRC_SIZE_MASK 0x00000006
307#define SRC_SIZE_1K 0x00000000
308#define SRC_SIZE_4K 0x00000002
309#define SRC_SIZE_16K 0x00000004
310#define SRC_SIZE_SHIFT 1
311#define SRC_PRESENT 0x00000001
312
313/* External PA enable mask */
314#define GPIO_CTRL_EPA_EN_MASK 0x40
315
316#define DEFAULT_GPIOTIMERVAL \
317 ((DEFAULT_GPIO_ONTIME << GPIO_ONTIME_SHIFT) | DEFAULT_GPIO_OFFTIME)
318
319#define BADIDX (SI_MAXCORES + 1)
320
Arend van Spriel5b435de2011-10-05 13:19:03 +0200321#define IS_SIM(chippkg) \
322 ((chippkg == HDLSIM_PKG_ID) || (chippkg == HWSIM_PKG_ID))
323
324/*
325 * Macros to disable/restore function core(D11, ENET, ILINE20, etc) interrupts
326 * before after core switching to avoid invalid register accesss inside ISR.
327 */
328#define INTR_OFF(si, intr_val) \
329 if ((si)->intrsoff_fn && \
330 (si)->coreid[(si)->curidx] == (si)->dev_coreid) \
331 intr_val = (*(si)->intrsoff_fn)((si)->intr_arg)
332
333#define INTR_RESTORE(si, intr_val) \
334 if ((si)->intrsrestore_fn && \
335 (si)->coreid[(si)->curidx] == (si)->dev_coreid) \
336 (*(si)->intrsrestore_fn)((si)->intr_arg, intr_val)
337
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800338#define PCI(sih) (ai_get_buscoretype(sih) == PCI_CORE_ID)
339#define PCIE(sih) (ai_get_buscoretype(sih) == PCIE_CORE_ID)
Arend van Spriel5b435de2011-10-05 13:19:03 +0200340
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800341#define PCI_FORCEHT(sih) (PCIE(sih) && (ai_get_chip_id(sih) == BCM4716_CHIP_ID))
Arend van Spriel5b435de2011-10-05 13:19:03 +0200342
343#ifdef BCMDBG
Joe Perches8505a7e2011-11-13 11:41:04 -0800344#define SI_MSG(fmt, ...) pr_debug(fmt, ##__VA_ARGS__)
Arend van Spriel5b435de2011-10-05 13:19:03 +0200345#else
Joe Perches8505a7e2011-11-13 11:41:04 -0800346#define SI_MSG(fmt, ...) no_printk(fmt, ##__VA_ARGS__)
Arend van Spriel5b435de2011-10-05 13:19:03 +0200347#endif /* BCMDBG */
348
349#define GOODCOREADDR(x, b) \
350 (((x) >= (b)) && ((x) < ((b) + SI_MAXCORES * SI_CORE_SIZE)) && \
351 IS_ALIGNED((x), SI_CORE_SIZE))
352
Arend van Spriel5b435de2011-10-05 13:19:03 +0200353struct aidmp {
354 u32 oobselina30; /* 0x000 */
355 u32 oobselina74; /* 0x004 */
356 u32 PAD[6];
357 u32 oobselinb30; /* 0x020 */
358 u32 oobselinb74; /* 0x024 */
359 u32 PAD[6];
360 u32 oobselinc30; /* 0x040 */
361 u32 oobselinc74; /* 0x044 */
362 u32 PAD[6];
363 u32 oobselind30; /* 0x060 */
364 u32 oobselind74; /* 0x064 */
365 u32 PAD[38];
366 u32 oobselouta30; /* 0x100 */
367 u32 oobselouta74; /* 0x104 */
368 u32 PAD[6];
369 u32 oobseloutb30; /* 0x120 */
370 u32 oobseloutb74; /* 0x124 */
371 u32 PAD[6];
372 u32 oobseloutc30; /* 0x140 */
373 u32 oobseloutc74; /* 0x144 */
374 u32 PAD[6];
375 u32 oobseloutd30; /* 0x160 */
376 u32 oobseloutd74; /* 0x164 */
377 u32 PAD[38];
378 u32 oobsynca; /* 0x200 */
379 u32 oobseloutaen; /* 0x204 */
380 u32 PAD[6];
381 u32 oobsyncb; /* 0x220 */
382 u32 oobseloutben; /* 0x224 */
383 u32 PAD[6];
384 u32 oobsyncc; /* 0x240 */
385 u32 oobseloutcen; /* 0x244 */
386 u32 PAD[6];
387 u32 oobsyncd; /* 0x260 */
388 u32 oobseloutden; /* 0x264 */
389 u32 PAD[38];
390 u32 oobaextwidth; /* 0x300 */
391 u32 oobainwidth; /* 0x304 */
392 u32 oobaoutwidth; /* 0x308 */
393 u32 PAD[5];
394 u32 oobbextwidth; /* 0x320 */
395 u32 oobbinwidth; /* 0x324 */
396 u32 oobboutwidth; /* 0x328 */
397 u32 PAD[5];
398 u32 oobcextwidth; /* 0x340 */
399 u32 oobcinwidth; /* 0x344 */
400 u32 oobcoutwidth; /* 0x348 */
401 u32 PAD[5];
402 u32 oobdextwidth; /* 0x360 */
403 u32 oobdinwidth; /* 0x364 */
404 u32 oobdoutwidth; /* 0x368 */
405 u32 PAD[37];
406 u32 ioctrlset; /* 0x400 */
407 u32 ioctrlclear; /* 0x404 */
408 u32 ioctrl; /* 0x408 */
409 u32 PAD[61];
410 u32 iostatus; /* 0x500 */
411 u32 PAD[127];
412 u32 ioctrlwidth; /* 0x700 */
413 u32 iostatuswidth; /* 0x704 */
414 u32 PAD[62];
415 u32 resetctrl; /* 0x800 */
416 u32 resetstatus; /* 0x804 */
417 u32 resetreadid; /* 0x808 */
418 u32 resetwriteid; /* 0x80c */
419 u32 PAD[60];
420 u32 errlogctrl; /* 0x900 */
421 u32 errlogdone; /* 0x904 */
422 u32 errlogstatus; /* 0x908 */
423 u32 errlogaddrlo; /* 0x90c */
424 u32 errlogaddrhi; /* 0x910 */
425 u32 errlogid; /* 0x914 */
426 u32 errloguser; /* 0x918 */
427 u32 errlogflags; /* 0x91c */
428 u32 PAD[56];
429 u32 intstatus; /* 0xa00 */
430 u32 PAD[127];
431 u32 config; /* 0xe00 */
432 u32 PAD[63];
433 u32 itcr; /* 0xf00 */
434 u32 PAD[3];
435 u32 itipooba; /* 0xf10 */
436 u32 itipoobb; /* 0xf14 */
437 u32 itipoobc; /* 0xf18 */
438 u32 itipoobd; /* 0xf1c */
439 u32 PAD[4];
440 u32 itipoobaout; /* 0xf30 */
441 u32 itipoobbout; /* 0xf34 */
442 u32 itipoobcout; /* 0xf38 */
443 u32 itipoobdout; /* 0xf3c */
444 u32 PAD[4];
445 u32 itopooba; /* 0xf50 */
446 u32 itopoobb; /* 0xf54 */
447 u32 itopoobc; /* 0xf58 */
448 u32 itopoobd; /* 0xf5c */
449 u32 PAD[4];
450 u32 itopoobain; /* 0xf70 */
451 u32 itopoobbin; /* 0xf74 */
452 u32 itopoobcin; /* 0xf78 */
453 u32 itopoobdin; /* 0xf7c */
454 u32 PAD[4];
455 u32 itopreset; /* 0xf90 */
456 u32 PAD[15];
457 u32 peripherialid4; /* 0xfd0 */
458 u32 peripherialid5; /* 0xfd4 */
459 u32 peripherialid6; /* 0xfd8 */
460 u32 peripherialid7; /* 0xfdc */
461 u32 peripherialid0; /* 0xfe0 */
462 u32 peripherialid1; /* 0xfe4 */
463 u32 peripherialid2; /* 0xfe8 */
464 u32 peripherialid3; /* 0xfec */
465 u32 componentid0; /* 0xff0 */
466 u32 componentid1; /* 0xff4 */
467 u32 componentid2; /* 0xff8 */
468 u32 componentid3; /* 0xffc */
469};
470
Arend van Spriel5b435de2011-10-05 13:19:03 +0200471/* parse the enumeration rom to identify all cores */
Arend van Spriel52045632011-12-08 15:06:50 -0800472static void ai_scan(struct si_pub *sih, struct bcma_bus *bus)
Arend van Spriel5b435de2011-10-05 13:19:03 +0200473{
474 struct si_info *sii = (struct si_info *)sih;
Arend van Spriel52045632011-12-08 15:06:50 -0800475 struct bcma_device *core;
476 uint idx;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200477
Arend van Spriel52045632011-12-08 15:06:50 -0800478 list_for_each_entry(core, &bus->cores, list) {
479 idx = core->core_index;
480 sii->cia[idx] = core->id.manuf << CIA_MFG_SHIFT;
481 sii->cia[idx] |= core->id.id << CIA_CID_SHIFT;
482 sii->cia[idx] |= core->id.class << CIA_CCL_SHIFT;
483 sii->cib[idx] = core->id.rev << CIB_REV_SHIFT;
484 sii->coreid[idx] = core->id.id;
485 sii->coresba[idx] = core->addr;
486 sii->coresba_size[idx] = 0x1000;
487 sii->coresba2[idx] = 0;
488 sii->coresba2_size[idx] = 0;
489 sii->wrapba[idx] = core->wrap;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200490 sii->numcores++;
491 }
Arend van Spriel5b435de2011-10-05 13:19:03 +0200492}
493
Arend van Spriel16d28122011-12-08 15:06:51 -0800494static struct bcma_device *ai_find_bcma_core(struct si_pub *sih, uint coreidx)
495{
496 struct si_info *sii = (struct si_info *)sih;
497 struct bcma_device *core;
498
499 list_for_each_entry(core, &sii->icbus->cores, list) {
500 if (core->core_index == coreidx)
501 return core;
502 }
503 return NULL;
504}
Arend van Spriel5b435de2011-10-05 13:19:03 +0200505/*
506 * This function changes the logical "focus" to the indicated core.
507 * Return the current core's virtual address. Since each core starts with the
508 * same set of registers (BIST, clock control, etc), the returned address
509 * contains the first register of this 'common' register block (not to be
510 * confused with 'common core').
511 */
512void __iomem *ai_setcoreidx(struct si_pub *sih, uint coreidx)
513{
514 struct si_info *sii = (struct si_info *)sih;
Arend van Spriel16d28122011-12-08 15:06:51 -0800515 struct bcma_device *core;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200516
Arend van Spriel16d28122011-12-08 15:06:51 -0800517 if (sii->curidx != coreidx) {
518 core = ai_find_bcma_core(sih, coreidx);
519 if (core == NULL)
520 return NULL;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200521
Arend van Spriel16d28122011-12-08 15:06:51 -0800522 (void)bcma_aread32(core, BCMA_IOST);
523 sii->curidx = coreidx;
524 }
Arend van Spriel5b435de2011-10-05 13:19:03 +0200525 return sii->curmap;
526}
527
Arend van Spriel5b435de2011-10-05 13:19:03 +0200528uint ai_corerev(struct si_pub *sih)
529{
530 struct si_info *sii;
531 u32 cib;
532
533 sii = (struct si_info *)sih;
534 cib = sii->cib[sii->curidx];
535 return (cib & CIB_REV_MASK) >> CIB_REV_SHIFT;
536}
537
Arend van Spriel5b435de2011-10-05 13:19:03 +0200538/* return true if PCIE capability exists in the pci config space */
539static bool ai_ispcie(struct si_info *sii)
540{
541 u8 cap_ptr;
542
543 cap_ptr =
Arend van Sprielcbc80db2011-12-08 15:06:48 -0800544 pcicore_find_pci_capability(sii->pcibus, PCI_CAP_ID_EXP, NULL,
Arend van Spriel5b435de2011-10-05 13:19:03 +0200545 NULL);
546 if (!cap_ptr)
547 return false;
548
549 return true;
550}
551
552static bool ai_buscore_prep(struct si_info *sii)
553{
554 /* kludge to enable the clock on the 4306 which lacks a slowclock */
555 if (!ai_ispcie(sii))
556 ai_clkctl_xtal(&sii->pub, XTAL | PLL, ON);
557 return true;
558}
559
Arend van Spriel5b435de2011-10-05 13:19:03 +0200560static bool
561ai_buscore_setup(struct si_info *sii, u32 savewin, uint *origidx)
562{
563 bool pci, pcie;
564 uint i;
565 uint pciidx, pcieidx, pcirev, pcierev;
566 struct chipcregs __iomem *cc;
567
568 cc = ai_setcoreidx(&sii->pub, SI_CC_IDX);
569
570 /* get chipcommon rev */
571 sii->pub.ccrev = (int)ai_corerev(&sii->pub);
572
573 /* get chipcommon chipstatus */
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800574 if (ai_get_ccrev(&sii->pub) >= 11)
Arend van Spriel2e397c32011-12-08 15:06:44 -0800575 sii->chipst = R_REG(&cc->chipstatus);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200576
577 /* get chipcommon capabilites */
578 sii->pub.cccaps = R_REG(&cc->capabilities);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200579
580 /* get pmu rev and caps */
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800581 if (ai_get_cccaps(&sii->pub) & CC_CAP_PMU) {
Arend van Spriel5b435de2011-10-05 13:19:03 +0200582 sii->pub.pmucaps = R_REG(&cc->pmucapabilities);
583 sii->pub.pmurev = sii->pub.pmucaps & PCAP_REV_MASK;
584 }
585
586 /* figure out bus/orignal core idx */
587 sii->pub.buscoretype = NODEV_CORE_ID;
588 sii->pub.buscorerev = NOREV;
Arend van Spriel2e397c32011-12-08 15:06:44 -0800589 sii->buscoreidx = BADIDX;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200590
591 pci = pcie = false;
592 pcirev = pcierev = NOREV;
593 pciidx = pcieidx = BADIDX;
594
595 for (i = 0; i < sii->numcores; i++) {
596 uint cid, crev;
597
598 ai_setcoreidx(&sii->pub, i);
599 cid = ai_coreid(&sii->pub);
600 crev = ai_corerev(&sii->pub);
601
602 if (cid == PCI_CORE_ID) {
603 pciidx = i;
604 pcirev = crev;
605 pci = true;
606 } else if (cid == PCIE_CORE_ID) {
607 pcieidx = i;
608 pcierev = crev;
609 pcie = true;
610 }
611
612 /* find the core idx before entering this func. */
613 if ((savewin && (savewin == sii->coresba[i])) ||
614 (cc == sii->regs[i]))
615 *origidx = i;
616 }
617
618 if (pci && pcie) {
619 if (ai_ispcie(sii))
620 pci = false;
621 else
622 pcie = false;
623 }
624 if (pci) {
625 sii->pub.buscoretype = PCI_CORE_ID;
626 sii->pub.buscorerev = pcirev;
Arend van Spriel2e397c32011-12-08 15:06:44 -0800627 sii->buscoreidx = pciidx;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200628 } else if (pcie) {
629 sii->pub.buscoretype = PCIE_CORE_ID;
630 sii->pub.buscorerev = pcierev;
Arend van Spriel2e397c32011-12-08 15:06:44 -0800631 sii->buscoreidx = pcieidx;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200632 }
633
634 /* fixup necessary chip/core configurations */
Arend van Sprielad5db132011-12-08 15:06:55 -0800635 if (!sii->pch) {
Arend van Sprielb0327ff2011-12-08 15:06:59 -0800636 sii->pch = pcicore_init(&sii->pub, sii->icbus->drv_pci.core);
Arend van Sprielad5db132011-12-08 15:06:55 -0800637 if (sii->pch == NULL)
638 return false;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200639 }
640 if (ai_pci_fixcfg(&sii->pub)) {
641 /* si_doattach: si_pci_fixcfg failed */
642 return false;
643 }
644
645 /* return to the original core */
646 ai_setcoreidx(&sii->pub, *origidx);
647
648 return true;
649}
650
651/*
652 * get boardtype and boardrev
653 */
654static __used void ai_nvram_process(struct si_info *sii)
655{
656 uint w = 0;
657
658 /* do a pci config read to get subsystem id and subvendor id */
Arend van Sprielcbc80db2011-12-08 15:06:48 -0800659 pci_read_config_dword(sii->pcibus, PCI_SUBSYSTEM_VENDOR_ID, &w);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200660
661 sii->pub.boardvendor = w & 0xffff;
662 sii->pub.boardtype = (w >> 16) & 0xffff;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200663}
664
665static struct si_info *ai_doattach(struct si_info *sii,
Arend van Spriel28a53442011-12-08 15:06:49 -0800666 struct bcma_bus *pbus)
Arend van Spriel5b435de2011-10-05 13:19:03 +0200667{
Arend van Spriel28a53442011-12-08 15:06:49 -0800668 void __iomem *regs = pbus->mmio;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200669 struct si_pub *sih = &sii->pub;
670 u32 w, savewin;
671 struct chipcregs __iomem *cc;
672 uint socitype;
673 uint origidx;
674
675 memset((unsigned char *) sii, 0, sizeof(struct si_info));
676
677 savewin = 0;
678
Arend van Spriel28a53442011-12-08 15:06:49 -0800679 sii->icbus = pbus;
Arend van Spriel2e397c32011-12-08 15:06:44 -0800680 sii->buscoreidx = BADIDX;
Arend van Spriel28a53442011-12-08 15:06:49 -0800681 sii->pcibus = pbus->host_pci;
Arend van Spriel52045632011-12-08 15:06:50 -0800682 sii->curmap = regs;
683 sii->curwrap = sii->curmap + SI_CORE_SIZE;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200684
Arend van Spriel16d28122011-12-08 15:06:51 -0800685 /* switch to Chipcommon core */
686 bcma_read32(pbus->drv_cc.core, 0);
687 savewin = SI_ENUM_BASE;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200688
Arend van Spriel5b435de2011-10-05 13:19:03 +0200689 cc = (struct chipcregs __iomem *) regs;
690
691 /* bus/core/clk setup for register access */
692 if (!ai_buscore_prep(sii))
693 return NULL;
694
695 /*
696 * ChipID recognition.
697 * We assume we can read chipid at offset 0 from the regs arg.
698 * If we add other chiptypes (or if we need to support old sdio
699 * hosts w/o chipcommon), some way of recognizing them needs to
700 * be added here.
701 */
702 w = R_REG(&cc->chipid);
703 socitype = (w & CID_TYPE_MASK) >> CID_TYPE_SHIFT;
704 /* Might as wll fill in chip id rev & pkg */
705 sih->chip = w & CID_ID_MASK;
706 sih->chiprev = (w & CID_REV_MASK) >> CID_REV_SHIFT;
707 sih->chippkg = (w & CID_PKG_MASK) >> CID_PKG_SHIFT;
708
Arend van Spriel5b435de2011-10-05 13:19:03 +0200709 /* scan for cores */
710 if (socitype == SOCI_AI) {
Joe Perches8505a7e2011-11-13 11:41:04 -0800711 SI_MSG("Found chip type AI (0x%08x)\n", w);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200712 /* pass chipc address instead of original core base */
Arend van Spriel52045632011-12-08 15:06:50 -0800713 ai_scan(&sii->pub, pbus);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200714 } else {
715 /* Found chip of unknown type */
716 return NULL;
717 }
718 /* no cores found, bail out */
719 if (sii->numcores == 0)
720 return NULL;
721
722 /* bus/core/clk setup */
723 origidx = SI_CC_IDX;
724 if (!ai_buscore_setup(sii, savewin, &origidx))
725 goto exit;
726
727 /* Init nvram from sprom/otp if they exist */
728 if (srom_var_init(&sii->pub, cc))
729 goto exit;
730
731 ai_nvram_process(sii);
732
733 /* === NVRAM, clock is ready === */
734 cc = (struct chipcregs __iomem *) ai_setcore(sih, CC_CORE_ID, 0);
735 W_REG(&cc->gpiopullup, 0);
736 W_REG(&cc->gpiopulldown, 0);
737 ai_setcoreidx(sih, origidx);
738
739 /* PMU specific initializations */
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800740 if (ai_get_cccaps(sih) & CC_CAP_PMU) {
Arend van Spriel5b435de2011-10-05 13:19:03 +0200741 u32 xtalfreq;
742 si_pmu_init(sih);
743 si_pmu_chip_init(sih);
744
745 xtalfreq = si_pmu_measure_alpclk(sih);
746 si_pmu_pll_init(sih, xtalfreq);
747 si_pmu_res_init(sih);
748 si_pmu_swreg_init(sih);
749 }
750
751 /* setup the GPIO based LED powersave register */
752 w = getintvar(sih, BRCMS_SROM_LEDDC);
753 if (w == 0)
754 w = DEFAULT_GPIOTIMERVAL;
Arend van Spriel7d8e18e2011-12-08 15:06:56 -0800755 ai_cc_reg(sih, offsetof(struct chipcregs, gpiotimerval),
756 ~0, w);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200757
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800758 if (PCIE(sih))
Arend van Spriel5b435de2011-10-05 13:19:03 +0200759 pcicore_attach(sii->pch, SI_DOATTACH);
760
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800761 if (ai_get_chip_id(sih) == BCM43224_CHIP_ID) {
Arend van Spriel5b435de2011-10-05 13:19:03 +0200762 /*
763 * enable 12 mA drive strenth for 43224 and
764 * set chipControl register bit 15
765 */
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800766 if (ai_get_chiprev(sih) == 0) {
Joe Perches8505a7e2011-11-13 11:41:04 -0800767 SI_MSG("Applying 43224A0 WARs\n");
Arend van Spriel7d8e18e2011-12-08 15:06:56 -0800768 ai_cc_reg(sih, offsetof(struct chipcregs, chipcontrol),
769 CCTRL43224_GPIO_TOGGLE,
770 CCTRL43224_GPIO_TOGGLE);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200771 si_pmu_chipcontrol(sih, 0, CCTRL_43224A0_12MA_LED_DRIVE,
772 CCTRL_43224A0_12MA_LED_DRIVE);
773 }
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800774 if (ai_get_chiprev(sih) >= 1) {
Joe Perches8505a7e2011-11-13 11:41:04 -0800775 SI_MSG("Applying 43224B0+ WARs\n");
Arend van Spriel5b435de2011-10-05 13:19:03 +0200776 si_pmu_chipcontrol(sih, 0, CCTRL_43224B0_12MA_LED_DRIVE,
777 CCTRL_43224B0_12MA_LED_DRIVE);
778 }
779 }
780
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800781 if (ai_get_chip_id(sih) == BCM4313_CHIP_ID) {
Arend van Spriel5b435de2011-10-05 13:19:03 +0200782 /*
783 * enable 12 mA drive strenth for 4313 and
784 * set chipControl register bit 1
785 */
Joe Perches8505a7e2011-11-13 11:41:04 -0800786 SI_MSG("Applying 4313 WARs\n");
Arend van Spriel5b435de2011-10-05 13:19:03 +0200787 si_pmu_chipcontrol(sih, 0, CCTRL_4313_12MA_LED_DRIVE,
788 CCTRL_4313_12MA_LED_DRIVE);
789 }
790
791 return sii;
792
793 exit:
794 if (sii->pch)
795 pcicore_deinit(sii->pch);
796 sii->pch = NULL;
797
798 return NULL;
799}
800
801/*
Arend van Spriel28a53442011-12-08 15:06:49 -0800802 * Allocate a si handle and do the attach.
Arend van Spriel5b435de2011-10-05 13:19:03 +0200803 */
804struct si_pub *
Arend van Spriel28a53442011-12-08 15:06:49 -0800805ai_attach(struct bcma_bus *pbus)
Arend van Spriel5b435de2011-10-05 13:19:03 +0200806{
807 struct si_info *sii;
808
809 /* alloc struct si_info */
810 sii = kmalloc(sizeof(struct si_info), GFP_ATOMIC);
811 if (sii == NULL)
812 return NULL;
813
Arend van Spriel28a53442011-12-08 15:06:49 -0800814 if (ai_doattach(sii, pbus) == NULL) {
Arend van Spriel5b435de2011-10-05 13:19:03 +0200815 kfree(sii);
816 return NULL;
817 }
818
819 return (struct si_pub *) sii;
820}
821
822/* may be called with core in reset */
823void ai_detach(struct si_pub *sih)
824{
825 struct si_info *sii;
826
827 struct si_pub *si_local = NULL;
828 memcpy(&si_local, &sih, sizeof(struct si_pub **));
829
830 sii = (struct si_info *)sih;
831
832 if (sii == NULL)
833 return;
834
835 if (sii->pch)
836 pcicore_deinit(sii->pch);
837 sii->pch = NULL;
838
839 srom_free_vars(sih);
840 kfree(sii);
841}
842
843/* register driver interrupt disabling and restoring callback functions */
844void
845ai_register_intr_callback(struct si_pub *sih, void *intrsoff_fn,
846 void *intrsrestore_fn,
847 void *intrsenabled_fn, void *intr_arg)
848{
849 struct si_info *sii;
850
851 sii = (struct si_info *)sih;
852 sii->intr_arg = intr_arg;
853 sii->intrsoff_fn = (u32 (*)(void *)) intrsoff_fn;
854 sii->intrsrestore_fn = (void (*) (void *, u32)) intrsrestore_fn;
855 sii->intrsenabled_fn = (bool (*)(void *)) intrsenabled_fn;
856 /* save current core id. when this function called, the current core
857 * must be the core which provides driver functions(il, et, wl, etc.)
858 */
859 sii->dev_coreid = sii->coreid[sii->curidx];
860}
861
862void ai_deregister_intr_callback(struct si_pub *sih)
863{
864 struct si_info *sii;
865
866 sii = (struct si_info *)sih;
867 sii->intrsoff_fn = NULL;
868}
869
870uint ai_coreid(struct si_pub *sih)
871{
872 struct si_info *sii;
873
874 sii = (struct si_info *)sih;
875 return sii->coreid[sii->curidx];
876}
877
878uint ai_coreidx(struct si_pub *sih)
879{
880 struct si_info *sii;
881
882 sii = (struct si_info *)sih;
883 return sii->curidx;
884}
885
Arend van Spriel5b435de2011-10-05 13:19:03 +0200886/* return index of coreid or BADIDX if not found */
887uint ai_findcoreidx(struct si_pub *sih, uint coreid, uint coreunit)
888{
Arend van Spriel16d28122011-12-08 15:06:51 -0800889 struct bcma_device *core;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200890 struct si_info *sii;
891 uint found;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200892
893 sii = (struct si_info *)sih;
894
895 found = 0;
896
Arend van Spriel16d28122011-12-08 15:06:51 -0800897 list_for_each_entry(core, &sii->icbus->cores, list)
898 if (core->id.id == coreid) {
Arend van Spriel5b435de2011-10-05 13:19:03 +0200899 if (found == coreunit)
Arend van Spriel16d28122011-12-08 15:06:51 -0800900 return core->core_index;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200901 found++;
902 }
903
904 return BADIDX;
905}
906
907/*
908 * This function changes logical "focus" to the indicated core;
909 * must be called with interrupts off.
910 * Moreover, callers should keep interrupts off during switching
911 * out of and back to d11 core.
912 */
913void __iomem *ai_setcore(struct si_pub *sih, uint coreid, uint coreunit)
914{
915 uint idx;
916
917 idx = ai_findcoreidx(sih, coreid, coreunit);
918 if (idx >= SI_MAXCORES)
919 return NULL;
920
921 return ai_setcoreidx(sih, idx);
922}
923
924/* Turn off interrupt as required by ai_setcore, before switch core */
925void __iomem *ai_switch_core(struct si_pub *sih, uint coreid, uint *origidx,
926 uint *intr_val)
927{
928 void __iomem *cc;
929 struct si_info *sii;
930
931 sii = (struct si_info *)sih;
932
Arend van Spriel5b435de2011-10-05 13:19:03 +0200933 INTR_OFF(sii, *intr_val);
934 *origidx = sii->curidx;
935 cc = ai_setcore(sih, coreid, 0);
936 return cc;
937}
938
939/* restore coreidx and restore interrupt */
940void ai_restore_core(struct si_pub *sih, uint coreid, uint intr_val)
941{
942 struct si_info *sii;
943
944 sii = (struct si_info *)sih;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200945
946 ai_setcoreidx(sih, coreid);
947 INTR_RESTORE(sii, intr_val);
948}
949
Arend van Spriel5b435de2011-10-05 13:19:03 +0200950/*
951 * Switch to 'coreidx', issue a single arbitrary 32bit register mask&set
952 * operation, switch back to the original core, and return the new value.
953 *
954 * When using the silicon backplane, no fiddling with interrupts or core
955 * switches is needed.
956 *
957 * Also, when using pci/pcie, we can optimize away the core switching for pci
958 * registers and (on newer pci cores) chipcommon registers.
959 */
Arend van Spriel7d8e18e2011-12-08 15:06:56 -0800960uint ai_cc_reg(struct si_pub *sih, uint regoff, u32 mask, u32 val)
Arend van Spriel5b435de2011-10-05 13:19:03 +0200961{
Arend van Spriel7d8e18e2011-12-08 15:06:56 -0800962 struct bcma_device *cc;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200963 uint origidx = 0;
Arend van Spriel7d8e18e2011-12-08 15:06:56 -0800964 u32 w;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200965 uint intr_val = 0;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200966 struct si_info *sii;
967
968 sii = (struct si_info *)sih;
Arend van Spriel7d8e18e2011-12-08 15:06:56 -0800969 cc = sii->icbus->drv_cc.core;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200970
Arend van Sprielad5db132011-12-08 15:06:55 -0800971 INTR_OFF(sii, intr_val);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200972
Arend van Sprielad5db132011-12-08 15:06:55 -0800973 /* save current core index */
974 origidx = ai_coreidx(&sii->pub);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200975
Arend van Spriel5b435de2011-10-05 13:19:03 +0200976 /* mask and set */
977 if (mask || val) {
Arend van Spriel7d8e18e2011-12-08 15:06:56 -0800978 bcma_maskset32(cc, regoff, ~mask, val);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200979 }
980
981 /* readback */
Arend van Spriel7d8e18e2011-12-08 15:06:56 -0800982 w = bcma_read32(cc, regoff);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200983
Arend van Sprielad5db132011-12-08 15:06:55 -0800984 /* restore core index */
Arend van Spriel7d8e18e2011-12-08 15:06:56 -0800985 ai_setcoreidx(&sii->pub, origidx);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200986
Arend van Sprielad5db132011-12-08 15:06:55 -0800987 INTR_RESTORE(sii, intr_val);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200988
989 return w;
990}
991
Arend van Spriel5b435de2011-10-05 13:19:03 +0200992/* return the slow clock source - LPO, XTAL, or PCI */
993static uint ai_slowclk_src(struct si_info *sii)
994{
995 struct chipcregs __iomem *cc;
996 u32 val;
997
Arend van Sprielb2ffec42011-12-08 15:06:45 -0800998 if (ai_get_ccrev(&sii->pub) < 6) {
Arend van Sprielcbc80db2011-12-08 15:06:48 -0800999 pci_read_config_dword(sii->pcibus, PCI_GPIO_OUT,
Arend van Spriel5b435de2011-10-05 13:19:03 +02001000 &val);
1001 if (val & PCI_CFG_GPIO_SCS)
1002 return SCC_SS_PCI;
1003 return SCC_SS_XTAL;
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001004 } else if (ai_get_ccrev(&sii->pub) < 10) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001005 cc = (struct chipcregs __iomem *)
1006 ai_setcoreidx(&sii->pub, sii->curidx);
1007 return R_REG(&cc->slow_clk_ctl) & SCC_SS_MASK;
1008 } else /* Insta-clock */
1009 return SCC_SS_XTAL;
1010}
1011
1012/*
1013* return the ILP (slowclock) min or max frequency
1014* precondition: we've established the chip has dynamic clk control
1015*/
1016static uint ai_slowclk_freq(struct si_info *sii, bool max_freq,
1017 struct chipcregs __iomem *cc)
1018{
1019 u32 slowclk;
1020 uint div;
1021
1022 slowclk = ai_slowclk_src(sii);
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001023 if (ai_get_ccrev(&sii->pub) < 6) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001024 if (slowclk == SCC_SS_PCI)
1025 return max_freq ? (PCIMAXFREQ / 64)
1026 : (PCIMINFREQ / 64);
1027 else
1028 return max_freq ? (XTALMAXFREQ / 32)
1029 : (XTALMINFREQ / 32);
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001030 } else if (ai_get_ccrev(&sii->pub) < 10) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001031 div = 4 *
1032 (((R_REG(&cc->slow_clk_ctl) & SCC_CD_MASK) >>
1033 SCC_CD_SHIFT) + 1);
1034 if (slowclk == SCC_SS_LPO)
1035 return max_freq ? LPOMAXFREQ : LPOMINFREQ;
1036 else if (slowclk == SCC_SS_XTAL)
1037 return max_freq ? (XTALMAXFREQ / div)
1038 : (XTALMINFREQ / div);
1039 else if (slowclk == SCC_SS_PCI)
1040 return max_freq ? (PCIMAXFREQ / div)
1041 : (PCIMINFREQ / div);
1042 } else {
1043 /* Chipc rev 10 is InstaClock */
1044 div = R_REG(&cc->system_clk_ctl) >> SYCC_CD_SHIFT;
1045 div = 4 * (div + 1);
1046 return max_freq ? XTALMAXFREQ : (XTALMINFREQ / div);
1047 }
1048 return 0;
1049}
1050
1051static void
1052ai_clkctl_setdelay(struct si_info *sii, struct chipcregs __iomem *cc)
1053{
1054 uint slowmaxfreq, pll_delay, slowclk;
1055 uint pll_on_delay, fref_sel_delay;
1056
1057 pll_delay = PLL_DELAY;
1058
1059 /*
1060 * If the slow clock is not sourced by the xtal then
1061 * add the xtal_on_delay since the xtal will also be
1062 * powered down by dynamic clk control logic.
1063 */
1064
1065 slowclk = ai_slowclk_src(sii);
1066 if (slowclk != SCC_SS_XTAL)
1067 pll_delay += XTAL_ON_DELAY;
1068
1069 /* Starting with 4318 it is ILP that is used for the delays */
1070 slowmaxfreq =
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001071 ai_slowclk_freq(sii,
1072 (ai_get_ccrev(&sii->pub) >= 10) ? false : true, cc);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001073
1074 pll_on_delay = ((slowmaxfreq * pll_delay) + 999999) / 1000000;
1075 fref_sel_delay = ((slowmaxfreq * FREF_DELAY) + 999999) / 1000000;
1076
1077 W_REG(&cc->pll_on_delay, pll_on_delay);
1078 W_REG(&cc->fref_sel_delay, fref_sel_delay);
1079}
1080
1081/* initialize power control delay registers */
1082void ai_clkctl_init(struct si_pub *sih)
1083{
1084 struct si_info *sii;
1085 uint origidx = 0;
1086 struct chipcregs __iomem *cc;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001087
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001088 if (!(ai_get_cccaps(sih) & CC_CAP_PWR_CTL))
Arend van Spriel5b435de2011-10-05 13:19:03 +02001089 return;
1090
1091 sii = (struct si_info *)sih;
Arend van Sprielad5db132011-12-08 15:06:55 -08001092 origidx = sii->curidx;
1093 cc = (struct chipcregs __iomem *)
1094 ai_setcore(sih, CC_CORE_ID, 0);
1095 if (cc == NULL)
1096 return;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001097
1098 /* set all Instaclk chip ILP to 1 MHz */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001099 if (ai_get_ccrev(sih) >= 10)
Arend van Spriel5b435de2011-10-05 13:19:03 +02001100 SET_REG(&cc->system_clk_ctl, SYCC_CD_MASK,
1101 (ILP_DIV_1MHZ << SYCC_CD_SHIFT));
1102
1103 ai_clkctl_setdelay(sii, cc);
1104
Arend van Sprielad5db132011-12-08 15:06:55 -08001105 ai_setcoreidx(sih, origidx);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001106}
1107
1108/*
1109 * return the value suitable for writing to the
1110 * dot11 core FAST_PWRUP_DELAY register
1111 */
1112u16 ai_clkctl_fast_pwrup_delay(struct si_pub *sih)
1113{
1114 struct si_info *sii;
1115 uint origidx = 0;
1116 struct chipcregs __iomem *cc;
1117 uint slowminfreq;
1118 u16 fpdelay;
1119 uint intr_val = 0;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001120
1121 sii = (struct si_info *)sih;
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001122 if (ai_get_cccaps(sih) & CC_CAP_PMU) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001123 INTR_OFF(sii, intr_val);
1124 fpdelay = si_pmu_fast_pwrup_delay(sih);
1125 INTR_RESTORE(sii, intr_val);
1126 return fpdelay;
1127 }
1128
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001129 if (!(ai_get_cccaps(sih) & CC_CAP_PWR_CTL))
Arend van Spriel5b435de2011-10-05 13:19:03 +02001130 return 0;
1131
Arend van Spriel5b435de2011-10-05 13:19:03 +02001132 fpdelay = 0;
Arend van Sprielad5db132011-12-08 15:06:55 -08001133 origidx = sii->curidx;
1134 INTR_OFF(sii, intr_val);
1135 cc = (struct chipcregs __iomem *)
1136 ai_setcore(sih, CC_CORE_ID, 0);
1137 if (cc == NULL)
1138 goto done;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001139
1140 slowminfreq = ai_slowclk_freq(sii, false, cc);
1141 fpdelay = (((R_REG(&cc->pll_on_delay) + 2) * 1000000) +
1142 (slowminfreq - 1)) / slowminfreq;
1143
1144 done:
Arend van Sprielad5db132011-12-08 15:06:55 -08001145 ai_setcoreidx(sih, origidx);
1146 INTR_RESTORE(sii, intr_val);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001147 return fpdelay;
1148}
1149
1150/* turn primary xtal and/or pll off/on */
1151int ai_clkctl_xtal(struct si_pub *sih, uint what, bool on)
1152{
1153 struct si_info *sii;
1154 u32 in, out, outen;
1155
1156 sii = (struct si_info *)sih;
1157
1158 /* pcie core doesn't have any mapping to control the xtal pu */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001159 if (PCIE(sih))
Arend van Spriel5b435de2011-10-05 13:19:03 +02001160 return -1;
1161
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001162 pci_read_config_dword(sii->pcibus, PCI_GPIO_IN, &in);
1163 pci_read_config_dword(sii->pcibus, PCI_GPIO_OUT, &out);
1164 pci_read_config_dword(sii->pcibus, PCI_GPIO_OUTEN, &outen);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001165
1166 /*
1167 * Avoid glitching the clock if GPRS is already using it.
1168 * We can't actually read the state of the PLLPD so we infer it
1169 * by the value of XTAL_PU which *is* readable via gpioin.
1170 */
1171 if (on && (in & PCI_CFG_GPIO_XTAL))
1172 return 0;
1173
1174 if (what & XTAL)
1175 outen |= PCI_CFG_GPIO_XTAL;
1176 if (what & PLL)
1177 outen |= PCI_CFG_GPIO_PLL;
1178
1179 if (on) {
1180 /* turn primary xtal on */
1181 if (what & XTAL) {
1182 out |= PCI_CFG_GPIO_XTAL;
1183 if (what & PLL)
1184 out |= PCI_CFG_GPIO_PLL;
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001185 pci_write_config_dword(sii->pcibus,
Arend van Spriel5b435de2011-10-05 13:19:03 +02001186 PCI_GPIO_OUT, out);
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001187 pci_write_config_dword(sii->pcibus,
Arend van Spriel5b435de2011-10-05 13:19:03 +02001188 PCI_GPIO_OUTEN, outen);
1189 udelay(XTAL_ON_DELAY);
1190 }
1191
1192 /* turn pll on */
1193 if (what & PLL) {
1194 out &= ~PCI_CFG_GPIO_PLL;
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001195 pci_write_config_dword(sii->pcibus,
Arend van Spriel5b435de2011-10-05 13:19:03 +02001196 PCI_GPIO_OUT, out);
1197 mdelay(2);
1198 }
1199 } else {
1200 if (what & XTAL)
1201 out &= ~PCI_CFG_GPIO_XTAL;
1202 if (what & PLL)
1203 out |= PCI_CFG_GPIO_PLL;
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001204 pci_write_config_dword(sii->pcibus,
Arend van Spriel5b435de2011-10-05 13:19:03 +02001205 PCI_GPIO_OUT, out);
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001206 pci_write_config_dword(sii->pcibus,
Arend van Spriel5b435de2011-10-05 13:19:03 +02001207 PCI_GPIO_OUTEN, outen);
1208 }
1209
1210 return 0;
1211}
1212
1213/* clk control mechanism through chipcommon, no policy checking */
1214static bool _ai_clkctl_cc(struct si_info *sii, uint mode)
1215{
1216 uint origidx = 0;
1217 struct chipcregs __iomem *cc;
1218 u32 scc;
1219 uint intr_val = 0;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001220
1221 /* chipcommon cores prior to rev6 don't support dynamic clock control */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001222 if (ai_get_ccrev(&sii->pub) < 6)
Arend van Spriel5b435de2011-10-05 13:19:03 +02001223 return false;
1224
Arend van Sprielad5db132011-12-08 15:06:55 -08001225 INTR_OFF(sii, intr_val);
1226 origidx = sii->curidx;
1227 cc = (struct chipcregs __iomem *)
1228 ai_setcore(&sii->pub, CC_CORE_ID, 0);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001229
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001230 if (!(ai_get_cccaps(&sii->pub) & CC_CAP_PWR_CTL) &&
1231 (ai_get_ccrev(&sii->pub) < 20))
Arend van Spriel5b435de2011-10-05 13:19:03 +02001232 goto done;
1233
1234 switch (mode) {
1235 case CLK_FAST: /* FORCEHT, fast (pll) clock */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001236 if (ai_get_ccrev(&sii->pub) < 10) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001237 /*
1238 * don't forget to force xtal back
1239 * on before we clear SCC_DYN_XTAL..
1240 */
1241 ai_clkctl_xtal(&sii->pub, XTAL, ON);
1242 SET_REG(&cc->slow_clk_ctl,
1243 (SCC_XC | SCC_FS | SCC_IP), SCC_IP);
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001244 } else if (ai_get_ccrev(&sii->pub) < 20) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001245 OR_REG(&cc->system_clk_ctl, SYCC_HR);
1246 } else {
1247 OR_REG(&cc->clk_ctl_st, CCS_FORCEHT);
1248 }
1249
1250 /* wait for the PLL */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001251 if (ai_get_cccaps(&sii->pub) & CC_CAP_PMU) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001252 u32 htavail = CCS_HTAVAIL;
1253 SPINWAIT(((R_REG(&cc->clk_ctl_st) & htavail)
1254 == 0), PMU_MAX_TRANSITION_DLY);
1255 } else {
1256 udelay(PLL_DELAY);
1257 }
1258 break;
1259
1260 case CLK_DYNAMIC: /* enable dynamic clock control */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001261 if (ai_get_ccrev(&sii->pub) < 10) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001262 scc = R_REG(&cc->slow_clk_ctl);
1263 scc &= ~(SCC_FS | SCC_IP | SCC_XC);
1264 if ((scc & SCC_SS_MASK) != SCC_SS_XTAL)
1265 scc |= SCC_XC;
1266 W_REG(&cc->slow_clk_ctl, scc);
1267
1268 /*
1269 * for dynamic control, we have to
1270 * release our xtal_pu "force on"
1271 */
1272 if (scc & SCC_XC)
1273 ai_clkctl_xtal(&sii->pub, XTAL, OFF);
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001274 } else if (ai_get_ccrev(&sii->pub) < 20) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001275 /* Instaclock */
1276 AND_REG(&cc->system_clk_ctl, ~SYCC_HR);
1277 } else {
1278 AND_REG(&cc->clk_ctl_st, ~CCS_FORCEHT);
1279 }
1280 break;
1281
1282 default:
1283 break;
1284 }
1285
1286 done:
Arend van Sprielad5db132011-12-08 15:06:55 -08001287 ai_setcoreidx(&sii->pub, origidx);
1288 INTR_RESTORE(sii, intr_val);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001289 return mode == CLK_FAST;
1290}
1291
1292/*
1293 * clock control policy function throught chipcommon
1294 *
1295 * set dynamic clk control mode (forceslow, forcefast, dynamic)
1296 * returns true if we are forcing fast clock
1297 * this is a wrapper over the next internal function
1298 * to allow flexible policy settings for outside caller
1299 */
1300bool ai_clkctl_cc(struct si_pub *sih, uint mode)
1301{
1302 struct si_info *sii;
1303
1304 sii = (struct si_info *)sih;
1305
1306 /* chipcommon cores prior to rev6 don't support dynamic clock control */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001307 if (ai_get_ccrev(sih) < 6)
Arend van Spriel5b435de2011-10-05 13:19:03 +02001308 return false;
1309
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001310 if (PCI_FORCEHT(sih))
Arend van Spriel5b435de2011-10-05 13:19:03 +02001311 return mode == CLK_FAST;
1312
1313 return _ai_clkctl_cc(sii, mode);
1314}
1315
Arend van Spriel5b435de2011-10-05 13:19:03 +02001316void ai_pci_up(struct si_pub *sih)
1317{
1318 struct si_info *sii;
1319
1320 sii = (struct si_info *)sih;
1321
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001322 if (PCI_FORCEHT(sih))
Arend van Spriel5b435de2011-10-05 13:19:03 +02001323 _ai_clkctl_cc(sii, CLK_FAST);
1324
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001325 if (PCIE(sih))
Arend van Spriel5b435de2011-10-05 13:19:03 +02001326 pcicore_up(sii->pch, SI_PCIUP);
1327
1328}
1329
1330/* Unconfigure and/or apply various WARs when system is going to sleep mode */
1331void ai_pci_sleep(struct si_pub *sih)
1332{
1333 struct si_info *sii;
1334
1335 sii = (struct si_info *)sih;
1336
1337 pcicore_sleep(sii->pch);
1338}
1339
1340/* Unconfigure and/or apply various WARs when going down */
1341void ai_pci_down(struct si_pub *sih)
1342{
1343 struct si_info *sii;
1344
1345 sii = (struct si_info *)sih;
1346
1347 /* release FORCEHT since chip is going to "down" state */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001348 if (PCI_FORCEHT(sih))
Arend van Spriel5b435de2011-10-05 13:19:03 +02001349 _ai_clkctl_cc(sii, CLK_DYNAMIC);
1350
1351 pcicore_down(sii->pch, SI_PCIDOWN);
1352}
1353
1354/*
1355 * Configure the pci core for pci client (NIC) action
1356 * coremask is the bitvec of cores by index to be enabled.
1357 */
1358void ai_pci_setup(struct si_pub *sih, uint coremask)
1359{
1360 struct si_info *sii;
1361 struct sbpciregs __iomem *regs = NULL;
Arend van Spriel834d5842011-12-08 15:06:57 -08001362 u32 w;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001363 uint idx = 0;
1364
1365 sii = (struct si_info *)sih;
1366
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001367 if (PCI(sih)) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001368 /* get current core index */
1369 idx = sii->curidx;
1370
Arend van Spriel5b435de2011-10-05 13:19:03 +02001371 /* switch over to pci core */
Arend van Spriel2e397c32011-12-08 15:06:44 -08001372 regs = ai_setcoreidx(sih, sii->buscoreidx);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001373 }
1374
1375 /*
1376 * Enable sb->pci interrupts. Assume
1377 * PCI rev 2.3 support was added in pci core rev 6 and things changed..
1378 */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001379 if (PCIE(sih) || (PCI(sih) && (ai_get_buscorerev(sih) >= 6))) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001380 /* pci config write to set this core bit in PCIIntMask */
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001381 pci_read_config_dword(sii->pcibus, PCI_INT_MASK, &w);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001382 w |= (coremask << PCI_SBIM_SHIFT);
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001383 pci_write_config_dword(sii->pcibus, PCI_INT_MASK, w);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001384 }
1385
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001386 if (PCI(sih)) {
Arend van Sprielb0327ff2011-12-08 15:06:59 -08001387 pcicore_pci_setup(sii->pch);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001388
1389 /* switch back to previous core */
1390 ai_setcoreidx(sih, idx);
1391 }
1392}
1393
1394/*
1395 * Fixup SROMless PCI device's configuration.
1396 * The current core may be changed upon return.
1397 */
1398int ai_pci_fixcfg(struct si_pub *sih)
1399{
1400 uint origidx;
1401 void __iomem *regs = NULL;
1402 struct si_info *sii = (struct si_info *)sih;
1403
1404 /* Fixup PI in SROM shadow area to enable the correct PCI core access */
1405 /* save the current index */
1406 origidx = ai_coreidx(&sii->pub);
1407
1408 /* check 'pi' is correct and fix it if not */
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001409 regs = ai_setcore(&sii->pub, ai_get_buscoretype(sih), 0);
Arend van Sprielb0327ff2011-12-08 15:06:59 -08001410 pcicore_fixcfg(sii->pch);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001411
1412 /* restore the original index */
1413 ai_setcoreidx(&sii->pub, origidx);
1414
1415 pcicore_hwup(sii->pch);
1416 return 0;
1417}
1418
1419/* mask&set gpiocontrol bits */
1420u32 ai_gpiocontrol(struct si_pub *sih, u32 mask, u32 val, u8 priority)
1421{
1422 uint regoff;
1423
1424 regoff = offsetof(struct chipcregs, gpiocontrol);
Arend van Spriel7d8e18e2011-12-08 15:06:56 -08001425 return ai_cc_reg(sih, regoff, mask, val);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001426}
1427
1428void ai_chipcontrl_epa4331(struct si_pub *sih, bool on)
1429{
1430 struct si_info *sii;
1431 struct chipcregs __iomem *cc;
1432 uint origidx;
1433 u32 val;
1434
1435 sii = (struct si_info *)sih;
1436 origidx = ai_coreidx(sih);
1437
1438 cc = (struct chipcregs __iomem *) ai_setcore(sih, CC_CORE_ID, 0);
1439
1440 val = R_REG(&cc->chipcontrol);
1441
1442 if (on) {
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001443 if (ai_get_chippkg(sih) == 9 || ai_get_chippkg(sih) == 0xb)
Arend van Spriel5b435de2011-10-05 13:19:03 +02001444 /* Ext PA Controls for 4331 12x9 Package */
1445 W_REG(&cc->chipcontrol, val |
1446 CCTRL4331_EXTPA_EN |
1447 CCTRL4331_EXTPA_ON_GPIO2_5);
1448 else
1449 /* Ext PA Controls for 4331 12x12 Package */
1450 W_REG(&cc->chipcontrol,
1451 val | CCTRL4331_EXTPA_EN);
1452 } else {
1453 val &= ~(CCTRL4331_EXTPA_EN | CCTRL4331_EXTPA_ON_GPIO2_5);
1454 W_REG(&cc->chipcontrol, val);
1455 }
1456
1457 ai_setcoreidx(sih, origidx);
1458}
1459
1460/* Enable BT-COEX & Ex-PA for 4313 */
1461void ai_epa_4313war(struct si_pub *sih)
1462{
1463 struct si_info *sii;
1464 struct chipcregs __iomem *cc;
1465 uint origidx;
1466
1467 sii = (struct si_info *)sih;
1468 origidx = ai_coreidx(sih);
1469
1470 cc = ai_setcore(sih, CC_CORE_ID, 0);
1471
1472 /* EPA Fix */
1473 W_REG(&cc->gpiocontrol,
1474 R_REG(&cc->gpiocontrol) | GPIO_CTRL_EPA_EN_MASK);
1475
1476 ai_setcoreidx(sih, origidx);
1477}
1478
1479/* check if the device is removed */
1480bool ai_deviceremoved(struct si_pub *sih)
1481{
1482 u32 w;
1483 struct si_info *sii;
1484
1485 sii = (struct si_info *)sih;
1486
Arend van Sprielcbc80db2011-12-08 15:06:48 -08001487 pci_read_config_dword(sii->pcibus, PCI_VENDOR_ID, &w);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001488 if ((w & 0xFFFF) != PCI_VENDOR_ID_BROADCOM)
1489 return true;
1490
1491 return false;
1492}
1493
1494bool ai_is_sprom_available(struct si_pub *sih)
1495{
Arend van Spriel2e397c32011-12-08 15:06:44 -08001496 struct si_info *sii = (struct si_info *)sih;
1497
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001498 if (ai_get_ccrev(sih) >= 31) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001499 uint origidx;
1500 struct chipcregs __iomem *cc;
1501 u32 sromctrl;
1502
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001503 if ((ai_get_cccaps(sih) & CC_CAP_SROM) == 0)
Arend van Spriel5b435de2011-10-05 13:19:03 +02001504 return false;
1505
Arend van Spriel5b435de2011-10-05 13:19:03 +02001506 origidx = sii->curidx;
1507 cc = ai_setcoreidx(sih, SI_CC_IDX);
1508 sromctrl = R_REG(&cc->sromcontrol);
1509 ai_setcoreidx(sih, origidx);
1510 return sromctrl & SRC_PRESENT;
1511 }
1512
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001513 switch (ai_get_chip_id(sih)) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001514 case BCM4313_CHIP_ID:
Arend van Spriel2e397c32011-12-08 15:06:44 -08001515 return (sii->chipst & CST4313_SPROM_PRESENT) != 0;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001516 default:
1517 return true;
1518 }
1519}
1520
1521bool ai_is_otp_disabled(struct si_pub *sih)
1522{
Arend van Spriel2e397c32011-12-08 15:06:44 -08001523 struct si_info *sii = (struct si_info *)sih;
1524
Arend van Sprielb2ffec42011-12-08 15:06:45 -08001525 switch (ai_get_chip_id(sih)) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001526 case BCM4313_CHIP_ID:
Arend van Spriel2e397c32011-12-08 15:06:44 -08001527 return (sii->chipst & CST4313_OTP_PRESENT) == 0;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001528 /* These chips always have their OTP on */
1529 case BCM43224_CHIP_ID:
1530 case BCM43225_CHIP_ID:
1531 default:
1532 return false;
1533 }
1534}