blob: 9de33fa9531ad529ad4806e7786f20de6d07db44 [file] [log] [blame]
Paolo Ciarrocchid4413732008-02-19 23:51:27 +01001/*
Robert Richter6852fd92008-07-22 21:09:08 +02002 * @file op_model_amd.c
Barry Kasindorfbd87f1f2007-12-18 18:05:58 +01003 * athlon / K7 / K8 / Family 10h model-specific MSR operations
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
Robert Richterae735e92008-12-25 17:26:07 +01005 * @remark Copyright 2002-2009 OProfile authors
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * @remark Read the file COPYING
7 *
8 * @author John Levon
9 * @author Philippe Elie
10 * @author Graydon Hoare
Robert Richteradf5ec02008-07-22 21:08:48 +020011 * @author Robert Richter <robert.richter@amd.com>
Jason Yeh4d4036e2009-07-08 13:49:38 +020012 * @author Barry Kasindorf <barry.kasindorf@amd.com>
13 * @author Jason Yeh <jason.yeh@amd.com>
14 * @author Suravee Suthikulpanit <suravee.suthikulpanit@amd.com>
Robert Richterae735e92008-12-25 17:26:07 +010015 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070016
17#include <linux/oprofile.h>
Barry Kasindorf56784f12008-07-22 21:08:55 +020018#include <linux/device.h>
19#include <linux/pci.h>
Jason Yeh4d4036e2009-07-08 13:49:38 +020020#include <linux/percpu.h>
Barry Kasindorf56784f12008-07-22 21:08:55 +020021
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/ptrace.h>
23#include <asm/msr.h>
Don Zickus3e4ff112006-06-26 13:57:01 +020024#include <asm/nmi.h>
Robert Richter013cfc52010-01-28 18:05:26 +010025#include <asm/apic.h>
Robert Richter64683da2010-02-04 10:57:23 +010026#include <asm/processor.h>
27#include <asm/cpufeature.h>
Paolo Ciarrocchid4413732008-02-19 23:51:27 +010028
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#include "op_x86_model.h"
30#include "op_counter.h"
31
Robert Richter4c168ea2008-09-24 11:08:52 +020032#define NUM_COUNTERS 4
Jason Yeh4d4036e2009-07-08 13:49:38 +020033#ifdef CONFIG_OPROFILE_EVENT_MULTIPLEX
34#define NUM_VIRT_COUNTERS 32
Jason Yeh4d4036e2009-07-08 13:49:38 +020035#else
36#define NUM_VIRT_COUNTERS NUM_COUNTERS
Jason Yeh4d4036e2009-07-08 13:49:38 +020037#endif
38
Robert Richter3370d352009-05-25 15:10:32 +020039#define OP_EVENT_MASK 0x0FFF
Robert Richter42399ad2009-05-25 17:59:06 +020040#define OP_CTR_OVERFLOW (1ULL<<31)
Robert Richter3370d352009-05-25 15:10:32 +020041
42#define MSR_AMD_EVENTSEL_RESERVED ((0xFFFFFCF0ULL<<32)|(1ULL<<21))
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
Jason Yeh4d4036e2009-07-08 13:49:38 +020044static unsigned long reset_value[NUM_VIRT_COUNTERS];
Robert Richter852402c2008-07-22 21:09:06 +020045
Robert Richterc572ae42009-06-03 20:10:39 +020046#define IBS_FETCH_SIZE 6
47#define IBS_OP_SIZE 12
Barry Kasindorf56784f12008-07-22 21:08:55 +020048
Robert Richter64683da2010-02-04 10:57:23 +010049static u32 ibs_caps;
Barry Kasindorf56784f12008-07-22 21:08:55 +020050
Robert Richter53b39e92010-09-21 17:58:15 +020051struct ibs_config {
Barry Kasindorf56784f12008-07-22 21:08:55 +020052 unsigned long op_enabled;
53 unsigned long fetch_enabled;
54 unsigned long max_cnt_fetch;
55 unsigned long max_cnt_op;
56 unsigned long rand_en;
57 unsigned long dispatched_ops;
Robert Richter25da6952010-09-21 15:49:31 +020058 unsigned long branch_target;
Barry Kasindorf56784f12008-07-22 21:08:55 +020059};
60
Robert Richter53b39e92010-09-21 17:58:15 +020061struct ibs_state {
Robert Richter25da6952010-09-21 15:49:31 +020062 u64 ibs_op_ctl;
63 int branch_target;
64 unsigned long sample_size;
Robert Richter53b39e92010-09-21 17:58:15 +020065};
66
67static struct ibs_config ibs_config;
68static struct ibs_state ibs_state;
Paolo Ciarrocchid4413732008-02-19 23:51:27 +010069
Robert Richter64683da2010-02-04 10:57:23 +010070/*
71 * IBS cpuid feature detection
72 */
73
74#define IBS_CPUID_FEATURES 0x8000001b
75
76/*
77 * Same bit mask as for IBS cpuid feature flags (Fn8000_001B_EAX), but
78 * bit 0 is used to indicate the existence of IBS.
79 */
Robert Richter4ac945f2010-09-21 15:58:32 +020080#define IBS_CAPS_AVAIL (1U<<0)
81#define IBS_CAPS_FETCHSAM (1U<<1)
82#define IBS_CAPS_OPSAM (1U<<2)
83#define IBS_CAPS_RDWROPCNT (1U<<3)
84#define IBS_CAPS_OPCNT (1U<<4)
Robert Richter25da6952010-09-21 15:49:31 +020085#define IBS_CAPS_BRNTRGT (1U<<5)
Robert Richter4ac945f2010-09-21 15:58:32 +020086
87#define IBS_CAPS_DEFAULT (IBS_CAPS_AVAIL \
88 | IBS_CAPS_FETCHSAM \
89 | IBS_CAPS_OPSAM)
90
91/*
92 * IBS APIC setup
93 */
94#define IBSCTL 0x1cc
95#define IBSCTL_LVT_OFFSET_VALID (1ULL<<8)
96#define IBSCTL_LVT_OFFSET_MASK 0x0F
Robert Richter64683da2010-02-04 10:57:23 +010097
Robert Richterba520782010-02-23 15:46:49 +010098/*
99 * IBS randomization macros
100 */
101#define IBS_RANDOM_BITS 12
102#define IBS_RANDOM_MASK ((1ULL << IBS_RANDOM_BITS) - 1)
103#define IBS_RANDOM_MAXCNT_OFFSET (1ULL << (IBS_RANDOM_BITS - 5))
104
Robert Richter64683da2010-02-04 10:57:23 +0100105static u32 get_ibs_caps(void)
106{
107 u32 ibs_caps;
108 unsigned int max_level;
109
110 if (!boot_cpu_has(X86_FEATURE_IBS))
111 return 0;
112
113 /* check IBS cpuid feature flags */
114 max_level = cpuid_eax(0x80000000);
115 if (max_level < IBS_CPUID_FEATURES)
Robert Richter4ac945f2010-09-21 15:58:32 +0200116 return IBS_CAPS_DEFAULT;
Robert Richter64683da2010-02-04 10:57:23 +0100117
118 ibs_caps = cpuid_eax(IBS_CPUID_FEATURES);
119 if (!(ibs_caps & IBS_CAPS_AVAIL))
120 /* cpuid flags not valid */
Robert Richter4ac945f2010-09-21 15:58:32 +0200121 return IBS_CAPS_DEFAULT;
Robert Richter64683da2010-02-04 10:57:23 +0100122
123 return ibs_caps;
124}
125
Suravee Suthikulpanitf125be12010-01-18 11:25:45 -0600126/*
127 * 16-bit Linear Feedback Shift Register (LFSR)
128 *
129 * 16 14 13 11
130 * Feedback polynomial = X + X + X + X + 1
131 */
132static unsigned int lfsr_random(void)
133{
134 static unsigned int lfsr_value = 0xF00D;
135 unsigned int bit;
136
137 /* Compute next bit to shift in */
138 bit = ((lfsr_value >> 0) ^
139 (lfsr_value >> 2) ^
140 (lfsr_value >> 3) ^
141 (lfsr_value >> 5)) & 0x0001;
142
143 /* Advance to next register value */
144 lfsr_value = (lfsr_value >> 1) | (bit << 15);
145
146 return lfsr_value;
147}
148
Robert Richterba520782010-02-23 15:46:49 +0100149/*
150 * IBS software randomization
151 *
152 * The IBS periodic op counter is randomized in software. The lower 12
153 * bits of the 20 bit counter are randomized. IbsOpCurCnt is
154 * initialized with a 12 bit random value.
155 */
156static inline u64 op_amd_randomize_ibs_op(u64 val)
157{
158 unsigned int random = lfsr_random();
159
160 if (!(ibs_caps & IBS_CAPS_RDWROPCNT))
161 /*
162 * Work around if the hw can not write to IbsOpCurCnt
163 *
164 * Randomize the lower 8 bits of the 16 bit
165 * IbsOpMaxCnt [15:0] value in the range of -128 to
166 * +127 by adding/subtracting an offset to the
167 * maximum count (IbsOpMaxCnt).
168 *
169 * To avoid over or underflows and protect upper bits
170 * starting at bit 16, the initial value for
171 * IbsOpMaxCnt must fit in the range from 0x0081 to
172 * 0xff80.
173 */
174 val += (s8)(random >> 4);
175 else
176 val |= (u64)(random & IBS_RANDOM_MASK) << 32;
177
178 return val;
179}
180
Andrew Morton4680e642009-06-23 12:36:08 -0700181static inline void
Robert Richter7939d2b2008-07-22 21:08:56 +0200182op_amd_handle_ibs(struct pt_regs * const regs,
183 struct op_msrs const * const msrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184{
Robert Richterc572ae42009-06-03 20:10:39 +0200185 u64 val, ctl;
Robert Richter1acda872009-01-05 10:35:31 +0100186 struct op_entry entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187
Robert Richter64683da2010-02-04 10:57:23 +0100188 if (!ibs_caps)
Andrew Morton4680e642009-06-23 12:36:08 -0700189 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190
Robert Richter7939d2b2008-07-22 21:08:56 +0200191 if (ibs_config.fetch_enabled) {
Robert Richterc572ae42009-06-03 20:10:39 +0200192 rdmsrl(MSR_AMD64_IBSFETCHCTL, ctl);
193 if (ctl & IBS_FETCH_VAL) {
194 rdmsrl(MSR_AMD64_IBSFETCHLINAD, val);
195 oprofile_write_reserve(&entry, regs, val,
Robert Richter14f0ca82009-01-07 21:50:22 +0100196 IBS_FETCH_CODE, IBS_FETCH_SIZE);
Robert Richter51563a02009-06-03 20:54:56 +0200197 oprofile_add_data64(&entry, val);
198 oprofile_add_data64(&entry, ctl);
Robert Richterc572ae42009-06-03 20:10:39 +0200199 rdmsrl(MSR_AMD64_IBSFETCHPHYSAD, val);
Robert Richter51563a02009-06-03 20:54:56 +0200200 oprofile_add_data64(&entry, val);
Robert Richter14f0ca82009-01-07 21:50:22 +0100201 oprofile_write_commit(&entry);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200202
Robert Richterfd13f6c2008-10-19 21:00:09 +0200203 /* reenable the IRQ */
Robert Richtera163b102010-02-25 19:43:07 +0100204 ctl &= ~(IBS_FETCH_VAL | IBS_FETCH_CNT);
Robert Richterc572ae42009-06-03 20:10:39 +0200205 ctl |= IBS_FETCH_ENABLE;
206 wrmsrl(MSR_AMD64_IBSFETCHCTL, ctl);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200207 }
208 }
209
Robert Richter7939d2b2008-07-22 21:08:56 +0200210 if (ibs_config.op_enabled) {
Robert Richterc572ae42009-06-03 20:10:39 +0200211 rdmsrl(MSR_AMD64_IBSOPCTL, ctl);
212 if (ctl & IBS_OP_VAL) {
213 rdmsrl(MSR_AMD64_IBSOPRIP, val);
Robert Richter25da6952010-09-21 15:49:31 +0200214 oprofile_write_reserve(&entry, regs, val, IBS_OP_CODE,
215 ibs_state.sample_size);
Robert Richter51563a02009-06-03 20:54:56 +0200216 oprofile_add_data64(&entry, val);
Robert Richterc572ae42009-06-03 20:10:39 +0200217 rdmsrl(MSR_AMD64_IBSOPDATA, val);
Robert Richter51563a02009-06-03 20:54:56 +0200218 oprofile_add_data64(&entry, val);
Robert Richterc572ae42009-06-03 20:10:39 +0200219 rdmsrl(MSR_AMD64_IBSOPDATA2, val);
Robert Richter51563a02009-06-03 20:54:56 +0200220 oprofile_add_data64(&entry, val);
Robert Richterc572ae42009-06-03 20:10:39 +0200221 rdmsrl(MSR_AMD64_IBSOPDATA3, val);
Robert Richter51563a02009-06-03 20:54:56 +0200222 oprofile_add_data64(&entry, val);
Robert Richterc572ae42009-06-03 20:10:39 +0200223 rdmsrl(MSR_AMD64_IBSDCLINAD, val);
Robert Richter51563a02009-06-03 20:54:56 +0200224 oprofile_add_data64(&entry, val);
Robert Richterc572ae42009-06-03 20:10:39 +0200225 rdmsrl(MSR_AMD64_IBSDCPHYSAD, val);
Robert Richter51563a02009-06-03 20:54:56 +0200226 oprofile_add_data64(&entry, val);
Robert Richter25da6952010-09-21 15:49:31 +0200227 if (ibs_state.branch_target) {
228 rdmsrl(MSR_AMD64_IBSBRTARGET, val);
229 oprofile_add_data(&entry, (unsigned long)val);
230 }
Robert Richter14f0ca82009-01-07 21:50:22 +0100231 oprofile_write_commit(&entry);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200232
233 /* reenable the IRQ */
Robert Richter53b39e92010-09-21 17:58:15 +0200234 ctl = op_amd_randomize_ibs_op(ibs_state.ibs_op_ctl);
Robert Richterc572ae42009-06-03 20:10:39 +0200235 wrmsrl(MSR_AMD64_IBSOPCTL, ctl);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200236 }
237 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238}
239
Robert Richter90637592009-03-10 19:15:57 +0100240static inline void op_amd_start_ibs(void)
241{
Robert Richterc572ae42009-06-03 20:10:39 +0200242 u64 val;
Robert Richter64683da2010-02-04 10:57:23 +0100243
244 if (!ibs_caps)
245 return;
246
Robert Richter53b39e92010-09-21 17:58:15 +0200247 memset(&ibs_state, 0, sizeof(ibs_state));
248
Robert Richter64683da2010-02-04 10:57:23 +0100249 if (ibs_config.fetch_enabled) {
Robert Richtera163b102010-02-25 19:43:07 +0100250 val = (ibs_config.max_cnt_fetch >> 4) & IBS_FETCH_MAX_CNT;
Robert Richterc572ae42009-06-03 20:10:39 +0200251 val |= ibs_config.rand_en ? IBS_FETCH_RAND_EN : 0;
252 val |= IBS_FETCH_ENABLE;
253 wrmsrl(MSR_AMD64_IBSFETCHCTL, val);
Robert Richter90637592009-03-10 19:15:57 +0100254 }
255
Robert Richter64683da2010-02-04 10:57:23 +0100256 if (ibs_config.op_enabled) {
Robert Richter53b39e92010-09-21 17:58:15 +0200257 val = ibs_config.max_cnt_op >> 4;
Robert Richterba520782010-02-23 15:46:49 +0100258 if (!(ibs_caps & IBS_CAPS_RDWROPCNT)) {
259 /*
260 * IbsOpCurCnt not supported. See
261 * op_amd_randomize_ibs_op() for details.
262 */
Robert Richter53b39e92010-09-21 17:58:15 +0200263 val = clamp(val, 0x0081ULL, 0xFF80ULL);
Robert Richterba520782010-02-23 15:46:49 +0100264 } else {
265 /*
266 * The start value is randomized with a
267 * positive offset, we need to compensate it
268 * with the half of the randomized range. Also
269 * avoid underflows.
270 */
Robert Richter53b39e92010-09-21 17:58:15 +0200271 val = min(val + IBS_RANDOM_MAXCNT_OFFSET,
272 IBS_OP_MAX_CNT);
Robert Richterba520782010-02-23 15:46:49 +0100273 }
Robert Richter53b39e92010-09-21 17:58:15 +0200274 val |= ibs_config.dispatched_ops ? IBS_OP_CNT_CTL : 0;
275 val |= IBS_OP_ENABLE;
276 ibs_state.ibs_op_ctl = val;
Robert Richter25da6952010-09-21 15:49:31 +0200277 ibs_state.sample_size = IBS_OP_SIZE;
278 if (ibs_config.branch_target) {
279 ibs_state.branch_target = 1;
280 ibs_state.sample_size++;
281 }
Robert Richter53b39e92010-09-21 17:58:15 +0200282 val = op_amd_randomize_ibs_op(ibs_state.ibs_op_ctl);
Robert Richterc572ae42009-06-03 20:10:39 +0200283 wrmsrl(MSR_AMD64_IBSOPCTL, val);
Robert Richter90637592009-03-10 19:15:57 +0100284 }
285}
286
287static void op_amd_stop_ibs(void)
288{
Robert Richter64683da2010-02-04 10:57:23 +0100289 if (!ibs_caps)
290 return;
291
292 if (ibs_config.fetch_enabled)
Robert Richter90637592009-03-10 19:15:57 +0100293 /* clear max count and enable */
Robert Richterc572ae42009-06-03 20:10:39 +0200294 wrmsrl(MSR_AMD64_IBSFETCHCTL, 0);
Robert Richter90637592009-03-10 19:15:57 +0100295
Robert Richter64683da2010-02-04 10:57:23 +0100296 if (ibs_config.op_enabled)
Robert Richter90637592009-03-10 19:15:57 +0100297 /* clear max count and enable */
Robert Richterc572ae42009-06-03 20:10:39 +0200298 wrmsrl(MSR_AMD64_IBSOPCTL, 0);
Robert Richter90637592009-03-10 19:15:57 +0100299}
300
Robert Richterda759fe2010-02-26 10:54:56 +0100301#ifdef CONFIG_OPROFILE_EVENT_MULTIPLEX
302
303static void op_mux_switch_ctrl(struct op_x86_model_spec const *model,
304 struct op_msrs const * const msrs)
305{
306 u64 val;
307 int i;
308
309 /* enable active counters */
310 for (i = 0; i < NUM_COUNTERS; ++i) {
311 int virt = op_x86_phys_to_virt(i);
312 if (!reset_value[virt])
313 continue;
314 rdmsrl(msrs->controls[i].addr, val);
315 val &= model->reserved;
316 val |= op_x86_get_ctrl(model, &counter_config[virt]);
317 wrmsrl(msrs->controls[i].addr, val);
318 }
319}
320
321#endif
322
323/* functions for op_amd_spec */
324
325static void op_amd_shutdown(struct op_msrs const * const msrs)
326{
327 int i;
328
329 for (i = 0; i < NUM_COUNTERS; ++i) {
330 if (!msrs->counters[i].addr)
331 continue;
332 release_perfctr_nmi(MSR_K7_PERFCTR0 + i);
333 release_evntsel_nmi(MSR_K7_EVNTSEL0 + i);
334 }
335}
336
337static int op_amd_fill_in_addresses(struct op_msrs * const msrs)
338{
339 int i;
340
341 for (i = 0; i < NUM_COUNTERS; i++) {
342 if (!reserve_perfctr_nmi(MSR_K7_PERFCTR0 + i))
343 goto fail;
344 if (!reserve_evntsel_nmi(MSR_K7_EVNTSEL0 + i)) {
345 release_perfctr_nmi(MSR_K7_PERFCTR0 + i);
346 goto fail;
347 }
348 /* both registers must be reserved */
349 msrs->counters[i].addr = MSR_K7_PERFCTR0 + i;
350 msrs->controls[i].addr = MSR_K7_EVNTSEL0 + i;
351 continue;
352 fail:
353 if (!counter_config[i].enabled)
354 continue;
355 op_x86_warn_reserved(i);
356 op_amd_shutdown(msrs);
357 return -EBUSY;
358 }
359
360 return 0;
361}
362
363static void op_amd_setup_ctrs(struct op_x86_model_spec const *model,
364 struct op_msrs const * const msrs)
365{
366 u64 val;
367 int i;
368
369 /* setup reset_value */
370 for (i = 0; i < NUM_VIRT_COUNTERS; ++i) {
371 if (counter_config[i].enabled
372 && msrs->counters[op_x86_virt_to_phys(i)].addr)
373 reset_value[i] = counter_config[i].count;
374 else
375 reset_value[i] = 0;
376 }
377
378 /* clear all counters */
379 for (i = 0; i < NUM_COUNTERS; ++i) {
380 if (!msrs->controls[i].addr)
381 continue;
382 rdmsrl(msrs->controls[i].addr, val);
383 if (val & ARCH_PERFMON_EVENTSEL_ENABLE)
384 op_x86_warn_in_use(i);
385 val &= model->reserved;
386 wrmsrl(msrs->controls[i].addr, val);
387 /*
388 * avoid a false detection of ctr overflows in NMI
389 * handler
390 */
391 wrmsrl(msrs->counters[i].addr, -1LL);
392 }
393
394 /* enable active counters */
395 for (i = 0; i < NUM_COUNTERS; ++i) {
396 int virt = op_x86_phys_to_virt(i);
397 if (!reset_value[virt])
398 continue;
399
400 /* setup counter registers */
401 wrmsrl(msrs->counters[i].addr, -(u64)reset_value[virt]);
402
403 /* setup control registers */
404 rdmsrl(msrs->controls[i].addr, val);
405 val &= model->reserved;
406 val |= op_x86_get_ctrl(model, &counter_config[virt]);
407 wrmsrl(msrs->controls[i].addr, val);
408 }
Robert Richterbae663b2010-05-05 17:47:17 +0200409
410 if (ibs_caps)
411 setup_APIC_eilvt_ibs(0, APIC_EILVT_MSG_NMI, 0);
412}
413
414static void op_amd_cpu_shutdown(void)
415{
416 if (ibs_caps)
417 setup_APIC_eilvt_ibs(0, APIC_EILVT_MSG_FIX, 1);
Robert Richterda759fe2010-02-26 10:54:56 +0100418}
419
Robert Richter7939d2b2008-07-22 21:08:56 +0200420static int op_amd_check_ctrs(struct pt_regs * const regs,
421 struct op_msrs const * const msrs)
422{
Robert Richter42399ad2009-05-25 17:59:06 +0200423 u64 val;
Robert Richter7939d2b2008-07-22 21:08:56 +0200424 int i;
425
Robert Richter6e63ea42009-07-07 19:25:39 +0200426 for (i = 0; i < NUM_COUNTERS; ++i) {
Robert Richterd8471ad2009-07-16 13:04:43 +0200427 int virt = op_x86_phys_to_virt(i);
428 if (!reset_value[virt])
Robert Richter7939d2b2008-07-22 21:08:56 +0200429 continue;
Robert Richter42399ad2009-05-25 17:59:06 +0200430 rdmsrl(msrs->counters[i].addr, val);
431 /* bit is clear if overflowed: */
432 if (val & OP_CTR_OVERFLOW)
433 continue;
Robert Richterd8471ad2009-07-16 13:04:43 +0200434 oprofile_add_sample(regs, virt);
435 wrmsrl(msrs->counters[i].addr, -(u64)reset_value[virt]);
Robert Richter7939d2b2008-07-22 21:08:56 +0200436 }
437
438 op_amd_handle_ibs(regs, msrs);
439
440 /* See op_model_ppro.c */
441 return 1;
442}
Paolo Ciarrocchid4413732008-02-19 23:51:27 +0100443
Robert Richter6657fe42008-07-22 21:08:50 +0200444static void op_amd_start(struct op_msrs const * const msrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445{
Robert Richterdea37662009-05-25 18:11:52 +0200446 u64 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 int i;
Jason Yeh4d4036e2009-07-08 13:49:38 +0200448
Robert Richter6e63ea42009-07-07 19:25:39 +0200449 for (i = 0; i < NUM_COUNTERS; ++i) {
Robert Richterd8471ad2009-07-16 13:04:43 +0200450 if (!reset_value[op_x86_phys_to_virt(i)])
451 continue;
452 rdmsrl(msrs->controls[i].addr, val);
Robert Richterbb1165d2010-03-01 14:21:23 +0100453 val |= ARCH_PERFMON_EVENTSEL_ENABLE;
Robert Richterd8471ad2009-07-16 13:04:43 +0200454 wrmsrl(msrs->controls[i].addr, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 }
Robert Richter852402c2008-07-22 21:09:06 +0200456
Robert Richter90637592009-03-10 19:15:57 +0100457 op_amd_start_ibs();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458}
459
Robert Richter6657fe42008-07-22 21:08:50 +0200460static void op_amd_stop(struct op_msrs const * const msrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461{
Robert Richterdea37662009-05-25 18:11:52 +0200462 u64 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 int i;
464
Robert Richterfd13f6c2008-10-19 21:00:09 +0200465 /*
466 * Subtle: stop on all counters to avoid race with setting our
467 * pm callback
468 */
Robert Richter6e63ea42009-07-07 19:25:39 +0200469 for (i = 0; i < NUM_COUNTERS; ++i) {
Robert Richterd8471ad2009-07-16 13:04:43 +0200470 if (!reset_value[op_x86_phys_to_virt(i)])
Don Zickuscb9c4482006-09-26 10:52:26 +0200471 continue;
Robert Richterdea37662009-05-25 18:11:52 +0200472 rdmsrl(msrs->controls[i].addr, val);
Robert Richterbb1165d2010-03-01 14:21:23 +0100473 val &= ~ARCH_PERFMON_EVENTSEL_ENABLE;
Robert Richterdea37662009-05-25 18:11:52 +0200474 wrmsrl(msrs->controls[i].addr, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 }
Barry Kasindorf56784f12008-07-22 21:08:55 +0200476
Robert Richter90637592009-03-10 19:15:57 +0100477 op_amd_stop_ibs();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478}
479
Robert Richterbae663b2010-05-05 17:47:17 +0200480static int __init_ibs_nmi(void)
Robert Richter7d77f2d2008-07-22 21:08:57 +0200481{
482#define IBSCTL_LVTOFFSETVAL (1 << 8)
483#define IBSCTL 0x1cc
484 struct pci_dev *cpu_cfg;
485 int nodes;
486 u32 value = 0;
Robert Richterbae663b2010-05-05 17:47:17 +0200487 u8 ibs_eilvt_off;
Robert Richter7d77f2d2008-07-22 21:08:57 +0200488
Robert Richterbae663b2010-05-05 17:47:17 +0200489 ibs_eilvt_off = setup_APIC_eilvt_ibs(0, APIC_EILVT_MSG_FIX, 1);
Robert Richter7d77f2d2008-07-22 21:08:57 +0200490
491 nodes = 0;
492 cpu_cfg = NULL;
493 do {
494 cpu_cfg = pci_get_device(PCI_VENDOR_ID_AMD,
495 PCI_DEVICE_ID_AMD_10H_NB_MISC,
496 cpu_cfg);
497 if (!cpu_cfg)
498 break;
499 ++nodes;
500 pci_write_config_dword(cpu_cfg, IBSCTL, ibs_eilvt_off
501 | IBSCTL_LVTOFFSETVAL);
502 pci_read_config_dword(cpu_cfg, IBSCTL, &value);
503 if (value != (ibs_eilvt_off | IBSCTL_LVTOFFSETVAL)) {
Robert Richter83bd9242008-12-15 15:09:50 +0100504 pci_dev_put(cpu_cfg);
Robert Richter7d77f2d2008-07-22 21:08:57 +0200505 printk(KERN_DEBUG "Failed to setup IBS LVT offset, "
506 "IBSCTL = 0x%08x", value);
507 return 1;
508 }
509 } while (1);
510
511 if (!nodes) {
512 printk(KERN_DEBUG "No CPU node configured for IBS");
513 return 1;
514 }
515
Robert Richter7d77f2d2008-07-22 21:08:57 +0200516 return 0;
517}
518
Robert Richterfd13f6c2008-10-19 21:00:09 +0200519/* initialize the APIC for the IBS interrupts if available */
Robert Richterbae663b2010-05-05 17:47:17 +0200520static void init_ibs(void)
Barry Kasindorf56784f12008-07-22 21:08:55 +0200521{
Robert Richter64683da2010-02-04 10:57:23 +0100522 ibs_caps = get_ibs_caps();
Barry Kasindorf56784f12008-07-22 21:08:55 +0200523
Robert Richter64683da2010-02-04 10:57:23 +0100524 if (!ibs_caps)
Barry Kasindorf56784f12008-07-22 21:08:55 +0200525 return;
526
Robert Richterbae663b2010-05-05 17:47:17 +0200527 if (__init_ibs_nmi()) {
Robert Richter64683da2010-02-04 10:57:23 +0100528 ibs_caps = 0;
Robert Richter852402c2008-07-22 21:09:06 +0200529 return;
530 }
531
Robert Richter64683da2010-02-04 10:57:23 +0100532 printk(KERN_INFO "oprofile: AMD IBS detected (0x%08x)\n",
533 (unsigned)ibs_caps);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200534}
535
Robert Richter25ad2912008-09-05 17:12:36 +0200536static int (*create_arch_files)(struct super_block *sb, struct dentry *root);
Robert Richter270d3e12008-07-22 21:09:01 +0200537
Robert Richter25ad2912008-09-05 17:12:36 +0200538static int setup_ibs_files(struct super_block *sb, struct dentry *root)
Barry Kasindorf56784f12008-07-22 21:08:55 +0200539{
Barry Kasindorf56784f12008-07-22 21:08:55 +0200540 struct dentry *dir;
Robert Richter270d3e12008-07-22 21:09:01 +0200541 int ret = 0;
542
543 /* architecture specific files */
544 if (create_arch_files)
545 ret = create_arch_files(sb, root);
546
547 if (ret)
548 return ret;
Barry Kasindorf56784f12008-07-22 21:08:55 +0200549
Robert Richter64683da2010-02-04 10:57:23 +0100550 if (!ibs_caps)
Robert Richter270d3e12008-07-22 21:09:01 +0200551 return ret;
552
553 /* model specific files */
Barry Kasindorf56784f12008-07-22 21:08:55 +0200554
555 /* setup some reasonable defaults */
Robert Richter25da6952010-09-21 15:49:31 +0200556 memset(&ibs_config, 0, sizeof(ibs_config));
Barry Kasindorf56784f12008-07-22 21:08:55 +0200557 ibs_config.max_cnt_fetch = 250000;
Barry Kasindorf56784f12008-07-22 21:08:55 +0200558 ibs_config.max_cnt_op = 250000;
Robert Richter2d55a472008-07-18 17:56:05 +0200559
Robert Richter4ac945f2010-09-21 15:58:32 +0200560 if (ibs_caps & IBS_CAPS_FETCHSAM) {
561 dir = oprofilefs_mkdir(sb, root, "ibs_fetch");
562 oprofilefs_create_ulong(sb, dir, "enable",
563 &ibs_config.fetch_enabled);
564 oprofilefs_create_ulong(sb, dir, "max_count",
565 &ibs_config.max_cnt_fetch);
566 oprofilefs_create_ulong(sb, dir, "rand_enable",
567 &ibs_config.rand_en);
568 }
Robert Richter2d55a472008-07-18 17:56:05 +0200569
Robert Richter4ac945f2010-09-21 15:58:32 +0200570 if (ibs_caps & IBS_CAPS_OPSAM) {
571 dir = oprofilefs_mkdir(sb, root, "ibs_op");
572 oprofilefs_create_ulong(sb, dir, "enable",
573 &ibs_config.op_enabled);
574 oprofilefs_create_ulong(sb, dir, "max_count",
575 &ibs_config.max_cnt_op);
576 if (ibs_caps & IBS_CAPS_OPCNT)
577 oprofilefs_create_ulong(sb, dir, "dispatched_ops",
578 &ibs_config.dispatched_ops);
Robert Richter25da6952010-09-21 15:49:31 +0200579 if (ibs_caps & IBS_CAPS_BRNTRGT)
580 oprofilefs_create_ulong(sb, dir, "branch_target",
581 &ibs_config.branch_target);
Robert Richter4ac945f2010-09-21 15:58:32 +0200582 }
Robert Richterfc2bd732008-07-22 21:09:00 +0200583
584 return 0;
Barry Kasindorf56784f12008-07-22 21:08:55 +0200585}
586
Robert Richteradf5ec02008-07-22 21:08:48 +0200587static int op_amd_init(struct oprofile_operations *ops)
588{
Robert Richterbae663b2010-05-05 17:47:17 +0200589 init_ibs();
Robert Richter270d3e12008-07-22 21:09:01 +0200590 create_arch_files = ops->create_files;
591 ops->create_files = setup_ibs_files;
Robert Richteradf5ec02008-07-22 21:08:48 +0200592 return 0;
593}
594
Robert Richter259a83a2009-07-09 15:12:35 +0200595struct op_x86_model_spec op_amd_spec = {
Robert Richterc92960f2008-09-05 17:12:36 +0200596 .num_counters = NUM_COUNTERS,
Robert Richterd0e41202010-03-23 19:33:21 +0100597 .num_controls = NUM_COUNTERS,
Jason Yeh4d4036e2009-07-08 13:49:38 +0200598 .num_virt_counters = NUM_VIRT_COUNTERS,
Robert Richter3370d352009-05-25 15:10:32 +0200599 .reserved = MSR_AMD_EVENTSEL_RESERVED,
600 .event_mask = OP_EVENT_MASK,
601 .init = op_amd_init,
Robert Richterc92960f2008-09-05 17:12:36 +0200602 .fill_in_addresses = &op_amd_fill_in_addresses,
603 .setup_ctrs = &op_amd_setup_ctrs,
Robert Richterbae663b2010-05-05 17:47:17 +0200604 .cpu_down = &op_amd_cpu_shutdown,
Robert Richterc92960f2008-09-05 17:12:36 +0200605 .check_ctrs = &op_amd_check_ctrs,
606 .start = &op_amd_start,
607 .stop = &op_amd_stop,
Robert Richter3370d352009-05-25 15:10:32 +0200608 .shutdown = &op_amd_shutdown,
Jason Yeh4d4036e2009-07-08 13:49:38 +0200609#ifdef CONFIG_OPROFILE_EVENT_MULTIPLEX
Robert Richter7e7478c2009-07-16 13:09:53 +0200610 .switch_ctrl = &op_mux_switch_ctrl,
Jason Yeh4d4036e2009-07-08 13:49:38 +0200611#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612};