blob: 087a8208f873580ddba86d6039d1dc3493e31e84 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/******************************************************************************
2 * x86_emulate.c
3 *
4 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
5 *
6 * Copyright (c) 2005 Keir Fraser
7 *
8 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
Rusty Russelldcc07662007-07-17 23:16:56 +10009 * privileged instructions:
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Copyright (C) 2006 Qumranet
12 *
13 * Avi Kivity <avi@qumranet.com>
14 * Yaniv Kamay <yaniv@qumranet.com>
15 *
16 * This work is licensed under the terms of the GNU GPL, version 2. See
17 * the COPYING file in the top-level directory.
18 *
19 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
20 */
21
22#ifndef __KERNEL__
23#include <stdio.h>
24#include <stdint.h>
25#include <public/xen.h>
Mike Dayd77c26f2007-10-08 09:02:08 -040026#define DPRINTF(_f, _a ...) printf(_f , ## _a)
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#else
28#include "kvm.h"
Zhang Xiantao34c16ee2007-10-20 15:34:38 +080029#include "x86.h"
Avi Kivity6aa8b732006-12-10 02:21:36 -080030#define DPRINTF(x...) do {} while (0)
31#endif
32#include "x86_emulate.h"
33#include <linux/module.h>
34
35/*
36 * Opcode effective-address decode tables.
37 * Note that we only emulate instructions that have at least one memory
38 * operand (excluding implicit stack references). We assume that stack
39 * references and instruction fetches will never occur in special memory
40 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
41 * not be handled.
42 */
43
44/* Operand sizes: 8-bit operands or specified/overridden size. */
45#define ByteOp (1<<0) /* 8-bit operands. */
46/* Destination operand type. */
47#define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
48#define DstReg (2<<1) /* Register operand. */
49#define DstMem (3<<1) /* Memory operand. */
50#define DstMask (3<<1)
51/* Source operand type. */
52#define SrcNone (0<<3) /* No source operand. */
53#define SrcImplicit (0<<3) /* Source operand is implicit in the opcode. */
54#define SrcReg (1<<3) /* Register operand. */
55#define SrcMem (2<<3) /* Memory operand. */
56#define SrcMem16 (3<<3) /* Memory operand (16-bit). */
57#define SrcMem32 (4<<3) /* Memory operand (32-bit). */
58#define SrcImm (5<<3) /* Immediate operand. */
59#define SrcImmByte (6<<3) /* 8-bit sign-extended immediate operand. */
60#define SrcMask (7<<3)
61/* Generic ModRM decode. */
62#define ModRM (1<<6)
63/* Destination is only written; never read. */
64#define Mov (1<<7)
Avi Kivity038e51d2007-01-22 20:40:40 -080065#define BitOp (1<<8)
Avi Kivityc7e75a32007-10-28 16:34:25 +020066#define MemAbs (1<<9) /* Memory operand is absolute displacement */
Avi Kivity6aa8b732006-12-10 02:21:36 -080067
Avi Kivityc7e75a32007-10-28 16:34:25 +020068static u16 opcode_table[256] = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080069 /* 0x00 - 0x07 */
70 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
71 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
72 0, 0, 0, 0,
73 /* 0x08 - 0x0F */
74 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
75 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
76 0, 0, 0, 0,
77 /* 0x10 - 0x17 */
78 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
79 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
80 0, 0, 0, 0,
81 /* 0x18 - 0x1F */
82 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
83 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
84 0, 0, 0, 0,
85 /* 0x20 - 0x27 */
86 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
87 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Nitin A Kamble19eb9382007-08-17 15:17:41 +030088 SrcImmByte, SrcImm, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080089 /* 0x28 - 0x2F */
90 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
91 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
92 0, 0, 0, 0,
93 /* 0x30 - 0x37 */
94 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
95 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
96 0, 0, 0, 0,
97 /* 0x38 - 0x3F */
98 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
99 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
100 0, 0, 0, 0,
Nitin A Kambled77a2502007-10-12 17:40:33 -0700101 /* 0x40 - 0x47 */
102 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
103 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
104 /* 0x48 - 0x4F */
105 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
106 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +0300107 /* 0x50 - 0x57 */
Nitin A Kamble7e778162007-08-19 11:07:06 +0300108 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
109 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +0300110 /* 0x58 - 0x5F */
111 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
112 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
Nitin A Kamble7d316912007-08-28 17:58:52 -0700113 /* 0x60 - 0x67 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800114 0, 0, 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
Nitin A Kamble7d316912007-08-28 17:58:52 -0700115 0, 0, 0, 0,
116 /* 0x68 - 0x6F */
117 0, 0, ImplicitOps|Mov, 0,
Laurent Viviere70669a2007-08-05 10:36:40 +0300118 SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* insb, insw/insd */
119 SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* outsb, outsw/outsd */
Nitin A Kamble55bebde2007-09-15 10:25:41 +0300120 /* 0x70 - 0x77 */
121 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
122 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
123 /* 0x78 - 0x7F */
124 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
125 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800126 /* 0x80 - 0x87 */
127 ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
128 ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
129 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
130 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
131 /* 0x88 - 0x8F */
132 ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
133 ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +0300134 0, ModRM | DstReg, 0, DstMem | SrcNone | ModRM | Mov,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800135 /* 0x90 - 0x9F */
Nitin A Kamble535eabc2007-09-15 10:45:05 +0300136 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps, ImplicitOps, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800137 /* 0xA0 - 0xA7 */
Avi Kivityc7e75a32007-10-28 16:34:25 +0200138 ByteOp | DstReg | SrcMem | Mov | MemAbs, DstReg | SrcMem | Mov | MemAbs,
139 ByteOp | DstMem | SrcReg | Mov | MemAbs, DstMem | SrcReg | Mov | MemAbs,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800140 ByteOp | ImplicitOps | Mov, ImplicitOps | Mov,
141 ByteOp | ImplicitOps, ImplicitOps,
142 /* 0xA8 - 0xAF */
143 0, 0, ByteOp | ImplicitOps | Mov, ImplicitOps | Mov,
144 ByteOp | ImplicitOps | Mov, ImplicitOps | Mov,
145 ByteOp | ImplicitOps, ImplicitOps,
146 /* 0xB0 - 0xBF */
147 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
148 /* 0xC0 - 0xC7 */
Nitin A Kambled9413cd2007-06-19 11:21:15 +0300149 ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
150 0, ImplicitOps, 0, 0,
151 ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800152 /* 0xC8 - 0xCF */
153 0, 0, 0, 0, 0, 0, 0, 0,
154 /* 0xD0 - 0xD7 */
155 ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
156 ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
157 0, 0, 0, 0,
158 /* 0xD8 - 0xDF */
159 0, 0, 0, 0, 0, 0, 0, 0,
Nitin A Kamble098c9372007-08-19 11:00:36 +0300160 /* 0xE0 - 0xE7 */
161 0, 0, 0, 0, 0, 0, 0, 0,
162 /* 0xE8 - 0xEF */
Nitin A Kamblef6eed392007-08-28 18:08:37 -0700163 ImplicitOps, SrcImm|ImplicitOps, 0, SrcImmByte|ImplicitOps, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800164 /* 0xF0 - 0xF7 */
165 0, 0, 0, 0,
Nitin A Kambleb284be52007-10-16 18:23:27 -0700166 ImplicitOps, ImplicitOps,
Avi Kivity72d6e5a2007-06-05 16:15:51 +0300167 ByteOp | DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800168 /* 0xF8 - 0xFF */
Nitin A Kambleb284be52007-10-16 18:23:27 -0700169 ImplicitOps, 0, ImplicitOps, ImplicitOps,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800170 0, 0, ByteOp | DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM
171};
172
Avi Kivity038e51d2007-01-22 20:40:40 -0800173static u16 twobyte_table[256] = {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800174 /* 0x00 - 0x0F */
175 0, SrcMem | ModRM | DstReg, 0, 0, 0, 0, ImplicitOps, 0,
Avi Kivity651a3e22007-10-28 16:09:18 +0200176 ImplicitOps, ImplicitOps, 0, 0, 0, ImplicitOps | ModRM, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800177 /* 0x10 - 0x1F */
178 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
179 /* 0x20 - 0x2F */
180 ModRM | ImplicitOps, ModRM, ModRM | ImplicitOps, ModRM, 0, 0, 0, 0,
181 0, 0, 0, 0, 0, 0, 0, 0,
182 /* 0x30 - 0x3F */
Avi Kivity35f3f282007-07-17 14:20:30 +0300183 ImplicitOps, 0, ImplicitOps, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800184 /* 0x40 - 0x47 */
185 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
186 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
187 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
188 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
189 /* 0x48 - 0x4F */
190 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
191 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
192 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
193 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
194 /* 0x50 - 0x5F */
195 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
196 /* 0x60 - 0x6F */
197 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
198 /* 0x70 - 0x7F */
199 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
200 /* 0x80 - 0x8F */
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +0300201 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
202 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
203 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
204 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800205 /* 0x90 - 0x9F */
206 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
207 /* 0xA0 - 0xA7 */
Avi Kivity038e51d2007-01-22 20:40:40 -0800208 0, 0, 0, DstMem | SrcReg | ModRM | BitOp, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800209 /* 0xA8 - 0xAF */
Avi Kivity038e51d2007-01-22 20:40:40 -0800210 0, 0, 0, DstMem | SrcReg | ModRM | BitOp, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800211 /* 0xB0 - 0xB7 */
212 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM, 0,
Avi Kivity038e51d2007-01-22 20:40:40 -0800213 DstMem | SrcReg | ModRM | BitOp,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800214 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
215 DstReg | SrcMem16 | ModRM | Mov,
216 /* 0xB8 - 0xBF */
Avi Kivity038e51d2007-01-22 20:40:40 -0800217 0, 0, DstMem | SrcImmByte | ModRM, DstMem | SrcReg | ModRM | BitOp,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800218 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
219 DstReg | SrcMem16 | ModRM | Mov,
220 /* 0xC0 - 0xCF */
Sheng Yanga012e652007-10-15 14:24:20 +0800221 0, 0, 0, DstMem | SrcReg | ModRM | Mov, 0, 0, 0, ImplicitOps | ModRM,
222 0, 0, 0, 0, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800223 /* 0xD0 - 0xDF */
224 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
225 /* 0xE0 - 0xEF */
226 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
227 /* 0xF0 - 0xFF */
228 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
229};
230
Avi Kivity6aa8b732006-12-10 02:21:36 -0800231/* EFLAGS bit definitions. */
232#define EFLG_OF (1<<11)
233#define EFLG_DF (1<<10)
234#define EFLG_SF (1<<7)
235#define EFLG_ZF (1<<6)
236#define EFLG_AF (1<<4)
237#define EFLG_PF (1<<2)
238#define EFLG_CF (1<<0)
239
240/*
241 * Instruction emulation:
242 * Most instructions are emulated directly via a fragment of inline assembly
243 * code. This allows us to save/restore EFLAGS and thus very easily pick up
244 * any modified flags.
245 */
246
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800247#if defined(CONFIG_X86_64)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800248#define _LO32 "k" /* force 32-bit operand */
249#define _STK "%%rsp" /* stack pointer */
250#elif defined(__i386__)
251#define _LO32 "" /* force 32-bit operand */
252#define _STK "%%esp" /* stack pointer */
253#endif
254
255/*
256 * These EFLAGS bits are restored from saved value during emulation, and
257 * any changes are written back to the saved value after emulation.
258 */
259#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
260
261/* Before executing instruction: restore necessary bits in EFLAGS. */
262#define _PRE_EFLAGS(_sav, _msk, _tmp) \
263 /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); */ \
264 "push %"_sav"; " \
265 "movl %"_msk",%"_LO32 _tmp"; " \
266 "andl %"_LO32 _tmp",("_STK"); " \
267 "pushf; " \
268 "notl %"_LO32 _tmp"; " \
269 "andl %"_LO32 _tmp",("_STK"); " \
270 "pop %"_tmp"; " \
271 "orl %"_LO32 _tmp",("_STK"); " \
272 "popf; " \
273 /* _sav &= ~msk; */ \
274 "movl %"_msk",%"_LO32 _tmp"; " \
275 "notl %"_LO32 _tmp"; " \
276 "andl %"_LO32 _tmp",%"_sav"; "
277
278/* After executing instruction: write-back necessary bits in EFLAGS. */
279#define _POST_EFLAGS(_sav, _msk, _tmp) \
280 /* _sav |= EFLAGS & _msk; */ \
281 "pushf; " \
282 "pop %"_tmp"; " \
283 "andl %"_msk",%"_LO32 _tmp"; " \
284 "orl %"_LO32 _tmp",%"_sav"; "
285
286/* Raw emulation: instruction has two explicit operands. */
287#define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
288 do { \
289 unsigned long _tmp; \
290 \
291 switch ((_dst).bytes) { \
292 case 2: \
293 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400294 _PRE_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800295 _op"w %"_wx"3,%1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400296 _POST_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800297 : "=m" (_eflags), "=m" ((_dst).val), \
298 "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400299 : _wy ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800300 break; \
301 case 4: \
302 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400303 _PRE_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800304 _op"l %"_lx"3,%1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400305 _POST_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800306 : "=m" (_eflags), "=m" ((_dst).val), \
307 "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400308 : _ly ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800309 break; \
310 case 8: \
311 __emulate_2op_8byte(_op, _src, _dst, \
312 _eflags, _qx, _qy); \
313 break; \
314 } \
315 } while (0)
316
317#define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
318 do { \
319 unsigned long _tmp; \
Mike Dayd77c26f2007-10-08 09:02:08 -0400320 switch ((_dst).bytes) { \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800321 case 1: \
322 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400323 _PRE_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800324 _op"b %"_bx"3,%1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400325 _POST_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800326 : "=m" (_eflags), "=m" ((_dst).val), \
327 "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400328 : _by ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800329 break; \
330 default: \
331 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
332 _wx, _wy, _lx, _ly, _qx, _qy); \
333 break; \
334 } \
335 } while (0)
336
337/* Source operand is byte-sized and may be restricted to just %cl. */
338#define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
339 __emulate_2op(_op, _src, _dst, _eflags, \
340 "b", "c", "b", "c", "b", "c", "b", "c")
341
342/* Source operand is byte, word, long or quad sized. */
343#define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
344 __emulate_2op(_op, _src, _dst, _eflags, \
345 "b", "q", "w", "r", _LO32, "r", "", "r")
346
347/* Source operand is word, long or quad sized. */
348#define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
349 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
350 "w", "r", _LO32, "r", "", "r")
351
352/* Instruction has only one explicit operand (no source operand). */
353#define emulate_1op(_op, _dst, _eflags) \
354 do { \
355 unsigned long _tmp; \
356 \
Mike Dayd77c26f2007-10-08 09:02:08 -0400357 switch ((_dst).bytes) { \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800358 case 1: \
359 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400360 _PRE_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800361 _op"b %1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400362 _POST_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800363 : "=m" (_eflags), "=m" ((_dst).val), \
364 "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400365 : "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800366 break; \
367 case 2: \
368 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400369 _PRE_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800370 _op"w %1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400371 _POST_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800372 : "=m" (_eflags), "=m" ((_dst).val), \
373 "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400374 : "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800375 break; \
376 case 4: \
377 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400378 _PRE_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800379 _op"l %1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400380 _POST_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800381 : "=m" (_eflags), "=m" ((_dst).val), \
382 "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400383 : "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800384 break; \
385 case 8: \
386 __emulate_1op_8byte(_op, _dst, _eflags); \
387 break; \
388 } \
389 } while (0)
390
391/* Emulate an instruction with quadword operands (x86/64 only). */
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800392#if defined(CONFIG_X86_64)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800393#define __emulate_2op_8byte(_op, _src, _dst, _eflags, _qx, _qy) \
394 do { \
395 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400396 _PRE_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800397 _op"q %"_qx"3,%1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400398 _POST_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800399 : "=m" (_eflags), "=m" ((_dst).val), "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400400 : _qy ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800401 } while (0)
402
403#define __emulate_1op_8byte(_op, _dst, _eflags) \
404 do { \
405 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400406 _PRE_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800407 _op"q %1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400408 _POST_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800409 : "=m" (_eflags), "=m" ((_dst).val), "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400410 : "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800411 } while (0)
412
413#elif defined(__i386__)
414#define __emulate_2op_8byte(_op, _src, _dst, _eflags, _qx, _qy)
415#define __emulate_1op_8byte(_op, _dst, _eflags)
416#endif /* __i386__ */
417
418/* Fetch next part of the instruction being emulated. */
419#define insn_fetch(_type, _size, _eip) \
420({ unsigned long _x; \
421 rc = ops->read_std((unsigned long)(_eip) + ctxt->cs_base, &_x, \
Mike Dayd77c26f2007-10-08 09:02:08 -0400422 (_size), ctxt->vcpu); \
423 if (rc != 0) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800424 goto done; \
425 (_eip) += (_size); \
426 (_type)_x; \
427})
428
429/* Access/update address held in a register, based on addressing mode. */
Laurent Viviere70669a2007-08-05 10:36:40 +0300430#define address_mask(reg) \
Laurent Viviere4e03de2007-09-18 11:52:50 +0200431 ((c->ad_bytes == sizeof(unsigned long)) ? \
432 (reg) : ((reg) & ((1UL << (c->ad_bytes << 3)) - 1)))
Avi Kivity6aa8b732006-12-10 02:21:36 -0800433#define register_address(base, reg) \
Laurent Viviere70669a2007-08-05 10:36:40 +0300434 ((base) + address_mask(reg))
Avi Kivity6aa8b732006-12-10 02:21:36 -0800435#define register_address_increment(reg, inc) \
436 do { \
437 /* signed type ensures sign extension to long */ \
438 int _inc = (inc); \
Laurent Viviere4e03de2007-09-18 11:52:50 +0200439 if (c->ad_bytes == sizeof(unsigned long)) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800440 (reg) += _inc; \
441 else \
Laurent Viviere4e03de2007-09-18 11:52:50 +0200442 (reg) = ((reg) & \
443 ~((1UL << (c->ad_bytes << 3)) - 1)) | \
444 (((reg) + _inc) & \
445 ((1UL << (c->ad_bytes << 3)) - 1)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800446 } while (0)
447
Nitin A Kamble098c9372007-08-19 11:00:36 +0300448#define JMP_REL(rel) \
449 do { \
Laurent Viviere4e03de2007-09-18 11:52:50 +0200450 register_address_increment(c->eip, rel); \
Nitin A Kamble098c9372007-08-19 11:00:36 +0300451 } while (0)
452
Rusty Russell1e3c5cb2007-07-17 23:16:11 +1000453/*
454 * Given the 'reg' portion of a ModRM byte, and a register block, return a
455 * pointer into the block that addresses the relevant register.
456 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
457 */
458static void *decode_register(u8 modrm_reg, unsigned long *regs,
459 int highbyte_regs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800460{
461 void *p;
462
463 p = &regs[modrm_reg];
464 if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
465 p = (unsigned char *)&regs[modrm_reg & 3] + 1;
466 return p;
467}
468
469static int read_descriptor(struct x86_emulate_ctxt *ctxt,
470 struct x86_emulate_ops *ops,
471 void *ptr,
472 u16 *size, unsigned long *address, int op_bytes)
473{
474 int rc;
475
476 if (op_bytes == 2)
477 op_bytes = 3;
478 *address = 0;
Laurent Viviercebff022007-07-30 13:35:24 +0300479 rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
480 ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800481 if (rc)
482 return rc;
Laurent Viviercebff022007-07-30 13:35:24 +0300483 rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
484 ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800485 return rc;
486}
487
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +0300488static int test_cc(unsigned int condition, unsigned int flags)
489{
490 int rc = 0;
491
492 switch ((condition & 15) >> 1) {
493 case 0: /* o */
494 rc |= (flags & EFLG_OF);
495 break;
496 case 1: /* b/c/nae */
497 rc |= (flags & EFLG_CF);
498 break;
499 case 2: /* z/e */
500 rc |= (flags & EFLG_ZF);
501 break;
502 case 3: /* be/na */
503 rc |= (flags & (EFLG_CF|EFLG_ZF));
504 break;
505 case 4: /* s */
506 rc |= (flags & EFLG_SF);
507 break;
508 case 5: /* p/pe */
509 rc |= (flags & EFLG_PF);
510 break;
511 case 7: /* le/ng */
512 rc |= (flags & EFLG_ZF);
513 /* fall through */
514 case 6: /* l/nge */
515 rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
516 break;
517 }
518
519 /* Odd condition identifiers (lsb == 1) have inverted sense. */
520 return (!!rc ^ (condition & 1));
521}
522
Avi Kivity6aa8b732006-12-10 02:21:36 -0800523int
Laurent Vivier8b4caf62007-09-18 11:27:19 +0200524x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800525{
Laurent Viviere4e03de2007-09-18 11:52:50 +0200526 struct decode_cache *c = &ctxt->decode;
527 u8 sib, rex_prefix = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800528 int rc = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800529 int mode = ctxt->mode;
Laurent Viviere4e03de2007-09-18 11:52:50 +0200530 int index_reg = 0, base_reg = 0, scale, rip_relative = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800531
532 /* Shadow copy of register state. Committed on successful emulation. */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800533
Laurent Viviere4e03de2007-09-18 11:52:50 +0200534 memset(c, 0, sizeof(struct decode_cache));
535 c->eip = ctxt->vcpu->rip;
536 memcpy(c->regs, ctxt->vcpu->regs, sizeof c->regs);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800537
538 switch (mode) {
539 case X86EMUL_MODE_REAL:
540 case X86EMUL_MODE_PROT16:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200541 c->op_bytes = c->ad_bytes = 2;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800542 break;
543 case X86EMUL_MODE_PROT32:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200544 c->op_bytes = c->ad_bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800545 break;
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800546#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -0800547 case X86EMUL_MODE_PROT64:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200548 c->op_bytes = 4;
549 c->ad_bytes = 8;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800550 break;
551#endif
552 default:
553 return -1;
554 }
555
556 /* Legacy prefixes. */
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200557 for (;;) {
Laurent Viviere4e03de2007-09-18 11:52:50 +0200558 switch (c->b = insn_fetch(u8, 1, c->eip)) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800559 case 0x66: /* operand-size override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200560 c->op_bytes ^= 6; /* switch between 2/4 bytes */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800561 break;
562 case 0x67: /* address-size override */
563 if (mode == X86EMUL_MODE_PROT64)
Laurent Viviere4e03de2007-09-18 11:52:50 +0200564 /* switch between 4/8 bytes */
565 c->ad_bytes ^= 12;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800566 else
Laurent Viviere4e03de2007-09-18 11:52:50 +0200567 /* switch between 2/4 bytes */
568 c->ad_bytes ^= 6;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800569 break;
570 case 0x2e: /* CS override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200571 c->override_base = &ctxt->cs_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800572 break;
573 case 0x3e: /* DS override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200574 c->override_base = &ctxt->ds_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800575 break;
576 case 0x26: /* ES override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200577 c->override_base = &ctxt->es_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800578 break;
579 case 0x64: /* FS override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200580 c->override_base = &ctxt->fs_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800581 break;
582 case 0x65: /* GS override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200583 c->override_base = &ctxt->gs_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800584 break;
585 case 0x36: /* SS override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200586 c->override_base = &ctxt->ss_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800587 break;
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200588 case 0x40 ... 0x4f: /* REX */
589 if (mode != X86EMUL_MODE_PROT64)
590 goto done_prefixes;
591 rex_prefix = c->b;
592 continue;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800593 case 0xf0: /* LOCK */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200594 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800595 break;
Laurent Vivierae6200b2007-09-20 11:17:24 +0200596 case 0xf2: /* REPNE/REPNZ */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800597 case 0xf3: /* REP/REPE/REPZ */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200598 c->rep_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800599 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800600 default:
601 goto done_prefixes;
602 }
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200603
604 /* Any legacy prefix after a REX prefix nullifies its effect. */
605
606 rex_prefix = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800607 }
608
609done_prefixes:
610
611 /* REX prefix. */
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200612 if (rex_prefix) {
613 if (rex_prefix & 8)
Laurent Viviere4e03de2007-09-18 11:52:50 +0200614 c->op_bytes = 8; /* REX.W */
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200615 c->modrm_reg = (rex_prefix & 4) << 1; /* REX.R */
616 index_reg = (rex_prefix & 2) << 2; /* REX.X */
617 c->modrm_rm = base_reg = (rex_prefix & 1) << 3; /* REG.B */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800618 }
619
620 /* Opcode byte(s). */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200621 c->d = opcode_table[c->b];
622 if (c->d == 0) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800623 /* Two-byte opcode? */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200624 if (c->b == 0x0f) {
625 c->twobyte = 1;
626 c->b = insn_fetch(u8, 1, c->eip);
627 c->d = twobyte_table[c->b];
Avi Kivity6aa8b732006-12-10 02:21:36 -0800628 }
629
630 /* Unrecognised? */
Laurent Vivier8b4caf62007-09-18 11:27:19 +0200631 if (c->d == 0) {
632 DPRINTF("Cannot emulate %02x\n", c->b);
633 return -1;
634 }
Avi Kivity6aa8b732006-12-10 02:21:36 -0800635 }
636
637 /* ModRM and SIB bytes. */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200638 if (c->d & ModRM) {
639 c->modrm = insn_fetch(u8, 1, c->eip);
640 c->modrm_mod |= (c->modrm & 0xc0) >> 6;
641 c->modrm_reg |= (c->modrm & 0x38) >> 3;
642 c->modrm_rm |= (c->modrm & 0x07);
643 c->modrm_ea = 0;
644 c->use_modrm_ea = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800645
Laurent Viviere4e03de2007-09-18 11:52:50 +0200646 if (c->modrm_mod == 3) {
647 c->modrm_val = *(unsigned long *)
648 decode_register(c->modrm_rm, c->regs, c->d & ByteOp);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800649 goto modrm_done;
650 }
651
Laurent Viviere4e03de2007-09-18 11:52:50 +0200652 if (c->ad_bytes == 2) {
653 unsigned bx = c->regs[VCPU_REGS_RBX];
654 unsigned bp = c->regs[VCPU_REGS_RBP];
655 unsigned si = c->regs[VCPU_REGS_RSI];
656 unsigned di = c->regs[VCPU_REGS_RDI];
Avi Kivity6aa8b732006-12-10 02:21:36 -0800657
658 /* 16-bit ModR/M decode. */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200659 switch (c->modrm_mod) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800660 case 0:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200661 if (c->modrm_rm == 6)
662 c->modrm_ea +=
663 insn_fetch(u16, 2, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800664 break;
665 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200666 c->modrm_ea += insn_fetch(s8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800667 break;
668 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200669 c->modrm_ea += insn_fetch(u16, 2, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800670 break;
671 }
Laurent Viviere4e03de2007-09-18 11:52:50 +0200672 switch (c->modrm_rm) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800673 case 0:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200674 c->modrm_ea += bx + si;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800675 break;
676 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200677 c->modrm_ea += bx + di;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800678 break;
679 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200680 c->modrm_ea += bp + si;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800681 break;
682 case 3:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200683 c->modrm_ea += bp + di;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800684 break;
685 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200686 c->modrm_ea += si;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800687 break;
688 case 5:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200689 c->modrm_ea += di;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800690 break;
691 case 6:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200692 if (c->modrm_mod != 0)
693 c->modrm_ea += bp;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800694 break;
695 case 7:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200696 c->modrm_ea += bx;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800697 break;
698 }
Laurent Viviere4e03de2007-09-18 11:52:50 +0200699 if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
700 (c->modrm_rm == 6 && c->modrm_mod != 0))
701 if (!c->override_base)
702 c->override_base = &ctxt->ss_base;
703 c->modrm_ea = (u16)c->modrm_ea;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800704 } else {
705 /* 32/64-bit ModR/M decode. */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200706 switch (c->modrm_rm) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800707 case 4:
708 case 12:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200709 sib = insn_fetch(u8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800710 index_reg |= (sib >> 3) & 7;
711 base_reg |= sib & 7;
712 scale = sib >> 6;
713
714 switch (base_reg) {
715 case 5:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200716 if (c->modrm_mod != 0)
717 c->modrm_ea +=
718 c->regs[base_reg];
Avi Kivity6aa8b732006-12-10 02:21:36 -0800719 else
Laurent Viviere4e03de2007-09-18 11:52:50 +0200720 c->modrm_ea +=
721 insn_fetch(s32, 4, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800722 break;
723 default:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200724 c->modrm_ea += c->regs[base_reg];
Avi Kivity6aa8b732006-12-10 02:21:36 -0800725 }
726 switch (index_reg) {
727 case 4:
728 break;
729 default:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200730 c->modrm_ea +=
731 c->regs[index_reg] << scale;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800732
733 }
734 break;
735 case 5:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200736 if (c->modrm_mod != 0)
737 c->modrm_ea += c->regs[c->modrm_rm];
Avi Kivity6aa8b732006-12-10 02:21:36 -0800738 else if (mode == X86EMUL_MODE_PROT64)
739 rip_relative = 1;
740 break;
741 default:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200742 c->modrm_ea += c->regs[c->modrm_rm];
Avi Kivity6aa8b732006-12-10 02:21:36 -0800743 break;
744 }
Laurent Viviere4e03de2007-09-18 11:52:50 +0200745 switch (c->modrm_mod) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800746 case 0:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200747 if (c->modrm_rm == 5)
748 c->modrm_ea +=
749 insn_fetch(s32, 4, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800750 break;
751 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200752 c->modrm_ea += insn_fetch(s8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800753 break;
754 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200755 c->modrm_ea += insn_fetch(s32, 4, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800756 break;
757 }
758 }
Avi Kivity6aa8b732006-12-10 02:21:36 -0800759 if (rip_relative) {
Laurent Viviere4e03de2007-09-18 11:52:50 +0200760 c->modrm_ea += c->eip;
761 switch (c->d & SrcMask) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800762 case SrcImmByte:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200763 c->modrm_ea += 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800764 break;
765 case SrcImm:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200766 if (c->d & ByteOp)
767 c->modrm_ea += 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800768 else
Laurent Viviere4e03de2007-09-18 11:52:50 +0200769 if (c->op_bytes == 8)
770 c->modrm_ea += 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800771 else
Laurent Viviere4e03de2007-09-18 11:52:50 +0200772 c->modrm_ea += c->op_bytes;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800773 }
774 }
Mike Dayd77c26f2007-10-08 09:02:08 -0400775modrm_done:
Avi Kivity6aa8b732006-12-10 02:21:36 -0800776 ;
Avi Kivityc7e75a32007-10-28 16:34:25 +0200777 } else if (c->d & MemAbs) {
778 switch (c->ad_bytes) {
779 case 2:
780 c->modrm_ea = insn_fetch(u16, 2, c->eip);
781 break;
782 case 4:
783 c->modrm_ea = insn_fetch(u32, 4, c->eip);
784 break;
785 case 8:
786 c->modrm_ea = insn_fetch(u64, 8, c->eip);
787 break;
788 }
789
Avi Kivity6aa8b732006-12-10 02:21:36 -0800790 }
791
Avi Kivityc7e75a32007-10-28 16:34:25 +0200792 if (!c->override_base)
793 c->override_base = &ctxt->ds_base;
794 if (mode == X86EMUL_MODE_PROT64 &&
795 c->override_base != &ctxt->fs_base &&
796 c->override_base != &ctxt->gs_base)
797 c->override_base = NULL;
798
799 if (c->override_base)
800 c->modrm_ea += *c->override_base;
801
802 if (c->ad_bytes != 8)
803 c->modrm_ea = (u32)c->modrm_ea;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800804 /*
805 * Decode and fetch the source operand: register, memory
806 * or immediate.
807 */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200808 switch (c->d & SrcMask) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800809 case SrcNone:
810 break;
811 case SrcReg:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200812 c->src.type = OP_REG;
813 if (c->d & ByteOp) {
814 c->src.ptr =
815 decode_register(c->modrm_reg, c->regs,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800816 (rex_prefix == 0));
Laurent Viviere4e03de2007-09-18 11:52:50 +0200817 c->src.val = c->src.orig_val = *(u8 *)c->src.ptr;
818 c->src.bytes = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800819 } else {
Laurent Viviere4e03de2007-09-18 11:52:50 +0200820 c->src.ptr =
821 decode_register(c->modrm_reg, c->regs, 0);
822 switch ((c->src.bytes = c->op_bytes)) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800823 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200824 c->src.val = c->src.orig_val =
825 *(u16 *) c->src.ptr;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800826 break;
827 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200828 c->src.val = c->src.orig_val =
829 *(u32 *) c->src.ptr;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800830 break;
831 case 8:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200832 c->src.val = c->src.orig_val =
833 *(u64 *) c->src.ptr;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800834 break;
835 }
836 }
837 break;
838 case SrcMem16:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200839 c->src.bytes = 2;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800840 goto srcmem_common;
841 case SrcMem32:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200842 c->src.bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800843 goto srcmem_common;
844 case SrcMem:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200845 c->src.bytes = (c->d & ByteOp) ? 1 :
846 c->op_bytes;
Rusty Russellb85b9ee92007-09-09 14:12:54 +0300847 /* Don't fetch the address for invlpg: it could be unmapped. */
Mike Dayd77c26f2007-10-08 09:02:08 -0400848 if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
Rusty Russellb85b9ee92007-09-09 14:12:54 +0300849 break;
Mike Dayd77c26f2007-10-08 09:02:08 -0400850 srcmem_common:
Aurelien Jarno4e624172007-10-17 19:30:41 +0200851 /*
852 * For instructions with a ModR/M byte, switch to register
853 * access if Mod = 3.
854 */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200855 if ((c->d & ModRM) && c->modrm_mod == 3) {
856 c->src.type = OP_REG;
Aurelien Jarno4e624172007-10-17 19:30:41 +0200857 break;
858 }
Laurent Viviere4e03de2007-09-18 11:52:50 +0200859 c->src.type = OP_MEM;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800860 break;
861 case SrcImm:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200862 c->src.type = OP_IMM;
863 c->src.ptr = (unsigned long *)c->eip;
864 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
865 if (c->src.bytes == 8)
866 c->src.bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800867 /* NB. Immediates are sign-extended as necessary. */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200868 switch (c->src.bytes) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800869 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200870 c->src.val = insn_fetch(s8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800871 break;
872 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200873 c->src.val = insn_fetch(s16, 2, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800874 break;
875 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200876 c->src.val = insn_fetch(s32, 4, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800877 break;
878 }
879 break;
880 case SrcImmByte:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200881 c->src.type = OP_IMM;
882 c->src.ptr = (unsigned long *)c->eip;
883 c->src.bytes = 1;
884 c->src.val = insn_fetch(s8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800885 break;
886 }
887
Avi Kivity038e51d2007-01-22 20:40:40 -0800888 /* Decode and fetch the destination operand: register or memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200889 switch (c->d & DstMask) {
Avi Kivity038e51d2007-01-22 20:40:40 -0800890 case ImplicitOps:
891 /* Special instructions do their own operand decoding. */
Laurent Vivier8b4caf62007-09-18 11:27:19 +0200892 return 0;
Avi Kivity038e51d2007-01-22 20:40:40 -0800893 case DstReg:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200894 c->dst.type = OP_REG;
895 if ((c->d & ByteOp)
896 && !(c->twobyte &&
897 (c->b == 0xb6 || c->b == 0xb7))) {
898 c->dst.ptr =
899 decode_register(c->modrm_reg, c->regs,
Avi Kivity038e51d2007-01-22 20:40:40 -0800900 (rex_prefix == 0));
Laurent Viviere4e03de2007-09-18 11:52:50 +0200901 c->dst.val = *(u8 *) c->dst.ptr;
902 c->dst.bytes = 1;
Avi Kivity038e51d2007-01-22 20:40:40 -0800903 } else {
Laurent Viviere4e03de2007-09-18 11:52:50 +0200904 c->dst.ptr =
905 decode_register(c->modrm_reg, c->regs, 0);
906 switch ((c->dst.bytes = c->op_bytes)) {
Avi Kivity038e51d2007-01-22 20:40:40 -0800907 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200908 c->dst.val = *(u16 *)c->dst.ptr;
Avi Kivity038e51d2007-01-22 20:40:40 -0800909 break;
910 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200911 c->dst.val = *(u32 *)c->dst.ptr;
Avi Kivity038e51d2007-01-22 20:40:40 -0800912 break;
913 case 8:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200914 c->dst.val = *(u64 *)c->dst.ptr;
Avi Kivity038e51d2007-01-22 20:40:40 -0800915 break;
916 }
917 }
918 break;
919 case DstMem:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200920 if ((c->d & ModRM) && c->modrm_mod == 3) {
921 c->dst.type = OP_REG;
Aurelien Jarno4e624172007-10-17 19:30:41 +0200922 break;
923 }
Laurent Vivier8b4caf62007-09-18 11:27:19 +0200924 c->dst.type = OP_MEM;
925 break;
926 }
927
928done:
929 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
930}
931
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +0200932static inline void emulate_push(struct x86_emulate_ctxt *ctxt)
933{
934 struct decode_cache *c = &ctxt->decode;
935
936 c->dst.type = OP_MEM;
937 c->dst.bytes = c->op_bytes;
938 c->dst.val = c->src.val;
939 register_address_increment(c->regs[VCPU_REGS_RSP], -c->op_bytes);
940 c->dst.ptr = (void *) register_address(ctxt->ss_base,
941 c->regs[VCPU_REGS_RSP]);
942}
943
944static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
945 struct x86_emulate_ops *ops)
946{
947 struct decode_cache *c = &ctxt->decode;
948 int rc;
949
950 /* 64-bit mode: POP always pops a 64-bit operand. */
951
952 if (ctxt->mode == X86EMUL_MODE_PROT64)
953 c->dst.bytes = 8;
954
955 rc = ops->read_std(register_address(ctxt->ss_base,
956 c->regs[VCPU_REGS_RSP]),
957 &c->dst.val, c->dst.bytes, ctxt->vcpu);
958 if (rc != 0)
959 return rc;
960
961 register_address_increment(c->regs[VCPU_REGS_RSP], c->dst.bytes);
962
963 return 0;
964}
965
Laurent Vivier05f086f2007-09-24 11:10:55 +0200966static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +0200967{
Laurent Vivier05f086f2007-09-24 11:10:55 +0200968 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +0200969 switch (c->modrm_reg) {
970 case 0: /* rol */
Laurent Vivier05f086f2007-09-24 11:10:55 +0200971 emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +0200972 break;
973 case 1: /* ror */
Laurent Vivier05f086f2007-09-24 11:10:55 +0200974 emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +0200975 break;
976 case 2: /* rcl */
Laurent Vivier05f086f2007-09-24 11:10:55 +0200977 emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +0200978 break;
979 case 3: /* rcr */
Laurent Vivier05f086f2007-09-24 11:10:55 +0200980 emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +0200981 break;
982 case 4: /* sal/shl */
983 case 6: /* sal/shl */
Laurent Vivier05f086f2007-09-24 11:10:55 +0200984 emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +0200985 break;
986 case 5: /* shr */
Laurent Vivier05f086f2007-09-24 11:10:55 +0200987 emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +0200988 break;
989 case 7: /* sar */
Laurent Vivier05f086f2007-09-24 11:10:55 +0200990 emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +0200991 break;
992 }
993}
994
995static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
Laurent Vivier05f086f2007-09-24 11:10:55 +0200996 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +0200997{
998 struct decode_cache *c = &ctxt->decode;
999 int rc = 0;
1000
1001 switch (c->modrm_reg) {
1002 case 0 ... 1: /* test */
1003 /*
1004 * Special case in Grp3: test has an immediate
1005 * source operand.
1006 */
1007 c->src.type = OP_IMM;
1008 c->src.ptr = (unsigned long *)c->eip;
1009 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1010 if (c->src.bytes == 8)
1011 c->src.bytes = 4;
1012 switch (c->src.bytes) {
1013 case 1:
1014 c->src.val = insn_fetch(s8, 1, c->eip);
1015 break;
1016 case 2:
1017 c->src.val = insn_fetch(s16, 2, c->eip);
1018 break;
1019 case 4:
1020 c->src.val = insn_fetch(s32, 4, c->eip);
1021 break;
1022 }
Laurent Vivier05f086f2007-09-24 11:10:55 +02001023 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001024 break;
1025 case 2: /* not */
1026 c->dst.val = ~c->dst.val;
1027 break;
1028 case 3: /* neg */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001029 emulate_1op("neg", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001030 break;
1031 default:
1032 DPRINTF("Cannot emulate %02x\n", c->b);
1033 rc = X86EMUL_UNHANDLEABLE;
1034 break;
1035 }
1036done:
1037 return rc;
1038}
1039
1040static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
Laurent Viviera01af5e2007-09-24 11:10:56 +02001041 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001042{
1043 struct decode_cache *c = &ctxt->decode;
1044 int rc;
1045
1046 switch (c->modrm_reg) {
1047 case 0: /* inc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001048 emulate_1op("inc", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001049 break;
1050 case 1: /* dec */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001051 emulate_1op("dec", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001052 break;
1053 case 4: /* jmp abs */
1054 if (c->b == 0xff)
1055 c->eip = c->dst.val;
1056 else {
1057 DPRINTF("Cannot emulate %02x\n", c->b);
1058 return X86EMUL_UNHANDLEABLE;
1059 }
1060 break;
1061 case 6: /* push */
1062
1063 /* 64-bit mode: PUSH always pushes a 64-bit operand. */
1064
1065 if (ctxt->mode == X86EMUL_MODE_PROT64) {
1066 c->dst.bytes = 8;
1067 rc = ops->read_std((unsigned long)c->dst.ptr,
1068 &c->dst.val, 8, ctxt->vcpu);
1069 if (rc != 0)
1070 return rc;
1071 }
1072 register_address_increment(c->regs[VCPU_REGS_RSP],
1073 -c->dst.bytes);
1074 rc = ops->write_emulated(register_address(ctxt->ss_base,
1075 c->regs[VCPU_REGS_RSP]), &c->dst.val,
1076 c->dst.bytes, ctxt->vcpu);
1077 if (rc != 0)
1078 return rc;
Laurent Viviera01af5e2007-09-24 11:10:56 +02001079 c->dst.type = OP_NONE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001080 break;
1081 default:
1082 DPRINTF("Cannot emulate %02x\n", c->b);
1083 return X86EMUL_UNHANDLEABLE;
1084 }
1085 return 0;
1086}
1087
1088static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
1089 struct x86_emulate_ops *ops,
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001090 unsigned long cr2)
1091{
1092 struct decode_cache *c = &ctxt->decode;
1093 u64 old, new;
1094 int rc;
1095
1096 rc = ops->read_emulated(cr2, &old, 8, ctxt->vcpu);
1097 if (rc != 0)
1098 return rc;
1099
1100 if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
1101 ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
1102
1103 c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
1104 c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
Laurent Vivier05f086f2007-09-24 11:10:55 +02001105 ctxt->eflags &= ~EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001106
1107 } else {
1108 new = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
1109 (u32) c->regs[VCPU_REGS_RBX];
1110
1111 rc = ops->cmpxchg_emulated(cr2, &old, &new, 8, ctxt->vcpu);
1112 if (rc != 0)
1113 return rc;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001114 ctxt->eflags |= EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001115 }
1116 return 0;
1117}
1118
1119static inline int writeback(struct x86_emulate_ctxt *ctxt,
1120 struct x86_emulate_ops *ops)
1121{
1122 int rc;
1123 struct decode_cache *c = &ctxt->decode;
1124
1125 switch (c->dst.type) {
1126 case OP_REG:
1127 /* The 4-byte case *is* correct:
1128 * in 64-bit mode we zero-extend.
1129 */
1130 switch (c->dst.bytes) {
1131 case 1:
1132 *(u8 *)c->dst.ptr = (u8)c->dst.val;
1133 break;
1134 case 2:
1135 *(u16 *)c->dst.ptr = (u16)c->dst.val;
1136 break;
1137 case 4:
1138 *c->dst.ptr = (u32)c->dst.val;
1139 break; /* 64b: zero-ext */
1140 case 8:
1141 *c->dst.ptr = c->dst.val;
1142 break;
1143 }
1144 break;
1145 case OP_MEM:
1146 if (c->lock_prefix)
1147 rc = ops->cmpxchg_emulated(
1148 (unsigned long)c->dst.ptr,
1149 &c->dst.orig_val,
1150 &c->dst.val,
1151 c->dst.bytes,
1152 ctxt->vcpu);
1153 else
1154 rc = ops->write_emulated(
1155 (unsigned long)c->dst.ptr,
1156 &c->dst.val,
1157 c->dst.bytes,
1158 ctxt->vcpu);
1159 if (rc != 0)
1160 return rc;
Laurent Viviera01af5e2007-09-24 11:10:56 +02001161 break;
1162 case OP_NONE:
1163 /* no writeback */
1164 break;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001165 default:
1166 break;
1167 }
1168 return 0;
1169}
1170
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001171int
Laurent Vivier1be3aa42007-09-18 11:27:27 +02001172x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001173{
1174 unsigned long cr2 = ctxt->cr2;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001175 u64 msr_data;
Laurent Vivier34273182007-09-18 11:27:37 +02001176 unsigned long saved_eip = 0;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001177 struct decode_cache *c = &ctxt->decode;
Laurent Vivier1be3aa42007-09-18 11:27:27 +02001178 int rc = 0;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001179
Laurent Vivier34273182007-09-18 11:27:37 +02001180 /* Shadow copy of register state. Committed on successful emulation.
1181 * NOTE: we can copy them from vcpu as x86_decode_insn() doesn't
1182 * modify them.
1183 */
1184
1185 memcpy(c->regs, ctxt->vcpu->regs, sizeof c->regs);
1186 saved_eip = c->eip;
1187
Avi Kivityc7e75a32007-10-28 16:34:25 +02001188 if (((c->d & ModRM) && (c->modrm_mod != 3)) || (c->d & MemAbs))
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001189 cr2 = c->modrm_ea;
1190
1191 if (c->src.type == OP_MEM) {
1192 c->src.ptr = (unsigned long *)cr2;
1193 c->src.val = 0;
Mike Dayd77c26f2007-10-08 09:02:08 -04001194 rc = ops->read_emulated((unsigned long)c->src.ptr,
1195 &c->src.val,
1196 c->src.bytes,
1197 ctxt->vcpu);
1198 if (rc != 0)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001199 goto done;
1200 c->src.orig_val = c->src.val;
1201 }
1202
1203 if ((c->d & DstMask) == ImplicitOps)
1204 goto special_insn;
1205
1206
1207 if (c->dst.type == OP_MEM) {
1208 c->dst.ptr = (unsigned long *)cr2;
1209 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1210 c->dst.val = 0;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001211 if (c->d & BitOp) {
1212 unsigned long mask = ~(c->dst.bytes * 8 - 1);
Avi Kivitydf513e22007-03-28 20:04:16 +02001213
Laurent Viviere4e03de2007-09-18 11:52:50 +02001214 c->dst.ptr = (void *)c->dst.ptr +
1215 (c->src.val & mask) / 8;
Avi Kivity038e51d2007-01-22 20:40:40 -08001216 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02001217 if (!(c->d & Mov) &&
1218 /* optimisation - avoid slow emulated read */
1219 ((rc = ops->read_emulated((unsigned long)c->dst.ptr,
1220 &c->dst.val,
1221 c->dst.bytes, ctxt->vcpu)) != 0))
Avi Kivity038e51d2007-01-22 20:40:40 -08001222 goto done;
Avi Kivity038e51d2007-01-22 20:40:40 -08001223 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02001224 c->dst.orig_val = c->dst.val;
Avi Kivity038e51d2007-01-22 20:40:40 -08001225
Laurent Viviere4e03de2007-09-18 11:52:50 +02001226 if (c->twobyte)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001227 goto twobyte_insn;
1228
Laurent Viviere4e03de2007-09-18 11:52:50 +02001229 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001230 case 0x00 ... 0x05:
1231 add: /* add */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001232 emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001233 break;
1234 case 0x08 ... 0x0d:
1235 or: /* or */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001236 emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001237 break;
1238 case 0x10 ... 0x15:
1239 adc: /* adc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001240 emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001241 break;
1242 case 0x18 ... 0x1d:
1243 sbb: /* sbb */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001244 emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001245 break;
Nitin A Kamble19eb9382007-08-17 15:17:41 +03001246 case 0x20 ... 0x23:
Avi Kivity6aa8b732006-12-10 02:21:36 -08001247 and: /* and */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001248 emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001249 break;
Nitin A Kamble19eb9382007-08-17 15:17:41 +03001250 case 0x24: /* and al imm8 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001251 c->dst.type = OP_REG;
1252 c->dst.ptr = &c->regs[VCPU_REGS_RAX];
1253 c->dst.val = *(u8 *)c->dst.ptr;
1254 c->dst.bytes = 1;
1255 c->dst.orig_val = c->dst.val;
Nitin A Kamble19eb9382007-08-17 15:17:41 +03001256 goto and;
1257 case 0x25: /* and ax imm16, or eax imm32 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001258 c->dst.type = OP_REG;
1259 c->dst.bytes = c->op_bytes;
1260 c->dst.ptr = &c->regs[VCPU_REGS_RAX];
1261 if (c->op_bytes == 2)
1262 c->dst.val = *(u16 *)c->dst.ptr;
Nitin A Kamble19eb9382007-08-17 15:17:41 +03001263 else
Laurent Viviere4e03de2007-09-18 11:52:50 +02001264 c->dst.val = *(u32 *)c->dst.ptr;
1265 c->dst.orig_val = c->dst.val;
Nitin A Kamble19eb9382007-08-17 15:17:41 +03001266 goto and;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001267 case 0x28 ... 0x2d:
1268 sub: /* sub */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001269 emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001270 break;
1271 case 0x30 ... 0x35:
1272 xor: /* xor */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001273 emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001274 break;
1275 case 0x38 ... 0x3d:
1276 cmp: /* cmp */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001277 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001278 break;
1279 case 0x63: /* movsxd */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001280 if (ctxt->mode != X86EMUL_MODE_PROT64)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001281 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001282 c->dst.val = (s32) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001283 break;
1284 case 0x80 ... 0x83: /* Grp1 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001285 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001286 case 0:
1287 goto add;
1288 case 1:
1289 goto or;
1290 case 2:
1291 goto adc;
1292 case 3:
1293 goto sbb;
1294 case 4:
1295 goto and;
1296 case 5:
1297 goto sub;
1298 case 6:
1299 goto xor;
1300 case 7:
1301 goto cmp;
1302 }
1303 break;
1304 case 0x84 ... 0x85:
Laurent Vivier05f086f2007-09-24 11:10:55 +02001305 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001306 break;
1307 case 0x86 ... 0x87: /* xchg */
1308 /* Write back the register source. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001309 switch (c->dst.bytes) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001310 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001311 *(u8 *) c->src.ptr = (u8) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001312 break;
1313 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001314 *(u16 *) c->src.ptr = (u16) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001315 break;
1316 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001317 *c->src.ptr = (u32) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001318 break; /* 64b reg: zero-extend */
1319 case 8:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001320 *c->src.ptr = c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001321 break;
1322 }
1323 /*
1324 * Write back the memory destination with implicit LOCK
1325 * prefix.
1326 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001327 c->dst.val = c->src.val;
1328 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001329 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001330 case 0x88 ... 0x8b: /* mov */
Nitin A Kamble7de75242007-09-15 10:13:07 +03001331 goto mov;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03001332 case 0x8d: /* lea r16/r32, m */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001333 c->dst.val = c->modrm_val;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03001334 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001335 case 0x8f: /* pop (sole member of Grp1a) */
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001336 rc = emulate_grp1a(ctxt, ops);
1337 if (rc != 0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001338 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001339 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03001340 case 0xa0 ... 0xa1: /* mov */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001341 c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
1342 c->dst.val = c->src.val;
Nitin A Kamble7de75242007-09-15 10:13:07 +03001343 break;
1344 case 0xa2 ... 0xa3: /* mov */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001345 c->dst.val = (unsigned long)c->regs[VCPU_REGS_RAX];
Nitin A Kamble7de75242007-09-15 10:13:07 +03001346 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001347 case 0xc0 ... 0xc1:
Laurent Vivier05f086f2007-09-24 11:10:55 +02001348 emulate_grp2(ctxt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001349 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03001350 case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
1351 mov:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001352 c->dst.val = c->src.val;
Nitin A Kamble7de75242007-09-15 10:13:07 +03001353 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001354 case 0xd0 ... 0xd1: /* Grp2 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001355 c->src.val = 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001356 emulate_grp2(ctxt);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001357 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001358 case 0xd2 ... 0xd3: /* Grp2 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001359 c->src.val = c->regs[VCPU_REGS_RCX];
Laurent Vivier05f086f2007-09-24 11:10:55 +02001360 emulate_grp2(ctxt);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001361 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001362 case 0xf6 ... 0xf7: /* Grp3 */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001363 rc = emulate_grp3(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001364 if (rc != 0)
1365 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001366 break;
1367 case 0xfe ... 0xff: /* Grp4/Grp5 */
Laurent Viviera01af5e2007-09-24 11:10:56 +02001368 rc = emulate_grp45(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001369 if (rc != 0)
1370 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001371 break;
1372 }
1373
1374writeback:
Laurent Viviera01af5e2007-09-24 11:10:56 +02001375 rc = writeback(ctxt, ops);
1376 if (rc != 0)
1377 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001378
1379 /* Commit shadow register state. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001380 memcpy(ctxt->vcpu->regs, c->regs, sizeof c->regs);
Laurent Viviere4e03de2007-09-18 11:52:50 +02001381 ctxt->vcpu->rip = c->eip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001382
1383done:
Laurent Vivier34273182007-09-18 11:27:37 +02001384 if (rc == X86EMUL_UNHANDLEABLE) {
1385 c->eip = saved_eip;
1386 return -1;
1387 }
1388 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001389
1390special_insn:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001391 if (c->twobyte)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001392 goto twobyte_special_insn;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001393 switch (c->b) {
Nitin A Kambled77a2502007-10-12 17:40:33 -07001394 case 0x40 ... 0x47: /* inc r16/r32 */
1395 c->dst.bytes = c->op_bytes;
1396 c->dst.ptr = (unsigned long *)&c->regs[c->b & 0x7];
1397 c->dst.val = *c->dst.ptr;
1398 emulate_1op("inc", c->dst, ctxt->eflags);
1399 break;
1400 case 0x48 ... 0x4f: /* dec r16/r32 */
1401 c->dst.bytes = c->op_bytes;
1402 c->dst.ptr = (unsigned long *)&c->regs[c->b & 0x7];
1403 c->dst.val = *c->dst.ptr;
1404 emulate_1op("dec", c->dst, ctxt->eflags);
1405 break;
Nitin A Kamble7e778162007-08-19 11:07:06 +03001406 case 0x50 ... 0x57: /* push reg */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001407 if (c->op_bytes == 2)
1408 c->src.val = (u16) c->regs[c->b & 0x7];
Nitin A Kamble7e778162007-08-19 11:07:06 +03001409 else
Laurent Viviere4e03de2007-09-18 11:52:50 +02001410 c->src.val = (u32) c->regs[c->b & 0x7];
1411 c->dst.type = OP_MEM;
1412 c->dst.bytes = c->op_bytes;
1413 c->dst.val = c->src.val;
1414 register_address_increment(c->regs[VCPU_REGS_RSP],
1415 -c->op_bytes);
1416 c->dst.ptr = (void *) register_address(
1417 ctxt->ss_base, c->regs[VCPU_REGS_RSP]);
Nitin A Kamble7e778162007-08-19 11:07:06 +03001418 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03001419 case 0x58 ... 0x5f: /* pop reg */
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001420 c->dst.ptr = (unsigned long *)&c->regs[c->b & 0x7];
Nitin A Kamble7de75242007-09-15 10:13:07 +03001421 pop_instruction:
1422 if ((rc = ops->read_std(register_address(ctxt->ss_base,
Laurent Viviere4e03de2007-09-18 11:52:50 +02001423 c->regs[VCPU_REGS_RSP]), c->dst.ptr,
1424 c->op_bytes, ctxt->vcpu)) != 0)
Nitin A Kamble7de75242007-09-15 10:13:07 +03001425 goto done;
1426
Laurent Viviere4e03de2007-09-18 11:52:50 +02001427 register_address_increment(c->regs[VCPU_REGS_RSP],
1428 c->op_bytes);
Laurent Viviera01af5e2007-09-24 11:10:56 +02001429 c->dst.type = OP_NONE; /* Disable writeback. */
Nitin A Kamble7de75242007-09-15 10:13:07 +03001430 break;
Avi Kivity1e35d3c2007-10-26 14:16:56 +02001431 case 0x6a: /* push imm8 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001432 c->src.val = 0L;
1433 c->src.val = insn_fetch(s8, 1, c->eip);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001434 emulate_push(ctxt);
Avi Kivity1e35d3c2007-10-26 14:16:56 +02001435 break;
Laurent Viviere70669a2007-08-05 10:36:40 +03001436 case 0x6c: /* insb */
1437 case 0x6d: /* insw/insd */
Laurent Vivier3090dd72007-08-05 10:43:32 +03001438 if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
Laurent Viviere4e03de2007-09-18 11:52:50 +02001439 1,
1440 (c->d & ByteOp) ? 1 : c->op_bytes,
1441 c->rep_prefix ?
1442 address_mask(c->regs[VCPU_REGS_RCX]) : 1,
Laurent Vivier05f086f2007-09-24 11:10:55 +02001443 (ctxt->eflags & EFLG_DF),
Laurent Viviere70669a2007-08-05 10:36:40 +03001444 register_address(ctxt->es_base,
Laurent Viviere4e03de2007-09-18 11:52:50 +02001445 c->regs[VCPU_REGS_RDI]),
1446 c->rep_prefix,
Laurent Vivier34273182007-09-18 11:27:37 +02001447 c->regs[VCPU_REGS_RDX]) == 0) {
1448 c->eip = saved_eip;
Laurent Viviere70669a2007-08-05 10:36:40 +03001449 return -1;
Laurent Vivier34273182007-09-18 11:27:37 +02001450 }
Laurent Viviere70669a2007-08-05 10:36:40 +03001451 return 0;
1452 case 0x6e: /* outsb */
1453 case 0x6f: /* outsw/outsd */
Laurent Vivier3090dd72007-08-05 10:43:32 +03001454 if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
Laurent Viviere4e03de2007-09-18 11:52:50 +02001455 0,
1456 (c->d & ByteOp) ? 1 : c->op_bytes,
1457 c->rep_prefix ?
1458 address_mask(c->regs[VCPU_REGS_RCX]) : 1,
Laurent Vivier05f086f2007-09-24 11:10:55 +02001459 (ctxt->eflags & EFLG_DF),
Laurent Viviere4e03de2007-09-18 11:52:50 +02001460 register_address(c->override_base ?
1461 *c->override_base :
1462 ctxt->ds_base,
1463 c->regs[VCPU_REGS_RSI]),
1464 c->rep_prefix,
Laurent Vivier34273182007-09-18 11:27:37 +02001465 c->regs[VCPU_REGS_RDX]) == 0) {
1466 c->eip = saved_eip;
Laurent Viviere70669a2007-08-05 10:36:40 +03001467 return -1;
Laurent Vivier34273182007-09-18 11:27:37 +02001468 }
Laurent Viviere70669a2007-08-05 10:36:40 +03001469 return 0;
Nitin A Kamble55bebde2007-09-15 10:25:41 +03001470 case 0x70 ... 0x7f: /* jcc (short) */ {
Laurent Viviere4e03de2007-09-18 11:52:50 +02001471 int rel = insn_fetch(s8, 1, c->eip);
Nitin A Kamble55bebde2007-09-15 10:25:41 +03001472
Laurent Vivier05f086f2007-09-24 11:10:55 +02001473 if (test_cc(c->b, ctxt->eflags))
Nitin A Kamble55bebde2007-09-15 10:25:41 +03001474 JMP_REL(rel);
1475 break;
1476 }
Nitin A Kamblefd2a7602007-08-28 18:22:47 -07001477 case 0x9c: /* pushf */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001478 c->src.val = (unsigned long) ctxt->eflags;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001479 emulate_push(ctxt);
1480 break;
Nitin A Kamble535eabc2007-09-15 10:45:05 +03001481 case 0x9d: /* popf */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001482 c->dst.ptr = (unsigned long *) &ctxt->eflags;
Nitin A Kamble535eabc2007-09-15 10:45:05 +03001483 goto pop_instruction;
Nitin A Kamble7de75242007-09-15 10:13:07 +03001484 case 0xc3: /* ret */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001485 c->dst.ptr = &c->eip;
Nitin A Kamble7de75242007-09-15 10:13:07 +03001486 goto pop_instruction;
1487 case 0xf4: /* hlt */
1488 ctxt->vcpu->halt_request = 1;
1489 goto done;
Nitin A Kambleb284be52007-10-16 18:23:27 -07001490 case 0xf5: /* cmc */
1491 /* complement carry flag from eflags reg */
1492 ctxt->eflags ^= EFLG_CF;
1493 c->dst.type = OP_NONE; /* Disable writeback. */
1494 break;
1495 case 0xf8: /* clc */
1496 ctxt->eflags &= ~EFLG_CF;
1497 c->dst.type = OP_NONE; /* Disable writeback. */
1498 break;
1499 case 0xfa: /* cli */
1500 ctxt->eflags &= ~X86_EFLAGS_IF;
1501 c->dst.type = OP_NONE; /* Disable writeback. */
1502 break;
1503 case 0xfb: /* sti */
1504 ctxt->eflags |= X86_EFLAGS_IF;
1505 c->dst.type = OP_NONE; /* Disable writeback. */
1506 break;
Laurent Viviere70669a2007-08-05 10:36:40 +03001507 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02001508 if (c->rep_prefix) {
1509 if (c->regs[VCPU_REGS_RCX] == 0) {
1510 ctxt->vcpu->rip = c->eip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001511 goto done;
1512 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02001513 c->regs[VCPU_REGS_RCX]--;
1514 c->eip = ctxt->vcpu->rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001515 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02001516 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001517 case 0xa4 ... 0xa5: /* movs */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001518 c->dst.type = OP_MEM;
1519 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1520 c->dst.ptr = (unsigned long *)register_address(
1521 ctxt->es_base,
1522 c->regs[VCPU_REGS_RDI]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001523 if ((rc = ops->read_emulated(register_address(
Laurent Viviere4e03de2007-09-18 11:52:50 +02001524 c->override_base ? *c->override_base :
1525 ctxt->ds_base,
1526 c->regs[VCPU_REGS_RSI]),
1527 &c->dst.val,
1528 c->dst.bytes, ctxt->vcpu)) != 0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001529 goto done;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001530 register_address_increment(c->regs[VCPU_REGS_RSI],
Laurent Vivier05f086f2007-09-24 11:10:55 +02001531 (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
Laurent Viviere4e03de2007-09-18 11:52:50 +02001532 : c->dst.bytes);
1533 register_address_increment(c->regs[VCPU_REGS_RDI],
Laurent Vivier05f086f2007-09-24 11:10:55 +02001534 (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
Laurent Viviere4e03de2007-09-18 11:52:50 +02001535 : c->dst.bytes);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001536 break;
1537 case 0xa6 ... 0xa7: /* cmps */
1538 DPRINTF("Urk! I don't handle CMPS.\n");
1539 goto cannot_emulate;
1540 case 0xaa ... 0xab: /* stos */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001541 c->dst.type = OP_MEM;
1542 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1543 c->dst.ptr = (unsigned long *)cr2;
1544 c->dst.val = c->regs[VCPU_REGS_RAX];
1545 register_address_increment(c->regs[VCPU_REGS_RDI],
Laurent Vivier05f086f2007-09-24 11:10:55 +02001546 (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
Laurent Viviere4e03de2007-09-18 11:52:50 +02001547 : c->dst.bytes);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001548 break;
1549 case 0xac ... 0xad: /* lods */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001550 c->dst.type = OP_REG;
1551 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1552 c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
1553 if ((rc = ops->read_emulated(cr2, &c->dst.val,
1554 c->dst.bytes,
Laurent Viviercebff022007-07-30 13:35:24 +03001555 ctxt->vcpu)) != 0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001556 goto done;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001557 register_address_increment(c->regs[VCPU_REGS_RSI],
Laurent Vivier05f086f2007-09-24 11:10:55 +02001558 (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
Laurent Viviere4e03de2007-09-18 11:52:50 +02001559 : c->dst.bytes);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001560 break;
1561 case 0xae ... 0xaf: /* scas */
1562 DPRINTF("Urk! I don't handle SCAS.\n");
1563 goto cannot_emulate;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001564 case 0xe8: /* call (near) */ {
1565 long int rel;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001566 switch (c->op_bytes) {
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001567 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001568 rel = insn_fetch(s16, 2, c->eip);
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001569 break;
1570 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001571 rel = insn_fetch(s32, 4, c->eip);
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001572 break;
1573 case 8:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001574 rel = insn_fetch(s64, 8, c->eip);
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001575 break;
1576 default:
1577 DPRINTF("Call: Invalid op_bytes\n");
1578 goto cannot_emulate;
1579 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02001580 c->src.val = (unsigned long) c->eip;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001581 JMP_REL(rel);
Laurent Viviere4e03de2007-09-18 11:52:50 +02001582 c->op_bytes = c->ad_bytes;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001583 emulate_push(ctxt);
1584 break;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001585 }
1586 case 0xe9: /* jmp rel */
1587 case 0xeb: /* jmp rel short */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001588 JMP_REL(c->src.val);
Laurent Viviera01af5e2007-09-24 11:10:56 +02001589 c->dst.type = OP_NONE; /* Disable writeback. */
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001590 break;
1591
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +03001592
Avi Kivity6aa8b732006-12-10 02:21:36 -08001593 }
1594 goto writeback;
1595
1596twobyte_insn:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001597 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001598 case 0x01: /* lgdt, lidt, lmsw */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001599 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001600 u16 size;
1601 unsigned long address;
1602
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001603 case 0: /* vmcall */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001604 if (c->modrm_mod != 3 || c->modrm_rm != 1)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001605 goto cannot_emulate;
1606
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001607 rc = kvm_fix_hypercall(ctxt->vcpu);
1608 if (rc)
1609 goto done;
1610
1611 kvm_emulate_hypercall(ctxt->vcpu);
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001612 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001613 case 2: /* lgdt */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001614 rc = read_descriptor(ctxt, ops, c->src.ptr,
1615 &size, &address, c->op_bytes);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001616 if (rc)
1617 goto done;
1618 realmode_lgdt(ctxt->vcpu, size, address);
1619 break;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001620 case 3: /* lidt/vmmcall */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001621 if (c->modrm_mod == 3 && c->modrm_rm == 1) {
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001622 rc = kvm_fix_hypercall(ctxt->vcpu);
1623 if (rc)
1624 goto done;
1625 kvm_emulate_hypercall(ctxt->vcpu);
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001626 } else {
Laurent Viviere4e03de2007-09-18 11:52:50 +02001627 rc = read_descriptor(ctxt, ops, c->src.ptr,
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001628 &size, &address,
Laurent Viviere4e03de2007-09-18 11:52:50 +02001629 c->op_bytes);
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001630 if (rc)
1631 goto done;
1632 realmode_lidt(ctxt->vcpu, size, address);
1633 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001634 break;
1635 case 4: /* smsw */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001636 if (c->modrm_mod != 3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001637 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001638 *(u16 *)&c->regs[c->modrm_rm]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001639 = realmode_get_cr(ctxt->vcpu, 0);
1640 break;
1641 case 6: /* lmsw */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001642 if (c->modrm_mod != 3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001643 goto cannot_emulate;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001644 realmode_lmsw(ctxt->vcpu, (u16)c->modrm_val,
1645 &ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001646 break;
1647 case 7: /* invlpg*/
1648 emulate_invlpg(ctxt->vcpu, cr2);
1649 break;
1650 default:
1651 goto cannot_emulate;
1652 }
Laurent Viviera01af5e2007-09-24 11:10:56 +02001653 /* Disable writeback. */
1654 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001655 break;
1656 case 0x21: /* mov from dr to reg */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001657 if (c->modrm_mod != 3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001658 goto cannot_emulate;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001659 rc = emulator_get_dr(ctxt, c->modrm_reg, &c->regs[c->modrm_rm]);
Laurent Viviera01af5e2007-09-24 11:10:56 +02001660 if (rc)
1661 goto cannot_emulate;
1662 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001663 break;
1664 case 0x23: /* mov from reg to dr */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001665 if (c->modrm_mod != 3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001666 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001667 rc = emulator_set_dr(ctxt, c->modrm_reg,
1668 c->regs[c->modrm_rm]);
Laurent Viviera01af5e2007-09-24 11:10:56 +02001669 if (rc)
1670 goto cannot_emulate;
1671 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001672 break;
1673 case 0x40 ... 0x4f: /* cmov */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001674 c->dst.val = c->dst.orig_val = c->src.val;
Laurent Viviera01af5e2007-09-24 11:10:56 +02001675 if (!test_cc(c->b, ctxt->eflags))
1676 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001677 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03001678 case 0xa3:
1679 bt: /* bt */
Qing Hee4f8e032007-09-24 17:22:13 +08001680 c->dst.type = OP_NONE;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001681 /* only subword offset */
1682 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001683 emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03001684 break;
1685 case 0xab:
1686 bts: /* bts */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001687 /* only subword offset */
1688 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001689 emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03001690 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001691 case 0xb0 ... 0xb1: /* cmpxchg */
1692 /*
1693 * Save real source value, then compare EAX against
1694 * destination.
1695 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001696 c->src.orig_val = c->src.val;
1697 c->src.val = c->regs[VCPU_REGS_RAX];
Laurent Vivier05f086f2007-09-24 11:10:55 +02001698 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
1699 if (ctxt->eflags & EFLG_ZF) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001700 /* Success: write back to memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001701 c->dst.val = c->src.orig_val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001702 } else {
1703 /* Failure: write the value we saw to EAX. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001704 c->dst.type = OP_REG;
1705 c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08001706 }
1707 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001708 case 0xb3:
1709 btr: /* btr */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001710 /* only subword offset */
1711 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001712 emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001713 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001714 case 0xb6 ... 0xb7: /* movzx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001715 c->dst.bytes = c->op_bytes;
1716 c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
1717 : (u16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001718 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001719 case 0xba: /* Grp8 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001720 switch (c->modrm_reg & 3) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001721 case 0:
1722 goto bt;
1723 case 1:
1724 goto bts;
1725 case 2:
1726 goto btr;
1727 case 3:
1728 goto btc;
1729 }
1730 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03001731 case 0xbb:
1732 btc: /* btc */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001733 /* only subword offset */
1734 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001735 emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03001736 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001737 case 0xbe ... 0xbf: /* movsx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001738 c->dst.bytes = c->op_bytes;
1739 c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
1740 (s16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001741 break;
Sheng Yanga012e652007-10-15 14:24:20 +08001742 case 0xc3: /* movnti */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001743 c->dst.bytes = c->op_bytes;
1744 c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
1745 (u64) c->src.val;
Sheng Yanga012e652007-10-15 14:24:20 +08001746 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001747 }
1748 goto writeback;
1749
1750twobyte_special_insn:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001751 switch (c->b) {
Nitin A Kamble7de75242007-09-15 10:13:07 +03001752 case 0x06:
1753 emulate_clts(ctxt->vcpu);
1754 break;
Avi Kivity651a3e22007-10-28 16:09:18 +02001755 case 0x08: /* invd */
1756 break;
Avi Kivity687fdbf2007-05-24 11:17:33 +03001757 case 0x09: /* wbinvd */
1758 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001759 case 0x0d: /* GrpP (prefetch) */
1760 case 0x18: /* Grp16 (prefetch/nop) */
1761 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001762 case 0x20: /* mov cr, reg */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001763 if (c->modrm_mod != 3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001764 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001765 c->regs[c->modrm_rm] =
1766 realmode_get_cr(ctxt->vcpu, c->modrm_reg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001767 break;
1768 case 0x22: /* mov reg, cr */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001769 if (c->modrm_mod != 3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001770 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001771 realmode_set_cr(ctxt->vcpu,
Laurent Vivier05f086f2007-09-24 11:10:55 +02001772 c->modrm_reg, c->modrm_val, &ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001773 break;
Avi Kivity35f3f282007-07-17 14:20:30 +03001774 case 0x30:
1775 /* wrmsr */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001776 msr_data = (u32)c->regs[VCPU_REGS_RAX]
1777 | ((u64)c->regs[VCPU_REGS_RDX] << 32);
1778 rc = kvm_set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data);
Avi Kivity35f3f282007-07-17 14:20:30 +03001779 if (rc) {
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +03001780 kvm_x86_ops->inject_gp(ctxt->vcpu, 0);
Laurent Viviere4e03de2007-09-18 11:52:50 +02001781 c->eip = ctxt->vcpu->rip;
Avi Kivity35f3f282007-07-17 14:20:30 +03001782 }
1783 rc = X86EMUL_CONTINUE;
1784 break;
1785 case 0x32:
1786 /* rdmsr */
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001787 rc = kvm_get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data);
Avi Kivity35f3f282007-07-17 14:20:30 +03001788 if (rc) {
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +03001789 kvm_x86_ops->inject_gp(ctxt->vcpu, 0);
Laurent Viviere4e03de2007-09-18 11:52:50 +02001790 c->eip = ctxt->vcpu->rip;
Avi Kivity35f3f282007-07-17 14:20:30 +03001791 } else {
Laurent Viviere4e03de2007-09-18 11:52:50 +02001792 c->regs[VCPU_REGS_RAX] = (u32)msr_data;
1793 c->regs[VCPU_REGS_RDX] = msr_data >> 32;
Avi Kivity35f3f282007-07-17 14:20:30 +03001794 }
1795 rc = X86EMUL_CONTINUE;
1796 break;
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +03001797 case 0x80 ... 0x8f: /* jnz rel, etc*/ {
1798 long int rel;
1799
Laurent Viviere4e03de2007-09-18 11:52:50 +02001800 switch (c->op_bytes) {
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +03001801 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001802 rel = insn_fetch(s16, 2, c->eip);
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +03001803 break;
1804 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001805 rel = insn_fetch(s32, 4, c->eip);
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +03001806 break;
1807 case 8:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001808 rel = insn_fetch(s64, 8, c->eip);
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +03001809 break;
1810 default:
1811 DPRINTF("jnz: Invalid op_bytes\n");
1812 goto cannot_emulate;
1813 }
Laurent Vivier05f086f2007-09-24 11:10:55 +02001814 if (test_cc(c->b, ctxt->eflags))
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +03001815 JMP_REL(rel);
1816 break;
1817 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001818 case 0xc7: /* Grp9 (cmpxchg8b) */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001819 rc = emulate_grp9(ctxt, ops, cr2);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001820 if (rc != 0)
1821 goto done;
1822 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001823 }
Laurent Viviera01af5e2007-09-24 11:10:56 +02001824 /* Disable writeback. */
1825 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001826 goto writeback;
1827
1828cannot_emulate:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001829 DPRINTF("Cannot emulate %02x\n", c->b);
Laurent Vivier34273182007-09-18 11:27:37 +02001830 c->eip = saved_eip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001831 return -1;
1832}