blob: ff549199c700461ada814b8983bb38d955bfbbd6 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnesc1c7af62009-09-10 15:28:03 -070027#include <linux/module.h>
28#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080030#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070032#include <linux/vgaarb.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080033#include "drmP.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070037#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100038#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039
40#include "drm_crtc_helper.h"
41
Zhenyu Wang32f9d652009-07-24 01:00:32 +080042#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
43
Jesse Barnes79e53942008-11-07 14:24:08 -080044bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080045static void intel_update_watermarks(struct drm_device *dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +020046static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010047static void intel_crtc_update_cursor(struct drm_crtc *crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080048
49typedef struct {
50 /* given values */
51 int n;
52 int m1, m2;
53 int p1, p2;
54 /* derived values */
55 int dot;
56 int vco;
57 int m;
58 int p;
59} intel_clock_t;
60
61typedef struct {
62 int min, max;
63} intel_range_t;
64
65typedef struct {
66 int dot_limit;
67 int p2_slow, p2_fast;
68} intel_p2_t;
69
70#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080071typedef struct intel_limit intel_limit_t;
72struct intel_limit {
Jesse Barnes79e53942008-11-07 14:24:08 -080073 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080075 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
76 int, int, intel_clock_t *);
77};
Jesse Barnes79e53942008-11-07 14:24:08 -080078
79#define I8XX_DOT_MIN 25000
80#define I8XX_DOT_MAX 350000
81#define I8XX_VCO_MIN 930000
82#define I8XX_VCO_MAX 1400000
83#define I8XX_N_MIN 3
84#define I8XX_N_MAX 16
85#define I8XX_M_MIN 96
86#define I8XX_M_MAX 140
87#define I8XX_M1_MIN 18
88#define I8XX_M1_MAX 26
89#define I8XX_M2_MIN 6
90#define I8XX_M2_MAX 16
91#define I8XX_P_MIN 4
92#define I8XX_P_MAX 128
93#define I8XX_P1_MIN 2
94#define I8XX_P1_MAX 33
95#define I8XX_P1_LVDS_MIN 1
96#define I8XX_P1_LVDS_MAX 6
97#define I8XX_P2_SLOW 4
98#define I8XX_P2_FAST 2
99#define I8XX_P2_LVDS_SLOW 14
ling.ma@intel.com0c2e39522009-07-17 11:44:30 +0800100#define I8XX_P2_LVDS_FAST 7
Jesse Barnes79e53942008-11-07 14:24:08 -0800101#define I8XX_P2_SLOW_LIMIT 165000
102
103#define I9XX_DOT_MIN 20000
104#define I9XX_DOT_MAX 400000
105#define I9XX_VCO_MIN 1400000
106#define I9XX_VCO_MAX 2800000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500107#define PINEVIEW_VCO_MIN 1700000
108#define PINEVIEW_VCO_MAX 3500000
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500109#define I9XX_N_MIN 1
110#define I9XX_N_MAX 6
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500111/* Pineview's Ncounter is a ring counter */
112#define PINEVIEW_N_MIN 3
113#define PINEVIEW_N_MAX 6
Jesse Barnes79e53942008-11-07 14:24:08 -0800114#define I9XX_M_MIN 70
115#define I9XX_M_MAX 120
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500116#define PINEVIEW_M_MIN 2
117#define PINEVIEW_M_MAX 256
Jesse Barnes79e53942008-11-07 14:24:08 -0800118#define I9XX_M1_MIN 10
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500119#define I9XX_M1_MAX 22
Jesse Barnes79e53942008-11-07 14:24:08 -0800120#define I9XX_M2_MIN 5
121#define I9XX_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500122/* Pineview M1 is reserved, and must be 0 */
123#define PINEVIEW_M1_MIN 0
124#define PINEVIEW_M1_MAX 0
125#define PINEVIEW_M2_MIN 0
126#define PINEVIEW_M2_MAX 254
Jesse Barnes79e53942008-11-07 14:24:08 -0800127#define I9XX_P_SDVO_DAC_MIN 5
128#define I9XX_P_SDVO_DAC_MAX 80
129#define I9XX_P_LVDS_MIN 7
130#define I9XX_P_LVDS_MAX 98
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500131#define PINEVIEW_P_LVDS_MIN 7
132#define PINEVIEW_P_LVDS_MAX 112
Jesse Barnes79e53942008-11-07 14:24:08 -0800133#define I9XX_P1_MIN 1
134#define I9XX_P1_MAX 8
135#define I9XX_P2_SDVO_DAC_SLOW 10
136#define I9XX_P2_SDVO_DAC_FAST 5
137#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
138#define I9XX_P2_LVDS_SLOW 14
139#define I9XX_P2_LVDS_FAST 7
140#define I9XX_P2_LVDS_SLOW_LIMIT 112000
141
Ma Ling044c7c42009-03-18 20:13:23 +0800142/*The parameter is for SDVO on G4x platform*/
143#define G4X_DOT_SDVO_MIN 25000
144#define G4X_DOT_SDVO_MAX 270000
145#define G4X_VCO_MIN 1750000
146#define G4X_VCO_MAX 3500000
147#define G4X_N_SDVO_MIN 1
148#define G4X_N_SDVO_MAX 4
149#define G4X_M_SDVO_MIN 104
150#define G4X_M_SDVO_MAX 138
151#define G4X_M1_SDVO_MIN 17
152#define G4X_M1_SDVO_MAX 23
153#define G4X_M2_SDVO_MIN 5
154#define G4X_M2_SDVO_MAX 11
155#define G4X_P_SDVO_MIN 10
156#define G4X_P_SDVO_MAX 30
157#define G4X_P1_SDVO_MIN 1
158#define G4X_P1_SDVO_MAX 3
159#define G4X_P2_SDVO_SLOW 10
160#define G4X_P2_SDVO_FAST 10
161#define G4X_P2_SDVO_LIMIT 270000
162
163/*The parameter is for HDMI_DAC on G4x platform*/
164#define G4X_DOT_HDMI_DAC_MIN 22000
165#define G4X_DOT_HDMI_DAC_MAX 400000
166#define G4X_N_HDMI_DAC_MIN 1
167#define G4X_N_HDMI_DAC_MAX 4
168#define G4X_M_HDMI_DAC_MIN 104
169#define G4X_M_HDMI_DAC_MAX 138
170#define G4X_M1_HDMI_DAC_MIN 16
171#define G4X_M1_HDMI_DAC_MAX 23
172#define G4X_M2_HDMI_DAC_MIN 5
173#define G4X_M2_HDMI_DAC_MAX 11
174#define G4X_P_HDMI_DAC_MIN 5
175#define G4X_P_HDMI_DAC_MAX 80
176#define G4X_P1_HDMI_DAC_MIN 1
177#define G4X_P1_HDMI_DAC_MAX 8
178#define G4X_P2_HDMI_DAC_SLOW 10
179#define G4X_P2_HDMI_DAC_FAST 5
180#define G4X_P2_HDMI_DAC_LIMIT 165000
181
182/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
183#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
184#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
185#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
186#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
187#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
188#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
189#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
190#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
191#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
192#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
193#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
194#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
195#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
196#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
197#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
198#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
199#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
200
201/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
202#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
203#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
204#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
205#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
206#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
207#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
208#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
209#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
210#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
211#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
212#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
213#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
214#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
215#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
216#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
217#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
218#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
219
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700220/*The parameter is for DISPLAY PORT on G4x platform*/
221#define G4X_DOT_DISPLAY_PORT_MIN 161670
222#define G4X_DOT_DISPLAY_PORT_MAX 227000
223#define G4X_N_DISPLAY_PORT_MIN 1
224#define G4X_N_DISPLAY_PORT_MAX 2
225#define G4X_M_DISPLAY_PORT_MIN 97
226#define G4X_M_DISPLAY_PORT_MAX 108
227#define G4X_M1_DISPLAY_PORT_MIN 0x10
228#define G4X_M1_DISPLAY_PORT_MAX 0x12
229#define G4X_M2_DISPLAY_PORT_MIN 0x05
230#define G4X_M2_DISPLAY_PORT_MAX 0x06
231#define G4X_P_DISPLAY_PORT_MIN 10
232#define G4X_P_DISPLAY_PORT_MAX 20
233#define G4X_P1_DISPLAY_PORT_MIN 1
234#define G4X_P1_DISPLAY_PORT_MAX 2
235#define G4X_P2_DISPLAY_PORT_SLOW 10
236#define G4X_P2_DISPLAY_PORT_FAST 10
237#define G4X_P2_DISPLAY_PORT_LIMIT 0
238
Eric Anholtbad720f2009-10-22 16:11:14 -0700239/* Ironlake / Sandybridge */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800240/* as we calculate clock using (register_value + 2) for
241 N/M1/M2, so here the range value for them is (actual_value-2).
242 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500243#define IRONLAKE_DOT_MIN 25000
244#define IRONLAKE_DOT_MAX 350000
245#define IRONLAKE_VCO_MIN 1760000
246#define IRONLAKE_VCO_MAX 3510000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500247#define IRONLAKE_M1_MIN 12
Zhao Yakuia59e3852010-01-06 22:05:57 +0800248#define IRONLAKE_M1_MAX 22
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500249#define IRONLAKE_M2_MIN 5
250#define IRONLAKE_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500251#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800252
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253/* We have parameter ranges for different type of outputs. */
254
255/* DAC & HDMI Refclk 120Mhz */
256#define IRONLAKE_DAC_N_MIN 1
257#define IRONLAKE_DAC_N_MAX 5
258#define IRONLAKE_DAC_M_MIN 79
259#define IRONLAKE_DAC_M_MAX 127
260#define IRONLAKE_DAC_P_MIN 5
261#define IRONLAKE_DAC_P_MAX 80
262#define IRONLAKE_DAC_P1_MIN 1
263#define IRONLAKE_DAC_P1_MAX 8
264#define IRONLAKE_DAC_P2_SLOW 10
265#define IRONLAKE_DAC_P2_FAST 5
266
267/* LVDS single-channel 120Mhz refclk */
268#define IRONLAKE_LVDS_S_N_MIN 1
269#define IRONLAKE_LVDS_S_N_MAX 3
270#define IRONLAKE_LVDS_S_M_MIN 79
271#define IRONLAKE_LVDS_S_M_MAX 118
272#define IRONLAKE_LVDS_S_P_MIN 28
273#define IRONLAKE_LVDS_S_P_MAX 112
274#define IRONLAKE_LVDS_S_P1_MIN 2
275#define IRONLAKE_LVDS_S_P1_MAX 8
276#define IRONLAKE_LVDS_S_P2_SLOW 14
277#define IRONLAKE_LVDS_S_P2_FAST 14
278
279/* LVDS dual-channel 120Mhz refclk */
280#define IRONLAKE_LVDS_D_N_MIN 1
281#define IRONLAKE_LVDS_D_N_MAX 3
282#define IRONLAKE_LVDS_D_M_MIN 79
283#define IRONLAKE_LVDS_D_M_MAX 127
284#define IRONLAKE_LVDS_D_P_MIN 14
285#define IRONLAKE_LVDS_D_P_MAX 56
286#define IRONLAKE_LVDS_D_P1_MIN 2
287#define IRONLAKE_LVDS_D_P1_MAX 8
288#define IRONLAKE_LVDS_D_P2_SLOW 7
289#define IRONLAKE_LVDS_D_P2_FAST 7
290
291/* LVDS single-channel 100Mhz refclk */
292#define IRONLAKE_LVDS_S_SSC_N_MIN 1
293#define IRONLAKE_LVDS_S_SSC_N_MAX 2
294#define IRONLAKE_LVDS_S_SSC_M_MIN 79
295#define IRONLAKE_LVDS_S_SSC_M_MAX 126
296#define IRONLAKE_LVDS_S_SSC_P_MIN 28
297#define IRONLAKE_LVDS_S_SSC_P_MAX 112
298#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
299#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
300#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
301#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
302
303/* LVDS dual-channel 100Mhz refclk */
304#define IRONLAKE_LVDS_D_SSC_N_MIN 1
305#define IRONLAKE_LVDS_D_SSC_N_MAX 3
306#define IRONLAKE_LVDS_D_SSC_M_MIN 79
307#define IRONLAKE_LVDS_D_SSC_M_MAX 126
308#define IRONLAKE_LVDS_D_SSC_P_MIN 14
309#define IRONLAKE_LVDS_D_SSC_P_MAX 42
310#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
311#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
312#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
313#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
314
315/* DisplayPort */
316#define IRONLAKE_DP_N_MIN 1
317#define IRONLAKE_DP_N_MAX 2
318#define IRONLAKE_DP_M_MIN 81
319#define IRONLAKE_DP_M_MAX 90
320#define IRONLAKE_DP_P_MIN 10
321#define IRONLAKE_DP_P_MAX 20
322#define IRONLAKE_DP_P2_FAST 10
323#define IRONLAKE_DP_P2_SLOW 10
324#define IRONLAKE_DP_P2_LIMIT 0
325#define IRONLAKE_DP_P1_MIN 1
326#define IRONLAKE_DP_P1_MAX 2
Zhao Yakui45476682009-12-31 16:06:04 +0800327
Jesse Barnes2377b742010-07-07 14:06:43 -0700328/* FDI */
329#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
330
Ma Lingd4906092009-03-18 20:13:27 +0800331static bool
332intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
333 int target, int refclk, intel_clock_t *best_clock);
334static bool
335intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
336 int target, int refclk, intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800337
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700338static bool
339intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
340 int target, int refclk, intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800341static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500342intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
343 int target, int refclk, intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700344
Keith Packarde4b36692009-06-05 19:22:17 -0700345static const intel_limit_t intel_limits_i8xx_dvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800346 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
347 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
348 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
349 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
350 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
351 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
352 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
353 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
354 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
355 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800356 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700357};
358
359static const intel_limit_t intel_limits_i8xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800360 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
361 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
362 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
363 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
364 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
365 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
366 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
367 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
368 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
369 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800370 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700371};
372
373static const intel_limit_t intel_limits_i9xx_sdvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800374 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
375 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
376 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
377 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
378 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
379 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
380 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
381 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
382 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
383 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800384 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700385};
386
387static const intel_limit_t intel_limits_i9xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800388 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
389 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
390 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
391 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
392 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
393 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
394 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
395 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
396 /* The single-channel range is 25-112Mhz, and dual-channel
397 * is 80-224Mhz. Prefer single channel as much as possible.
398 */
399 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
400 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800401 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700402};
403
Ma Ling044c7c42009-03-18 20:13:23 +0800404 /* below parameter and function is for G4X Chipset Family*/
Keith Packarde4b36692009-06-05 19:22:17 -0700405static const intel_limit_t intel_limits_g4x_sdvo = {
Ma Ling044c7c42009-03-18 20:13:23 +0800406 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
407 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
408 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
409 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
410 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
411 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
412 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
413 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
414 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
415 .p2_slow = G4X_P2_SDVO_SLOW,
416 .p2_fast = G4X_P2_SDVO_FAST
417 },
Ma Lingd4906092009-03-18 20:13:27 +0800418 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700419};
420
421static const intel_limit_t intel_limits_g4x_hdmi = {
Ma Ling044c7c42009-03-18 20:13:23 +0800422 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
423 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
424 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
425 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
426 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
427 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
428 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
429 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
430 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
431 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
432 .p2_fast = G4X_P2_HDMI_DAC_FAST
433 },
Ma Lingd4906092009-03-18 20:13:27 +0800434 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700435};
436
437static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800438 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
439 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
440 .vco = { .min = G4X_VCO_MIN,
441 .max = G4X_VCO_MAX },
442 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
443 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
444 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
445 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
446 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
447 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
448 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
449 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
450 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
451 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
452 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
453 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
454 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
455 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
456 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
457 },
Ma Lingd4906092009-03-18 20:13:27 +0800458 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700459};
460
461static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800462 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
463 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
464 .vco = { .min = G4X_VCO_MIN,
465 .max = G4X_VCO_MAX },
466 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
467 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
468 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
469 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
470 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
471 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
472 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
473 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
474 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
475 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
476 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
477 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
478 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
479 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
480 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
481 },
Ma Lingd4906092009-03-18 20:13:27 +0800482 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700483};
484
485static const intel_limit_t intel_limits_g4x_display_port = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700486 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
487 .max = G4X_DOT_DISPLAY_PORT_MAX },
488 .vco = { .min = G4X_VCO_MIN,
489 .max = G4X_VCO_MAX},
490 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
491 .max = G4X_N_DISPLAY_PORT_MAX },
492 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
493 .max = G4X_M_DISPLAY_PORT_MAX },
494 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
495 .max = G4X_M1_DISPLAY_PORT_MAX },
496 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
497 .max = G4X_M2_DISPLAY_PORT_MAX },
498 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
499 .max = G4X_P_DISPLAY_PORT_MAX },
500 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
501 .max = G4X_P1_DISPLAY_PORT_MAX},
502 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
503 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
504 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
505 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700506};
507
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500508static const intel_limit_t intel_limits_pineview_sdvo = {
Shaohua Li21778322009-02-23 15:19:16 +0800509 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500510 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
511 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
512 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
513 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
514 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800515 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
516 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
517 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
518 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Shaohua Li61157072009-04-03 15:24:43 +0800519 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700520};
521
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500522static const intel_limit_t intel_limits_pineview_lvds = {
Shaohua Li21778322009-02-23 15:19:16 +0800523 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500524 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
525 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
526 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
527 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
528 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
529 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800530 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500531 /* Pineview only supports single-channel mode. */
Shaohua Li21778322009-02-23 15:19:16 +0800532 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
533 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
Shaohua Li61157072009-04-03 15:24:43 +0800534 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700535};
536
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800537static const intel_limit_t intel_limits_ironlake_dac = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500538 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
539 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800540 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
541 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500542 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
543 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800544 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
545 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500546 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800547 .p2_slow = IRONLAKE_DAC_P2_SLOW,
548 .p2_fast = IRONLAKE_DAC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800549 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700550};
551
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800552static const intel_limit_t intel_limits_ironlake_single_lvds = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500553 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
554 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800555 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
556 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500557 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
558 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800559 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
560 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500561 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800562 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
563 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
564 .find_pll = intel_g4x_find_best_PLL,
565};
566
567static const intel_limit_t intel_limits_ironlake_dual_lvds = {
568 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
569 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
570 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
571 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
572 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
573 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
574 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
575 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
576 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
577 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
578 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
579 .find_pll = intel_g4x_find_best_PLL,
580};
581
582static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
583 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
584 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
585 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
586 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
587 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
588 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
589 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
590 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
591 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
592 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
593 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
594 .find_pll = intel_g4x_find_best_PLL,
595};
596
597static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
598 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
599 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
600 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
601 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
602 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
603 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
604 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
605 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
606 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
607 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
608 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800609 .find_pll = intel_g4x_find_best_PLL,
610};
611
612static const intel_limit_t intel_limits_ironlake_display_port = {
613 .dot = { .min = IRONLAKE_DOT_MIN,
614 .max = IRONLAKE_DOT_MAX },
615 .vco = { .min = IRONLAKE_VCO_MIN,
616 .max = IRONLAKE_VCO_MAX},
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800617 .n = { .min = IRONLAKE_DP_N_MIN,
618 .max = IRONLAKE_DP_N_MAX },
619 .m = { .min = IRONLAKE_DP_M_MIN,
620 .max = IRONLAKE_DP_M_MAX },
Zhao Yakui45476682009-12-31 16:06:04 +0800621 .m1 = { .min = IRONLAKE_M1_MIN,
622 .max = IRONLAKE_M1_MAX },
623 .m2 = { .min = IRONLAKE_M2_MIN,
624 .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800625 .p = { .min = IRONLAKE_DP_P_MIN,
626 .max = IRONLAKE_DP_P_MAX },
627 .p1 = { .min = IRONLAKE_DP_P1_MIN,
628 .max = IRONLAKE_DP_P1_MAX},
629 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
630 .p2_slow = IRONLAKE_DP_P2_SLOW,
631 .p2_fast = IRONLAKE_DP_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800632 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800633};
634
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500635static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800636{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800637 struct drm_device *dev = crtc->dev;
638 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800639 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800640 int refclk = 120;
641
642 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
643 if (dev_priv->lvds_use_ssc && dev_priv->lvds_ssc_freq == 100)
644 refclk = 100;
645
646 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
647 LVDS_CLKB_POWER_UP) {
648 /* LVDS dual channel */
649 if (refclk == 100)
650 limit = &intel_limits_ironlake_dual_lvds_100m;
651 else
652 limit = &intel_limits_ironlake_dual_lvds;
653 } else {
654 if (refclk == 100)
655 limit = &intel_limits_ironlake_single_lvds_100m;
656 else
657 limit = &intel_limits_ironlake_single_lvds;
658 }
659 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800660 HAS_eDP)
661 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800662 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800663 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800664
665 return limit;
666}
667
Ma Ling044c7c42009-03-18 20:13:23 +0800668static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
669{
670 struct drm_device *dev = crtc->dev;
671 struct drm_i915_private *dev_priv = dev->dev_private;
672 const intel_limit_t *limit;
673
674 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
675 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
676 LVDS_CLKB_POWER_UP)
677 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700678 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800679 else
680 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700681 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800682 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
683 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700684 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800685 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700686 limit = &intel_limits_g4x_sdvo;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700687 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700688 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800689 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700690 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800691
692 return limit;
693}
694
Jesse Barnes79e53942008-11-07 14:24:08 -0800695static const intel_limit_t *intel_limit(struct drm_crtc *crtc)
696{
697 struct drm_device *dev = crtc->dev;
698 const intel_limit_t *limit;
699
Eric Anholtbad720f2009-10-22 16:11:14 -0700700 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500701 limit = intel_ironlake_limit(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800702 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800703 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500704 } else if (IS_I9XX(dev) && !IS_PINEVIEW(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800705 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700706 limit = &intel_limits_i9xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800707 else
Keith Packarde4b36692009-06-05 19:22:17 -0700708 limit = &intel_limits_i9xx_sdvo;
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500709 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800710 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500711 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800712 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500713 limit = &intel_limits_pineview_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 } else {
715 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700716 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800717 else
Keith Packarde4b36692009-06-05 19:22:17 -0700718 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800719 }
720 return limit;
721}
722
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500723/* m1 is reserved as 0 in Pineview, n is a ring counter */
724static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800725{
Shaohua Li21778322009-02-23 15:19:16 +0800726 clock->m = clock->m2 + 2;
727 clock->p = clock->p1 * clock->p2;
728 clock->vco = refclk * clock->m / clock->n;
729 clock->dot = clock->vco / clock->p;
730}
731
732static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
733{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500734 if (IS_PINEVIEW(dev)) {
735 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800736 return;
737 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800738 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
739 clock->p = clock->p1 * clock->p2;
740 clock->vco = refclk * clock->m / (clock->n + 2);
741 clock->dot = clock->vco / clock->p;
742}
743
Jesse Barnes79e53942008-11-07 14:24:08 -0800744/**
745 * Returns whether any output on the specified pipe is of the specified type
746 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100747bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800748{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100749 struct drm_device *dev = crtc->dev;
750 struct drm_mode_config *mode_config = &dev->mode_config;
751 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800752
Chris Wilson4ef69c72010-09-09 15:14:28 +0100753 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
754 if (encoder->base.crtc == crtc && encoder->type == type)
755 return true;
756
757 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800758}
759
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800760#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800761/**
762 * Returns whether the given set of divisors are valid for a given refclk with
763 * the given connectors.
764 */
765
766static bool intel_PLL_is_valid(struct drm_crtc *crtc, intel_clock_t *clock)
767{
768 const intel_limit_t *limit = intel_limit (crtc);
Shaohua Li21778322009-02-23 15:19:16 +0800769 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800770
771 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
772 INTELPllInvalid ("p1 out of range\n");
773 if (clock->p < limit->p.min || limit->p.max < clock->p)
774 INTELPllInvalid ("p out of range\n");
775 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
776 INTELPllInvalid ("m2 out of range\n");
777 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
778 INTELPllInvalid ("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500779 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800780 INTELPllInvalid ("m1 <= m2\n");
781 if (clock->m < limit->m.min || limit->m.max < clock->m)
782 INTELPllInvalid ("m out of range\n");
783 if (clock->n < limit->n.min || limit->n.max < clock->n)
784 INTELPllInvalid ("n out of range\n");
785 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
786 INTELPllInvalid ("vco out of range\n");
787 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
788 * connector, etc., rather than just a single range.
789 */
790 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
791 INTELPllInvalid ("dot out of range\n");
792
793 return true;
794}
795
Ma Lingd4906092009-03-18 20:13:27 +0800796static bool
797intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
798 int target, int refclk, intel_clock_t *best_clock)
799
Jesse Barnes79e53942008-11-07 14:24:08 -0800800{
801 struct drm_device *dev = crtc->dev;
802 struct drm_i915_private *dev_priv = dev->dev_private;
803 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800804 int err = target;
805
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200806 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800807 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800808 /*
809 * For LVDS, if the panel is on, just rely on its current
810 * settings for dual-channel. We haven't figured out how to
811 * reliably set up different single/dual channel state, if we
812 * even can.
813 */
814 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
815 LVDS_CLKB_POWER_UP)
816 clock.p2 = limit->p2.p2_fast;
817 else
818 clock.p2 = limit->p2.p2_slow;
819 } else {
820 if (target < limit->p2.dot_limit)
821 clock.p2 = limit->p2.p2_slow;
822 else
823 clock.p2 = limit->p2.p2_fast;
824 }
825
826 memset (best_clock, 0, sizeof (*best_clock));
827
Zhao Yakui42158662009-11-20 11:24:18 +0800828 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
829 clock.m1++) {
830 for (clock.m2 = limit->m2.min;
831 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500832 /* m1 is always 0 in Pineview */
833 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800834 break;
835 for (clock.n = limit->n.min;
836 clock.n <= limit->n.max; clock.n++) {
837 for (clock.p1 = limit->p1.min;
838 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800839 int this_err;
840
Shaohua Li21778322009-02-23 15:19:16 +0800841 intel_clock(dev, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800842
843 if (!intel_PLL_is_valid(crtc, &clock))
844 continue;
845
846 this_err = abs(clock.dot - target);
847 if (this_err < err) {
848 *best_clock = clock;
849 err = this_err;
850 }
851 }
852 }
853 }
854 }
855
856 return (err != target);
857}
858
Ma Lingd4906092009-03-18 20:13:27 +0800859static bool
860intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
861 int target, int refclk, intel_clock_t *best_clock)
862{
863 struct drm_device *dev = crtc->dev;
864 struct drm_i915_private *dev_priv = dev->dev_private;
865 intel_clock_t clock;
866 int max_n;
867 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400868 /* approximately equals target * 0.00585 */
869 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800870 found = false;
871
872 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800873 int lvds_reg;
874
Eric Anholtc619eed2010-01-28 16:45:52 -0800875 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800876 lvds_reg = PCH_LVDS;
877 else
878 lvds_reg = LVDS;
879 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800880 LVDS_CLKB_POWER_UP)
881 clock.p2 = limit->p2.p2_fast;
882 else
883 clock.p2 = limit->p2.p2_slow;
884 } else {
885 if (target < limit->p2.dot_limit)
886 clock.p2 = limit->p2.p2_slow;
887 else
888 clock.p2 = limit->p2.p2_fast;
889 }
890
891 memset(best_clock, 0, sizeof(*best_clock));
892 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200893 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800894 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200895 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800896 for (clock.m1 = limit->m1.max;
897 clock.m1 >= limit->m1.min; clock.m1--) {
898 for (clock.m2 = limit->m2.max;
899 clock.m2 >= limit->m2.min; clock.m2--) {
900 for (clock.p1 = limit->p1.max;
901 clock.p1 >= limit->p1.min; clock.p1--) {
902 int this_err;
903
Shaohua Li21778322009-02-23 15:19:16 +0800904 intel_clock(dev, refclk, &clock);
Ma Lingd4906092009-03-18 20:13:27 +0800905 if (!intel_PLL_is_valid(crtc, &clock))
906 continue;
907 this_err = abs(clock.dot - target) ;
908 if (this_err < err_most) {
909 *best_clock = clock;
910 err_most = this_err;
911 max_n = clock.n;
912 found = true;
913 }
914 }
915 }
916 }
917 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800918 return found;
919}
Ma Lingd4906092009-03-18 20:13:27 +0800920
Zhenyu Wang2c072452009-06-05 15:38:42 +0800921static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500922intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
923 int target, int refclk, intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800924{
925 struct drm_device *dev = crtc->dev;
926 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800927
928 /* return directly when it is eDP */
929 if (HAS_eDP)
930 return true;
931
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800932 if (target < 200000) {
933 clock.n = 1;
934 clock.p1 = 2;
935 clock.p2 = 10;
936 clock.m1 = 12;
937 clock.m2 = 9;
938 } else {
939 clock.n = 2;
940 clock.p1 = 1;
941 clock.p2 = 10;
942 clock.m1 = 14;
943 clock.m2 = 8;
944 }
945 intel_clock(dev, refclk, &clock);
946 memcpy(best_clock, &clock, sizeof(intel_clock_t));
947 return true;
948}
949
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700950/* DisplayPort has only two frequencies, 162MHz and 270MHz */
951static bool
952intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
953 int target, int refclk, intel_clock_t *best_clock)
954{
955 intel_clock_t clock;
956 if (target < 200000) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700957 clock.p1 = 2;
958 clock.p2 = 10;
Keith Packardb3d25492009-06-24 23:09:15 -0700959 clock.n = 2;
960 clock.m1 = 23;
961 clock.m2 = 8;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700962 } else {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700963 clock.p1 = 1;
964 clock.p2 = 10;
Keith Packardb3d25492009-06-24 23:09:15 -0700965 clock.n = 1;
966 clock.m1 = 14;
967 clock.m2 = 2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700968 }
Keith Packardb3d25492009-06-24 23:09:15 -0700969 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
970 clock.p = (clock.p1 * clock.p2);
971 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
Jesse Barnesfe798b92009-10-20 07:55:28 +0900972 clock.vco = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700973 memcpy(best_clock, &clock, sizeof(intel_clock_t));
974 return true;
975}
976
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700977/**
978 * intel_wait_for_vblank - wait for vblank on a given pipe
979 * @dev: drm device
980 * @pipe: pipe to wait for
981 *
982 * Wait for vblank to occur on a given pipe. Needed for various bits of
983 * mode setting code.
984 */
985void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800986{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700987 struct drm_i915_private *dev_priv = dev->dev_private;
988 int pipestat_reg = (pipe == 0 ? PIPEASTAT : PIPEBSTAT);
989
Chris Wilson300387c2010-09-05 20:25:43 +0100990 /* Clear existing vblank status. Note this will clear any other
991 * sticky status fields as well.
992 *
993 * This races with i915_driver_irq_handler() with the result
994 * that either function could miss a vblank event. Here it is not
995 * fatal, as we will either wait upon the next vblank interrupt or
996 * timeout. Generally speaking intel_wait_for_vblank() is only
997 * called during modeset at which time the GPU should be idle and
998 * should *not* be performing page flips and thus not waiting on
999 * vblanks...
1000 * Currently, the result of us stealing a vblank from the irq
1001 * handler is that a single frame will be skipped during swapbuffers.
1002 */
1003 I915_WRITE(pipestat_reg,
1004 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
1005
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001006 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +01001007 if (wait_for(I915_READ(pipestat_reg) &
1008 PIPE_VBLANK_INTERRUPT_STATUS,
1009 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001010 DRM_DEBUG_KMS("vblank wait timed out\n");
1011}
1012
1013/**
1014 * intel_wait_for_vblank_off - wait for vblank after disabling a pipe
1015 * @dev: drm device
1016 * @pipe: pipe to wait for
1017 *
1018 * After disabling a pipe, we can't wait for vblank in the usual way,
1019 * spinning on the vblank interrupt status bit, since we won't actually
1020 * see an interrupt when the pipe is disabled.
1021 *
1022 * So this function waits for the display line value to settle (it
1023 * usually ends up stopping at the start of the next frame).
1024 */
1025void intel_wait_for_vblank_off(struct drm_device *dev, int pipe)
1026{
1027 struct drm_i915_private *dev_priv = dev->dev_private;
1028 int pipedsl_reg = (pipe == 0 ? PIPEADSL : PIPEBDSL);
1029 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1030 u32 last_line;
1031
1032 /* Wait for the display line to settle */
1033 do {
1034 last_line = I915_READ(pipedsl_reg) & DSL_LINEMASK;
1035 mdelay(5);
1036 } while (((I915_READ(pipedsl_reg) & DSL_LINEMASK) != last_line) &&
1037 time_after(timeout, jiffies));
1038
1039 if (time_after(jiffies, timeout))
1040 DRM_DEBUG_KMS("vblank wait timed out\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08001041}
1042
Jesse Barnes80824002009-09-10 15:28:06 -07001043/* Parameters have changed, update FBC info */
1044static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1045{
1046 struct drm_device *dev = crtc->dev;
1047 struct drm_i915_private *dev_priv = dev->dev_private;
1048 struct drm_framebuffer *fb = crtc->fb;
1049 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001050 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes80824002009-09-10 15:28:06 -07001051 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1052 int plane, i;
1053 u32 fbc_ctl, fbc_ctl2;
1054
1055 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1056
1057 if (fb->pitch < dev_priv->cfb_pitch)
1058 dev_priv->cfb_pitch = fb->pitch;
1059
1060 /* FBC_CTL wants 64B units */
1061 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1062 dev_priv->cfb_fence = obj_priv->fence_reg;
1063 dev_priv->cfb_plane = intel_crtc->plane;
1064 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1065
1066 /* Clear old tags */
1067 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1068 I915_WRITE(FBC_TAG + (i * 4), 0);
1069
1070 /* Set it up... */
1071 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
1072 if (obj_priv->tiling_mode != I915_TILING_NONE)
1073 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1074 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1075 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1076
1077 /* enable it... */
1078 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001079 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001080 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Jesse Barnes80824002009-09-10 15:28:06 -07001081 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1082 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
1083 if (obj_priv->tiling_mode != I915_TILING_NONE)
1084 fbc_ctl |= dev_priv->cfb_fence;
1085 I915_WRITE(FBC_CONTROL, fbc_ctl);
1086
Zhao Yakui28c97732009-10-09 11:39:41 +08001087 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
Jesse Barnes80824002009-09-10 15:28:06 -07001088 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
1089}
1090
1091void i8xx_disable_fbc(struct drm_device *dev)
1092{
1093 struct drm_i915_private *dev_priv = dev->dev_private;
1094 u32 fbc_ctl;
1095
Jesse Barnesc1a1cdc2009-09-16 15:05:00 -07001096 if (!I915_HAS_FBC(dev))
1097 return;
1098
Jesse Barnes9517a922010-05-21 09:40:45 -07001099 if (!(I915_READ(FBC_CONTROL) & FBC_CTL_EN))
1100 return; /* Already off, just return */
1101
Jesse Barnes80824002009-09-10 15:28:06 -07001102 /* Disable compression */
1103 fbc_ctl = I915_READ(FBC_CONTROL);
1104 fbc_ctl &= ~FBC_CTL_EN;
1105 I915_WRITE(FBC_CONTROL, fbc_ctl);
1106
1107 /* Wait for compressing bit to clear */
Chris Wilson481b6af2010-08-23 17:43:35 +01001108 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
Chris Wilson913d8d12010-08-07 11:01:35 +01001109 DRM_DEBUG_KMS("FBC idle timed out\n");
1110 return;
Jesse Barnes9517a922010-05-21 09:40:45 -07001111 }
Jesse Barnes80824002009-09-10 15:28:06 -07001112
Zhao Yakui28c97732009-10-09 11:39:41 +08001113 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001114}
1115
Adam Jacksonee5382a2010-04-23 11:17:39 -04001116static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001117{
Jesse Barnes80824002009-09-10 15:28:06 -07001118 struct drm_i915_private *dev_priv = dev->dev_private;
1119
1120 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1121}
1122
Jesse Barnes74dff282009-09-14 15:39:40 -07001123static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1124{
1125 struct drm_device *dev = crtc->dev;
1126 struct drm_i915_private *dev_priv = dev->dev_private;
1127 struct drm_framebuffer *fb = crtc->fb;
1128 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001129 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes74dff282009-09-14 15:39:40 -07001130 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1131 int plane = (intel_crtc->plane == 0 ? DPFC_CTL_PLANEA :
1132 DPFC_CTL_PLANEB);
1133 unsigned long stall_watermark = 200;
1134 u32 dpfc_ctl;
1135
1136 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1137 dev_priv->cfb_fence = obj_priv->fence_reg;
1138 dev_priv->cfb_plane = intel_crtc->plane;
1139
1140 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
1141 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1142 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1143 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1144 } else {
1145 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1146 }
1147
1148 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
1149 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1150 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1151 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1152 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1153
1154 /* enable it... */
1155 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1156
Zhao Yakui28c97732009-10-09 11:39:41 +08001157 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001158}
1159
1160void g4x_disable_fbc(struct drm_device *dev)
1161{
1162 struct drm_i915_private *dev_priv = dev->dev_private;
1163 u32 dpfc_ctl;
1164
1165 /* Disable compression */
1166 dpfc_ctl = I915_READ(DPFC_CONTROL);
1167 dpfc_ctl &= ~DPFC_CTL_EN;
1168 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001169
Zhao Yakui28c97732009-10-09 11:39:41 +08001170 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes74dff282009-09-14 15:39:40 -07001171}
1172
Adam Jacksonee5382a2010-04-23 11:17:39 -04001173static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001174{
Jesse Barnes74dff282009-09-14 15:39:40 -07001175 struct drm_i915_private *dev_priv = dev->dev_private;
1176
1177 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1178}
1179
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001180static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1181{
1182 struct drm_device *dev = crtc->dev;
1183 struct drm_i915_private *dev_priv = dev->dev_private;
1184 struct drm_framebuffer *fb = crtc->fb;
1185 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1186 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
1187 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1188 int plane = (intel_crtc->plane == 0) ? DPFC_CTL_PLANEA :
1189 DPFC_CTL_PLANEB;
1190 unsigned long stall_watermark = 200;
1191 u32 dpfc_ctl;
1192
1193 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1194 dev_priv->cfb_fence = obj_priv->fence_reg;
1195 dev_priv->cfb_plane = intel_crtc->plane;
1196
1197 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1198 dpfc_ctl &= DPFC_RESERVED;
1199 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
1200 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1201 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1202 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1203 } else {
1204 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1205 }
1206
1207 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
1208 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1209 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1210 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1211 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
1212 I915_WRITE(ILK_FBC_RT_BASE, obj_priv->gtt_offset | ILK_FBC_RT_VALID);
1213 /* enable it... */
1214 I915_WRITE(ILK_DPFC_CONTROL, I915_READ(ILK_DPFC_CONTROL) |
1215 DPFC_CTL_EN);
1216
1217 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1218}
1219
1220void ironlake_disable_fbc(struct drm_device *dev)
1221{
1222 struct drm_i915_private *dev_priv = dev->dev_private;
1223 u32 dpfc_ctl;
1224
1225 /* Disable compression */
1226 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1227 dpfc_ctl &= ~DPFC_CTL_EN;
1228 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001229
1230 DRM_DEBUG_KMS("disabled FBC\n");
1231}
1232
1233static bool ironlake_fbc_enabled(struct drm_device *dev)
1234{
1235 struct drm_i915_private *dev_priv = dev->dev_private;
1236
1237 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1238}
1239
Adam Jacksonee5382a2010-04-23 11:17:39 -04001240bool intel_fbc_enabled(struct drm_device *dev)
1241{
1242 struct drm_i915_private *dev_priv = dev->dev_private;
1243
1244 if (!dev_priv->display.fbc_enabled)
1245 return false;
1246
1247 return dev_priv->display.fbc_enabled(dev);
1248}
1249
1250void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1251{
1252 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1253
1254 if (!dev_priv->display.enable_fbc)
1255 return;
1256
1257 dev_priv->display.enable_fbc(crtc, interval);
1258}
1259
1260void intel_disable_fbc(struct drm_device *dev)
1261{
1262 struct drm_i915_private *dev_priv = dev->dev_private;
1263
1264 if (!dev_priv->display.disable_fbc)
1265 return;
1266
1267 dev_priv->display.disable_fbc(dev);
1268}
1269
Jesse Barnes80824002009-09-10 15:28:06 -07001270/**
1271 * intel_update_fbc - enable/disable FBC as needed
1272 * @crtc: CRTC to point the compressor at
1273 * @mode: mode in use
1274 *
1275 * Set up the framebuffer compression hardware at mode set time. We
1276 * enable it if possible:
1277 * - plane A only (on pre-965)
1278 * - no pixel mulitply/line duplication
1279 * - no alpha buffer discard
1280 * - no dual wide
1281 * - framebuffer <= 2048 in width, 1536 in height
1282 *
1283 * We can't assume that any compression will take place (worst case),
1284 * so the compressed buffer has to be the same size as the uncompressed
1285 * one. It also must reside (along with the line length buffer) in
1286 * stolen memory.
1287 *
1288 * We need to enable/disable FBC on a global basis.
1289 */
1290static void intel_update_fbc(struct drm_crtc *crtc,
1291 struct drm_display_mode *mode)
1292{
1293 struct drm_device *dev = crtc->dev;
1294 struct drm_i915_private *dev_priv = dev->dev_private;
1295 struct drm_framebuffer *fb = crtc->fb;
1296 struct intel_framebuffer *intel_fb;
1297 struct drm_i915_gem_object *obj_priv;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001298 struct drm_crtc *tmp_crtc;
Jesse Barnes80824002009-09-10 15:28:06 -07001299 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1300 int plane = intel_crtc->plane;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001301 int crtcs_enabled = 0;
1302
1303 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001304
1305 if (!i915_powersave)
1306 return;
1307
Adam Jacksonee5382a2010-04-23 11:17:39 -04001308 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001309 return;
1310
Jesse Barnes80824002009-09-10 15:28:06 -07001311 if (!crtc->fb)
1312 return;
1313
1314 intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001315 obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes80824002009-09-10 15:28:06 -07001316
1317 /*
1318 * If FBC is already on, we just have to verify that we can
1319 * keep it that way...
1320 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001321 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001322 * - changing FBC params (stride, fence, mode)
1323 * - new fb is too large to fit in compressed buffer
1324 * - going to an unsupported config (interlace, pixel multiply, etc.)
1325 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001326 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
1327 if (tmp_crtc->enabled)
1328 crtcs_enabled++;
1329 }
1330 DRM_DEBUG_KMS("%d pipes active\n", crtcs_enabled);
1331 if (crtcs_enabled > 1) {
1332 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1333 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1334 goto out_disable;
1335 }
Jesse Barnes80824002009-09-10 15:28:06 -07001336 if (intel_fb->obj->size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001337 DRM_DEBUG_KMS("framebuffer too large, disabling "
1338 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001339 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001340 goto out_disable;
1341 }
1342 if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
1343 (mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001344 DRM_DEBUG_KMS("mode incompatible with compression, "
1345 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001346 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001347 goto out_disable;
1348 }
1349 if ((mode->hdisplay > 2048) ||
1350 (mode->vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001351 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001352 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07001353 goto out_disable;
1354 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001355 if ((IS_I915GM(dev) || IS_I945GM(dev)) && plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001356 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001357 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07001358 goto out_disable;
1359 }
1360 if (obj_priv->tiling_mode != I915_TILING_X) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001361 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001362 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07001363 goto out_disable;
1364 }
1365
Jason Wesselc924b932010-08-05 09:22:32 -05001366 /* If the kernel debugger is active, always disable compression */
1367 if (in_dbg_master())
1368 goto out_disable;
1369
Adam Jacksonee5382a2010-04-23 11:17:39 -04001370 if (intel_fbc_enabled(dev)) {
Jesse Barnes80824002009-09-10 15:28:06 -07001371 /* We can re-enable it in this case, but need to update pitch */
Adam Jacksonee5382a2010-04-23 11:17:39 -04001372 if ((fb->pitch > dev_priv->cfb_pitch) ||
1373 (obj_priv->fence_reg != dev_priv->cfb_fence) ||
1374 (plane != dev_priv->cfb_plane))
1375 intel_disable_fbc(dev);
Jesse Barnes80824002009-09-10 15:28:06 -07001376 }
1377
Adam Jacksonee5382a2010-04-23 11:17:39 -04001378 /* Now try to turn it back on if possible */
1379 if (!intel_fbc_enabled(dev))
1380 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07001381
1382 return;
1383
1384out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07001385 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01001386 if (intel_fbc_enabled(dev)) {
1387 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04001388 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01001389 }
Jesse Barnes80824002009-09-10 15:28:06 -07001390}
1391
Chris Wilson127bd2a2010-07-23 23:32:05 +01001392int
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001393intel_pin_and_fence_fb_obj(struct drm_device *dev, struct drm_gem_object *obj)
1394{
Daniel Vetter23010e42010-03-08 13:35:02 +01001395 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001396 u32 alignment;
1397 int ret;
1398
1399 switch (obj_priv->tiling_mode) {
1400 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001401 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1402 alignment = 128 * 1024;
1403 else if (IS_I965G(dev))
1404 alignment = 4 * 1024;
1405 else
1406 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001407 break;
1408 case I915_TILING_X:
1409 /* pin() will align the object as required by fence */
1410 alignment = 0;
1411 break;
1412 case I915_TILING_Y:
1413 /* FIXME: Is this true? */
1414 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1415 return -EINVAL;
1416 default:
1417 BUG();
1418 }
1419
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001420 ret = i915_gem_object_pin(obj, alignment);
1421 if (ret != 0)
1422 return ret;
1423
1424 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1425 * fence, whereas 965+ only requires a fence if using
1426 * framebuffer compression. For simplicity, we always install
1427 * a fence as the cost is not that onerous.
1428 */
1429 if (obj_priv->fence_reg == I915_FENCE_REG_NONE &&
1430 obj_priv->tiling_mode != I915_TILING_NONE) {
1431 ret = i915_gem_object_get_fence_reg(obj);
1432 if (ret != 0) {
1433 i915_gem_object_unpin(obj);
1434 return ret;
1435 }
1436 }
1437
1438 return 0;
1439}
1440
Jesse Barnes81255562010-08-02 12:07:50 -07001441/* Assume fb object is pinned & idle & fenced and just update base pointers */
1442static int
1443intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1444 int x, int y)
1445{
1446 struct drm_device *dev = crtc->dev;
1447 struct drm_i915_private *dev_priv = dev->dev_private;
1448 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1449 struct intel_framebuffer *intel_fb;
1450 struct drm_i915_gem_object *obj_priv;
1451 struct drm_gem_object *obj;
1452 int plane = intel_crtc->plane;
1453 unsigned long Start, Offset;
1454 int dspbase = (plane == 0 ? DSPAADDR : DSPBADDR);
1455 int dspsurf = (plane == 0 ? DSPASURF : DSPBSURF);
1456 int dspstride = (plane == 0) ? DSPASTRIDE : DSPBSTRIDE;
1457 int dsptileoff = (plane == 0 ? DSPATILEOFF : DSPBTILEOFF);
1458 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
1459 u32 dspcntr;
1460
1461 switch (plane) {
1462 case 0:
1463 case 1:
1464 break;
1465 default:
1466 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1467 return -EINVAL;
1468 }
1469
1470 intel_fb = to_intel_framebuffer(fb);
1471 obj = intel_fb->obj;
1472 obj_priv = to_intel_bo(obj);
1473
1474 dspcntr = I915_READ(dspcntr_reg);
1475 /* Mask out pixel format bits in case we change it */
1476 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1477 switch (fb->bits_per_pixel) {
1478 case 8:
1479 dspcntr |= DISPPLANE_8BPP;
1480 break;
1481 case 16:
1482 if (fb->depth == 15)
1483 dspcntr |= DISPPLANE_15_16BPP;
1484 else
1485 dspcntr |= DISPPLANE_16BPP;
1486 break;
1487 case 24:
1488 case 32:
1489 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1490 break;
1491 default:
1492 DRM_ERROR("Unknown color depth\n");
1493 return -EINVAL;
1494 }
1495 if (IS_I965G(dev)) {
1496 if (obj_priv->tiling_mode != I915_TILING_NONE)
1497 dspcntr |= DISPPLANE_TILED;
1498 else
1499 dspcntr &= ~DISPPLANE_TILED;
1500 }
1501
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001502 if (HAS_PCH_SPLIT(dev))
Jesse Barnes81255562010-08-02 12:07:50 -07001503 /* must disable */
1504 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1505
1506 I915_WRITE(dspcntr_reg, dspcntr);
1507
1508 Start = obj_priv->gtt_offset;
1509 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
1510
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001511 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
1512 Start, Offset, x, y, fb->pitch);
Jesse Barnes81255562010-08-02 12:07:50 -07001513 I915_WRITE(dspstride, fb->pitch);
1514 if (IS_I965G(dev)) {
Jesse Barnes81255562010-08-02 12:07:50 -07001515 I915_WRITE(dspsurf, Start);
Jesse Barnes81255562010-08-02 12:07:50 -07001516 I915_WRITE(dsptileoff, (y << 16) | x);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001517 I915_WRITE(dspbase, Offset);
Jesse Barnes81255562010-08-02 12:07:50 -07001518 } else {
1519 I915_WRITE(dspbase, Start + Offset);
Jesse Barnes81255562010-08-02 12:07:50 -07001520 }
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001521 POSTING_READ(dspbase);
Jesse Barnes81255562010-08-02 12:07:50 -07001522
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001523 if (IS_I965G(dev) || plane == 0)
Jesse Barnes81255562010-08-02 12:07:50 -07001524 intel_update_fbc(crtc, &crtc->mode);
1525
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001526 intel_wait_for_vblank(dev, intel_crtc->pipe);
Daniel Vetter3dec0092010-08-20 21:40:52 +02001527 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07001528
1529 return 0;
1530}
1531
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001532static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001533intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
1534 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08001535{
1536 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08001537 struct drm_i915_master_private *master_priv;
1538 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1539 struct intel_framebuffer *intel_fb;
1540 struct drm_i915_gem_object *obj_priv;
1541 struct drm_gem_object *obj;
1542 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07001543 int plane = intel_crtc->plane;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001544 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001545
1546 /* no fb bound */
1547 if (!crtc->fb) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001548 DRM_DEBUG_KMS("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001549 return 0;
1550 }
1551
Jesse Barnes80824002009-09-10 15:28:06 -07001552 switch (plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001553 case 0:
1554 case 1:
1555 break;
1556 default:
Jesse Barnes80824002009-09-10 15:28:06 -07001557 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001558 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08001559 }
1560
1561 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08001562 obj = intel_fb->obj;
Daniel Vetter23010e42010-03-08 13:35:02 +01001563 obj_priv = to_intel_bo(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08001564
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001565 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001566 ret = intel_pin_and_fence_fb_obj(dev, obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001567 if (ret != 0) {
1568 mutex_unlock(&dev->struct_mutex);
1569 return ret;
1570 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001571
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08001572 ret = i915_gem_object_set_to_display_plane(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001573 if (ret != 0) {
Chris Wilson8c4b8c32009-06-17 22:08:52 +01001574 i915_gem_object_unpin(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001575 mutex_unlock(&dev->struct_mutex);
1576 return ret;
1577 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001578
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001579 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y);
1580 if (ret) {
Chris Wilson8c4b8c32009-06-17 22:08:52 +01001581 i915_gem_object_unpin(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001582 mutex_unlock(&dev->struct_mutex);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001583 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001584 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001585
1586 if (old_fb) {
1587 intel_fb = to_intel_framebuffer(old_fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001588 obj_priv = to_intel_bo(intel_fb->obj);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001589 i915_gem_object_unpin(intel_fb->obj);
1590 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001591
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001592 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08001593
1594 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001595 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001596
1597 master_priv = dev->primary->master->driver_priv;
1598 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001599 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001600
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001601 if (pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08001602 master_priv->sarea_priv->pipeB_x = x;
1603 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001604 } else {
1605 master_priv->sarea_priv->pipeA_x = x;
1606 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08001607 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001608
1609 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001610}
1611
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001612static void ironlake_set_pll_edp (struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001613{
1614 struct drm_device *dev = crtc->dev;
1615 struct drm_i915_private *dev_priv = dev->dev_private;
1616 u32 dpa_ctl;
1617
Zhao Yakui28c97732009-10-09 11:39:41 +08001618 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001619 dpa_ctl = I915_READ(DP_A);
1620 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1621
1622 if (clock < 200000) {
1623 u32 temp;
1624 dpa_ctl |= DP_PLL_FREQ_160MHZ;
1625 /* workaround for 160Mhz:
1626 1) program 0x4600c bits 15:0 = 0x8124
1627 2) program 0x46010 bit 0 = 1
1628 3) program 0x46034 bit 24 = 1
1629 4) program 0x64000 bit 14 = 1
1630 */
1631 temp = I915_READ(0x4600c);
1632 temp &= 0xffff0000;
1633 I915_WRITE(0x4600c, temp | 0x8124);
1634
1635 temp = I915_READ(0x46010);
1636 I915_WRITE(0x46010, temp | 1);
1637
1638 temp = I915_READ(0x46034);
1639 I915_WRITE(0x46034, temp | (1 << 24));
1640 } else {
1641 dpa_ctl |= DP_PLL_FREQ_270MHZ;
1642 }
1643 I915_WRITE(DP_A, dpa_ctl);
1644
1645 udelay(500);
1646}
1647
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001648/* The FDI link training functions for ILK/Ibexpeak. */
1649static void ironlake_fdi_link_train(struct drm_crtc *crtc)
1650{
1651 struct drm_device *dev = crtc->dev;
1652 struct drm_i915_private *dev_priv = dev->dev_private;
1653 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1654 int pipe = intel_crtc->pipe;
1655 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1656 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
1657 int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
1658 int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
1659 u32 temp, tries = 0;
1660
Adam Jacksone1a44742010-06-25 15:32:14 -04001661 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1662 for train result */
1663 temp = I915_READ(fdi_rx_imr_reg);
1664 temp &= ~FDI_RX_SYMBOL_LOCK;
1665 temp &= ~FDI_RX_BIT_LOCK;
1666 I915_WRITE(fdi_rx_imr_reg, temp);
1667 I915_READ(fdi_rx_imr_reg);
1668 udelay(150);
1669
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001670 /* enable CPU FDI TX and PCH FDI RX */
1671 temp = I915_READ(fdi_tx_reg);
1672 temp |= FDI_TX_ENABLE;
Adam Jackson77ffb592010-04-12 11:38:44 -04001673 temp &= ~(7 << 19);
1674 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001675 temp &= ~FDI_LINK_TRAIN_NONE;
1676 temp |= FDI_LINK_TRAIN_PATTERN_1;
1677 I915_WRITE(fdi_tx_reg, temp);
1678 I915_READ(fdi_tx_reg);
1679
1680 temp = I915_READ(fdi_rx_reg);
1681 temp &= ~FDI_LINK_TRAIN_NONE;
1682 temp |= FDI_LINK_TRAIN_PATTERN_1;
1683 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
1684 I915_READ(fdi_rx_reg);
1685 udelay(150);
1686
Adam Jacksone1a44742010-06-25 15:32:14 -04001687 for (tries = 0; tries < 5; tries++) {
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001688 temp = I915_READ(fdi_rx_iir_reg);
1689 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1690
1691 if ((temp & FDI_RX_BIT_LOCK)) {
1692 DRM_DEBUG_KMS("FDI train 1 done.\n");
1693 I915_WRITE(fdi_rx_iir_reg,
1694 temp | FDI_RX_BIT_LOCK);
1695 break;
1696 }
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001697 }
Adam Jacksone1a44742010-06-25 15:32:14 -04001698 if (tries == 5)
1699 DRM_DEBUG_KMS("FDI train 1 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001700
1701 /* Train 2 */
1702 temp = I915_READ(fdi_tx_reg);
1703 temp &= ~FDI_LINK_TRAIN_NONE;
1704 temp |= FDI_LINK_TRAIN_PATTERN_2;
1705 I915_WRITE(fdi_tx_reg, temp);
1706
1707 temp = I915_READ(fdi_rx_reg);
1708 temp &= ~FDI_LINK_TRAIN_NONE;
1709 temp |= FDI_LINK_TRAIN_PATTERN_2;
1710 I915_WRITE(fdi_rx_reg, temp);
1711 udelay(150);
1712
1713 tries = 0;
1714
Adam Jacksone1a44742010-06-25 15:32:14 -04001715 for (tries = 0; tries < 5; tries++) {
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001716 temp = I915_READ(fdi_rx_iir_reg);
1717 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1718
1719 if (temp & FDI_RX_SYMBOL_LOCK) {
1720 I915_WRITE(fdi_rx_iir_reg,
1721 temp | FDI_RX_SYMBOL_LOCK);
1722 DRM_DEBUG_KMS("FDI train 2 done.\n");
1723 break;
1724 }
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001725 }
Adam Jacksone1a44742010-06-25 15:32:14 -04001726 if (tries == 5)
1727 DRM_DEBUG_KMS("FDI train 2 fail!\n");
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001728
1729 DRM_DEBUG_KMS("FDI train done\n");
1730}
1731
1732static int snb_b_fdi_train_param [] = {
1733 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
1734 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
1735 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
1736 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
1737};
1738
1739/* The FDI link training functions for SNB/Cougarpoint. */
1740static void gen6_fdi_link_train(struct drm_crtc *crtc)
1741{
1742 struct drm_device *dev = crtc->dev;
1743 struct drm_i915_private *dev_priv = dev->dev_private;
1744 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1745 int pipe = intel_crtc->pipe;
1746 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1747 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
1748 int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
1749 int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
1750 u32 temp, i;
1751
Adam Jacksone1a44742010-06-25 15:32:14 -04001752 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1753 for train result */
1754 temp = I915_READ(fdi_rx_imr_reg);
1755 temp &= ~FDI_RX_SYMBOL_LOCK;
1756 temp &= ~FDI_RX_BIT_LOCK;
1757 I915_WRITE(fdi_rx_imr_reg, temp);
1758 I915_READ(fdi_rx_imr_reg);
1759 udelay(150);
1760
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001761 /* enable CPU FDI TX and PCH FDI RX */
1762 temp = I915_READ(fdi_tx_reg);
1763 temp |= FDI_TX_ENABLE;
Adam Jackson77ffb592010-04-12 11:38:44 -04001764 temp &= ~(7 << 19);
1765 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001766 temp &= ~FDI_LINK_TRAIN_NONE;
1767 temp |= FDI_LINK_TRAIN_PATTERN_1;
1768 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1769 /* SNB-B */
1770 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1771 I915_WRITE(fdi_tx_reg, temp);
1772 I915_READ(fdi_tx_reg);
1773
1774 temp = I915_READ(fdi_rx_reg);
1775 if (HAS_PCH_CPT(dev)) {
1776 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1777 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
1778 } else {
1779 temp &= ~FDI_LINK_TRAIN_NONE;
1780 temp |= FDI_LINK_TRAIN_PATTERN_1;
1781 }
1782 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
1783 I915_READ(fdi_rx_reg);
1784 udelay(150);
1785
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001786 for (i = 0; i < 4; i++ ) {
1787 temp = I915_READ(fdi_tx_reg);
1788 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1789 temp |= snb_b_fdi_train_param[i];
1790 I915_WRITE(fdi_tx_reg, temp);
1791 udelay(500);
1792
1793 temp = I915_READ(fdi_rx_iir_reg);
1794 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1795
1796 if (temp & FDI_RX_BIT_LOCK) {
1797 I915_WRITE(fdi_rx_iir_reg,
1798 temp | FDI_RX_BIT_LOCK);
1799 DRM_DEBUG_KMS("FDI train 1 done.\n");
1800 break;
1801 }
1802 }
1803 if (i == 4)
1804 DRM_DEBUG_KMS("FDI train 1 fail!\n");
1805
1806 /* Train 2 */
1807 temp = I915_READ(fdi_tx_reg);
1808 temp &= ~FDI_LINK_TRAIN_NONE;
1809 temp |= FDI_LINK_TRAIN_PATTERN_2;
1810 if (IS_GEN6(dev)) {
1811 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1812 /* SNB-B */
1813 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1814 }
1815 I915_WRITE(fdi_tx_reg, temp);
1816
1817 temp = I915_READ(fdi_rx_reg);
1818 if (HAS_PCH_CPT(dev)) {
1819 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1820 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
1821 } else {
1822 temp &= ~FDI_LINK_TRAIN_NONE;
1823 temp |= FDI_LINK_TRAIN_PATTERN_2;
1824 }
1825 I915_WRITE(fdi_rx_reg, temp);
1826 udelay(150);
1827
1828 for (i = 0; i < 4; i++ ) {
1829 temp = I915_READ(fdi_tx_reg);
1830 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1831 temp |= snb_b_fdi_train_param[i];
1832 I915_WRITE(fdi_tx_reg, temp);
1833 udelay(500);
1834
1835 temp = I915_READ(fdi_rx_iir_reg);
1836 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1837
1838 if (temp & FDI_RX_SYMBOL_LOCK) {
1839 I915_WRITE(fdi_rx_iir_reg,
1840 temp | FDI_RX_SYMBOL_LOCK);
1841 DRM_DEBUG_KMS("FDI train 2 done.\n");
1842 break;
1843 }
1844 }
1845 if (i == 4)
1846 DRM_DEBUG_KMS("FDI train 2 fail!\n");
1847
1848 DRM_DEBUG_KMS("FDI train done.\n");
1849}
1850
Jesse Barnes6be4a602010-09-10 10:26:01 -07001851static void ironlake_crtc_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08001852{
1853 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001854 struct drm_i915_private *dev_priv = dev->dev_private;
1855 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1856 int pipe = intel_crtc->pipe;
Shaohua Li7662c8b2009-06-26 11:23:55 +08001857 int plane = intel_crtc->plane;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001858 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
1859 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
1860 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
1861 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
1862 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1863 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001864 int transconf_reg = (pipe == 0) ? TRANSACONF : TRANSBCONF;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001865 int cpu_htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
1866 int cpu_hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
1867 int cpu_hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
1868 int cpu_vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
1869 int cpu_vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
1870 int cpu_vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
1871 int trans_htot_reg = (pipe == 0) ? TRANS_HTOTAL_A : TRANS_HTOTAL_B;
1872 int trans_hblank_reg = (pipe == 0) ? TRANS_HBLANK_A : TRANS_HBLANK_B;
1873 int trans_hsync_reg = (pipe == 0) ? TRANS_HSYNC_A : TRANS_HSYNC_B;
1874 int trans_vtot_reg = (pipe == 0) ? TRANS_VTOTAL_A : TRANS_VTOTAL_B;
1875 int trans_vblank_reg = (pipe == 0) ? TRANS_VBLANK_A : TRANS_VBLANK_B;
1876 int trans_vsync_reg = (pipe == 0) ? TRANS_VSYNC_A : TRANS_VSYNC_B;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08001877 int trans_dpll_sel = (pipe == 0) ? 0 : 1;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001878 u32 temp;
Zhao Yakui8faf3b32010-01-04 16:29:31 +08001879 u32 pipe_bpc;
1880
1881 temp = I915_READ(pipeconf_reg);
1882 pipe_bpc = temp & PIPE_BPC_MASK;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001883
Jesse Barnes6be4a602010-09-10 10:26:01 -07001884 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1885 temp = I915_READ(PCH_LVDS);
1886 if ((temp & LVDS_PORT_EN) == 0) {
1887 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
1888 POSTING_READ(PCH_LVDS);
1889 }
1890 }
1891
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07001892 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
1893 temp = I915_READ(fdi_rx_reg);
1894 /*
1895 * make the BPC in FDI Rx be consistent with that in
1896 * pipeconf reg.
1897 */
1898 temp &= ~(0x7 << 16);
1899 temp |= (pipe_bpc << 11);
1900 temp &= ~(7 << 19);
1901 temp |= (intel_crtc->fdi_lanes - 1) << 19;
1902 I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
1903 I915_READ(fdi_rx_reg);
1904 udelay(200);
Jesse Barnes6be4a602010-09-10 10:26:01 -07001905
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07001906 /* Switch from Rawclk to PCDclk */
1907 temp = I915_READ(fdi_rx_reg);
1908 I915_WRITE(fdi_rx_reg, temp | FDI_SEL_PCDCLK);
1909 I915_READ(fdi_rx_reg);
1910 udelay(200);
Jesse Barnes6be4a602010-09-10 10:26:01 -07001911
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07001912 /* Enable CPU FDI TX PLL, always on for Ironlake */
1913 temp = I915_READ(fdi_tx_reg);
1914 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
1915 I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
1916 I915_READ(fdi_tx_reg);
1917 udelay(100);
Jesse Barnes6be4a602010-09-10 10:26:01 -07001918 }
1919
1920 /* Enable panel fitting for LVDS */
1921 if (dev_priv->pch_pf_size &&
1922 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)
1923 || HAS_eDP || intel_pch_has_edp(crtc))) {
1924 /* Force use of hard-coded filter coefficients
1925 * as some pre-programmed values are broken,
1926 * e.g. x201.
1927 */
1928 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1,
1929 PF_ENABLE | PF_FILTER_MED_3x3);
1930 I915_WRITE(pipe ? PFB_WIN_POS : PFA_WIN_POS,
1931 dev_priv->pch_pf_pos);
1932 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ,
1933 dev_priv->pch_pf_size);
1934 }
1935
1936 /* Enable CPU pipe */
1937 temp = I915_READ(pipeconf_reg);
1938 if ((temp & PIPEACONF_ENABLE) == 0) {
1939 I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
1940 I915_READ(pipeconf_reg);
1941 udelay(100);
1942 }
1943
1944 /* configure and enable CPU plane */
1945 temp = I915_READ(dspcntr_reg);
1946 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
1947 I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
1948 /* Flush the plane changes */
1949 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
1950 }
1951
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07001952 /* For PCH output, training FDI link */
1953 if (IS_GEN6(dev))
1954 gen6_fdi_link_train(crtc);
1955 else
1956 ironlake_fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07001957
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07001958 /* enable PCH DPLL */
1959 temp = I915_READ(pch_dpll_reg);
1960 if ((temp & DPLL_VCO_ENABLE) == 0) {
1961 I915_WRITE(pch_dpll_reg, temp | DPLL_VCO_ENABLE);
1962 I915_READ(pch_dpll_reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07001963 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07001964 udelay(200);
1965
1966 if (HAS_PCH_CPT(dev)) {
1967 /* Be sure PCH DPLL SEL is set */
1968 temp = I915_READ(PCH_DPLL_SEL);
1969 if (trans_dpll_sel == 0 &&
1970 (temp & TRANSA_DPLL_ENABLE) == 0)
1971 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
1972 else if (trans_dpll_sel == 1 &&
1973 (temp & TRANSB_DPLL_ENABLE) == 0)
1974 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
1975 I915_WRITE(PCH_DPLL_SEL, temp);
1976 I915_READ(PCH_DPLL_SEL);
1977 }
1978 /* set transcoder timing */
1979 I915_WRITE(trans_htot_reg, I915_READ(cpu_htot_reg));
1980 I915_WRITE(trans_hblank_reg, I915_READ(cpu_hblank_reg));
1981 I915_WRITE(trans_hsync_reg, I915_READ(cpu_hsync_reg));
1982
1983 I915_WRITE(trans_vtot_reg, I915_READ(cpu_vtot_reg));
1984 I915_WRITE(trans_vblank_reg, I915_READ(cpu_vblank_reg));
1985 I915_WRITE(trans_vsync_reg, I915_READ(cpu_vsync_reg));
1986
1987 /* enable normal train */
1988 temp = I915_READ(fdi_tx_reg);
1989 temp &= ~FDI_LINK_TRAIN_NONE;
1990 I915_WRITE(fdi_tx_reg, temp | FDI_LINK_TRAIN_NONE |
1991 FDI_TX_ENHANCE_FRAME_ENABLE);
1992 I915_READ(fdi_tx_reg);
1993
1994 temp = I915_READ(fdi_rx_reg);
1995 if (HAS_PCH_CPT(dev)) {
1996 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1997 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
1998 } else {
1999 temp &= ~FDI_LINK_TRAIN_NONE;
2000 temp |= FDI_LINK_TRAIN_NONE;
2001 }
2002 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2003 I915_READ(fdi_rx_reg);
2004
2005 /* wait one idle pattern time */
2006 udelay(100);
2007
2008 /* For PCH DP, enable TRANS_DP_CTL */
2009 if (HAS_PCH_CPT(dev) &&
2010 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
2011 int trans_dp_ctl = (pipe == 0) ? TRANS_DP_CTL_A : TRANS_DP_CTL_B;
2012 int reg;
2013
2014 reg = I915_READ(trans_dp_ctl);
2015 reg &= ~(TRANS_DP_PORT_SEL_MASK |
2016 TRANS_DP_SYNC_MASK);
2017 reg |= (TRANS_DP_OUTPUT_ENABLE |
2018 TRANS_DP_ENH_FRAMING);
2019
2020 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
2021 reg |= TRANS_DP_HSYNC_ACTIVE_HIGH;
2022 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
2023 reg |= TRANS_DP_VSYNC_ACTIVE_HIGH;
2024
2025 switch (intel_trans_dp_port_sel(crtc)) {
2026 case PCH_DP_B:
2027 reg |= TRANS_DP_PORT_SEL_B;
2028 break;
2029 case PCH_DP_C:
2030 reg |= TRANS_DP_PORT_SEL_C;
2031 break;
2032 case PCH_DP_D:
2033 reg |= TRANS_DP_PORT_SEL_D;
2034 break;
2035 default:
2036 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
2037 reg |= TRANS_DP_PORT_SEL_B;
2038 break;
2039 }
2040
2041 I915_WRITE(trans_dp_ctl, reg);
2042 POSTING_READ(trans_dp_ctl);
2043 }
2044
2045 /* enable PCH transcoder */
2046 temp = I915_READ(transconf_reg);
2047 /*
2048 * make the BPC in transcoder be consistent with
2049 * that in pipeconf reg.
2050 */
2051 temp &= ~PIPE_BPC_MASK;
2052 temp |= pipe_bpc;
2053 I915_WRITE(transconf_reg, temp | TRANS_ENABLE);
2054 I915_READ(transconf_reg);
2055
2056 if (wait_for(I915_READ(transconf_reg) & TRANS_STATE_ENABLE, 100))
2057 DRM_ERROR("failed to enable transcoder\n");
Jesse Barnes6be4a602010-09-10 10:26:01 -07002058
2059 intel_crtc_load_lut(crtc);
2060
2061 intel_update_fbc(crtc, &crtc->mode);
2062}
2063
2064static void ironlake_crtc_disable(struct drm_crtc *crtc)
2065{
2066 struct drm_device *dev = crtc->dev;
2067 struct drm_i915_private *dev_priv = dev->dev_private;
2068 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2069 int pipe = intel_crtc->pipe;
2070 int plane = intel_crtc->plane;
2071 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
2072 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
2073 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
2074 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
2075 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
2076 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
2077 int transconf_reg = (pipe == 0) ? TRANSACONF : TRANSBCONF;
2078 int trans_dpll_sel = (pipe == 0) ? 0 : 1;
2079 u32 temp;
2080 u32 pipe_bpc;
2081
2082 temp = I915_READ(pipeconf_reg);
2083 pipe_bpc = temp & PIPE_BPC_MASK;
2084
2085 drm_vblank_off(dev, pipe);
2086 /* Disable display plane */
2087 temp = I915_READ(dspcntr_reg);
2088 if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
2089 I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
2090 /* Flush the plane changes */
2091 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2092 I915_READ(dspbase_reg);
2093 }
2094
2095 if (dev_priv->cfb_plane == plane &&
2096 dev_priv->display.disable_fbc)
2097 dev_priv->display.disable_fbc(dev);
2098
2099 /* disable cpu pipe, disable after all planes disabled */
2100 temp = I915_READ(pipeconf_reg);
2101 if ((temp & PIPEACONF_ENABLE) != 0) {
2102 I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
2103
2104 /* wait for cpu pipe off, pipe state */
2105 if (wait_for((I915_READ(pipeconf_reg) & I965_PIPECONF_ACTIVE) == 0, 50))
2106 DRM_ERROR("failed to turn off cpu pipe\n");
2107 } else
2108 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
2109
2110 udelay(100);
2111
2112 /* Disable PF */
2113 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1, 0);
2114 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ, 0);
2115
2116 /* disable CPU FDI tx and PCH FDI rx */
2117 temp = I915_READ(fdi_tx_reg);
2118 I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_ENABLE);
2119 I915_READ(fdi_tx_reg);
2120
2121 temp = I915_READ(fdi_rx_reg);
2122 /* BPC in FDI rx is consistent with that in pipeconf */
2123 temp &= ~(0x07 << 16);
2124 temp |= (pipe_bpc << 11);
2125 I915_WRITE(fdi_rx_reg, temp & ~FDI_RX_ENABLE);
2126 I915_READ(fdi_rx_reg);
2127
2128 udelay(100);
2129
2130 /* still set train pattern 1 */
2131 temp = I915_READ(fdi_tx_reg);
2132 temp &= ~FDI_LINK_TRAIN_NONE;
2133 temp |= FDI_LINK_TRAIN_PATTERN_1;
2134 I915_WRITE(fdi_tx_reg, temp);
2135 POSTING_READ(fdi_tx_reg);
2136
2137 temp = I915_READ(fdi_rx_reg);
2138 if (HAS_PCH_CPT(dev)) {
2139 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2140 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2141 } else {
2142 temp &= ~FDI_LINK_TRAIN_NONE;
2143 temp |= FDI_LINK_TRAIN_PATTERN_1;
2144 }
2145 I915_WRITE(fdi_rx_reg, temp);
2146 POSTING_READ(fdi_rx_reg);
2147
2148 udelay(100);
2149
2150 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2151 temp = I915_READ(PCH_LVDS);
2152 I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
2153 I915_READ(PCH_LVDS);
2154 udelay(100);
2155 }
2156
2157 /* disable PCH transcoder */
2158 temp = I915_READ(transconf_reg);
2159 if ((temp & TRANS_ENABLE) != 0) {
2160 I915_WRITE(transconf_reg, temp & ~TRANS_ENABLE);
2161
2162 /* wait for PCH transcoder off, transcoder state */
2163 if (wait_for((I915_READ(transconf_reg) & TRANS_STATE_ENABLE) == 0, 50))
2164 DRM_ERROR("failed to disable transcoder\n");
2165 }
2166
2167 temp = I915_READ(transconf_reg);
2168 /* BPC in transcoder is consistent with that in pipeconf */
2169 temp &= ~PIPE_BPC_MASK;
2170 temp |= pipe_bpc;
2171 I915_WRITE(transconf_reg, temp);
2172 I915_READ(transconf_reg);
2173 udelay(100);
2174
2175 if (HAS_PCH_CPT(dev)) {
2176 /* disable TRANS_DP_CTL */
2177 int trans_dp_ctl = (pipe == 0) ? TRANS_DP_CTL_A : TRANS_DP_CTL_B;
2178 int reg;
2179
2180 reg = I915_READ(trans_dp_ctl);
2181 reg &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
2182 I915_WRITE(trans_dp_ctl, reg);
2183 POSTING_READ(trans_dp_ctl);
2184
2185 /* disable DPLL_SEL */
2186 temp = I915_READ(PCH_DPLL_SEL);
2187 if (trans_dpll_sel == 0)
2188 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
2189 else
2190 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2191 I915_WRITE(PCH_DPLL_SEL, temp);
2192 I915_READ(PCH_DPLL_SEL);
2193
2194 }
2195
2196 /* disable PCH DPLL */
2197 temp = I915_READ(pch_dpll_reg);
2198 I915_WRITE(pch_dpll_reg, temp & ~DPLL_VCO_ENABLE);
2199 I915_READ(pch_dpll_reg);
2200
2201 /* Switch from PCDclk to Rawclk */
2202 temp = I915_READ(fdi_rx_reg);
2203 temp &= ~FDI_SEL_PCDCLK;
2204 I915_WRITE(fdi_rx_reg, temp);
2205 I915_READ(fdi_rx_reg);
2206
2207 /* Disable CPU FDI TX PLL */
2208 temp = I915_READ(fdi_tx_reg);
2209 I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_PLL_ENABLE);
2210 I915_READ(fdi_tx_reg);
2211 udelay(100);
2212
2213 temp = I915_READ(fdi_rx_reg);
2214 temp &= ~FDI_RX_PLL_ENABLE;
2215 I915_WRITE(fdi_rx_reg, temp);
2216 I915_READ(fdi_rx_reg);
2217
2218 /* Wait for the clocks to turn off. */
2219 udelay(100);
2220}
2221
2222static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2223{
2224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2225 int pipe = intel_crtc->pipe;
2226 int plane = intel_crtc->plane;
2227
Zhenyu Wang2c072452009-06-05 15:38:42 +08002228 /* XXX: When our outputs are all unaware of DPMS modes other than off
2229 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2230 */
2231 switch (mode) {
2232 case DRM_MODE_DPMS_ON:
2233 case DRM_MODE_DPMS_STANDBY:
2234 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01002235 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002236 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01002237 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002238
Zhenyu Wang2c072452009-06-05 15:38:42 +08002239 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01002240 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002241 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002242 break;
2243 }
2244}
2245
Daniel Vetter02e792f2009-09-15 22:57:34 +02002246static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2247{
Daniel Vetter02e792f2009-09-15 22:57:34 +02002248 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01002249 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02002250
Chris Wilson23f09ce2010-08-12 13:53:37 +01002251 mutex_lock(&dev->struct_mutex);
2252 (void) intel_overlay_switch_off(intel_crtc->overlay, false);
2253 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02002254 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02002255
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01002256 /* Let userspace switch the overlay on again. In most cases userspace
2257 * has to recompute where to put it anyway.
2258 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002259}
2260
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002261static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002262{
2263 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002264 struct drm_i915_private *dev_priv = dev->dev_private;
2265 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2266 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07002267 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08002268 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
Jesse Barnes80824002009-09-10 15:28:06 -07002269 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
2270 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
Jesse Barnes79e53942008-11-07 14:24:08 -08002271 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
2272 u32 temp;
Jesse Barnes79e53942008-11-07 14:24:08 -08002273
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002274 /* Enable the DPLL */
2275 temp = I915_READ(dpll_reg);
2276 if ((temp & DPLL_VCO_ENABLE) == 0) {
2277 I915_WRITE(dpll_reg, temp);
2278 I915_READ(dpll_reg);
2279 /* Wait for the clocks to stabilize. */
2280 udelay(150);
2281 I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
2282 I915_READ(dpll_reg);
2283 /* Wait for the clocks to stabilize. */
2284 udelay(150);
2285 I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
2286 I915_READ(dpll_reg);
2287 /* Wait for the clocks to stabilize. */
2288 udelay(150);
2289 }
2290
2291 /* Enable the pipe */
2292 temp = I915_READ(pipeconf_reg);
2293 if ((temp & PIPEACONF_ENABLE) == 0)
2294 I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
2295
2296 /* Enable the plane */
2297 temp = I915_READ(dspcntr_reg);
2298 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
2299 I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
2300 /* Flush the plane changes */
2301 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2302 }
2303
2304 intel_crtc_load_lut(crtc);
2305
2306 if ((IS_I965G(dev) || plane == 0))
2307 intel_update_fbc(crtc, &crtc->mode);
2308
2309 /* Give the overlay scaler a chance to enable if it's on this pipe */
2310 intel_crtc_dpms_overlay(intel_crtc, true);
2311}
2312
2313static void i9xx_crtc_disable(struct drm_crtc *crtc)
2314{
2315 struct drm_device *dev = crtc->dev;
2316 struct drm_i915_private *dev_priv = dev->dev_private;
2317 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2318 int pipe = intel_crtc->pipe;
2319 int plane = intel_crtc->plane;
2320 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
2321 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
2322 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
2323 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
2324 u32 temp;
2325
2326 /* Give the overlay scaler a chance to disable if it's on this pipe */
2327 intel_crtc_dpms_overlay(intel_crtc, false);
2328 drm_vblank_off(dev, pipe);
2329
2330 if (dev_priv->cfb_plane == plane &&
2331 dev_priv->display.disable_fbc)
2332 dev_priv->display.disable_fbc(dev);
2333
2334 /* Disable display plane */
2335 temp = I915_READ(dspcntr_reg);
2336 if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
2337 I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
2338 /* Flush the plane changes */
2339 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2340 I915_READ(dspbase_reg);
2341 }
2342
2343 if (!IS_I9XX(dev)) {
2344 /* Wait for vblank for the disable to take effect */
2345 intel_wait_for_vblank_off(dev, pipe);
2346 }
2347
2348 /* Don't disable pipe A or pipe A PLLs if needed */
2349 if (pipeconf_reg == PIPEACONF &&
2350 (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2351 goto skip_pipe_off;
2352
2353 /* Next, disable display pipes */
2354 temp = I915_READ(pipeconf_reg);
2355 if ((temp & PIPEACONF_ENABLE) != 0) {
2356 I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
2357 I915_READ(pipeconf_reg);
2358 }
2359
2360 /* Wait for vblank for the disable to take effect. */
2361 intel_wait_for_vblank_off(dev, pipe);
2362
2363 temp = I915_READ(dpll_reg);
2364 if ((temp & DPLL_VCO_ENABLE) != 0) {
2365 I915_WRITE(dpll_reg, temp & ~DPLL_VCO_ENABLE);
2366 I915_READ(dpll_reg);
2367 }
2368skip_pipe_off:
2369 /* Wait for the clocks to turn off. */
2370 udelay(150);
2371}
2372
2373static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
2374{
Jesse Barnes79e53942008-11-07 14:24:08 -08002375 /* XXX: When our outputs are all unaware of DPMS modes other than off
2376 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2377 */
2378 switch (mode) {
2379 case DRM_MODE_DPMS_ON:
2380 case DRM_MODE_DPMS_STANDBY:
2381 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002382 i9xx_crtc_enable(crtc);
2383 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08002384 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002385 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002386 break;
2387 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08002388}
2389
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002390/*
2391 * When we disable a pipe, we need to clear any pending scanline wait events
2392 * to avoid hanging the ring, which we assume we are waiting on.
2393 */
2394static void intel_clear_scanline_wait(struct drm_device *dev)
2395{
2396 struct drm_i915_private *dev_priv = dev->dev_private;
2397 u32 tmp;
2398
2399 if (IS_GEN2(dev))
2400 /* Can't break the hang on i8xx */
2401 return;
2402
2403 tmp = I915_READ(PRB0_CTL);
2404 if (tmp & RING_WAIT) {
2405 I915_WRITE(PRB0_CTL, tmp);
2406 POSTING_READ(PRB0_CTL);
2407 }
2408}
2409
Zhenyu Wang2c072452009-06-05 15:38:42 +08002410/**
2411 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08002412 */
2413static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
2414{
2415 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07002416 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002417 struct drm_i915_master_private *master_priv;
2418 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2419 int pipe = intel_crtc->pipe;
2420 bool enabled;
2421
Chris Wilson032d2a02010-09-06 16:17:22 +01002422 if (intel_crtc->dpms_mode == mode)
2423 return;
2424
Chris Wilsondebcadd2010-08-07 11:01:33 +01002425 intel_crtc->dpms_mode = mode;
2426 intel_crtc->cursor_on = mode == DRM_MODE_DPMS_ON;
2427
2428 /* When switching on the display, ensure that SR is disabled
2429 * with multiple pipes prior to enabling to new pipe.
2430 *
2431 * When switching off the display, make sure the cursor is
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002432 * properly hidden and there are no pending waits prior to
2433 * disabling the pipe.
Chris Wilsondebcadd2010-08-07 11:01:33 +01002434 */
2435 if (mode == DRM_MODE_DPMS_ON)
2436 intel_update_watermarks(dev);
2437 else
2438 intel_crtc_update_cursor(crtc);
2439
Jesse Barnese70236a2009-09-21 10:42:27 -07002440 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08002441
Chris Wilsondebcadd2010-08-07 11:01:33 +01002442 if (mode == DRM_MODE_DPMS_ON)
2443 intel_crtc_update_cursor(crtc);
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002444 else {
2445 /* XXX Note that this is not a complete solution, but a hack
2446 * to avoid the most frequently hit hang.
2447 */
2448 intel_clear_scanline_wait(dev);
2449
Chris Wilsondebcadd2010-08-07 11:01:33 +01002450 intel_update_watermarks(dev);
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002451 }
Daniel Vetter65655d42009-08-11 16:05:31 +02002452
Jesse Barnes79e53942008-11-07 14:24:08 -08002453 if (!dev->primary->master)
2454 return;
2455
2456 master_priv = dev->primary->master->driver_priv;
2457 if (!master_priv->sarea_priv)
2458 return;
2459
2460 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
2461
2462 switch (pipe) {
2463 case 0:
2464 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
2465 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
2466 break;
2467 case 1:
2468 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
2469 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
2470 break;
2471 default:
2472 DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
2473 break;
2474 }
Jesse Barnes79e53942008-11-07 14:24:08 -08002475}
2476
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002477/* Prepare for a mode set.
2478 *
2479 * Note we could be a lot smarter here. We need to figure out which outputs
2480 * will be enabled, which disabled (in short, how the config will changes)
2481 * and perform the minimum necessary steps to accomplish that, e.g. updating
2482 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
2483 * panel fitting is in the proper state, etc.
2484 */
2485static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002486{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002487 struct drm_device *dev = crtc->dev;
2488 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2489
2490 intel_crtc->cursor_on = false;
2491 intel_crtc_update_cursor(crtc);
2492
2493 i9xx_crtc_disable(crtc);
2494 intel_clear_scanline_wait(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002495}
2496
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002497static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002498{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002499 struct drm_device *dev = crtc->dev;
2500 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2501
2502 intel_update_watermarks(dev);
2503 i9xx_crtc_enable(crtc);
2504
2505 intel_crtc->cursor_on = true;
2506 intel_crtc_update_cursor(crtc);
2507}
2508
2509static void ironlake_crtc_prepare(struct drm_crtc *crtc)
2510{
2511 struct drm_device *dev = crtc->dev;
2512 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2513
2514 intel_crtc->cursor_on = false;
2515 intel_crtc_update_cursor(crtc);
2516
2517 ironlake_crtc_disable(crtc);
2518 intel_clear_scanline_wait(dev);
2519}
2520
2521static void ironlake_crtc_commit(struct drm_crtc *crtc)
2522{
2523 struct drm_device *dev = crtc->dev;
2524 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2525
2526 intel_update_watermarks(dev);
2527 ironlake_crtc_enable(crtc);
2528
2529 intel_crtc->cursor_on = true;
2530 intel_crtc_update_cursor(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002531}
2532
2533void intel_encoder_prepare (struct drm_encoder *encoder)
2534{
2535 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2536 /* lvds has its own version of prepare see intel_lvds_prepare */
2537 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
2538}
2539
2540void intel_encoder_commit (struct drm_encoder *encoder)
2541{
2542 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2543 /* lvds has its own version of commit see intel_lvds_commit */
2544 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
2545}
2546
Chris Wilsonea5b2132010-08-04 13:50:23 +01002547void intel_encoder_destroy(struct drm_encoder *encoder)
2548{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002549 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002550
2551 if (intel_encoder->ddc_bus)
2552 intel_i2c_destroy(intel_encoder->ddc_bus);
2553
2554 if (intel_encoder->i2c_bus)
2555 intel_i2c_destroy(intel_encoder->i2c_bus);
2556
2557 drm_encoder_cleanup(encoder);
2558 kfree(intel_encoder);
2559}
2560
Jesse Barnes79e53942008-11-07 14:24:08 -08002561static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
2562 struct drm_display_mode *mode,
2563 struct drm_display_mode *adjusted_mode)
2564{
Zhenyu Wang2c072452009-06-05 15:38:42 +08002565 struct drm_device *dev = crtc->dev;
Eric Anholtbad720f2009-10-22 16:11:14 -07002566 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08002567 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07002568 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
2569 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002570 }
Jesse Barnes79e53942008-11-07 14:24:08 -08002571 return true;
2572}
2573
Jesse Barnese70236a2009-09-21 10:42:27 -07002574static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08002575{
Jesse Barnese70236a2009-09-21 10:42:27 -07002576 return 400000;
2577}
Jesse Barnes79e53942008-11-07 14:24:08 -08002578
Jesse Barnese70236a2009-09-21 10:42:27 -07002579static int i915_get_display_clock_speed(struct drm_device *dev)
2580{
2581 return 333000;
2582}
Jesse Barnes79e53942008-11-07 14:24:08 -08002583
Jesse Barnese70236a2009-09-21 10:42:27 -07002584static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
2585{
2586 return 200000;
2587}
Jesse Barnes79e53942008-11-07 14:24:08 -08002588
Jesse Barnese70236a2009-09-21 10:42:27 -07002589static int i915gm_get_display_clock_speed(struct drm_device *dev)
2590{
2591 u16 gcfgc = 0;
2592
2593 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
2594
2595 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08002596 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07002597 else {
2598 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
2599 case GC_DISPLAY_CLOCK_333_MHZ:
2600 return 333000;
2601 default:
2602 case GC_DISPLAY_CLOCK_190_200_MHZ:
2603 return 190000;
2604 }
2605 }
2606}
Jesse Barnes79e53942008-11-07 14:24:08 -08002607
Jesse Barnese70236a2009-09-21 10:42:27 -07002608static int i865_get_display_clock_speed(struct drm_device *dev)
2609{
2610 return 266000;
2611}
2612
2613static int i855_get_display_clock_speed(struct drm_device *dev)
2614{
2615 u16 hpllcc = 0;
2616 /* Assume that the hardware is in the high speed state. This
2617 * should be the default.
2618 */
2619 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
2620 case GC_CLOCK_133_200:
2621 case GC_CLOCK_100_200:
2622 return 200000;
2623 case GC_CLOCK_166_250:
2624 return 250000;
2625 case GC_CLOCK_100_133:
2626 return 133000;
2627 }
2628
2629 /* Shouldn't happen */
2630 return 0;
2631}
2632
2633static int i830_get_display_clock_speed(struct drm_device *dev)
2634{
2635 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08002636}
2637
Jesse Barnes79e53942008-11-07 14:24:08 -08002638/**
2639 * Return the pipe currently connected to the panel fitter,
2640 * or -1 if the panel fitter is not present or not in use
2641 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002642int intel_panel_fitter_pipe (struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08002643{
2644 struct drm_i915_private *dev_priv = dev->dev_private;
2645 u32 pfit_control;
2646
2647 /* i830 doesn't have a panel fitter */
2648 if (IS_I830(dev))
2649 return -1;
2650
2651 pfit_control = I915_READ(PFIT_CONTROL);
2652
2653 /* See if the panel fitter is in use */
2654 if ((pfit_control & PFIT_ENABLE) == 0)
2655 return -1;
2656
2657 /* 965 can place panel fitter on either pipe */
2658 if (IS_I965G(dev))
2659 return (pfit_control >> 29) & 0x3;
2660
2661 /* older chips can only use pipe 1 */
2662 return 1;
2663}
2664
Zhenyu Wang2c072452009-06-05 15:38:42 +08002665struct fdi_m_n {
2666 u32 tu;
2667 u32 gmch_m;
2668 u32 gmch_n;
2669 u32 link_m;
2670 u32 link_n;
2671};
2672
2673static void
2674fdi_reduce_ratio(u32 *num, u32 *den)
2675{
2676 while (*num > 0xffffff || *den > 0xffffff) {
2677 *num >>= 1;
2678 *den >>= 1;
2679 }
2680}
2681
2682#define DATA_N 0x800000
2683#define LINK_N 0x80000
2684
2685static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002686ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
2687 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002688{
2689 u64 temp;
2690
2691 m_n->tu = 64; /* default size */
2692
2693 temp = (u64) DATA_N * pixel_clock;
2694 temp = div_u64(temp, link_clock);
Zhenyu Wang58a27472009-09-25 08:01:28 +00002695 m_n->gmch_m = div_u64(temp * bits_per_pixel, nlanes);
2696 m_n->gmch_m >>= 3; /* convert to bytes_per_pixel */
Zhenyu Wang2c072452009-06-05 15:38:42 +08002697 m_n->gmch_n = DATA_N;
2698 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
2699
2700 temp = (u64) LINK_N * pixel_clock;
2701 m_n->link_m = div_u64(temp, link_clock);
2702 m_n->link_n = LINK_N;
2703 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
2704}
2705
2706
Shaohua Li7662c8b2009-06-26 11:23:55 +08002707struct intel_watermark_params {
2708 unsigned long fifo_size;
2709 unsigned long max_wm;
2710 unsigned long default_wm;
2711 unsigned long guard_size;
2712 unsigned long cacheline_size;
2713};
2714
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002715/* Pineview has different values for various configs */
2716static struct intel_watermark_params pineview_display_wm = {
2717 PINEVIEW_DISPLAY_FIFO,
2718 PINEVIEW_MAX_WM,
2719 PINEVIEW_DFT_WM,
2720 PINEVIEW_GUARD_WM,
2721 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002722};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002723static struct intel_watermark_params pineview_display_hplloff_wm = {
2724 PINEVIEW_DISPLAY_FIFO,
2725 PINEVIEW_MAX_WM,
2726 PINEVIEW_DFT_HPLLOFF_WM,
2727 PINEVIEW_GUARD_WM,
2728 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002729};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002730static struct intel_watermark_params pineview_cursor_wm = {
2731 PINEVIEW_CURSOR_FIFO,
2732 PINEVIEW_CURSOR_MAX_WM,
2733 PINEVIEW_CURSOR_DFT_WM,
2734 PINEVIEW_CURSOR_GUARD_WM,
2735 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002736};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002737static struct intel_watermark_params pineview_cursor_hplloff_wm = {
2738 PINEVIEW_CURSOR_FIFO,
2739 PINEVIEW_CURSOR_MAX_WM,
2740 PINEVIEW_CURSOR_DFT_WM,
2741 PINEVIEW_CURSOR_GUARD_WM,
2742 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002743};
Jesse Barnes0e442c62009-10-19 10:09:33 +09002744static struct intel_watermark_params g4x_wm_info = {
2745 G4X_FIFO_SIZE,
2746 G4X_MAX_WM,
2747 G4X_MAX_WM,
2748 2,
2749 G4X_FIFO_LINE_SIZE,
2750};
Zhao Yakui4fe5e612010-06-12 14:32:25 +08002751static struct intel_watermark_params g4x_cursor_wm_info = {
2752 I965_CURSOR_FIFO,
2753 I965_CURSOR_MAX_WM,
2754 I965_CURSOR_DFT_WM,
2755 2,
2756 G4X_FIFO_LINE_SIZE,
2757};
2758static struct intel_watermark_params i965_cursor_wm_info = {
2759 I965_CURSOR_FIFO,
2760 I965_CURSOR_MAX_WM,
2761 I965_CURSOR_DFT_WM,
2762 2,
2763 I915_FIFO_LINE_SIZE,
2764};
Shaohua Li7662c8b2009-06-26 11:23:55 +08002765static struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08002766 I945_FIFO_SIZE,
2767 I915_MAX_WM,
2768 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002769 2,
2770 I915_FIFO_LINE_SIZE
2771};
2772static struct intel_watermark_params i915_wm_info = {
2773 I915_FIFO_SIZE,
2774 I915_MAX_WM,
2775 1,
2776 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002777 I915_FIFO_LINE_SIZE
2778};
2779static struct intel_watermark_params i855_wm_info = {
2780 I855GM_FIFO_SIZE,
2781 I915_MAX_WM,
2782 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002783 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002784 I830_FIFO_LINE_SIZE
2785};
2786static struct intel_watermark_params i830_wm_info = {
2787 I830_FIFO_SIZE,
2788 I915_MAX_WM,
2789 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002790 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002791 I830_FIFO_LINE_SIZE
2792};
2793
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002794static struct intel_watermark_params ironlake_display_wm_info = {
2795 ILK_DISPLAY_FIFO,
2796 ILK_DISPLAY_MAXWM,
2797 ILK_DISPLAY_DFTWM,
2798 2,
2799 ILK_FIFO_LINE_SIZE
2800};
2801
Zhao Yakuic936f442010-06-12 14:32:26 +08002802static struct intel_watermark_params ironlake_cursor_wm_info = {
2803 ILK_CURSOR_FIFO,
2804 ILK_CURSOR_MAXWM,
2805 ILK_CURSOR_DFTWM,
2806 2,
2807 ILK_FIFO_LINE_SIZE
2808};
2809
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002810static struct intel_watermark_params ironlake_display_srwm_info = {
2811 ILK_DISPLAY_SR_FIFO,
2812 ILK_DISPLAY_MAX_SRWM,
2813 ILK_DISPLAY_DFT_SRWM,
2814 2,
2815 ILK_FIFO_LINE_SIZE
2816};
2817
2818static struct intel_watermark_params ironlake_cursor_srwm_info = {
2819 ILK_CURSOR_SR_FIFO,
2820 ILK_CURSOR_MAX_SRWM,
2821 ILK_CURSOR_DFT_SRWM,
2822 2,
2823 ILK_FIFO_LINE_SIZE
2824};
2825
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002826/**
2827 * intel_calculate_wm - calculate watermark level
2828 * @clock_in_khz: pixel clock
2829 * @wm: chip FIFO params
2830 * @pixel_size: display pixel size
2831 * @latency_ns: memory latency for the platform
2832 *
2833 * Calculate the watermark level (the level at which the display plane will
2834 * start fetching from memory again). Each chip has a different display
2835 * FIFO size and allocation, so the caller needs to figure that out and pass
2836 * in the correct intel_watermark_params structure.
2837 *
2838 * As the pixel clock runs, the FIFO will be drained at a rate that depends
2839 * on the pixel size. When it reaches the watermark level, it'll start
2840 * fetching FIFO line sized based chunks from memory until the FIFO fills
2841 * past the watermark point. If the FIFO drains completely, a FIFO underrun
2842 * will occur, and a display engine hang could result.
2843 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002844static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
2845 struct intel_watermark_params *wm,
2846 int pixel_size,
2847 unsigned long latency_ns)
2848{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002849 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002850
Jesse Barnesd6604672009-09-11 12:25:56 -07002851 /*
2852 * Note: we need to make sure we don't overflow for various clock &
2853 * latency values.
2854 * clocks go from a few thousand to several hundred thousand.
2855 * latency is usually a few thousand
2856 */
2857 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
2858 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01002859 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002860
Zhao Yakui28c97732009-10-09 11:39:41 +08002861 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002862
2863 wm_size = wm->fifo_size - (entries_required + wm->guard_size);
2864
Zhao Yakui28c97732009-10-09 11:39:41 +08002865 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002866
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002867 /* Don't promote wm_size to unsigned... */
2868 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002869 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01002870 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002871 wm_size = wm->default_wm;
2872 return wm_size;
2873}
2874
2875struct cxsr_latency {
2876 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08002877 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002878 unsigned long fsb_freq;
2879 unsigned long mem_freq;
2880 unsigned long display_sr;
2881 unsigned long display_hpll_disable;
2882 unsigned long cursor_sr;
2883 unsigned long cursor_hpll_disable;
2884};
2885
Chris Wilson403c89f2010-08-04 15:25:31 +01002886static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08002887 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
2888 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
2889 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
2890 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
2891 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002892
Li Peng95534262010-05-18 18:58:44 +08002893 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
2894 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
2895 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
2896 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
2897 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002898
Li Peng95534262010-05-18 18:58:44 +08002899 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
2900 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
2901 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
2902 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
2903 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002904
Li Peng95534262010-05-18 18:58:44 +08002905 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
2906 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
2907 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
2908 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
2909 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002910
Li Peng95534262010-05-18 18:58:44 +08002911 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
2912 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
2913 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
2914 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
2915 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002916
Li Peng95534262010-05-18 18:58:44 +08002917 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
2918 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
2919 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
2920 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
2921 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002922};
2923
Chris Wilson403c89f2010-08-04 15:25:31 +01002924static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
2925 int is_ddr3,
2926 int fsb,
2927 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002928{
Chris Wilson403c89f2010-08-04 15:25:31 +01002929 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002930 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002931
2932 if (fsb == 0 || mem == 0)
2933 return NULL;
2934
2935 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
2936 latency = &cxsr_latency_table[i];
2937 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08002938 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302939 fsb == latency->fsb_freq && mem == latency->mem_freq)
2940 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002941 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302942
Zhao Yakui28c97732009-10-09 11:39:41 +08002943 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302944
2945 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002946}
2947
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002948static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002949{
2950 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002951
2952 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01002953 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002954}
2955
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07002956/*
2957 * Latency for FIFO fetches is dependent on several factors:
2958 * - memory configuration (speed, channels)
2959 * - chipset
2960 * - current MCH state
2961 * It can be fairly high in some situations, so here we assume a fairly
2962 * pessimal value. It's a tradeoff between extra memory fetches (if we
2963 * set this value too high, the FIFO will fetch frequently to stay full)
2964 * and power consumption (set it too low to save power and we might see
2965 * FIFO underruns and display "flicker").
2966 *
2967 * A value of 5us seems to be a good balance; safe for very low end
2968 * platforms but not overly aggressive on lower latency configs.
2969 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01002970static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002971
Jesse Barnese70236a2009-09-21 10:42:27 -07002972static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002973{
2974 struct drm_i915_private *dev_priv = dev->dev_private;
2975 uint32_t dsparb = I915_READ(DSPARB);
2976 int size;
2977
Chris Wilson8de9b312010-07-19 19:59:52 +01002978 size = dsparb & 0x7f;
2979 if (plane)
2980 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002981
Zhao Yakui28c97732009-10-09 11:39:41 +08002982 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
2983 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002984
2985 return size;
2986}
Shaohua Li7662c8b2009-06-26 11:23:55 +08002987
Jesse Barnese70236a2009-09-21 10:42:27 -07002988static int i85x_get_fifo_size(struct drm_device *dev, int plane)
2989{
2990 struct drm_i915_private *dev_priv = dev->dev_private;
2991 uint32_t dsparb = I915_READ(DSPARB);
2992 int size;
2993
Chris Wilson8de9b312010-07-19 19:59:52 +01002994 size = dsparb & 0x1ff;
2995 if (plane)
2996 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07002997 size >>= 1; /* Convert to cachelines */
2998
Zhao Yakui28c97732009-10-09 11:39:41 +08002999 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3000 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003001
3002 return size;
3003}
3004
3005static int i845_get_fifo_size(struct drm_device *dev, int plane)
3006{
3007 struct drm_i915_private *dev_priv = dev->dev_private;
3008 uint32_t dsparb = I915_READ(DSPARB);
3009 int size;
3010
3011 size = dsparb & 0x7f;
3012 size >>= 2; /* Convert to cachelines */
3013
Zhao Yakui28c97732009-10-09 11:39:41 +08003014 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3015 plane ? "B" : "A",
Jesse Barnese70236a2009-09-21 10:42:27 -07003016 size);
3017
3018 return size;
3019}
3020
3021static int i830_get_fifo_size(struct drm_device *dev, int plane)
3022{
3023 struct drm_i915_private *dev_priv = dev->dev_private;
3024 uint32_t dsparb = I915_READ(DSPARB);
3025 int size;
3026
3027 size = dsparb & 0x7f;
3028 size >>= 1; /* Convert to cachelines */
3029
Zhao Yakui28c97732009-10-09 11:39:41 +08003030 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3031 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003032
3033 return size;
3034}
3035
Zhao Yakuid4294342010-03-22 22:45:36 +08003036static void pineview_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003037 int planeb_clock, int sr_hdisplay, int unused,
3038 int pixel_size)
Zhao Yakuid4294342010-03-22 22:45:36 +08003039{
3040 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson403c89f2010-08-04 15:25:31 +01003041 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08003042 u32 reg;
3043 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08003044 int sr_clock;
3045
Chris Wilson403c89f2010-08-04 15:25:31 +01003046 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003047 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003048 if (!latency) {
3049 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3050 pineview_disable_cxsr(dev);
3051 return;
3052 }
3053
3054 if (!planea_clock || !planeb_clock) {
3055 sr_clock = planea_clock ? planea_clock : planeb_clock;
3056
3057 /* Display SR */
3058 wm = intel_calculate_wm(sr_clock, &pineview_display_wm,
3059 pixel_size, latency->display_sr);
3060 reg = I915_READ(DSPFW1);
3061 reg &= ~DSPFW_SR_MASK;
3062 reg |= wm << DSPFW_SR_SHIFT;
3063 I915_WRITE(DSPFW1, reg);
3064 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3065
3066 /* cursor SR */
3067 wm = intel_calculate_wm(sr_clock, &pineview_cursor_wm,
3068 pixel_size, latency->cursor_sr);
3069 reg = I915_READ(DSPFW3);
3070 reg &= ~DSPFW_CURSOR_SR_MASK;
3071 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3072 I915_WRITE(DSPFW3, reg);
3073
3074 /* Display HPLL off SR */
3075 wm = intel_calculate_wm(sr_clock, &pineview_display_hplloff_wm,
3076 pixel_size, latency->display_hpll_disable);
3077 reg = I915_READ(DSPFW3);
3078 reg &= ~DSPFW_HPLL_SR_MASK;
3079 reg |= wm & DSPFW_HPLL_SR_MASK;
3080 I915_WRITE(DSPFW3, reg);
3081
3082 /* cursor HPLL off SR */
3083 wm = intel_calculate_wm(sr_clock, &pineview_cursor_hplloff_wm,
3084 pixel_size, latency->cursor_hpll_disable);
3085 reg = I915_READ(DSPFW3);
3086 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3087 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3088 I915_WRITE(DSPFW3, reg);
3089 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3090
3091 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003092 I915_WRITE(DSPFW3,
3093 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003094 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3095 } else {
3096 pineview_disable_cxsr(dev);
3097 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3098 }
3099}
3100
Jesse Barnes0e442c62009-10-19 10:09:33 +09003101static void g4x_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003102 int planeb_clock, int sr_hdisplay, int sr_htotal,
3103 int pixel_size)
Jesse Barnes652c3932009-08-17 13:31:43 -07003104{
3105 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003106 int total_size, cacheline_size;
3107 int planea_wm, planeb_wm, cursora_wm, cursorb_wm, cursor_sr;
3108 struct intel_watermark_params planea_params, planeb_params;
3109 unsigned long line_time_us;
3110 int sr_clock, sr_entries = 0, entries_required;
Jesse Barnes652c3932009-08-17 13:31:43 -07003111
Jesse Barnes0e442c62009-10-19 10:09:33 +09003112 /* Create copies of the base settings for each pipe */
3113 planea_params = planeb_params = g4x_wm_info;
3114
3115 /* Grab a couple of global values before we overwrite them */
3116 total_size = planea_params.fifo_size;
3117 cacheline_size = planea_params.cacheline_size;
3118
3119 /*
3120 * Note: we need to make sure we don't overflow for various clock &
3121 * latency values.
3122 * clocks go from a few thousand to several hundred thousand.
3123 * latency is usually a few thousand
3124 */
3125 entries_required = ((planea_clock / 1000) * pixel_size * latency_ns) /
3126 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003127 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003128 planea_wm = entries_required + planea_params.guard_size;
3129
3130 entries_required = ((planeb_clock / 1000) * pixel_size * latency_ns) /
3131 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003132 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003133 planeb_wm = entries_required + planeb_params.guard_size;
3134
3135 cursora_wm = cursorb_wm = 16;
3136 cursor_sr = 32;
3137
3138 DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
3139
3140 /* Calc sr entries for one plane configs */
3141 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3142 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003143 static const int sr_latency_ns = 12000;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003144
3145 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003146 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003147
3148 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003149 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3150 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003151 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003152
3153 entries_required = (((sr_latency_ns / line_time_us) +
3154 1000) / 1000) * pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003155 entries_required = DIV_ROUND_UP(entries_required,
3156 g4x_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003157 cursor_sr = entries_required + g4x_cursor_wm_info.guard_size;
3158
3159 if (cursor_sr > g4x_cursor_wm_info.max_wm)
3160 cursor_sr = g4x_cursor_wm_info.max_wm;
3161 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3162 "cursor %d\n", sr_entries, cursor_sr);
3163
Jesse Barnes0e442c62009-10-19 10:09:33 +09003164 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303165 } else {
3166 /* Turn off self refresh if both pipes are enabled */
3167 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3168 & ~FW_BLC_SELF_EN);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003169 }
3170
3171 DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, SR %d\n",
3172 planea_wm, planeb_wm, sr_entries);
3173
3174 planea_wm &= 0x3f;
3175 planeb_wm &= 0x3f;
3176
3177 I915_WRITE(DSPFW1, (sr_entries << DSPFW_SR_SHIFT) |
3178 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
3179 (planeb_wm << DSPFW_PLANEB_SHIFT) | planea_wm);
3180 I915_WRITE(DSPFW2, (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
3181 (cursora_wm << DSPFW_CURSORA_SHIFT));
3182 /* HPLL off in SR has some issues on G4x... disable it */
3183 I915_WRITE(DSPFW3, (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
3184 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07003185}
3186
Jesse Barnes1dc75462009-10-19 10:08:17 +09003187static void i965_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003188 int planeb_clock, int sr_hdisplay, int sr_htotal,
3189 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003190{
3191 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003192 unsigned long line_time_us;
3193 int sr_clock, sr_entries, srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003194 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003195
Jesse Barnes1dc75462009-10-19 10:08:17 +09003196 /* Calc sr entries for one plane configs */
3197 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3198 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003199 static const int sr_latency_ns = 12000;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003200
3201 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003202 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003203
3204 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003205 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3206 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003207 sr_entries = DIV_ROUND_UP(sr_entries, I915_FIFO_LINE_SIZE);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003208 DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
Zhao Yakui1b07e042010-06-12 14:32:24 +08003209 srwm = I965_FIFO_SIZE - sr_entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003210 if (srwm < 0)
3211 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08003212 srwm &= 0x1ff;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003213
3214 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3215 pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003216 sr_entries = DIV_ROUND_UP(sr_entries,
3217 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003218 cursor_sr = i965_cursor_wm_info.fifo_size -
3219 (sr_entries + i965_cursor_wm_info.guard_size);
3220
3221 if (cursor_sr > i965_cursor_wm_info.max_wm)
3222 cursor_sr = i965_cursor_wm_info.max_wm;
3223
3224 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3225 "cursor %d\n", srwm, cursor_sr);
3226
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003227 if (IS_I965GM(dev))
3228 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303229 } else {
3230 /* Turn off self refresh if both pipes are enabled */
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003231 if (IS_I965GM(dev))
3232 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3233 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003234 }
3235
3236 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3237 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003238
3239 /* 965 has limitations... */
Jesse Barnes1dc75462009-10-19 10:08:17 +09003240 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) | (8 << 16) | (8 << 8) |
3241 (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003242 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003243 /* update cursor SR watermark */
3244 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003245}
3246
3247static void i9xx_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003248 int planeb_clock, int sr_hdisplay, int sr_htotal,
3249 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003250{
3251 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003252 uint32_t fwater_lo;
3253 uint32_t fwater_hi;
3254 int total_size, cacheline_size, cwm, srwm = 1;
3255 int planea_wm, planeb_wm;
3256 struct intel_watermark_params planea_params, planeb_params;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003257 unsigned long line_time_us;
3258 int sr_clock, sr_entries = 0;
3259
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003260 /* Create copies of the base settings for each pipe */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003261 if (IS_I965GM(dev) || IS_I945GM(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003262 planea_params = planeb_params = i945_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003263 else if (IS_I9XX(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003264 planea_params = planeb_params = i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003265 else
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003266 planea_params = planeb_params = i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003267
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003268 /* Grab a couple of global values before we overwrite them */
3269 total_size = planea_params.fifo_size;
3270 cacheline_size = planea_params.cacheline_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003271
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003272 /* Update per-plane FIFO sizes */
Jesse Barnese70236a2009-09-21 10:42:27 -07003273 planea_params.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3274 planeb_params.fifo_size = dev_priv->display.get_fifo_size(dev, 1);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003275
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003276 planea_wm = intel_calculate_wm(planea_clock, &planea_params,
3277 pixel_size, latency_ns);
3278 planeb_wm = intel_calculate_wm(planeb_clock, &planeb_params,
3279 pixel_size, latency_ns);
Zhao Yakui28c97732009-10-09 11:39:41 +08003280 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003281
3282 /*
3283 * Overlay gets an aggressive default since video jitter is bad.
3284 */
3285 cwm = 2;
3286
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003287 /* Calc sr entries for one plane configs */
Jesse Barnes652c3932009-08-17 13:31:43 -07003288 if (HAS_FW_BLC(dev) && sr_hdisplay &&
3289 (!planea_clock || !planeb_clock)) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003290 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003291 static const int sr_latency_ns = 6000;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003292
Shaohua Li7662c8b2009-06-26 11:23:55 +08003293 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003294 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003295
3296 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003297 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3298 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003299 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui28c97732009-10-09 11:39:41 +08003300 DRM_DEBUG_KMS("self-refresh entries: %d\n", sr_entries);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003301 srwm = total_size - sr_entries;
3302 if (srwm < 0)
3303 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08003304
3305 if (IS_I945G(dev) || IS_I945GM(dev))
3306 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
3307 else if (IS_I915GM(dev)) {
3308 /* 915M has a smaller SRWM field */
3309 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
3310 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
3311 }
David John33c5fd12010-01-27 15:19:08 +05303312 } else {
3313 /* Turn off self refresh if both pipes are enabled */
Li Pengee980b82010-01-27 19:01:11 +08003314 if (IS_I945G(dev) || IS_I945GM(dev)) {
3315 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3316 & ~FW_BLC_SELF_EN);
3317 } else if (IS_I915GM(dev)) {
3318 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
3319 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08003320 }
3321
Zhao Yakui28c97732009-10-09 11:39:41 +08003322 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003323 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003324
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003325 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
3326 fwater_hi = (cwm & 0x1f);
3327
3328 /* Set request length to 8 cachelines per fetch */
3329 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
3330 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003331
3332 I915_WRITE(FW_BLC, fwater_lo);
3333 I915_WRITE(FW_BLC2, fwater_hi);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003334}
3335
Jesse Barnese70236a2009-09-21 10:42:27 -07003336static void i830_update_wm(struct drm_device *dev, int planea_clock, int unused,
Zhao Yakuifa143212010-06-12 14:32:23 +08003337 int unused2, int unused3, int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003338{
3339 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf3601322009-07-22 12:54:59 -07003340 uint32_t fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003341 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003342
Jesse Barnese70236a2009-09-21 10:42:27 -07003343 i830_wm_info.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003344
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003345 planea_wm = intel_calculate_wm(planea_clock, &i830_wm_info,
3346 pixel_size, latency_ns);
Jesse Barnesf3601322009-07-22 12:54:59 -07003347 fwater_lo |= (3<<8) | planea_wm;
3348
Zhao Yakui28c97732009-10-09 11:39:41 +08003349 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003350
3351 I915_WRITE(FW_BLC, fwater_lo);
3352}
3353
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003354#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08003355#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003356
3357static void ironlake_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003358 int planeb_clock, int sr_hdisplay, int sr_htotal,
3359 int pixel_size)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003360{
3361 struct drm_i915_private *dev_priv = dev->dev_private;
3362 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
3363 int sr_wm, cursor_wm;
3364 unsigned long line_time_us;
3365 int sr_clock, entries_required;
3366 u32 reg_value;
Zhao Yakuic936f442010-06-12 14:32:26 +08003367 int line_count;
3368 int planea_htotal = 0, planeb_htotal = 0;
3369 struct drm_crtc *crtc;
Zhao Yakuic936f442010-06-12 14:32:26 +08003370
3371 /* Need htotal for all active display plane */
3372 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsondebcadd2010-08-07 11:01:33 +01003373 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3374 if (intel_crtc->dpms_mode == DRM_MODE_DPMS_ON) {
Zhao Yakuic936f442010-06-12 14:32:26 +08003375 if (intel_crtc->plane == 0)
3376 planea_htotal = crtc->mode.htotal;
3377 else
3378 planeb_htotal = crtc->mode.htotal;
3379 }
3380 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003381
3382 /* Calculate and update the watermark for plane A */
3383 if (planea_clock) {
3384 entries_required = ((planea_clock / 1000) * pixel_size *
3385 ILK_LP0_PLANE_LATENCY) / 1000;
3386 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003387 ironlake_display_wm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003388 planea_wm = entries_required +
3389 ironlake_display_wm_info.guard_size;
3390
3391 if (planea_wm > (int)ironlake_display_wm_info.max_wm)
3392 planea_wm = ironlake_display_wm_info.max_wm;
3393
Zhao Yakuic936f442010-06-12 14:32:26 +08003394 /* Use the large buffer method to calculate cursor watermark */
3395 line_time_us = (planea_htotal * 1000) / planea_clock;
3396
3397 /* Use ns/us then divide to preserve precision */
3398 line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
3399
3400 /* calculate the cursor watermark for cursor A */
3401 entries_required = line_count * 64 * pixel_size;
3402 entries_required = DIV_ROUND_UP(entries_required,
3403 ironlake_cursor_wm_info.cacheline_size);
3404 cursora_wm = entries_required + ironlake_cursor_wm_info.guard_size;
3405 if (cursora_wm > ironlake_cursor_wm_info.max_wm)
3406 cursora_wm = ironlake_cursor_wm_info.max_wm;
3407
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003408 reg_value = I915_READ(WM0_PIPEA_ILK);
3409 reg_value &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
3410 reg_value |= (planea_wm << WM0_PIPE_PLANE_SHIFT) |
3411 (cursora_wm & WM0_PIPE_CURSOR_MASK);
3412 I915_WRITE(WM0_PIPEA_ILK, reg_value);
3413 DRM_DEBUG_KMS("FIFO watermarks For pipe A - plane %d, "
3414 "cursor: %d\n", planea_wm, cursora_wm);
3415 }
3416 /* Calculate and update the watermark for plane B */
3417 if (planeb_clock) {
3418 entries_required = ((planeb_clock / 1000) * pixel_size *
3419 ILK_LP0_PLANE_LATENCY) / 1000;
3420 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003421 ironlake_display_wm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003422 planeb_wm = entries_required +
3423 ironlake_display_wm_info.guard_size;
3424
3425 if (planeb_wm > (int)ironlake_display_wm_info.max_wm)
3426 planeb_wm = ironlake_display_wm_info.max_wm;
3427
Zhao Yakuic936f442010-06-12 14:32:26 +08003428 /* Use the large buffer method to calculate cursor watermark */
3429 line_time_us = (planeb_htotal * 1000) / planeb_clock;
3430
3431 /* Use ns/us then divide to preserve precision */
3432 line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
3433
3434 /* calculate the cursor watermark for cursor B */
3435 entries_required = line_count * 64 * pixel_size;
3436 entries_required = DIV_ROUND_UP(entries_required,
3437 ironlake_cursor_wm_info.cacheline_size);
3438 cursorb_wm = entries_required + ironlake_cursor_wm_info.guard_size;
3439 if (cursorb_wm > ironlake_cursor_wm_info.max_wm)
3440 cursorb_wm = ironlake_cursor_wm_info.max_wm;
3441
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003442 reg_value = I915_READ(WM0_PIPEB_ILK);
3443 reg_value &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
3444 reg_value |= (planeb_wm << WM0_PIPE_PLANE_SHIFT) |
3445 (cursorb_wm & WM0_PIPE_CURSOR_MASK);
3446 I915_WRITE(WM0_PIPEB_ILK, reg_value);
3447 DRM_DEBUG_KMS("FIFO watermarks For pipe B - plane %d, "
3448 "cursor: %d\n", planeb_wm, cursorb_wm);
3449 }
3450
3451 /*
3452 * Calculate and update the self-refresh watermark only when one
3453 * display plane is used.
3454 */
3455 if (!planea_clock || !planeb_clock) {
Zhao Yakuic936f442010-06-12 14:32:26 +08003456
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003457 /* Read the self-refresh latency. The unit is 0.5us */
3458 int ilk_sr_latency = I915_READ(MLTR_ILK) & ILK_SRLT_MASK;
3459
3460 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003461 line_time_us = ((sr_htotal * 1000) / sr_clock);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003462
3463 /* Use ns/us then divide to preserve precision */
3464 line_count = ((ilk_sr_latency * 500) / line_time_us + 1000)
3465 / 1000;
3466
3467 /* calculate the self-refresh watermark for display plane */
3468 entries_required = line_count * sr_hdisplay * pixel_size;
3469 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003470 ironlake_display_srwm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003471 sr_wm = entries_required +
3472 ironlake_display_srwm_info.guard_size;
3473
3474 /* calculate the self-refresh watermark for display cursor */
3475 entries_required = line_count * pixel_size * 64;
3476 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003477 ironlake_cursor_srwm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003478 cursor_wm = entries_required +
3479 ironlake_cursor_srwm_info.guard_size;
3480
3481 /* configure watermark and enable self-refresh */
3482 reg_value = I915_READ(WM1_LP_ILK);
3483 reg_value &= ~(WM1_LP_LATENCY_MASK | WM1_LP_SR_MASK |
3484 WM1_LP_CURSOR_MASK);
3485 reg_value |= WM1_LP_SR_EN |
3486 (ilk_sr_latency << WM1_LP_LATENCY_SHIFT) |
3487 (sr_wm << WM1_LP_SR_SHIFT) | cursor_wm;
3488
3489 I915_WRITE(WM1_LP_ILK, reg_value);
3490 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3491 "cursor %d\n", sr_wm, cursor_wm);
3492
3493 } else {
3494 /* Turn off self refresh if both pipes are enabled */
3495 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
3496 }
3497}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003498/**
3499 * intel_update_watermarks - update FIFO watermark values based on current modes
3500 *
3501 * Calculate watermark values for the various WM regs based on current mode
3502 * and plane configuration.
3503 *
3504 * There are several cases to deal with here:
3505 * - normal (i.e. non-self-refresh)
3506 * - self-refresh (SR) mode
3507 * - lines are large relative to FIFO size (buffer can hold up to 2)
3508 * - lines are small relative to FIFO size (buffer can hold more than 2
3509 * lines), so need to account for TLB latency
3510 *
3511 * The normal calculation is:
3512 * watermark = dotclock * bytes per pixel * latency
3513 * where latency is platform & configuration dependent (we assume pessimal
3514 * values here).
3515 *
3516 * The SR calculation is:
3517 * watermark = (trunc(latency/line time)+1) * surface width *
3518 * bytes per pixel
3519 * where
3520 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08003521 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08003522 * and latency is assumed to be high, as above.
3523 *
3524 * The final value programmed to the register should always be rounded up,
3525 * and include an extra 2 entries to account for clock crossings.
3526 *
3527 * We don't use the sprite, so we can ignore that. And on Crestline we have
3528 * to set the non-SR watermarks to 8.
3529 */
3530static void intel_update_watermarks(struct drm_device *dev)
3531{
Jesse Barnese70236a2009-09-21 10:42:27 -07003532 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003533 struct drm_crtc *crtc;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003534 int sr_hdisplay = 0;
3535 unsigned long planea_clock = 0, planeb_clock = 0, sr_clock = 0;
3536 int enabled = 0, pixel_size = 0;
Zhao Yakuifa143212010-06-12 14:32:23 +08003537 int sr_htotal = 0;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003538
Zhenyu Wangc03342f2009-09-29 11:01:23 +08003539 if (!dev_priv->display.update_wm)
3540 return;
3541
Shaohua Li7662c8b2009-06-26 11:23:55 +08003542 /* Get the clock config from both planes */
3543 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsondebcadd2010-08-07 11:01:33 +01003544 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3545 if (intel_crtc->dpms_mode == DRM_MODE_DPMS_ON) {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003546 enabled++;
3547 if (intel_crtc->plane == 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08003548 DRM_DEBUG_KMS("plane A (pipe %d) clock: %d\n",
Shaohua Li7662c8b2009-06-26 11:23:55 +08003549 intel_crtc->pipe, crtc->mode.clock);
3550 planea_clock = crtc->mode.clock;
3551 } else {
Zhao Yakui28c97732009-10-09 11:39:41 +08003552 DRM_DEBUG_KMS("plane B (pipe %d) clock: %d\n",
Shaohua Li7662c8b2009-06-26 11:23:55 +08003553 intel_crtc->pipe, crtc->mode.clock);
3554 planeb_clock = crtc->mode.clock;
3555 }
3556 sr_hdisplay = crtc->mode.hdisplay;
3557 sr_clock = crtc->mode.clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003558 sr_htotal = crtc->mode.htotal;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003559 if (crtc->fb)
3560 pixel_size = crtc->fb->bits_per_pixel / 8;
3561 else
3562 pixel_size = 4; /* by default */
3563 }
3564 }
3565
3566 if (enabled <= 0)
3567 return;
3568
Jesse Barnese70236a2009-09-21 10:42:27 -07003569 dev_priv->display.update_wm(dev, planea_clock, planeb_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003570 sr_hdisplay, sr_htotal, pixel_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003571}
3572
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003573static int intel_crtc_mode_set(struct drm_crtc *crtc,
3574 struct drm_display_mode *mode,
3575 struct drm_display_mode *adjusted_mode,
3576 int x, int y,
3577 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08003578{
3579 struct drm_device *dev = crtc->dev;
3580 struct drm_i915_private *dev_priv = dev->dev_private;
3581 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3582 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003583 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003584 int fp_reg = (pipe == 0) ? FPA0 : FPB0;
3585 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
3586 int dpll_md_reg = (intel_crtc->pipe == 0) ? DPLL_A_MD : DPLL_B_MD;
Jesse Barnes80824002009-09-10 15:28:06 -07003587 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
Jesse Barnes79e53942008-11-07 14:24:08 -08003588 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
3589 int htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
3590 int hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
3591 int hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
3592 int vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
3593 int vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
3594 int vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
Jesse Barnes80824002009-09-10 15:28:06 -07003595 int dspsize_reg = (plane == 0) ? DSPASIZE : DSPBSIZE;
3596 int dsppos_reg = (plane == 0) ? DSPAPOS : DSPBPOS;
Jesse Barnes79e53942008-11-07 14:24:08 -08003597 int pipesrc_reg = (pipe == 0) ? PIPEASRC : PIPEBSRC;
Eric Anholtc751ce42010-03-25 11:48:48 -07003598 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07003599 intel_clock_t clock, reduced_clock;
3600 u32 dpll = 0, fp = 0, fp2 = 0, dspcntr, pipeconf;
3601 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003602 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson8e647a22010-08-22 10:54:23 +01003603 struct intel_encoder *has_edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003604 struct drm_mode_config *mode_config = &dev->mode_config;
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08003605 struct drm_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08003606 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003607 int ret;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003608 struct fdi_m_n m_n = {0};
3609 int data_m1_reg = (pipe == 0) ? PIPEA_DATA_M1 : PIPEB_DATA_M1;
3610 int data_n1_reg = (pipe == 0) ? PIPEA_DATA_N1 : PIPEB_DATA_N1;
3611 int link_m1_reg = (pipe == 0) ? PIPEA_LINK_M1 : PIPEB_LINK_M1;
3612 int link_n1_reg = (pipe == 0) ? PIPEA_LINK_N1 : PIPEB_LINK_N1;
3613 int pch_fp_reg = (pipe == 0) ? PCH_FPA0 : PCH_FPB0;
3614 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
3615 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08003616 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
3617 int trans_dpll_sel = (pipe == 0) ? 0 : 1;
Zhenyu Wang541998a2009-06-05 15:38:44 +08003618 int lvds_reg = LVDS;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003619 u32 temp;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003620 int target_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08003621
3622 drm_vblank_pre_modeset(dev, pipe);
3623
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08003624 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
Chris Wilson8e647a22010-08-22 10:54:23 +01003625 struct intel_encoder *intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003626
Chris Wilson8e647a22010-08-22 10:54:23 +01003627 if (encoder->crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003628 continue;
3629
Chris Wilson4ef69c72010-09-09 15:14:28 +01003630 intel_encoder = to_intel_encoder(encoder);
Eric Anholt21d40d32010-03-25 11:11:14 -07003631 switch (intel_encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003632 case INTEL_OUTPUT_LVDS:
3633 is_lvds = true;
3634 break;
3635 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08003636 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08003637 is_sdvo = true;
Eric Anholt21d40d32010-03-25 11:11:14 -07003638 if (intel_encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08003639 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08003640 break;
3641 case INTEL_OUTPUT_DVO:
3642 is_dvo = true;
3643 break;
3644 case INTEL_OUTPUT_TVOUT:
3645 is_tv = true;
3646 break;
3647 case INTEL_OUTPUT_ANALOG:
3648 is_crt = true;
3649 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003650 case INTEL_OUTPUT_DISPLAYPORT:
3651 is_dp = true;
3652 break;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003653 case INTEL_OUTPUT_EDP:
Chris Wilson8e647a22010-08-22 10:54:23 +01003654 has_edp_encoder = intel_encoder;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003655 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003656 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003657
Eric Anholtc751ce42010-03-25 11:48:48 -07003658 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08003659 }
3660
Eric Anholtc751ce42010-03-25 11:48:48 -07003661 if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003662 refclk = dev_priv->lvds_ssc_freq * 1000;
Zhao Yakui28c97732009-10-09 11:39:41 +08003663 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
3664 refclk / 1000);
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003665 } else if (IS_I9XX(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003666 refclk = 96000;
Eric Anholtbad720f2009-10-22 16:11:14 -07003667 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003668 refclk = 120000; /* 120Mhz refclk */
Jesse Barnes79e53942008-11-07 14:24:08 -08003669 } else {
3670 refclk = 48000;
3671 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003672
Jesse Barnes79e53942008-11-07 14:24:08 -08003673
Ma Lingd4906092009-03-18 20:13:27 +08003674 /*
3675 * Returns a set of divisors for the desired target clock with the given
3676 * refclk, or FALSE. The returned values represent the clock equation:
3677 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
3678 */
3679 limit = intel_limit(crtc);
3680 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08003681 if (!ok) {
3682 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Chris Wilson1f803ee2009-06-06 09:45:59 +01003683 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003684 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003685 }
3686
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01003687 /* Ensure that the cursor is valid for the new mode before changing... */
3688 intel_crtc_update_cursor(crtc);
3689
Zhao Yakuiddc90032010-01-06 22:05:56 +08003690 if (is_lvds && dev_priv->lvds_downclock_avail) {
3691 has_reduced_clock = limit->find_pll(limit, crtc,
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003692 dev_priv->lvds_downclock,
Jesse Barnes652c3932009-08-17 13:31:43 -07003693 refclk,
3694 &reduced_clock);
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003695 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
3696 /*
3697 * If the different P is found, it means that we can't
3698 * switch the display clock by using the FP0/FP1.
3699 * In such case we will disable the LVDS downclock
3700 * feature.
3701 */
3702 DRM_DEBUG_KMS("Different P is found for "
3703 "LVDS clock/downclock\n");
3704 has_reduced_clock = 0;
3705 }
Jesse Barnes652c3932009-08-17 13:31:43 -07003706 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08003707 /* SDVO TV has fixed PLL values depend on its clock range,
3708 this mirrors vbios setting. */
3709 if (is_sdvo && is_tv) {
3710 if (adjusted_mode->clock >= 100000
3711 && adjusted_mode->clock < 140500) {
3712 clock.p1 = 2;
3713 clock.p2 = 10;
3714 clock.n = 3;
3715 clock.m1 = 16;
3716 clock.m2 = 8;
3717 } else if (adjusted_mode->clock >= 140500
3718 && adjusted_mode->clock <= 200000) {
3719 clock.p1 = 1;
3720 clock.p2 = 10;
3721 clock.n = 6;
3722 clock.m1 = 12;
3723 clock.m2 = 8;
3724 }
3725 }
3726
Zhenyu Wang2c072452009-06-05 15:38:42 +08003727 /* FDI link */
Eric Anholtbad720f2009-10-22 16:11:14 -07003728 if (HAS_PCH_SPLIT(dev)) {
Adam Jackson77ffb592010-04-12 11:38:44 -04003729 int lane = 0, link_bw, bpp;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003730 /* eDP doesn't require FDI link, so just set DP M/N
3731 according to current link config */
Chris Wilson8e647a22010-08-22 10:54:23 +01003732 if (has_edp_encoder) {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003733 target_clock = mode->clock;
Chris Wilson8e647a22010-08-22 10:54:23 +01003734 intel_edp_link_config(has_edp_encoder,
3735 &lane, &link_bw);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003736 } else {
3737 /* DP over FDI requires target mode clock
3738 instead of link clock */
3739 if (is_dp)
3740 target_clock = mode->clock;
3741 else
3742 target_clock = adjusted_mode->clock;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003743 link_bw = 270000;
3744 }
Zhenyu Wang58a27472009-09-25 08:01:28 +00003745
3746 /* determine panel color depth */
3747 temp = I915_READ(pipeconf_reg);
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003748 temp &= ~PIPE_BPC_MASK;
3749 if (is_lvds) {
3750 int lvds_reg = I915_READ(PCH_LVDS);
3751 /* the BPC will be 6 if it is 18-bit LVDS panel */
3752 if ((lvds_reg & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
3753 temp |= PIPE_8BPC;
3754 else
3755 temp |= PIPE_6BPC;
Chris Wilson8e647a22010-08-22 10:54:23 +01003756 } else if (has_edp_encoder || (is_dp && intel_pch_has_edp(crtc))) {
Zhenyu Wang885a5fb2010-01-12 05:38:31 +08003757 switch (dev_priv->edp_bpp/3) {
3758 case 8:
3759 temp |= PIPE_8BPC;
3760 break;
3761 case 10:
3762 temp |= PIPE_10BPC;
3763 break;
3764 case 6:
3765 temp |= PIPE_6BPC;
3766 break;
3767 case 12:
3768 temp |= PIPE_12BPC;
3769 break;
3770 }
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003771 } else
3772 temp |= PIPE_8BPC;
3773 I915_WRITE(pipeconf_reg, temp);
3774 I915_READ(pipeconf_reg);
Zhenyu Wang58a27472009-09-25 08:01:28 +00003775
3776 switch (temp & PIPE_BPC_MASK) {
3777 case PIPE_8BPC:
3778 bpp = 24;
3779 break;
3780 case PIPE_10BPC:
3781 bpp = 30;
3782 break;
3783 case PIPE_6BPC:
3784 bpp = 18;
3785 break;
3786 case PIPE_12BPC:
3787 bpp = 36;
3788 break;
3789 default:
3790 DRM_ERROR("unknown pipe bpc value\n");
3791 bpp = 24;
3792 }
3793
Adam Jackson77ffb592010-04-12 11:38:44 -04003794 if (!lane) {
3795 /*
3796 * Account for spread spectrum to avoid
3797 * oversubscribing the link. Max center spread
3798 * is 2.5%; use 5% for safety's sake.
3799 */
3800 u32 bps = target_clock * bpp * 21 / 20;
3801 lane = bps / (link_bw * 8) + 1;
3802 }
3803
3804 intel_crtc->fdi_lanes = lane;
3805
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003806 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003807 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003808
Zhenyu Wangc038e512009-10-19 15:43:48 +08003809 /* Ironlake: try to setup display ref clock before DPLL
3810 * enabling. This is only under driver's control after
3811 * PCH B stepping, previous chipset stepping should be
3812 * ignoring this setting.
3813 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003814 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wangc038e512009-10-19 15:43:48 +08003815 temp = I915_READ(PCH_DREF_CONTROL);
3816 /* Always enable nonspread source */
3817 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
3818 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
3819 I915_WRITE(PCH_DREF_CONTROL, temp);
3820 POSTING_READ(PCH_DREF_CONTROL);
3821
3822 temp &= ~DREF_SSC_SOURCE_MASK;
3823 temp |= DREF_SSC_SOURCE_ENABLE;
3824 I915_WRITE(PCH_DREF_CONTROL, temp);
3825 POSTING_READ(PCH_DREF_CONTROL);
3826
3827 udelay(200);
3828
Chris Wilson8e647a22010-08-22 10:54:23 +01003829 if (has_edp_encoder) {
Zhenyu Wangc038e512009-10-19 15:43:48 +08003830 if (dev_priv->lvds_use_ssc) {
3831 temp |= DREF_SSC1_ENABLE;
3832 I915_WRITE(PCH_DREF_CONTROL, temp);
3833 POSTING_READ(PCH_DREF_CONTROL);
3834
3835 udelay(200);
3836
3837 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
3838 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
3839 I915_WRITE(PCH_DREF_CONTROL, temp);
3840 POSTING_READ(PCH_DREF_CONTROL);
3841 } else {
3842 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
3843 I915_WRITE(PCH_DREF_CONTROL, temp);
3844 POSTING_READ(PCH_DREF_CONTROL);
3845 }
3846 }
3847 }
3848
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003849 if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +08003850 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003851 if (has_reduced_clock)
3852 fp2 = (1 << reduced_clock.n) << 16 |
3853 reduced_clock.m1 << 8 | reduced_clock.m2;
3854 } else {
Shaohua Li21778322009-02-23 15:19:16 +08003855 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003856 if (has_reduced_clock)
3857 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
3858 reduced_clock.m2;
3859 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003860
Eric Anholtbad720f2009-10-22 16:11:14 -07003861 if (!HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003862 dpll = DPLL_VGA_MODE_DIS;
3863
Jesse Barnes79e53942008-11-07 14:24:08 -08003864 if (IS_I9XX(dev)) {
3865 if (is_lvds)
3866 dpll |= DPLLB_MODE_LVDS;
3867 else
3868 dpll |= DPLLB_MODE_DAC_SERIAL;
3869 if (is_sdvo) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01003870 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
3871 if (pixel_multiplier > 1) {
3872 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
3873 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
3874 else if (HAS_PCH_SPLIT(dev))
3875 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
3876 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003877 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08003878 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003879 if (is_dp)
3880 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08003881
3882 /* compute bitmask from p1 value */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003883 if (IS_PINEVIEW(dev))
3884 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003885 else {
Shaohua Li21778322009-02-23 15:19:16 +08003886 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003887 /* also FPA1 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003888 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003889 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Jesse Barnes652c3932009-08-17 13:31:43 -07003890 if (IS_G4X(dev) && has_reduced_clock)
3891 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003892 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003893 switch (clock.p2) {
3894 case 5:
3895 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
3896 break;
3897 case 7:
3898 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
3899 break;
3900 case 10:
3901 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
3902 break;
3903 case 14:
3904 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
3905 break;
3906 }
Eric Anholtbad720f2009-10-22 16:11:14 -07003907 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08003908 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
3909 } else {
3910 if (is_lvds) {
3911 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3912 } else {
3913 if (clock.p1 == 2)
3914 dpll |= PLL_P1_DIVIDE_BY_TWO;
3915 else
3916 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3917 if (clock.p2 == 4)
3918 dpll |= PLL_P2_DIVIDE_BY_4;
3919 }
3920 }
3921
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003922 if (is_sdvo && is_tv)
3923 dpll |= PLL_REF_INPUT_TVCLKINBC;
3924 else if (is_tv)
Jesse Barnes79e53942008-11-07 14:24:08 -08003925 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003926 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08003927 dpll |= 3;
Eric Anholtc751ce42010-03-25 11:48:48 -07003928 else if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003929 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08003930 else
3931 dpll |= PLL_REF_INPUT_DREFCLK;
3932
3933 /* setup pipeconf */
3934 pipeconf = I915_READ(pipeconf_reg);
3935
3936 /* Set up the display plane register */
3937 dspcntr = DISPPLANE_GAMMA_ENABLE;
3938
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003939 /* Ironlake's plane is forced to pipe, bit 24 is to
Zhenyu Wang2c072452009-06-05 15:38:42 +08003940 enable color space conversion */
Eric Anholtbad720f2009-10-22 16:11:14 -07003941 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003942 if (pipe == 0)
Jesse Barnes80824002009-09-10 15:28:06 -07003943 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003944 else
3945 dspcntr |= DISPPLANE_SEL_PIPE_B;
3946 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003947
3948 if (pipe == 0 && !IS_I965G(dev)) {
3949 /* Enable pixel doubling when the dot clock is > 90% of the (display)
3950 * core speed.
3951 *
3952 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
3953 * pipe == 0 check?
3954 */
Jesse Barnese70236a2009-09-21 10:42:27 -07003955 if (mode->clock >
3956 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
Jesse Barnes79e53942008-11-07 14:24:08 -08003957 pipeconf |= PIPEACONF_DOUBLE_WIDE;
3958 else
3959 pipeconf &= ~PIPEACONF_DOUBLE_WIDE;
3960 }
3961
Linus Torvalds8d86dc62010-06-08 20:16:28 -07003962 dspcntr |= DISPLAY_PLANE_ENABLE;
3963 pipeconf |= PIPEACONF_ENABLE;
3964 dpll |= DPLL_VCO_ENABLE;
3965
3966
Jesse Barnes79e53942008-11-07 14:24:08 -08003967 /* Disable the panel fitter if it was on our pipe */
Eric Anholtbad720f2009-10-22 16:11:14 -07003968 if (!HAS_PCH_SPLIT(dev) && intel_panel_fitter_pipe(dev) == pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08003969 I915_WRITE(PFIT_CONTROL, 0);
3970
Zhao Yakui28c97732009-10-09 11:39:41 +08003971 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
Jesse Barnes79e53942008-11-07 14:24:08 -08003972 drm_mode_debug_printmodeline(mode);
3973
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003974 /* assign to Ironlake registers */
Eric Anholtbad720f2009-10-22 16:11:14 -07003975 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003976 fp_reg = pch_fp_reg;
3977 dpll_reg = pch_dpll_reg;
3978 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003979
Chris Wilson8e647a22010-08-22 10:54:23 +01003980 if (!has_edp_encoder) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003981 I915_WRITE(fp_reg, fp);
3982 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
3983 I915_READ(dpll_reg);
3984 udelay(150);
3985 }
3986
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08003987 /* enable transcoder DPLL */
3988 if (HAS_PCH_CPT(dev)) {
3989 temp = I915_READ(PCH_DPLL_SEL);
3990 if (trans_dpll_sel == 0)
3991 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
3992 else
3993 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
3994 I915_WRITE(PCH_DPLL_SEL, temp);
3995 I915_READ(PCH_DPLL_SEL);
3996 udelay(150);
3997 }
3998
Jesse Barnes79e53942008-11-07 14:24:08 -08003999 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4000 * This is an exception to the general rule that mode_set doesn't turn
4001 * things on.
4002 */
4003 if (is_lvds) {
Zhenyu Wang541998a2009-06-05 15:38:44 +08004004 u32 lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08004005
Eric Anholtbad720f2009-10-22 16:11:14 -07004006 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang541998a2009-06-05 15:38:44 +08004007 lvds_reg = PCH_LVDS;
4008
4009 lvds = I915_READ(lvds_reg);
Adam Jackson0f3ee802010-03-31 11:41:51 -04004010 lvds |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004011 if (pipe == 1) {
4012 if (HAS_PCH_CPT(dev))
4013 lvds |= PORT_TRANS_B_SEL_CPT;
4014 else
4015 lvds |= LVDS_PIPEB_SELECT;
4016 } else {
4017 if (HAS_PCH_CPT(dev))
4018 lvds &= ~PORT_TRANS_SEL_MASK;
4019 else
4020 lvds &= ~LVDS_PIPEB_SELECT;
4021 }
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004022 /* set the corresponsding LVDS_BORDER bit */
4023 lvds |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08004024 /* Set the B0-B3 data pairs corresponding to whether we're going to
4025 * set the DPLLs for dual-channel mode or not.
4026 */
4027 if (clock.p2 == 7)
4028 lvds |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
4029 else
4030 lvds &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
4031
4032 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4033 * appropriately here, but we need to look more thoroughly into how
4034 * panels behave in the two modes.
4035 */
Jesse Barnes434ed092010-09-07 14:48:06 -07004036 /* set the dithering flag on non-PCH LVDS as needed */
4037 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev)) {
4038 if (dev_priv->lvds_dither)
4039 lvds |= LVDS_ENABLE_DITHER;
4040 else
4041 lvds &= ~LVDS_ENABLE_DITHER;
Zhao Yakui898822c2010-01-04 16:29:30 +08004042 }
Zhenyu Wang541998a2009-06-05 15:38:44 +08004043 I915_WRITE(lvds_reg, lvds);
4044 I915_READ(lvds_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08004045 }
Jesse Barnes434ed092010-09-07 14:48:06 -07004046
4047 /* set the dithering flag and clear for anything other than a panel. */
4048 if (HAS_PCH_SPLIT(dev)) {
4049 pipeconf &= ~PIPECONF_DITHER_EN;
4050 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
4051 if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
4052 pipeconf |= PIPECONF_DITHER_EN;
4053 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
4054 }
4055 }
4056
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004057 if (is_dp)
4058 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08004059 else if (HAS_PCH_SPLIT(dev)) {
4060 /* For non-DP output, clear any trans DP clock recovery setting.*/
4061 if (pipe == 0) {
4062 I915_WRITE(TRANSA_DATA_M1, 0);
4063 I915_WRITE(TRANSA_DATA_N1, 0);
4064 I915_WRITE(TRANSA_DP_LINK_M1, 0);
4065 I915_WRITE(TRANSA_DP_LINK_N1, 0);
4066 } else {
4067 I915_WRITE(TRANSB_DATA_M1, 0);
4068 I915_WRITE(TRANSB_DATA_N1, 0);
4069 I915_WRITE(TRANSB_DP_LINK_M1, 0);
4070 I915_WRITE(TRANSB_DP_LINK_N1, 0);
4071 }
4072 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004073
Chris Wilson8e647a22010-08-22 10:54:23 +01004074 if (!has_edp_encoder) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004075 I915_WRITE(fp_reg, fp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004076 I915_WRITE(dpll_reg, dpll);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004077 I915_READ(dpll_reg);
4078 /* Wait for the clocks to stabilize. */
4079 udelay(150);
4080
Eric Anholtbad720f2009-10-22 16:11:14 -07004081 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev)) {
Zhao Yakuibb66c512009-09-10 15:45:49 +08004082 if (is_sdvo) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01004083 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4084 if (pixel_multiplier > 1)
4085 pixel_multiplier = (pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4086 else
4087 pixel_multiplier = 0;
4088
4089 I915_WRITE(dpll_md_reg,
4090 (0 << DPLL_MD_UDI_DIVIDER_SHIFT) |
4091 pixel_multiplier);
Zhao Yakuibb66c512009-09-10 15:45:49 +08004092 } else
4093 I915_WRITE(dpll_md_reg, 0);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004094 } else {
4095 /* write it again -- the BIOS does, after all */
4096 I915_WRITE(dpll_reg, dpll);
4097 }
4098 I915_READ(dpll_reg);
4099 /* Wait for the clocks to stabilize. */
4100 udelay(150);
Jesse Barnes79e53942008-11-07 14:24:08 -08004101 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004102
Jesse Barnes652c3932009-08-17 13:31:43 -07004103 if (is_lvds && has_reduced_clock && i915_powersave) {
4104 I915_WRITE(fp_reg + 4, fp2);
4105 intel_crtc->lowfreq_avail = true;
4106 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004107 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004108 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4109 }
4110 } else {
4111 I915_WRITE(fp_reg + 4, fp);
4112 intel_crtc->lowfreq_avail = false;
4113 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004114 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004115 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4116 }
4117 }
4118
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004119 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4120 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4121 /* the chip adds 2 halflines automatically */
4122 adjusted_mode->crtc_vdisplay -= 1;
4123 adjusted_mode->crtc_vtotal -= 1;
4124 adjusted_mode->crtc_vblank_start -= 1;
4125 adjusted_mode->crtc_vblank_end -= 1;
4126 adjusted_mode->crtc_vsync_end -= 1;
4127 adjusted_mode->crtc_vsync_start -= 1;
4128 } else
4129 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
4130
Jesse Barnes79e53942008-11-07 14:24:08 -08004131 I915_WRITE(htot_reg, (adjusted_mode->crtc_hdisplay - 1) |
4132 ((adjusted_mode->crtc_htotal - 1) << 16));
4133 I915_WRITE(hblank_reg, (adjusted_mode->crtc_hblank_start - 1) |
4134 ((adjusted_mode->crtc_hblank_end - 1) << 16));
4135 I915_WRITE(hsync_reg, (adjusted_mode->crtc_hsync_start - 1) |
4136 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4137 I915_WRITE(vtot_reg, (adjusted_mode->crtc_vdisplay - 1) |
4138 ((adjusted_mode->crtc_vtotal - 1) << 16));
4139 I915_WRITE(vblank_reg, (adjusted_mode->crtc_vblank_start - 1) |
4140 ((adjusted_mode->crtc_vblank_end - 1) << 16));
4141 I915_WRITE(vsync_reg, (adjusted_mode->crtc_vsync_start - 1) |
4142 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4143 /* pipesrc and dspsize control the size that is scaled from, which should
4144 * always be the user's requested size.
4145 */
Eric Anholtbad720f2009-10-22 16:11:14 -07004146 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004147 I915_WRITE(dspsize_reg, ((mode->vdisplay - 1) << 16) |
4148 (mode->hdisplay - 1));
4149 I915_WRITE(dsppos_reg, 0);
4150 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004151 I915_WRITE(pipesrc_reg, ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08004152
Eric Anholtbad720f2009-10-22 16:11:14 -07004153 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004154 I915_WRITE(data_m1_reg, TU_SIZE(m_n.tu) | m_n.gmch_m);
4155 I915_WRITE(data_n1_reg, TU_SIZE(m_n.tu) | m_n.gmch_n);
4156 I915_WRITE(link_m1_reg, m_n.link_m);
4157 I915_WRITE(link_n1_reg, m_n.link_n);
4158
Chris Wilson8e647a22010-08-22 10:54:23 +01004159 if (has_edp_encoder) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004160 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004161 } else {
4162 /* enable FDI RX PLL too */
4163 temp = I915_READ(fdi_rx_reg);
4164 I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
Zhenyu Wang8db9d77b2010-04-07 16:15:54 +08004165 I915_READ(fdi_rx_reg);
4166 udelay(200);
4167
4168 /* enable FDI TX PLL too */
4169 temp = I915_READ(fdi_tx_reg);
4170 I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
4171 I915_READ(fdi_tx_reg);
4172
4173 /* enable FDI RX PCDCLK */
4174 temp = I915_READ(fdi_rx_reg);
4175 I915_WRITE(fdi_rx_reg, temp | FDI_SEL_PCDCLK);
4176 I915_READ(fdi_rx_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004177 udelay(200);
4178 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004179 }
4180
Jesse Barnes79e53942008-11-07 14:24:08 -08004181 I915_WRITE(pipeconf_reg, pipeconf);
4182 I915_READ(pipeconf_reg);
4183
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004184 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004185
Eric Anholtc2416fc2009-11-05 15:30:35 -08004186 if (IS_IRONLAKE(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08004187 /* enable address swizzle for tiling buffer */
4188 temp = I915_READ(DISP_ARB_CTL);
4189 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
4190 }
4191
Jesse Barnes79e53942008-11-07 14:24:08 -08004192 I915_WRITE(dspcntr_reg, dspcntr);
4193
4194 /* Flush the plane changes */
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004195 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004196
4197 intel_update_watermarks(dev);
4198
Jesse Barnes79e53942008-11-07 14:24:08 -08004199 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004200
Chris Wilson1f803ee2009-06-06 09:45:59 +01004201 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004202}
4203
4204/** Loads the palette/gamma unit for the CRTC with the prepared values */
4205void intel_crtc_load_lut(struct drm_crtc *crtc)
4206{
4207 struct drm_device *dev = crtc->dev;
4208 struct drm_i915_private *dev_priv = dev->dev_private;
4209 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4210 int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
4211 int i;
4212
4213 /* The clocks have to be on to load the palette. */
4214 if (!crtc->enabled)
4215 return;
4216
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004217 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07004218 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004219 palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
4220 LGC_PALETTE_B;
4221
Jesse Barnes79e53942008-11-07 14:24:08 -08004222 for (i = 0; i < 256; i++) {
4223 I915_WRITE(palreg + 4 * i,
4224 (intel_crtc->lut_r[i] << 16) |
4225 (intel_crtc->lut_g[i] << 8) |
4226 intel_crtc->lut_b[i]);
4227 }
4228}
4229
Chris Wilson560b85b2010-08-07 11:01:38 +01004230static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
4231{
4232 struct drm_device *dev = crtc->dev;
4233 struct drm_i915_private *dev_priv = dev->dev_private;
4234 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4235 bool visible = base != 0;
4236 u32 cntl;
4237
4238 if (intel_crtc->cursor_visible == visible)
4239 return;
4240
4241 cntl = I915_READ(CURACNTR);
4242 if (visible) {
4243 /* On these chipsets we can only modify the base whilst
4244 * the cursor is disabled.
4245 */
4246 I915_WRITE(CURABASE, base);
4247
4248 cntl &= ~(CURSOR_FORMAT_MASK);
4249 /* XXX width must be 64, stride 256 => 0x00 << 28 */
4250 cntl |= CURSOR_ENABLE |
4251 CURSOR_GAMMA_ENABLE |
4252 CURSOR_FORMAT_ARGB;
4253 } else
4254 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
4255 I915_WRITE(CURACNTR, cntl);
4256
4257 intel_crtc->cursor_visible = visible;
4258}
4259
4260static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
4261{
4262 struct drm_device *dev = crtc->dev;
4263 struct drm_i915_private *dev_priv = dev->dev_private;
4264 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4265 int pipe = intel_crtc->pipe;
4266 bool visible = base != 0;
4267
4268 if (intel_crtc->cursor_visible != visible) {
4269 uint32_t cntl = I915_READ(pipe == 0 ? CURACNTR : CURBCNTR);
4270 if (base) {
4271 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4272 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
4273 cntl |= pipe << 28; /* Connect to correct pipe */
4274 } else {
4275 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
4276 cntl |= CURSOR_MODE_DISABLE;
4277 }
4278 I915_WRITE(pipe == 0 ? CURACNTR : CURBCNTR, cntl);
4279
4280 intel_crtc->cursor_visible = visible;
4281 }
4282 /* and commit changes on next vblank */
4283 I915_WRITE(pipe == 0 ? CURABASE : CURBBASE, base);
4284}
4285
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004286/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
4287static void intel_crtc_update_cursor(struct drm_crtc *crtc)
4288{
4289 struct drm_device *dev = crtc->dev;
4290 struct drm_i915_private *dev_priv = dev->dev_private;
4291 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4292 int pipe = intel_crtc->pipe;
4293 int x = intel_crtc->cursor_x;
4294 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01004295 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004296 bool visible;
4297
4298 pos = 0;
4299
Chris Wilson87f8ebf2010-08-04 12:24:42 +01004300 if (intel_crtc->cursor_on && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004301 base = intel_crtc->cursor_addr;
4302 if (x > (int) crtc->fb->width)
4303 base = 0;
4304
4305 if (y > (int) crtc->fb->height)
4306 base = 0;
4307 } else
4308 base = 0;
4309
4310 if (x < 0) {
4311 if (x + intel_crtc->cursor_width < 0)
4312 base = 0;
4313
4314 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
4315 x = -x;
4316 }
4317 pos |= x << CURSOR_X_SHIFT;
4318
4319 if (y < 0) {
4320 if (y + intel_crtc->cursor_height < 0)
4321 base = 0;
4322
4323 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
4324 y = -y;
4325 }
4326 pos |= y << CURSOR_Y_SHIFT;
4327
4328 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01004329 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004330 return;
4331
4332 I915_WRITE(pipe == 0 ? CURAPOS : CURBPOS, pos);
Chris Wilson560b85b2010-08-07 11:01:38 +01004333 if (IS_845G(dev) || IS_I865G(dev))
4334 i845_update_cursor(crtc, base);
4335 else
4336 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004337
4338 if (visible)
4339 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
4340}
4341
Jesse Barnes79e53942008-11-07 14:24:08 -08004342static int intel_crtc_cursor_set(struct drm_crtc *crtc,
4343 struct drm_file *file_priv,
4344 uint32_t handle,
4345 uint32_t width, uint32_t height)
4346{
4347 struct drm_device *dev = crtc->dev;
4348 struct drm_i915_private *dev_priv = dev->dev_private;
4349 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4350 struct drm_gem_object *bo;
4351 struct drm_i915_gem_object *obj_priv;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004352 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004353 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004354
Zhao Yakui28c97732009-10-09 11:39:41 +08004355 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08004356
4357 /* if we want to turn off the cursor ignore width and height */
4358 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004359 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004360 addr = 0;
4361 bo = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10004362 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004363 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08004364 }
4365
4366 /* Currently we only support 64x64 cursors */
4367 if (width != 64 || height != 64) {
4368 DRM_ERROR("we currently only support 64x64 cursors\n");
4369 return -EINVAL;
4370 }
4371
4372 bo = drm_gem_object_lookup(dev, file_priv, handle);
4373 if (!bo)
4374 return -ENOENT;
4375
Daniel Vetter23010e42010-03-08 13:35:02 +01004376 obj_priv = to_intel_bo(bo);
Jesse Barnes79e53942008-11-07 14:24:08 -08004377
4378 if (bo->size < width * height * 4) {
4379 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10004380 ret = -ENOMEM;
4381 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08004382 }
4383
Dave Airlie71acb5e2008-12-30 20:31:46 +10004384 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004385 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004386 if (!dev_priv->info->cursor_needs_physical) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10004387 ret = i915_gem_object_pin(bo, PAGE_SIZE);
4388 if (ret) {
4389 DRM_ERROR("failed to pin cursor bo\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004390 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004391 }
Chris Wilsone7b526b2010-06-02 08:30:48 +01004392
4393 ret = i915_gem_object_set_to_gtt_domain(bo, 0);
4394 if (ret) {
4395 DRM_ERROR("failed to move cursor bo into the GTT\n");
4396 goto fail_unpin;
4397 }
4398
Jesse Barnes79e53942008-11-07 14:24:08 -08004399 addr = obj_priv->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004400 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004401 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004402 ret = i915_gem_attach_phys_object(dev, bo,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004403 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
4404 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004405 if (ret) {
4406 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004407 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004408 }
4409 addr = obj_priv->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004410 }
4411
Jesse Barnes14b60392009-05-20 16:47:08 -04004412 if (!IS_I9XX(dev))
4413 I915_WRITE(CURSIZE, (height << 12) | width);
4414
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004415 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004416 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004417 if (dev_priv->info->cursor_needs_physical) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10004418 if (intel_crtc->cursor_bo != bo)
4419 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
4420 } else
4421 i915_gem_object_unpin(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004422 drm_gem_object_unreference(intel_crtc->cursor_bo);
4423 }
Jesse Barnes80824002009-09-10 15:28:06 -07004424
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004425 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004426
4427 intel_crtc->cursor_addr = addr;
4428 intel_crtc->cursor_bo = bo;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004429 intel_crtc->cursor_width = width;
4430 intel_crtc->cursor_height = height;
4431
4432 intel_crtc_update_cursor(crtc);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004433
Jesse Barnes79e53942008-11-07 14:24:08 -08004434 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01004435fail_unpin:
4436 i915_gem_object_unpin(bo);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004437fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10004438 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00004439fail:
4440 drm_gem_object_unreference_unlocked(bo);
Dave Airlie34b8686e2009-01-15 14:03:07 +10004441 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004442}
4443
4444static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
4445{
Jesse Barnes79e53942008-11-07 14:24:08 -08004446 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004447
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004448 intel_crtc->cursor_x = x;
4449 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07004450
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004451 intel_crtc_update_cursor(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004452
4453 return 0;
4454}
4455
4456/** Sets the color ramps on behalf of RandR */
4457void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
4458 u16 blue, int regno)
4459{
4460 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4461
4462 intel_crtc->lut_r[regno] = red >> 8;
4463 intel_crtc->lut_g[regno] = green >> 8;
4464 intel_crtc->lut_b[regno] = blue >> 8;
4465}
4466
Dave Airlieb8c00ac2009-10-06 13:54:01 +10004467void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
4468 u16 *blue, int regno)
4469{
4470 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4471
4472 *red = intel_crtc->lut_r[regno] << 8;
4473 *green = intel_crtc->lut_g[regno] << 8;
4474 *blue = intel_crtc->lut_b[regno] << 8;
4475}
4476
Jesse Barnes79e53942008-11-07 14:24:08 -08004477static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01004478 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08004479{
James Simmons72034252010-08-03 01:33:19 +01004480 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08004481 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004482
James Simmons72034252010-08-03 01:33:19 +01004483 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004484 intel_crtc->lut_r[i] = red[i] >> 8;
4485 intel_crtc->lut_g[i] = green[i] >> 8;
4486 intel_crtc->lut_b[i] = blue[i] >> 8;
4487 }
4488
4489 intel_crtc_load_lut(crtc);
4490}
4491
4492/**
4493 * Get a pipe with a simple mode set on it for doing load-based monitor
4494 * detection.
4495 *
4496 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07004497 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08004498 *
Eric Anholtc751ce42010-03-25 11:48:48 -07004499 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08004500 * configured for it. In the future, it could choose to temporarily disable
4501 * some outputs to free up a pipe for its use.
4502 *
4503 * \return crtc, or NULL if no pipes are available.
4504 */
4505
4506/* VESA 640x480x72Hz mode to set on the pipe */
4507static struct drm_display_mode load_detect_mode = {
4508 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
4509 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
4510};
4511
Eric Anholt21d40d32010-03-25 11:11:14 -07004512struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004513 struct drm_connector *connector,
Jesse Barnes79e53942008-11-07 14:24:08 -08004514 struct drm_display_mode *mode,
4515 int *dpms_mode)
4516{
4517 struct intel_crtc *intel_crtc;
4518 struct drm_crtc *possible_crtc;
4519 struct drm_crtc *supported_crtc =NULL;
Chris Wilson4ef69c72010-09-09 15:14:28 +01004520 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08004521 struct drm_crtc *crtc = NULL;
4522 struct drm_device *dev = encoder->dev;
4523 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4524 struct drm_crtc_helper_funcs *crtc_funcs;
4525 int i = -1;
4526
4527 /*
4528 * Algorithm gets a little messy:
4529 * - if the connector already has an assigned crtc, use it (but make
4530 * sure it's on first)
4531 * - try to find the first unused crtc that can drive this connector,
4532 * and use that if we find one
4533 * - if there are no unused crtcs available, try to use the first
4534 * one we found that supports the connector
4535 */
4536
4537 /* See if we already have a CRTC for this connector */
4538 if (encoder->crtc) {
4539 crtc = encoder->crtc;
4540 /* Make sure the crtc and connector are running */
4541 intel_crtc = to_intel_crtc(crtc);
4542 *dpms_mode = intel_crtc->dpms_mode;
4543 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4544 crtc_funcs = crtc->helper_private;
4545 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4546 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
4547 }
4548 return crtc;
4549 }
4550
4551 /* Find an unused one (if possible) */
4552 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
4553 i++;
4554 if (!(encoder->possible_crtcs & (1 << i)))
4555 continue;
4556 if (!possible_crtc->enabled) {
4557 crtc = possible_crtc;
4558 break;
4559 }
4560 if (!supported_crtc)
4561 supported_crtc = possible_crtc;
4562 }
4563
4564 /*
4565 * If we didn't find an unused CRTC, don't use any.
4566 */
4567 if (!crtc) {
4568 return NULL;
4569 }
4570
4571 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004572 connector->encoder = encoder;
Eric Anholt21d40d32010-03-25 11:11:14 -07004573 intel_encoder->load_detect_temp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004574
4575 intel_crtc = to_intel_crtc(crtc);
4576 *dpms_mode = intel_crtc->dpms_mode;
4577
4578 if (!crtc->enabled) {
4579 if (!mode)
4580 mode = &load_detect_mode;
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05004581 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08004582 } else {
4583 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4584 crtc_funcs = crtc->helper_private;
4585 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4586 }
4587
4588 /* Add this connector to the crtc */
4589 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
4590 encoder_funcs->commit(encoder);
4591 }
4592 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004593 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004594
4595 return crtc;
4596}
4597
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004598void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
4599 struct drm_connector *connector, int dpms_mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08004600{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004601 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08004602 struct drm_device *dev = encoder->dev;
4603 struct drm_crtc *crtc = encoder->crtc;
4604 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4605 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
4606
Eric Anholt21d40d32010-03-25 11:11:14 -07004607 if (intel_encoder->load_detect_temp) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004608 encoder->crtc = NULL;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004609 connector->encoder = NULL;
Eric Anholt21d40d32010-03-25 11:11:14 -07004610 intel_encoder->load_detect_temp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004611 crtc->enabled = drm_helper_crtc_in_use(crtc);
4612 drm_helper_disable_unused_functions(dev);
4613 }
4614
Eric Anholtc751ce42010-03-25 11:48:48 -07004615 /* Switch crtc and encoder back off if necessary */
Jesse Barnes79e53942008-11-07 14:24:08 -08004616 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
4617 if (encoder->crtc == crtc)
4618 encoder_funcs->dpms(encoder, dpms_mode);
4619 crtc_funcs->dpms(crtc, dpms_mode);
4620 }
4621}
4622
4623/* Returns the clock of the currently programmed mode of the given pipe. */
4624static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
4625{
4626 struct drm_i915_private *dev_priv = dev->dev_private;
4627 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4628 int pipe = intel_crtc->pipe;
4629 u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
4630 u32 fp;
4631 intel_clock_t clock;
4632
4633 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
4634 fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
4635 else
4636 fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
4637
4638 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004639 if (IS_PINEVIEW(dev)) {
4640 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
4641 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08004642 } else {
4643 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
4644 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
4645 }
4646
Jesse Barnes79e53942008-11-07 14:24:08 -08004647 if (IS_I9XX(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004648 if (IS_PINEVIEW(dev))
4649 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
4650 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08004651 else
4652 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08004653 DPLL_FPA01_P1_POST_DIV_SHIFT);
4654
4655 switch (dpll & DPLL_MODE_MASK) {
4656 case DPLLB_MODE_DAC_SERIAL:
4657 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
4658 5 : 10;
4659 break;
4660 case DPLLB_MODE_LVDS:
4661 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
4662 7 : 14;
4663 break;
4664 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08004665 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08004666 "mode\n", (int)(dpll & DPLL_MODE_MASK));
4667 return 0;
4668 }
4669
4670 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08004671 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004672 } else {
4673 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
4674
4675 if (is_lvds) {
4676 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
4677 DPLL_FPA01_P1_POST_DIV_SHIFT);
4678 clock.p2 = 14;
4679
4680 if ((dpll & PLL_REF_INPUT_MASK) ==
4681 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
4682 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08004683 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004684 } else
Shaohua Li21778322009-02-23 15:19:16 +08004685 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004686 } else {
4687 if (dpll & PLL_P1_DIVIDE_BY_TWO)
4688 clock.p1 = 2;
4689 else {
4690 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
4691 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
4692 }
4693 if (dpll & PLL_P2_DIVIDE_BY_4)
4694 clock.p2 = 4;
4695 else
4696 clock.p2 = 2;
4697
Shaohua Li21778322009-02-23 15:19:16 +08004698 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004699 }
4700 }
4701
4702 /* XXX: It would be nice to validate the clocks, but we can't reuse
4703 * i830PllIsValid() because it relies on the xf86_config connector
4704 * configuration being accurate, which it isn't necessarily.
4705 */
4706
4707 return clock.dot;
4708}
4709
4710/** Returns the currently programmed mode of the given pipe. */
4711struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
4712 struct drm_crtc *crtc)
4713{
4714 struct drm_i915_private *dev_priv = dev->dev_private;
4715 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4716 int pipe = intel_crtc->pipe;
4717 struct drm_display_mode *mode;
4718 int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
4719 int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
4720 int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
4721 int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
4722
4723 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
4724 if (!mode)
4725 return NULL;
4726
4727 mode->clock = intel_crtc_clock_get(dev, crtc);
4728 mode->hdisplay = (htot & 0xffff) + 1;
4729 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
4730 mode->hsync_start = (hsync & 0xffff) + 1;
4731 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
4732 mode->vdisplay = (vtot & 0xffff) + 1;
4733 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
4734 mode->vsync_start = (vsync & 0xffff) + 1;
4735 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
4736
4737 drm_mode_set_name(mode);
4738 drm_mode_set_crtcinfo(mode, 0);
4739
4740 return mode;
4741}
4742
Jesse Barnes652c3932009-08-17 13:31:43 -07004743#define GPU_IDLE_TIMEOUT 500 /* ms */
4744
4745/* When this timer fires, we've been idle for awhile */
4746static void intel_gpu_idle_timer(unsigned long arg)
4747{
4748 struct drm_device *dev = (struct drm_device *)arg;
4749 drm_i915_private_t *dev_priv = dev->dev_private;
4750
Zhao Yakui44d98a62009-10-09 11:39:40 +08004751 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004752
4753 dev_priv->busy = false;
4754
Eric Anholt01dfba92009-09-06 15:18:53 -07004755 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004756}
4757
Jesse Barnes652c3932009-08-17 13:31:43 -07004758#define CRTC_IDLE_TIMEOUT 1000 /* ms */
4759
4760static void intel_crtc_idle_timer(unsigned long arg)
4761{
4762 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
4763 struct drm_crtc *crtc = &intel_crtc->base;
4764 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
4765
Zhao Yakui44d98a62009-10-09 11:39:40 +08004766 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004767
4768 intel_crtc->busy = false;
4769
Eric Anholt01dfba92009-09-06 15:18:53 -07004770 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004771}
4772
Daniel Vetter3dec0092010-08-20 21:40:52 +02004773static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07004774{
4775 struct drm_device *dev = crtc->dev;
4776 drm_i915_private_t *dev_priv = dev->dev_private;
4777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4778 int pipe = intel_crtc->pipe;
4779 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4780 int dpll = I915_READ(dpll_reg);
4781
Eric Anholtbad720f2009-10-22 16:11:14 -07004782 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004783 return;
4784
4785 if (!dev_priv->lvds_downclock_avail)
4786 return;
4787
4788 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004789 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004790
4791 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07004792 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4793 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07004794
4795 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
4796 I915_WRITE(dpll_reg, dpll);
4797 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004798 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07004799 dpll = I915_READ(dpll_reg);
4800 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08004801 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004802
4803 /* ...and lock them again */
4804 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4805 }
4806
4807 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02004808 mod_timer(&intel_crtc->idle_timer, jiffies +
4809 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004810}
4811
4812static void intel_decrease_pllclock(struct drm_crtc *crtc)
4813{
4814 struct drm_device *dev = crtc->dev;
4815 drm_i915_private_t *dev_priv = dev->dev_private;
4816 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4817 int pipe = intel_crtc->pipe;
4818 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4819 int dpll = I915_READ(dpll_reg);
4820
Eric Anholtbad720f2009-10-22 16:11:14 -07004821 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004822 return;
4823
4824 if (!dev_priv->lvds_downclock_avail)
4825 return;
4826
4827 /*
4828 * Since this is called by a timer, we should never get here in
4829 * the manual case.
4830 */
4831 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004832 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004833
4834 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07004835 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4836 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07004837
4838 dpll |= DISPLAY_RATE_SELECT_FPA1;
4839 I915_WRITE(dpll_reg, dpll);
4840 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004841 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07004842 dpll = I915_READ(dpll_reg);
4843 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08004844 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004845
4846 /* ...and lock them again */
4847 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4848 }
4849
4850}
4851
4852/**
4853 * intel_idle_update - adjust clocks for idleness
4854 * @work: work struct
4855 *
4856 * Either the GPU or display (or both) went idle. Check the busy status
4857 * here and adjust the CRTC and GPU clocks as necessary.
4858 */
4859static void intel_idle_update(struct work_struct *work)
4860{
4861 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
4862 idle_work);
4863 struct drm_device *dev = dev_priv->dev;
4864 struct drm_crtc *crtc;
4865 struct intel_crtc *intel_crtc;
Li Peng45ac22c2010-06-12 23:38:35 +08004866 int enabled = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004867
4868 if (!i915_powersave)
4869 return;
4870
4871 mutex_lock(&dev->struct_mutex);
4872
Jesse Barnes7648fa92010-05-20 14:28:11 -07004873 i915_update_gfx_val(dev_priv);
4874
Jesse Barnes652c3932009-08-17 13:31:43 -07004875 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4876 /* Skip inactive CRTCs */
4877 if (!crtc->fb)
4878 continue;
4879
Li Peng45ac22c2010-06-12 23:38:35 +08004880 enabled++;
Jesse Barnes652c3932009-08-17 13:31:43 -07004881 intel_crtc = to_intel_crtc(crtc);
4882 if (!intel_crtc->busy)
4883 intel_decrease_pllclock(crtc);
4884 }
4885
Li Peng45ac22c2010-06-12 23:38:35 +08004886 if ((enabled == 1) && (IS_I945G(dev) || IS_I945GM(dev))) {
4887 DRM_DEBUG_DRIVER("enable memory self refresh on 945\n");
4888 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4889 }
4890
Jesse Barnes652c3932009-08-17 13:31:43 -07004891 mutex_unlock(&dev->struct_mutex);
4892}
4893
4894/**
4895 * intel_mark_busy - mark the GPU and possibly the display busy
4896 * @dev: drm device
4897 * @obj: object we're operating on
4898 *
4899 * Callers can use this function to indicate that the GPU is busy processing
4900 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
4901 * buffer), we'll also mark the display as busy, so we know to increase its
4902 * clock frequency.
4903 */
4904void intel_mark_busy(struct drm_device *dev, struct drm_gem_object *obj)
4905{
4906 drm_i915_private_t *dev_priv = dev->dev_private;
4907 struct drm_crtc *crtc = NULL;
4908 struct intel_framebuffer *intel_fb;
4909 struct intel_crtc *intel_crtc;
4910
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08004911 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4912 return;
4913
Li Peng060e6452010-02-10 01:54:24 +08004914 if (!dev_priv->busy) {
4915 if (IS_I945G(dev) || IS_I945GM(dev)) {
4916 u32 fw_blc_self;
Li Pengee980b82010-01-27 19:01:11 +08004917
Li Peng060e6452010-02-10 01:54:24 +08004918 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4919 fw_blc_self = I915_READ(FW_BLC_SELF);
4920 fw_blc_self &= ~FW_BLC_SELF_EN;
4921 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4922 }
Chris Wilson28cf7982009-11-30 01:08:56 +00004923 dev_priv->busy = true;
Li Peng060e6452010-02-10 01:54:24 +08004924 } else
Chris Wilson28cf7982009-11-30 01:08:56 +00004925 mod_timer(&dev_priv->idle_timer, jiffies +
4926 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004927
4928 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4929 if (!crtc->fb)
4930 continue;
4931
4932 intel_crtc = to_intel_crtc(crtc);
4933 intel_fb = to_intel_framebuffer(crtc->fb);
4934 if (intel_fb->obj == obj) {
4935 if (!intel_crtc->busy) {
Li Peng060e6452010-02-10 01:54:24 +08004936 if (IS_I945G(dev) || IS_I945GM(dev)) {
4937 u32 fw_blc_self;
4938
4939 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4940 fw_blc_self = I915_READ(FW_BLC_SELF);
4941 fw_blc_self &= ~FW_BLC_SELF_EN;
4942 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4943 }
Jesse Barnes652c3932009-08-17 13:31:43 -07004944 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02004945 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07004946 intel_crtc->busy = true;
4947 } else {
4948 /* Busy -> busy, put off timer */
4949 mod_timer(&intel_crtc->idle_timer, jiffies +
4950 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
4951 }
4952 }
4953 }
4954}
4955
Jesse Barnes79e53942008-11-07 14:24:08 -08004956static void intel_crtc_destroy(struct drm_crtc *crtc)
4957{
4958 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02004959 struct drm_device *dev = crtc->dev;
4960 struct intel_unpin_work *work;
4961 unsigned long flags;
4962
4963 spin_lock_irqsave(&dev->event_lock, flags);
4964 work = intel_crtc->unpin_work;
4965 intel_crtc->unpin_work = NULL;
4966 spin_unlock_irqrestore(&dev->event_lock, flags);
4967
4968 if (work) {
4969 cancel_work_sync(&work->work);
4970 kfree(work);
4971 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004972
4973 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02004974
Jesse Barnes79e53942008-11-07 14:24:08 -08004975 kfree(intel_crtc);
4976}
4977
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004978static void intel_unpin_work_fn(struct work_struct *__work)
4979{
4980 struct intel_unpin_work *work =
4981 container_of(__work, struct intel_unpin_work, work);
4982
4983 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08004984 i915_gem_object_unpin(work->old_fb_obj);
Jesse Barnes75dfca80a2010-02-10 15:09:44 -08004985 drm_gem_object_unreference(work->pending_flip_obj);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08004986 drm_gem_object_unreference(work->old_fb_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004987 mutex_unlock(&work->dev->struct_mutex);
4988 kfree(work);
4989}
4990
Jesse Barnes1afe3e92010-03-26 10:35:20 -07004991static void do_intel_finish_page_flip(struct drm_device *dev,
4992 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004993{
4994 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004995 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4996 struct intel_unpin_work *work;
4997 struct drm_i915_gem_object *obj_priv;
4998 struct drm_pending_vblank_event *e;
4999 struct timeval now;
5000 unsigned long flags;
5001
5002 /* Ignore early vblank irqs */
5003 if (intel_crtc == NULL)
5004 return;
5005
5006 spin_lock_irqsave(&dev->event_lock, flags);
5007 work = intel_crtc->unpin_work;
5008 if (work == NULL || !work->pending) {
5009 spin_unlock_irqrestore(&dev->event_lock, flags);
5010 return;
5011 }
5012
5013 intel_crtc->unpin_work = NULL;
5014 drm_vblank_put(dev, intel_crtc->pipe);
5015
5016 if (work->event) {
5017 e = work->event;
5018 do_gettimeofday(&now);
5019 e->event.sequence = drm_vblank_count(dev, intel_crtc->pipe);
5020 e->event.tv_sec = now.tv_sec;
5021 e->event.tv_usec = now.tv_usec;
5022 list_add_tail(&e->base.link,
5023 &e->base.file_priv->event_list);
5024 wake_up_interruptible(&e->base.file_priv->event_wait);
5025 }
5026
5027 spin_unlock_irqrestore(&dev->event_lock, flags);
5028
Daniel Vetter23010e42010-03-08 13:35:02 +01005029 obj_priv = to_intel_bo(work->pending_flip_obj);
Jesse Barnesde3f4402010-01-14 13:18:02 -08005030
5031 /* Initial scanout buffer will have a 0 pending flip count */
5032 if ((atomic_read(&obj_priv->pending_flip) == 0) ||
5033 atomic_dec_and_test(&obj_priv->pending_flip))
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005034 DRM_WAKEUP(&dev_priv->pending_flip_queue);
5035 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07005036
5037 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005038}
5039
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005040void intel_finish_page_flip(struct drm_device *dev, int pipe)
5041{
5042 drm_i915_private_t *dev_priv = dev->dev_private;
5043 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
5044
5045 do_intel_finish_page_flip(dev, crtc);
5046}
5047
5048void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
5049{
5050 drm_i915_private_t *dev_priv = dev->dev_private;
5051 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
5052
5053 do_intel_finish_page_flip(dev, crtc);
5054}
5055
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005056void intel_prepare_page_flip(struct drm_device *dev, int plane)
5057{
5058 drm_i915_private_t *dev_priv = dev->dev_private;
5059 struct intel_crtc *intel_crtc =
5060 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
5061 unsigned long flags;
5062
5063 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08005064 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005065 if ((++intel_crtc->unpin_work->pending) > 1)
5066 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08005067 } else {
5068 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
5069 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005070 spin_unlock_irqrestore(&dev->event_lock, flags);
5071}
5072
5073static int intel_crtc_page_flip(struct drm_crtc *crtc,
5074 struct drm_framebuffer *fb,
5075 struct drm_pending_vblank_event *event)
5076{
5077 struct drm_device *dev = crtc->dev;
5078 struct drm_i915_private *dev_priv = dev->dev_private;
5079 struct intel_framebuffer *intel_fb;
5080 struct drm_i915_gem_object *obj_priv;
5081 struct drm_gem_object *obj;
5082 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5083 struct intel_unpin_work *work;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005084 unsigned long flags, offset;
Chris Wilson52e68632010-08-08 10:15:59 +01005085 int pipe = intel_crtc->pipe;
5086 u32 pf, pipesrc;
5087 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005088
5089 work = kzalloc(sizeof *work, GFP_KERNEL);
5090 if (work == NULL)
5091 return -ENOMEM;
5092
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005093 work->event = event;
5094 work->dev = crtc->dev;
5095 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005096 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005097 INIT_WORK(&work->work, intel_unpin_work_fn);
5098
5099 /* We borrow the event spin lock for protecting unpin_work */
5100 spin_lock_irqsave(&dev->event_lock, flags);
5101 if (intel_crtc->unpin_work) {
5102 spin_unlock_irqrestore(&dev->event_lock, flags);
5103 kfree(work);
Chris Wilson468f0b42010-05-27 13:18:13 +01005104
5105 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005106 return -EBUSY;
5107 }
5108 intel_crtc->unpin_work = work;
5109 spin_unlock_irqrestore(&dev->event_lock, flags);
5110
5111 intel_fb = to_intel_framebuffer(fb);
5112 obj = intel_fb->obj;
5113
Chris Wilson468f0b42010-05-27 13:18:13 +01005114 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005115 ret = intel_pin_and_fence_fb_obj(dev, obj);
Chris Wilson96b099f2010-06-07 14:03:04 +01005116 if (ret)
5117 goto cleanup_work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005118
Jesse Barnes75dfca80a2010-02-10 15:09:44 -08005119 /* Reference the objects for the scheduled work. */
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005120 drm_gem_object_reference(work->old_fb_obj);
Jesse Barnes75dfca80a2010-02-10 15:09:44 -08005121 drm_gem_object_reference(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005122
5123 crtc->fb = fb;
Chris Wilson2dafb1e2010-06-07 14:03:05 +01005124 ret = i915_gem_object_flush_write_domain(obj);
5125 if (ret)
5126 goto cleanup_objs;
Chris Wilson96b099f2010-06-07 14:03:04 +01005127
5128 ret = drm_vblank_get(dev, intel_crtc->pipe);
5129 if (ret)
5130 goto cleanup_objs;
5131
Daniel Vetter23010e42010-03-08 13:35:02 +01005132 obj_priv = to_intel_bo(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005133 atomic_inc(&obj_priv->pending_flip);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005134 work->pending_flip_obj = obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005135
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005136 if (IS_GEN3(dev) || IS_GEN2(dev)) {
Chris Wilson52e68632010-08-08 10:15:59 +01005137 u32 flip_mask;
5138
5139 if (intel_crtc->plane)
5140 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
5141 else
5142 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
5143
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005144 BEGIN_LP_RING(2);
5145 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
5146 OUT_RING(0);
5147 ADVANCE_LP_RING();
5148 }
Jesse Barnes83f7fd02010-04-05 14:03:51 -07005149
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005150 work->enable_stall_check = true;
5151
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005152 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Chris Wilson52e68632010-08-08 10:15:59 +01005153 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005154
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005155 BEGIN_LP_RING(4);
Chris Wilson52e68632010-08-08 10:15:59 +01005156 switch(INTEL_INFO(dev)->gen) {
5157 case 2:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005158 OUT_RING(MI_DISPLAY_FLIP |
5159 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5160 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005161 OUT_RING(obj_priv->gtt_offset + offset);
5162 OUT_RING(MI_NOOP);
5163 break;
5164
5165 case 3:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005166 OUT_RING(MI_DISPLAY_FLIP_I915 |
5167 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5168 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005169 OUT_RING(obj_priv->gtt_offset + offset);
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005170 OUT_RING(MI_NOOP);
Chris Wilson52e68632010-08-08 10:15:59 +01005171 break;
5172
5173 case 4:
5174 case 5:
5175 /* i965+ uses the linear or tiled offsets from the
5176 * Display Registers (which do not change across a page-flip)
5177 * so we need only reprogram the base address.
5178 */
Daniel Vetter69d0b962010-08-04 21:22:09 +02005179 OUT_RING(MI_DISPLAY_FLIP |
5180 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5181 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005182 OUT_RING(obj_priv->gtt_offset | obj_priv->tiling_mode);
5183
5184 /* XXX Enabling the panel-fitter across page-flip is so far
5185 * untested on non-native modes, so ignore it for now.
5186 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5187 */
5188 pf = 0;
5189 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5190 OUT_RING(pf | pipesrc);
5191 break;
5192
5193 case 6:
5194 OUT_RING(MI_DISPLAY_FLIP |
5195 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5196 OUT_RING(fb->pitch | obj_priv->tiling_mode);
5197 OUT_RING(obj_priv->gtt_offset);
5198
5199 pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5200 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5201 OUT_RING(pf | pipesrc);
5202 break;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005203 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005204 ADVANCE_LP_RING();
5205
5206 mutex_unlock(&dev->struct_mutex);
5207
Jesse Barnese5510fa2010-07-01 16:48:37 -07005208 trace_i915_flip_request(intel_crtc->plane, obj);
5209
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005210 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01005211
5212cleanup_objs:
5213 drm_gem_object_unreference(work->old_fb_obj);
5214 drm_gem_object_unreference(obj);
5215cleanup_work:
5216 mutex_unlock(&dev->struct_mutex);
5217
5218 spin_lock_irqsave(&dev->event_lock, flags);
5219 intel_crtc->unpin_work = NULL;
5220 spin_unlock_irqrestore(&dev->event_lock, flags);
5221
5222 kfree(work);
5223
5224 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005225}
5226
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07005227static struct drm_crtc_helper_funcs intel_helper_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08005228 .dpms = intel_crtc_dpms,
5229 .mode_fixup = intel_crtc_mode_fixup,
5230 .mode_set = intel_crtc_mode_set,
5231 .mode_set_base = intel_pipe_set_base,
Jesse Barnes81255562010-08-02 12:07:50 -07005232 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Dave Airlie068143d2009-10-05 09:58:02 +10005233 .load_lut = intel_crtc_load_lut,
Jesse Barnes79e53942008-11-07 14:24:08 -08005234};
5235
5236static const struct drm_crtc_funcs intel_crtc_funcs = {
5237 .cursor_set = intel_crtc_cursor_set,
5238 .cursor_move = intel_crtc_cursor_move,
5239 .gamma_set = intel_crtc_gamma_set,
5240 .set_config = drm_crtc_helper_set_config,
5241 .destroy = intel_crtc_destroy,
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005242 .page_flip = intel_crtc_page_flip,
Jesse Barnes79e53942008-11-07 14:24:08 -08005243};
5244
5245
Hannes Ederb358d0a2008-12-18 21:18:47 +01005246static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08005247{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005248 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005249 struct intel_crtc *intel_crtc;
5250 int i;
5251
5252 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
5253 if (intel_crtc == NULL)
5254 return;
5255
5256 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
5257
5258 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
5259 intel_crtc->pipe = pipe;
Shaohua Li7662c8b2009-06-26 11:23:55 +08005260 intel_crtc->plane = pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005261 for (i = 0; i < 256; i++) {
5262 intel_crtc->lut_r[i] = i;
5263 intel_crtc->lut_g[i] = i;
5264 intel_crtc->lut_b[i] = i;
5265 }
5266
Jesse Barnes80824002009-09-10 15:28:06 -07005267 /* Swap pipes & planes for FBC on pre-965 */
5268 intel_crtc->pipe = pipe;
5269 intel_crtc->plane = pipe;
5270 if (IS_MOBILE(dev) && (IS_I9XX(dev) && !IS_I965G(dev))) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005271 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07005272 intel_crtc->plane = ((pipe == 0) ? 1 : 0);
5273 }
5274
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005275 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
5276 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
5277 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
5278 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
5279
Jesse Barnes79e53942008-11-07 14:24:08 -08005280 intel_crtc->cursor_addr = 0;
Chris Wilson032d2a02010-09-06 16:17:22 +01005281 intel_crtc->dpms_mode = -1;
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07005282
5283 if (HAS_PCH_SPLIT(dev)) {
5284 intel_helper_funcs.prepare = ironlake_crtc_prepare;
5285 intel_helper_funcs.commit = ironlake_crtc_commit;
5286 } else {
5287 intel_helper_funcs.prepare = i9xx_crtc_prepare;
5288 intel_helper_funcs.commit = i9xx_crtc_commit;
5289 }
5290
Jesse Barnes79e53942008-11-07 14:24:08 -08005291 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
5292
Jesse Barnes652c3932009-08-17 13:31:43 -07005293 intel_crtc->busy = false;
5294
5295 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
5296 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005297}
5298
Carl Worth08d7b3d2009-04-29 14:43:54 -07005299int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
5300 struct drm_file *file_priv)
5301{
5302 drm_i915_private_t *dev_priv = dev->dev_private;
5303 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02005304 struct drm_mode_object *drmmode_obj;
5305 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005306
5307 if (!dev_priv) {
5308 DRM_ERROR("called with no initialization\n");
5309 return -EINVAL;
5310 }
5311
Daniel Vetterc05422d2009-08-11 16:05:30 +02005312 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
5313 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07005314
Daniel Vetterc05422d2009-08-11 16:05:30 +02005315 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07005316 DRM_ERROR("no such CRTC id\n");
5317 return -EINVAL;
5318 }
5319
Daniel Vetterc05422d2009-08-11 16:05:30 +02005320 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
5321 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005322
Daniel Vetterc05422d2009-08-11 16:05:30 +02005323 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005324}
5325
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005326static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005327{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005328 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005329 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005330 int entry = 0;
5331
Chris Wilson4ef69c72010-09-09 15:14:28 +01005332 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
5333 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005334 index_mask |= (1 << entry);
5335 entry++;
5336 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01005337
Jesse Barnes79e53942008-11-07 14:24:08 -08005338 return index_mask;
5339}
5340
Jesse Barnes79e53942008-11-07 14:24:08 -08005341static void intel_setup_outputs(struct drm_device *dev)
5342{
Eric Anholt725e30a2009-01-22 13:01:02 -08005343 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005344 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005345 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005346
Zhenyu Wang541998a2009-06-05 15:38:44 +08005347 if (IS_MOBILE(dev) && !IS_I830(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005348 intel_lvds_init(dev);
5349
Eric Anholtbad720f2009-10-22 16:11:14 -07005350 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005351 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005352
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005353 if (IS_MOBILE(dev) && (I915_READ(DP_A) & DP_DETECTED))
5354 intel_dp_init(dev, DP_A);
5355
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005356 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
5357 intel_dp_init(dev, PCH_DP_D);
5358 }
5359
5360 intel_crt_init(dev);
5361
5362 if (HAS_PCH_SPLIT(dev)) {
5363 int found;
5364
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005365 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08005366 /* PCH SDVOB multiplex with HDMIB */
5367 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005368 if (!found)
5369 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005370 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
5371 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005372 }
5373
5374 if (I915_READ(HDMIC) & PORT_DETECTED)
5375 intel_hdmi_init(dev, HDMIC);
5376
5377 if (I915_READ(HDMID) & PORT_DETECTED)
5378 intel_hdmi_init(dev, HDMID);
5379
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005380 if (I915_READ(PCH_DP_C) & DP_DETECTED)
5381 intel_dp_init(dev, PCH_DP_C);
5382
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005383 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005384 intel_dp_init(dev, PCH_DP_D);
5385
Zhenyu Wang103a1962009-11-27 11:44:36 +08005386 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08005387 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08005388
Eric Anholt725e30a2009-01-22 13:01:02 -08005389 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005390 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005391 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005392 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
5393 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005394 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005395 }
Ma Ling27185ae2009-08-24 13:50:23 +08005396
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005397 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
5398 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005399 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005400 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005401 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005402
5403 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005404
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005405 if (I915_READ(SDVOB) & SDVO_DETECTED) {
5406 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005407 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005408 }
Ma Ling27185ae2009-08-24 13:50:23 +08005409
5410 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
5411
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005412 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
5413 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005414 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005415 }
5416 if (SUPPORTS_INTEGRATED_DP(dev)) {
5417 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005418 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005419 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005420 }
Ma Ling27185ae2009-08-24 13:50:23 +08005421
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005422 if (SUPPORTS_INTEGRATED_DP(dev) &&
5423 (I915_READ(DP_D) & DP_DETECTED)) {
5424 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005425 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005426 }
Eric Anholtbad720f2009-10-22 16:11:14 -07005427 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005428 intel_dvo_init(dev);
5429
Zhenyu Wang103a1962009-11-27 11:44:36 +08005430 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005431 intel_tv_init(dev);
5432
Chris Wilson4ef69c72010-09-09 15:14:28 +01005433 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
5434 encoder->base.possible_crtcs = encoder->crtc_mask;
5435 encoder->base.possible_clones =
5436 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08005437 }
5438}
5439
5440static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
5441{
5442 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005443
5444 drm_framebuffer_cleanup(fb);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005445 drm_gem_object_unreference_unlocked(intel_fb->obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005446
5447 kfree(intel_fb);
5448}
5449
5450static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
5451 struct drm_file *file_priv,
5452 unsigned int *handle)
5453{
5454 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
5455 struct drm_gem_object *object = intel_fb->obj;
5456
5457 return drm_gem_handle_create(file_priv, object, handle);
5458}
5459
5460static const struct drm_framebuffer_funcs intel_fb_funcs = {
5461 .destroy = intel_user_framebuffer_destroy,
5462 .create_handle = intel_user_framebuffer_create_handle,
5463};
5464
Dave Airlie38651672010-03-30 05:34:13 +00005465int intel_framebuffer_init(struct drm_device *dev,
5466 struct intel_framebuffer *intel_fb,
5467 struct drm_mode_fb_cmd *mode_cmd,
5468 struct drm_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08005469{
Chris Wilson57cd6502010-08-08 12:34:44 +01005470 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005471 int ret;
5472
Chris Wilson57cd6502010-08-08 12:34:44 +01005473 if (obj_priv->tiling_mode == I915_TILING_Y)
5474 return -EINVAL;
5475
5476 if (mode_cmd->pitch & 63)
5477 return -EINVAL;
5478
5479 switch (mode_cmd->bpp) {
5480 case 8:
5481 case 16:
5482 case 24:
5483 case 32:
5484 break;
5485 default:
5486 return -EINVAL;
5487 }
5488
Jesse Barnes79e53942008-11-07 14:24:08 -08005489 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
5490 if (ret) {
5491 DRM_ERROR("framebuffer init failed %d\n", ret);
5492 return ret;
5493 }
5494
5495 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08005496 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08005497 return 0;
5498}
5499
Jesse Barnes79e53942008-11-07 14:24:08 -08005500static struct drm_framebuffer *
5501intel_user_framebuffer_create(struct drm_device *dev,
5502 struct drm_file *filp,
5503 struct drm_mode_fb_cmd *mode_cmd)
5504{
5505 struct drm_gem_object *obj;
Dave Airlie38651672010-03-30 05:34:13 +00005506 struct intel_framebuffer *intel_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08005507 int ret;
5508
5509 obj = drm_gem_object_lookup(dev, filp, mode_cmd->handle);
5510 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005511 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08005512
Dave Airlie38651672010-03-30 05:34:13 +00005513 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5514 if (!intel_fb)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005515 return ERR_PTR(-ENOMEM);
Dave Airlie38651672010-03-30 05:34:13 +00005516
5517 ret = intel_framebuffer_init(dev, intel_fb,
5518 mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005519 if (ret) {
Luca Barbieribc9025b2010-02-09 05:49:12 +00005520 drm_gem_object_unreference_unlocked(obj);
Dave Airlie38651672010-03-30 05:34:13 +00005521 kfree(intel_fb);
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005522 return ERR_PTR(ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08005523 }
5524
Dave Airlie38651672010-03-30 05:34:13 +00005525 return &intel_fb->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005526}
5527
Jesse Barnes79e53942008-11-07 14:24:08 -08005528static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08005529 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00005530 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08005531};
5532
Chris Wilson9ea8d052010-01-04 18:57:56 +00005533static struct drm_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005534intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00005535{
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005536 struct drm_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00005537 int ret;
5538
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005539 ctx = i915_gem_alloc_object(dev, 4096);
5540 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005541 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
5542 return NULL;
5543 }
5544
5545 mutex_lock(&dev->struct_mutex);
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005546 ret = i915_gem_object_pin(ctx, 4096);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005547 if (ret) {
5548 DRM_ERROR("failed to pin power context: %d\n", ret);
5549 goto err_unref;
5550 }
5551
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005552 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005553 if (ret) {
5554 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
5555 goto err_unpin;
5556 }
5557 mutex_unlock(&dev->struct_mutex);
5558
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005559 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00005560
5561err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005562 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005563err_unref:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005564 drm_gem_object_unreference(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005565 mutex_unlock(&dev->struct_mutex);
5566 return NULL;
5567}
5568
Jesse Barnes7648fa92010-05-20 14:28:11 -07005569bool ironlake_set_drps(struct drm_device *dev, u8 val)
5570{
5571 struct drm_i915_private *dev_priv = dev->dev_private;
5572 u16 rgvswctl;
5573
5574 rgvswctl = I915_READ16(MEMSWCTL);
5575 if (rgvswctl & MEMCTL_CMD_STS) {
5576 DRM_DEBUG("gpu busy, RCS change rejected\n");
5577 return false; /* still busy with another command */
5578 }
5579
5580 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
5581 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
5582 I915_WRITE16(MEMSWCTL, rgvswctl);
5583 POSTING_READ16(MEMSWCTL);
5584
5585 rgvswctl |= MEMCTL_CMD_STS;
5586 I915_WRITE16(MEMSWCTL, rgvswctl);
5587
5588 return true;
5589}
5590
Jesse Barnesf97108d2010-01-29 11:27:07 -08005591void ironlake_enable_drps(struct drm_device *dev)
5592{
5593 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005594 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005595 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08005596
5597 /* 100ms RC evaluation intervals */
5598 I915_WRITE(RCUPEI, 100000);
5599 I915_WRITE(RCDNEI, 100000);
5600
5601 /* Set max/min thresholds to 90ms and 80ms respectively */
5602 I915_WRITE(RCBMAXAVG, 90000);
5603 I915_WRITE(RCBMINAVG, 80000);
5604
5605 I915_WRITE(MEMIHYST, 1);
5606
5607 /* Set up min, max, and cur for interrupt handling */
5608 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
5609 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
5610 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
5611 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005612 fstart = fmax;
5613
Jesse Barnesf97108d2010-01-29 11:27:07 -08005614 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
5615 PXVFREQ_PX_SHIFT;
5616
Jesse Barnes7648fa92010-05-20 14:28:11 -07005617 dev_priv->fmax = fstart; /* IPS callback will increase this */
5618 dev_priv->fstart = fstart;
5619
5620 dev_priv->max_delay = fmax;
Jesse Barnesf97108d2010-01-29 11:27:07 -08005621 dev_priv->min_delay = fmin;
5622 dev_priv->cur_delay = fstart;
5623
Jesse Barnes7648fa92010-05-20 14:28:11 -07005624 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n", fmax, fmin,
5625 fstart);
5626
Jesse Barnesf97108d2010-01-29 11:27:07 -08005627 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
5628
5629 /*
5630 * Interrupts will be enabled in ironlake_irq_postinstall
5631 */
5632
5633 I915_WRITE(VIDSTART, vstart);
5634 POSTING_READ(VIDSTART);
5635
5636 rgvmodectl |= MEMMODE_SWMODE_EN;
5637 I915_WRITE(MEMMODECTL, rgvmodectl);
5638
Chris Wilson481b6af2010-08-23 17:43:35 +01005639 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01005640 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08005641 msleep(1);
5642
Jesse Barnes7648fa92010-05-20 14:28:11 -07005643 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005644
Jesse Barnes7648fa92010-05-20 14:28:11 -07005645 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
5646 I915_READ(0x112e0);
5647 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
5648 dev_priv->last_count2 = I915_READ(0x112f4);
5649 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005650}
5651
5652void ironlake_disable_drps(struct drm_device *dev)
5653{
5654 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005655 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005656
5657 /* Ack interrupts, disable EFC interrupt */
5658 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
5659 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
5660 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
5661 I915_WRITE(DEIIR, DE_PCU_EVENT);
5662 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
5663
5664 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07005665 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005666 msleep(1);
5667 rgvswctl |= MEMCTL_CMD_STS;
5668 I915_WRITE(MEMSWCTL, rgvswctl);
5669 msleep(1);
5670
5671}
5672
Jesse Barnes7648fa92010-05-20 14:28:11 -07005673static unsigned long intel_pxfreq(u32 vidfreq)
5674{
5675 unsigned long freq;
5676 int div = (vidfreq & 0x3f0000) >> 16;
5677 int post = (vidfreq & 0x3000) >> 12;
5678 int pre = (vidfreq & 0x7);
5679
5680 if (!pre)
5681 return 0;
5682
5683 freq = ((div * 133333) / ((1<<post) * pre));
5684
5685 return freq;
5686}
5687
5688void intel_init_emon(struct drm_device *dev)
5689{
5690 struct drm_i915_private *dev_priv = dev->dev_private;
5691 u32 lcfuse;
5692 u8 pxw[16];
5693 int i;
5694
5695 /* Disable to program */
5696 I915_WRITE(ECR, 0);
5697 POSTING_READ(ECR);
5698
5699 /* Program energy weights for various events */
5700 I915_WRITE(SDEW, 0x15040d00);
5701 I915_WRITE(CSIEW0, 0x007f0000);
5702 I915_WRITE(CSIEW1, 0x1e220004);
5703 I915_WRITE(CSIEW2, 0x04000004);
5704
5705 for (i = 0; i < 5; i++)
5706 I915_WRITE(PEW + (i * 4), 0);
5707 for (i = 0; i < 3; i++)
5708 I915_WRITE(DEW + (i * 4), 0);
5709
5710 /* Program P-state weights to account for frequency power adjustment */
5711 for (i = 0; i < 16; i++) {
5712 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
5713 unsigned long freq = intel_pxfreq(pxvidfreq);
5714 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
5715 PXVFREQ_PX_SHIFT;
5716 unsigned long val;
5717
5718 val = vid * vid;
5719 val *= (freq / 1000);
5720 val *= 255;
5721 val /= (127*127*900);
5722 if (val > 0xff)
5723 DRM_ERROR("bad pxval: %ld\n", val);
5724 pxw[i] = val;
5725 }
5726 /* Render standby states get 0 weight */
5727 pxw[14] = 0;
5728 pxw[15] = 0;
5729
5730 for (i = 0; i < 4; i++) {
5731 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
5732 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
5733 I915_WRITE(PXW + (i * 4), val);
5734 }
5735
5736 /* Adjust magic regs to magic values (more experimental results) */
5737 I915_WRITE(OGW0, 0);
5738 I915_WRITE(OGW1, 0);
5739 I915_WRITE(EG0, 0x00007f00);
5740 I915_WRITE(EG1, 0x0000000e);
5741 I915_WRITE(EG2, 0x000e0000);
5742 I915_WRITE(EG3, 0x68000300);
5743 I915_WRITE(EG4, 0x42000000);
5744 I915_WRITE(EG5, 0x00140031);
5745 I915_WRITE(EG6, 0);
5746 I915_WRITE(EG7, 0);
5747
5748 for (i = 0; i < 8; i++)
5749 I915_WRITE(PXWL + (i * 4), 0);
5750
5751 /* Enable PMON + select events */
5752 I915_WRITE(ECR, 0x80000019);
5753
5754 lcfuse = I915_READ(LCFUSE02);
5755
5756 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
5757}
5758
Jesse Barnes652c3932009-08-17 13:31:43 -07005759void intel_init_clock_gating(struct drm_device *dev)
5760{
5761 struct drm_i915_private *dev_priv = dev->dev_private;
5762
5763 /*
5764 * Disable clock gating reported to work incorrectly according to the
5765 * specs, but enable as much else as we can.
5766 */
Eric Anholtbad720f2009-10-22 16:11:14 -07005767 if (HAS_PCH_SPLIT(dev)) {
Eric Anholt8956c8b2010-03-18 13:21:14 -07005768 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
5769
5770 if (IS_IRONLAKE(dev)) {
5771 /* Required for FBC */
5772 dspclk_gate |= DPFDUNIT_CLOCK_GATE_DISABLE;
5773 /* Required for CxSR */
5774 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
5775
5776 I915_WRITE(PCH_3DCGDIS0,
5777 MARIUNIT_CLOCK_GATE_DISABLE |
5778 SVSMUNIT_CLOCK_GATE_DISABLE);
5779 }
5780
5781 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005782
5783 /*
5784 * According to the spec the following bits should be set in
5785 * order to enable memory self-refresh
5786 * The bit 22/21 of 0x42004
5787 * The bit 5 of 0x42020
5788 * The bit 15 of 0x45000
5789 */
5790 if (IS_IRONLAKE(dev)) {
5791 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5792 (I915_READ(ILK_DISPLAY_CHICKEN2) |
5793 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
5794 I915_WRITE(ILK_DSPCLK_GATE,
5795 (I915_READ(ILK_DSPCLK_GATE) |
5796 ILK_DPARB_CLK_GATE));
5797 I915_WRITE(DISP_ARB_CTL,
5798 (I915_READ(DISP_ARB_CTL) |
5799 DISP_FBC_WM_DIS));
5800 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005801 /*
5802 * Based on the document from hardware guys the following bits
5803 * should be set unconditionally in order to enable FBC.
5804 * The bit 22 of 0x42000
5805 * The bit 22 of 0x42004
5806 * The bit 7,8,9 of 0x42020.
5807 */
5808 if (IS_IRONLAKE_M(dev)) {
5809 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5810 I915_READ(ILK_DISPLAY_CHICKEN1) |
5811 ILK_FBCQ_DIS);
5812 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5813 I915_READ(ILK_DISPLAY_CHICKEN2) |
5814 ILK_DPARB_GATE);
5815 I915_WRITE(ILK_DSPCLK_GATE,
5816 I915_READ(ILK_DSPCLK_GATE) |
5817 ILK_DPFC_DIS1 |
5818 ILK_DPFC_DIS2 |
5819 ILK_CLK_FBC);
5820 }
Chris Wilsonbc416062010-09-07 21:51:02 +01005821 return;
Zhenyu Wangc03342f2009-09-29 11:01:23 +08005822 } else if (IS_G4X(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005823 uint32_t dspclk_gate;
5824 I915_WRITE(RENCLK_GATE_D1, 0);
5825 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
5826 GS_UNIT_CLOCK_GATE_DISABLE |
5827 CL_UNIT_CLOCK_GATE_DISABLE);
5828 I915_WRITE(RAMCLK_GATE_D, 0);
5829 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
5830 OVRUNIT_CLOCK_GATE_DISABLE |
5831 OVCUNIT_CLOCK_GATE_DISABLE;
5832 if (IS_GM45(dev))
5833 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
5834 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
5835 } else if (IS_I965GM(dev)) {
5836 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
5837 I915_WRITE(RENCLK_GATE_D2, 0);
5838 I915_WRITE(DSPCLK_GATE_D, 0);
5839 I915_WRITE(RAMCLK_GATE_D, 0);
5840 I915_WRITE16(DEUC, 0);
5841 } else if (IS_I965G(dev)) {
5842 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
5843 I965_RCC_CLOCK_GATE_DISABLE |
5844 I965_RCPB_CLOCK_GATE_DISABLE |
5845 I965_ISC_CLOCK_GATE_DISABLE |
5846 I965_FBC_CLOCK_GATE_DISABLE);
5847 I915_WRITE(RENCLK_GATE_D2, 0);
5848 } else if (IS_I9XX(dev)) {
5849 u32 dstate = I915_READ(D_STATE);
5850
5851 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
5852 DSTATE_DOT_CLOCK_GATING;
5853 I915_WRITE(D_STATE, dstate);
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02005854 } else if (IS_I85X(dev) || IS_I865G(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005855 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
5856 } else if (IS_I830(dev)) {
5857 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
5858 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005859
5860 /*
5861 * GPU can automatically power down the render unit if given a page
5862 * to save state.
5863 */
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005864 if (IS_IRONLAKE_M(dev)) {
5865 if (dev_priv->renderctx == NULL)
5866 dev_priv->renderctx = intel_alloc_context_page(dev);
5867 if (dev_priv->renderctx) {
5868 struct drm_i915_gem_object *obj_priv;
5869 obj_priv = to_intel_bo(dev_priv->renderctx);
5870 if (obj_priv) {
5871 BEGIN_LP_RING(4);
5872 OUT_RING(MI_SET_CONTEXT);
5873 OUT_RING(obj_priv->gtt_offset |
5874 MI_MM_SPACE_GTT |
5875 MI_SAVE_EXT_STATE_EN |
5876 MI_RESTORE_EXT_STATE_EN |
5877 MI_RESTORE_INHIBIT);
5878 OUT_RING(MI_NOOP);
5879 OUT_RING(MI_FLUSH);
5880 ADVANCE_LP_RING();
5881 }
Chris Wilsonbc416062010-09-07 21:51:02 +01005882 } else
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005883 DRM_DEBUG_KMS("Failed to allocate render context."
Chris Wilsonbc416062010-09-07 21:51:02 +01005884 "Disable RC6\n");
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005885 }
5886
Andrew Lutomirski1d3c36ad2009-12-21 10:10:22 -05005887 if (I915_HAS_RC6(dev) && drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005888 struct drm_i915_gem_object *obj_priv = NULL;
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005889
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005890 if (dev_priv->pwrctx) {
Daniel Vetter23010e42010-03-08 13:35:02 +01005891 obj_priv = to_intel_bo(dev_priv->pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005892 } else {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005893 struct drm_gem_object *pwrctx;
5894
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005895 pwrctx = intel_alloc_context_page(dev);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005896 if (pwrctx) {
5897 dev_priv->pwrctx = pwrctx;
Daniel Vetter23010e42010-03-08 13:35:02 +01005898 obj_priv = to_intel_bo(pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005899 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005900 }
5901
Chris Wilson9ea8d052010-01-04 18:57:56 +00005902 if (obj_priv) {
5903 I915_WRITE(PWRCTXA, obj_priv->gtt_offset | PWRCTX_EN);
5904 I915_WRITE(MCHBAR_RENDER_STANDBY,
5905 I915_READ(MCHBAR_RENDER_STANDBY) & ~RCX_SW_EXIT);
5906 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005907 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005908}
5909
Jesse Barnese70236a2009-09-21 10:42:27 -07005910/* Set up chip specific display functions */
5911static void intel_init_display(struct drm_device *dev)
5912{
5913 struct drm_i915_private *dev_priv = dev->dev_private;
5914
5915 /* We always want a DPMS function */
Eric Anholtbad720f2009-10-22 16:11:14 -07005916 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005917 dev_priv->display.dpms = ironlake_crtc_dpms;
Jesse Barnese70236a2009-09-21 10:42:27 -07005918 else
5919 dev_priv->display.dpms = i9xx_crtc_dpms;
5920
Adam Jacksonee5382a2010-04-23 11:17:39 -04005921 if (I915_HAS_FBC(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005922 if (IS_IRONLAKE_M(dev)) {
5923 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
5924 dev_priv->display.enable_fbc = ironlake_enable_fbc;
5925 dev_priv->display.disable_fbc = ironlake_disable_fbc;
5926 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07005927 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
5928 dev_priv->display.enable_fbc = g4x_enable_fbc;
5929 dev_priv->display.disable_fbc = g4x_disable_fbc;
Robert Hooker8d06a1e2010-03-19 15:13:27 -04005930 } else if (IS_I965GM(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07005931 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
5932 dev_priv->display.enable_fbc = i8xx_enable_fbc;
5933 dev_priv->display.disable_fbc = i8xx_disable_fbc;
5934 }
Jesse Barnes74dff282009-09-14 15:39:40 -07005935 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07005936 }
5937
5938 /* Returns the core display clock speed */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005939 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07005940 dev_priv->display.get_display_clock_speed =
5941 i945_get_display_clock_speed;
5942 else if (IS_I915G(dev))
5943 dev_priv->display.get_display_clock_speed =
5944 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005945 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005946 dev_priv->display.get_display_clock_speed =
5947 i9xx_misc_get_display_clock_speed;
5948 else if (IS_I915GM(dev))
5949 dev_priv->display.get_display_clock_speed =
5950 i915gm_get_display_clock_speed;
5951 else if (IS_I865G(dev))
5952 dev_priv->display.get_display_clock_speed =
5953 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02005954 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005955 dev_priv->display.get_display_clock_speed =
5956 i855_get_display_clock_speed;
5957 else /* 852, 830 */
5958 dev_priv->display.get_display_clock_speed =
5959 i830_get_display_clock_speed;
5960
5961 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005962 if (HAS_PCH_SPLIT(dev)) {
5963 if (IS_IRONLAKE(dev)) {
5964 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
5965 dev_priv->display.update_wm = ironlake_update_wm;
5966 else {
5967 DRM_DEBUG_KMS("Failed to get proper latency. "
5968 "Disable CxSR\n");
5969 dev_priv->display.update_wm = NULL;
5970 }
5971 } else
5972 dev_priv->display.update_wm = NULL;
5973 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08005974 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08005975 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08005976 dev_priv->fsb_freq,
5977 dev_priv->mem_freq)) {
5978 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08005979 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08005980 "disabling CxSR\n",
Li Peng95534262010-05-18 18:58:44 +08005981 (dev_priv->is_ddr3 == 1) ? "3": "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08005982 dev_priv->fsb_freq, dev_priv->mem_freq);
5983 /* Disable CxSR and never update its watermark again */
5984 pineview_disable_cxsr(dev);
5985 dev_priv->display.update_wm = NULL;
5986 } else
5987 dev_priv->display.update_wm = pineview_update_wm;
5988 } else if (IS_G4X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07005989 dev_priv->display.update_wm = g4x_update_wm;
5990 else if (IS_I965G(dev))
5991 dev_priv->display.update_wm = i965_update_wm;
Adam Jackson8f4695e2010-04-16 18:20:57 -04005992 else if (IS_I9XX(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07005993 dev_priv->display.update_wm = i9xx_update_wm;
5994 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04005995 } else if (IS_I85X(dev)) {
5996 dev_priv->display.update_wm = i9xx_update_wm;
5997 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07005998 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04005999 dev_priv->display.update_wm = i830_update_wm;
6000 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07006001 dev_priv->display.get_fifo_size = i845_get_fifo_size;
6002 else
6003 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07006004 }
6005}
6006
Jesse Barnesb690e962010-07-19 13:53:12 -07006007/*
6008 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
6009 * resume, or other times. This quirk makes sure that's the case for
6010 * affected systems.
6011 */
6012static void quirk_pipea_force (struct drm_device *dev)
6013{
6014 struct drm_i915_private *dev_priv = dev->dev_private;
6015
6016 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
6017 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
6018}
6019
6020struct intel_quirk {
6021 int device;
6022 int subsystem_vendor;
6023 int subsystem_device;
6024 void (*hook)(struct drm_device *dev);
6025};
6026
6027struct intel_quirk intel_quirks[] = {
6028 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
6029 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
6030 /* HP Mini needs pipe A force quirk (LP: #322104) */
6031 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
6032
6033 /* Thinkpad R31 needs pipe A force quirk */
6034 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
6035 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
6036 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
6037
6038 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
6039 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
6040 /* ThinkPad X40 needs pipe A force quirk */
6041
6042 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
6043 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
6044
6045 /* 855 & before need to leave pipe A & dpll A up */
6046 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6047 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6048};
6049
6050static void intel_init_quirks(struct drm_device *dev)
6051{
6052 struct pci_dev *d = dev->pdev;
6053 int i;
6054
6055 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
6056 struct intel_quirk *q = &intel_quirks[i];
6057
6058 if (d->device == q->device &&
6059 (d->subsystem_vendor == q->subsystem_vendor ||
6060 q->subsystem_vendor == PCI_ANY_ID) &&
6061 (d->subsystem_device == q->subsystem_device ||
6062 q->subsystem_device == PCI_ANY_ID))
6063 q->hook(dev);
6064 }
6065}
6066
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006067/* Disable the VGA plane that we never use */
6068static void i915_disable_vga(struct drm_device *dev)
6069{
6070 struct drm_i915_private *dev_priv = dev->dev_private;
6071 u8 sr1;
6072 u32 vga_reg;
6073
6074 if (HAS_PCH_SPLIT(dev))
6075 vga_reg = CPU_VGACNTRL;
6076 else
6077 vga_reg = VGACNTRL;
6078
6079 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
6080 outb(1, VGA_SR_INDEX);
6081 sr1 = inb(VGA_SR_DATA);
6082 outb(sr1 | 1<<5, VGA_SR_DATA);
6083 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
6084 udelay(300);
6085
6086 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
6087 POSTING_READ(vga_reg);
6088}
6089
Jesse Barnes79e53942008-11-07 14:24:08 -08006090void intel_modeset_init(struct drm_device *dev)
6091{
Jesse Barnes652c3932009-08-17 13:31:43 -07006092 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006093 int i;
6094
6095 drm_mode_config_init(dev);
6096
6097 dev->mode_config.min_width = 0;
6098 dev->mode_config.min_height = 0;
6099
6100 dev->mode_config.funcs = (void *)&intel_mode_funcs;
6101
Jesse Barnesb690e962010-07-19 13:53:12 -07006102 intel_init_quirks(dev);
6103
Jesse Barnese70236a2009-09-21 10:42:27 -07006104 intel_init_display(dev);
6105
Jesse Barnes79e53942008-11-07 14:24:08 -08006106 if (IS_I965G(dev)) {
6107 dev->mode_config.max_width = 8192;
6108 dev->mode_config.max_height = 8192;
Keith Packard5e4d6fa2009-07-12 23:53:17 -07006109 } else if (IS_I9XX(dev)) {
6110 dev->mode_config.max_width = 4096;
6111 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08006112 } else {
6113 dev->mode_config.max_width = 2048;
6114 dev->mode_config.max_height = 2048;
6115 }
6116
6117 /* set memory base */
6118 if (IS_I9XX(dev))
6119 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 2);
6120 else
6121 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 0);
6122
6123 if (IS_MOBILE(dev) || IS_I9XX(dev))
Dave Airliea3524f12010-06-06 18:59:41 +10006124 dev_priv->num_pipe = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08006125 else
Dave Airliea3524f12010-06-06 18:59:41 +10006126 dev_priv->num_pipe = 1;
Zhao Yakui28c97732009-10-09 11:39:41 +08006127 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10006128 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08006129
Dave Airliea3524f12010-06-06 18:59:41 +10006130 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006131 intel_crtc_init(dev, i);
6132 }
6133
6134 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07006135
6136 intel_init_clock_gating(dev);
6137
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006138 /* Just disable it once at startup */
6139 i915_disable_vga(dev);
6140
Jesse Barnes7648fa92010-05-20 14:28:11 -07006141 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08006142 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07006143 intel_init_emon(dev);
6144 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08006145
Jesse Barnes652c3932009-08-17 13:31:43 -07006146 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
6147 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
6148 (unsigned long)dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02006149
6150 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006151}
6152
6153void intel_modeset_cleanup(struct drm_device *dev)
6154{
Jesse Barnes652c3932009-08-17 13:31:43 -07006155 struct drm_i915_private *dev_priv = dev->dev_private;
6156 struct drm_crtc *crtc;
6157 struct intel_crtc *intel_crtc;
6158
6159 mutex_lock(&dev->struct_mutex);
6160
Dave Airlieeb1f8e42010-05-07 06:42:51 +00006161 drm_kms_helper_poll_fini(dev);
Dave Airlie38651672010-03-30 05:34:13 +00006162 intel_fbdev_fini(dev);
6163
Jesse Barnes652c3932009-08-17 13:31:43 -07006164 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6165 /* Skip inactive CRTCs */
6166 if (!crtc->fb)
6167 continue;
6168
6169 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02006170 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006171 }
6172
Jesse Barnese70236a2009-09-21 10:42:27 -07006173 if (dev_priv->display.disable_fbc)
6174 dev_priv->display.disable_fbc(dev);
6175
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006176 if (dev_priv->renderctx) {
6177 struct drm_i915_gem_object *obj_priv;
6178
6179 obj_priv = to_intel_bo(dev_priv->renderctx);
6180 I915_WRITE(CCID, obj_priv->gtt_offset &~ CCID_EN);
6181 I915_READ(CCID);
6182 i915_gem_object_unpin(dev_priv->renderctx);
6183 drm_gem_object_unreference(dev_priv->renderctx);
6184 }
6185
Jesse Barnes97f5ab62009-10-08 10:16:48 -07006186 if (dev_priv->pwrctx) {
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05006187 struct drm_i915_gem_object *obj_priv;
6188
Daniel Vetter23010e42010-03-08 13:35:02 +01006189 obj_priv = to_intel_bo(dev_priv->pwrctx);
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05006190 I915_WRITE(PWRCTXA, obj_priv->gtt_offset &~ PWRCTX_EN);
6191 I915_READ(PWRCTXA);
Jesse Barnes97f5ab62009-10-08 10:16:48 -07006192 i915_gem_object_unpin(dev_priv->pwrctx);
6193 drm_gem_object_unreference(dev_priv->pwrctx);
6194 }
6195
Jesse Barnesf97108d2010-01-29 11:27:07 -08006196 if (IS_IRONLAKE_M(dev))
6197 ironlake_disable_drps(dev);
6198
Kristian Høgsberg69341a52009-11-11 12:19:17 -05006199 mutex_unlock(&dev->struct_mutex);
6200
Daniel Vetter6c0d93502010-08-20 18:26:46 +02006201 /* Disable the irq before mode object teardown, for the irq might
6202 * enqueue unpin/hotplug work. */
6203 drm_irq_uninstall(dev);
6204 cancel_work_sync(&dev_priv->hotplug_work);
6205
Daniel Vetter3dec0092010-08-20 21:40:52 +02006206 /* Shut off idle work before the crtcs get freed. */
6207 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6208 intel_crtc = to_intel_crtc(crtc);
6209 del_timer_sync(&intel_crtc->idle_timer);
6210 }
6211 del_timer_sync(&dev_priv->idle_timer);
6212 cancel_work_sync(&dev_priv->idle_work);
6213
Jesse Barnes79e53942008-11-07 14:24:08 -08006214 drm_mode_config_cleanup(dev);
6215}
6216
Dave Airlie28d52042009-09-21 14:33:58 +10006217/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08006218 * Return which encoder is currently attached for connector.
6219 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01006220struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08006221{
Chris Wilsondf0e9242010-09-09 16:20:55 +01006222 return &intel_attached_encoder(connector)->base;
6223}
Jesse Barnes79e53942008-11-07 14:24:08 -08006224
Chris Wilsondf0e9242010-09-09 16:20:55 +01006225void intel_connector_attach_encoder(struct intel_connector *connector,
6226 struct intel_encoder *encoder)
6227{
6228 connector->encoder = encoder;
6229 drm_mode_connector_attach_encoder(&connector->base,
6230 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006231}
Dave Airlie28d52042009-09-21 14:33:58 +10006232
6233/*
6234 * set vga decode state - true == enable VGA decode
6235 */
6236int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
6237{
6238 struct drm_i915_private *dev_priv = dev->dev_private;
6239 u16 gmch_ctrl;
6240
6241 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
6242 if (state)
6243 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
6244 else
6245 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
6246 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
6247 return 0;
6248}