Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2007-8 Advanced Micro Devices, Inc. |
| 3 | * Copyright 2008 Red Hat Inc. |
| 4 | * |
| 5 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 6 | * copy of this software and associated documentation files (the "Software"), |
| 7 | * to deal in the Software without restriction, including without limitation |
| 8 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 9 | * and/or sell copies of the Software, and to permit persons to whom the |
| 10 | * Software is furnished to do so, subject to the following conditions: |
| 11 | * |
| 12 | * The above copyright notice and this permission notice shall be included in |
| 13 | * all copies or substantial portions of the Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 19 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 20 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 21 | * OTHER DEALINGS IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: Dave Airlie |
| 24 | * Alex Deucher |
| 25 | */ |
| 26 | #include "drmP.h" |
| 27 | #include "drm_crtc_helper.h" |
| 28 | #include "radeon_drm.h" |
| 29 | #include "radeon.h" |
| 30 | #include "atom.h" |
| 31 | |
| 32 | extern int atom_debug; |
| 33 | |
Alex Deucher | 5a9bcac | 2009-10-08 15:09:31 -0400 | [diff] [blame] | 34 | /* evil but including atombios.h is much worse */ |
| 35 | bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index, |
| 36 | struct drm_display_mode *mode); |
| 37 | |
Dave Airlie | 1f3b6a4 | 2009-10-13 14:10:37 +1000 | [diff] [blame] | 38 | static uint32_t radeon_encoder_clones(struct drm_encoder *encoder) |
| 39 | { |
| 40 | struct drm_device *dev = encoder->dev; |
| 41 | struct radeon_device *rdev = dev->dev_private; |
| 42 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
| 43 | struct drm_encoder *clone_encoder; |
| 44 | uint32_t index_mask = 0; |
| 45 | int count; |
| 46 | |
| 47 | /* DIG routing gets problematic */ |
| 48 | if (rdev->family >= CHIP_R600) |
| 49 | return index_mask; |
| 50 | /* LVDS/TV are too wacky */ |
| 51 | if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT) |
| 52 | return index_mask; |
| 53 | /* DVO requires 2x ppll clocks depending on tmds chip */ |
| 54 | if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) |
| 55 | return index_mask; |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 56 | |
Dave Airlie | 1f3b6a4 | 2009-10-13 14:10:37 +1000 | [diff] [blame] | 57 | count = -1; |
| 58 | list_for_each_entry(clone_encoder, &dev->mode_config.encoder_list, head) { |
| 59 | struct radeon_encoder *radeon_clone = to_radeon_encoder(clone_encoder); |
| 60 | count++; |
| 61 | |
| 62 | if (clone_encoder == encoder) |
| 63 | continue; |
| 64 | if (radeon_clone->devices & (ATOM_DEVICE_LCD_SUPPORT)) |
| 65 | continue; |
| 66 | if (radeon_clone->devices & ATOM_DEVICE_DFP2_SUPPORT) |
| 67 | continue; |
| 68 | else |
| 69 | index_mask |= (1 << count); |
| 70 | } |
| 71 | return index_mask; |
| 72 | } |
| 73 | |
| 74 | void radeon_setup_encoder_clones(struct drm_device *dev) |
| 75 | { |
| 76 | struct drm_encoder *encoder; |
| 77 | |
| 78 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) { |
| 79 | encoder->possible_clones = radeon_encoder_clones(encoder); |
| 80 | } |
| 81 | } |
| 82 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 83 | uint32_t |
Alex Deucher | 5137ee9 | 2010-08-12 18:58:47 -0400 | [diff] [blame] | 84 | radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device, uint8_t dac) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 85 | { |
| 86 | struct radeon_device *rdev = dev->dev_private; |
| 87 | uint32_t ret = 0; |
| 88 | |
| 89 | switch (supported_device) { |
| 90 | case ATOM_DEVICE_CRT1_SUPPORT: |
| 91 | case ATOM_DEVICE_TV1_SUPPORT: |
| 92 | case ATOM_DEVICE_TV2_SUPPORT: |
| 93 | case ATOM_DEVICE_CRT2_SUPPORT: |
| 94 | case ATOM_DEVICE_CV_SUPPORT: |
| 95 | switch (dac) { |
| 96 | case 1: /* dac a */ |
| 97 | if ((rdev->family == CHIP_RS300) || |
| 98 | (rdev->family == CHIP_RS400) || |
| 99 | (rdev->family == CHIP_RS480)) |
Alex Deucher | 5137ee9 | 2010-08-12 18:58:47 -0400 | [diff] [blame] | 100 | ret = ENCODER_INTERNAL_DAC2_ENUM_ID1; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 101 | else if (ASIC_IS_AVIVO(rdev)) |
Alex Deucher | 5137ee9 | 2010-08-12 18:58:47 -0400 | [diff] [blame] | 102 | ret = ENCODER_INTERNAL_KLDSCP_DAC1_ENUM_ID1; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 103 | else |
Alex Deucher | 5137ee9 | 2010-08-12 18:58:47 -0400 | [diff] [blame] | 104 | ret = ENCODER_INTERNAL_DAC1_ENUM_ID1; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 105 | break; |
| 106 | case 2: /* dac b */ |
| 107 | if (ASIC_IS_AVIVO(rdev)) |
Alex Deucher | 5137ee9 | 2010-08-12 18:58:47 -0400 | [diff] [blame] | 108 | ret = ENCODER_INTERNAL_KLDSCP_DAC2_ENUM_ID1; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 109 | else { |
| 110 | /*if (rdev->family == CHIP_R200) |
Alex Deucher | 5137ee9 | 2010-08-12 18:58:47 -0400 | [diff] [blame] | 111 | ret = ENCODER_INTERNAL_DVO1_ENUM_ID1; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 112 | else*/ |
Alex Deucher | 5137ee9 | 2010-08-12 18:58:47 -0400 | [diff] [blame] | 113 | ret = ENCODER_INTERNAL_DAC2_ENUM_ID1; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 114 | } |
| 115 | break; |
| 116 | case 3: /* external dac */ |
| 117 | if (ASIC_IS_AVIVO(rdev)) |
Alex Deucher | 5137ee9 | 2010-08-12 18:58:47 -0400 | [diff] [blame] | 118 | ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 119 | else |
Alex Deucher | 5137ee9 | 2010-08-12 18:58:47 -0400 | [diff] [blame] | 120 | ret = ENCODER_INTERNAL_DVO1_ENUM_ID1; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 121 | break; |
| 122 | } |
| 123 | break; |
| 124 | case ATOM_DEVICE_LCD1_SUPPORT: |
| 125 | if (ASIC_IS_AVIVO(rdev)) |
Alex Deucher | 5137ee9 | 2010-08-12 18:58:47 -0400 | [diff] [blame] | 126 | ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 127 | else |
Alex Deucher | 5137ee9 | 2010-08-12 18:58:47 -0400 | [diff] [blame] | 128 | ret = ENCODER_INTERNAL_LVDS_ENUM_ID1; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 129 | break; |
| 130 | case ATOM_DEVICE_DFP1_SUPPORT: |
| 131 | if ((rdev->family == CHIP_RS300) || |
| 132 | (rdev->family == CHIP_RS400) || |
| 133 | (rdev->family == CHIP_RS480)) |
Alex Deucher | 5137ee9 | 2010-08-12 18:58:47 -0400 | [diff] [blame] | 134 | ret = ENCODER_INTERNAL_DVO1_ENUM_ID1; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 135 | else if (ASIC_IS_AVIVO(rdev)) |
Alex Deucher | 5137ee9 | 2010-08-12 18:58:47 -0400 | [diff] [blame] | 136 | ret = ENCODER_INTERNAL_KLDSCP_TMDS1_ENUM_ID1; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 137 | else |
Alex Deucher | 5137ee9 | 2010-08-12 18:58:47 -0400 | [diff] [blame] | 138 | ret = ENCODER_INTERNAL_TMDS1_ENUM_ID1; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 139 | break; |
| 140 | case ATOM_DEVICE_LCD2_SUPPORT: |
| 141 | case ATOM_DEVICE_DFP2_SUPPORT: |
| 142 | if ((rdev->family == CHIP_RS600) || |
| 143 | (rdev->family == CHIP_RS690) || |
| 144 | (rdev->family == CHIP_RS740)) |
Alex Deucher | 5137ee9 | 2010-08-12 18:58:47 -0400 | [diff] [blame] | 145 | ret = ENCODER_INTERNAL_DDI_ENUM_ID1; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 146 | else if (ASIC_IS_AVIVO(rdev)) |
Alex Deucher | 5137ee9 | 2010-08-12 18:58:47 -0400 | [diff] [blame] | 147 | ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 148 | else |
Alex Deucher | 5137ee9 | 2010-08-12 18:58:47 -0400 | [diff] [blame] | 149 | ret = ENCODER_INTERNAL_DVO1_ENUM_ID1; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 150 | break; |
| 151 | case ATOM_DEVICE_DFP3_SUPPORT: |
Alex Deucher | 5137ee9 | 2010-08-12 18:58:47 -0400 | [diff] [blame] | 152 | ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 153 | break; |
| 154 | } |
| 155 | |
| 156 | return ret; |
| 157 | } |
| 158 | |
Dave Airlie | f28cf33 | 2010-01-28 17:15:25 +1000 | [diff] [blame] | 159 | static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder) |
| 160 | { |
| 161 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
| 162 | switch (radeon_encoder->encoder_id) { |
| 163 | case ENCODER_OBJECT_ID_INTERNAL_LVDS: |
| 164 | case ENCODER_OBJECT_ID_INTERNAL_TMDS1: |
| 165 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1: |
| 166 | case ENCODER_OBJECT_ID_INTERNAL_LVTM1: |
| 167 | case ENCODER_OBJECT_ID_INTERNAL_DVO1: |
| 168 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1: |
| 169 | case ENCODER_OBJECT_ID_INTERNAL_DDI: |
| 170 | case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: |
| 171 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA: |
| 172 | case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1: |
| 173 | case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2: |
| 174 | return true; |
| 175 | default: |
| 176 | return false; |
| 177 | } |
| 178 | } |
Alex Deucher | 99999aa | 2010-11-16 12:09:41 -0500 | [diff] [blame] | 179 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 180 | void |
| 181 | radeon_link_encoder_connector(struct drm_device *dev) |
| 182 | { |
| 183 | struct drm_connector *connector; |
| 184 | struct radeon_connector *radeon_connector; |
| 185 | struct drm_encoder *encoder; |
| 186 | struct radeon_encoder *radeon_encoder; |
| 187 | |
| 188 | /* walk the list and link encoders to connectors */ |
| 189 | list_for_each_entry(connector, &dev->mode_config.connector_list, head) { |
| 190 | radeon_connector = to_radeon_connector(connector); |
| 191 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) { |
| 192 | radeon_encoder = to_radeon_encoder(encoder); |
| 193 | if (radeon_encoder->devices & radeon_connector->devices) |
| 194 | drm_mode_connector_attach_encoder(connector, encoder); |
| 195 | } |
| 196 | } |
| 197 | } |
| 198 | |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 199 | void radeon_encoder_set_active_device(struct drm_encoder *encoder) |
| 200 | { |
| 201 | struct drm_device *dev = encoder->dev; |
| 202 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
| 203 | struct drm_connector *connector; |
| 204 | |
| 205 | list_for_each_entry(connector, &dev->mode_config.connector_list, head) { |
| 206 | if (connector->encoder == encoder) { |
| 207 | struct radeon_connector *radeon_connector = to_radeon_connector(connector); |
| 208 | radeon_encoder->active_device = radeon_encoder->devices & radeon_connector->devices; |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 209 | DRM_DEBUG_KMS("setting active device to %08x from %08x %08x for encoder %d\n", |
Dave Airlie | f641e51 | 2009-09-08 11:17:38 +1000 | [diff] [blame] | 210 | radeon_encoder->active_device, radeon_encoder->devices, |
| 211 | radeon_connector->devices, encoder->encoder_type); |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 212 | } |
| 213 | } |
| 214 | } |
| 215 | |
Alex Deucher | 5b1714d | 2010-08-03 19:59:20 -0400 | [diff] [blame] | 216 | struct drm_connector * |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 217 | radeon_get_connector_for_encoder(struct drm_encoder *encoder) |
| 218 | { |
| 219 | struct drm_device *dev = encoder->dev; |
| 220 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
| 221 | struct drm_connector *connector; |
| 222 | struct radeon_connector *radeon_connector; |
| 223 | |
| 224 | list_for_each_entry(connector, &dev->mode_config.connector_list, head) { |
| 225 | radeon_connector = to_radeon_connector(connector); |
Dave Airlie | 43c33ed | 2010-01-29 15:55:30 +1000 | [diff] [blame] | 226 | if (radeon_encoder->active_device & radeon_connector->devices) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 227 | return connector; |
| 228 | } |
| 229 | return NULL; |
| 230 | } |
| 231 | |
Alex Deucher | 3e4b998 | 2010-11-16 12:09:42 -0500 | [diff] [blame] | 232 | struct drm_encoder *radeon_atom_get_external_encoder(struct drm_encoder *encoder) |
| 233 | { |
| 234 | struct drm_device *dev = encoder->dev; |
| 235 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
| 236 | struct drm_encoder *other_encoder; |
| 237 | struct radeon_encoder *other_radeon_encoder; |
| 238 | |
| 239 | if (radeon_encoder->is_ext_encoder) |
| 240 | return NULL; |
| 241 | |
| 242 | list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) { |
| 243 | if (other_encoder == encoder) |
| 244 | continue; |
| 245 | other_radeon_encoder = to_radeon_encoder(other_encoder); |
| 246 | if (other_radeon_encoder->is_ext_encoder && |
| 247 | (radeon_encoder->devices & other_radeon_encoder->devices)) |
| 248 | return other_encoder; |
| 249 | } |
| 250 | return NULL; |
| 251 | } |
| 252 | |
Alex Deucher | d7fa8bb | 2011-05-20 04:34:21 -0400 | [diff] [blame] | 253 | bool radeon_encoder_is_dp_bridge(struct drm_encoder *encoder) |
| 254 | { |
| 255 | struct drm_encoder *other_encoder = radeon_atom_get_external_encoder(encoder); |
| 256 | |
| 257 | if (other_encoder) { |
| 258 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(other_encoder); |
| 259 | |
| 260 | switch (radeon_encoder->encoder_id) { |
| 261 | case ENCODER_OBJECT_ID_TRAVIS: |
| 262 | case ENCODER_OBJECT_ID_NUTMEG: |
| 263 | return true; |
| 264 | default: |
| 265 | return false; |
| 266 | } |
| 267 | } |
| 268 | |
| 269 | return false; |
| 270 | } |
| 271 | |
Alex Deucher | 3515387 | 2010-04-30 12:00:44 -0400 | [diff] [blame] | 272 | void radeon_panel_mode_fixup(struct drm_encoder *encoder, |
| 273 | struct drm_display_mode *adjusted_mode) |
| 274 | { |
| 275 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
| 276 | struct drm_device *dev = encoder->dev; |
| 277 | struct radeon_device *rdev = dev->dev_private; |
| 278 | struct drm_display_mode *native_mode = &radeon_encoder->native_mode; |
| 279 | unsigned hblank = native_mode->htotal - native_mode->hdisplay; |
| 280 | unsigned vblank = native_mode->vtotal - native_mode->vdisplay; |
| 281 | unsigned hover = native_mode->hsync_start - native_mode->hdisplay; |
| 282 | unsigned vover = native_mode->vsync_start - native_mode->vdisplay; |
| 283 | unsigned hsync_width = native_mode->hsync_end - native_mode->hsync_start; |
| 284 | unsigned vsync_width = native_mode->vsync_end - native_mode->vsync_start; |
| 285 | |
| 286 | adjusted_mode->clock = native_mode->clock; |
| 287 | adjusted_mode->flags = native_mode->flags; |
| 288 | |
| 289 | if (ASIC_IS_AVIVO(rdev)) { |
| 290 | adjusted_mode->hdisplay = native_mode->hdisplay; |
| 291 | adjusted_mode->vdisplay = native_mode->vdisplay; |
| 292 | } |
| 293 | |
| 294 | adjusted_mode->htotal = native_mode->hdisplay + hblank; |
| 295 | adjusted_mode->hsync_start = native_mode->hdisplay + hover; |
| 296 | adjusted_mode->hsync_end = adjusted_mode->hsync_start + hsync_width; |
| 297 | |
| 298 | adjusted_mode->vtotal = native_mode->vdisplay + vblank; |
| 299 | adjusted_mode->vsync_start = native_mode->vdisplay + vover; |
| 300 | adjusted_mode->vsync_end = adjusted_mode->vsync_start + vsync_width; |
| 301 | |
| 302 | drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V); |
| 303 | |
| 304 | if (ASIC_IS_AVIVO(rdev)) { |
| 305 | adjusted_mode->crtc_hdisplay = native_mode->hdisplay; |
| 306 | adjusted_mode->crtc_vdisplay = native_mode->vdisplay; |
| 307 | } |
| 308 | |
| 309 | adjusted_mode->crtc_htotal = adjusted_mode->crtc_hdisplay + hblank; |
| 310 | adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hdisplay + hover; |
| 311 | adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_start + hsync_width; |
| 312 | |
| 313 | adjusted_mode->crtc_vtotal = adjusted_mode->crtc_vdisplay + vblank; |
| 314 | adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + vover; |
| 315 | adjusted_mode->crtc_vsync_end = adjusted_mode->crtc_vsync_start + vsync_width; |
| 316 | |
| 317 | } |
| 318 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 319 | static bool radeon_atom_mode_fixup(struct drm_encoder *encoder, |
| 320 | struct drm_display_mode *mode, |
| 321 | struct drm_display_mode *adjusted_mode) |
| 322 | { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 323 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
Alex Deucher | 5a9bcac | 2009-10-08 15:09:31 -0400 | [diff] [blame] | 324 | struct drm_device *dev = encoder->dev; |
| 325 | struct radeon_device *rdev = dev->dev_private; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 326 | |
Alex Deucher | 8c2a6d7 | 2009-10-14 02:00:42 -0400 | [diff] [blame] | 327 | /* set the active encoder to connector routing */ |
| 328 | radeon_encoder_set_active_device(encoder); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 329 | drm_mode_set_crtcinfo(adjusted_mode, 0); |
| 330 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 331 | /* hw bug */ |
| 332 | if ((mode->flags & DRM_MODE_FLAG_INTERLACE) |
| 333 | && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2))) |
| 334 | adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2; |
| 335 | |
Alex Deucher | 80297e8 | 2009-11-12 14:55:14 -0500 | [diff] [blame] | 336 | /* get the native mode for LVDS */ |
Alex Deucher | 3515387 | 2010-04-30 12:00:44 -0400 | [diff] [blame] | 337 | if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT)) |
| 338 | radeon_panel_mode_fixup(encoder, adjusted_mode); |
Alex Deucher | 80297e8 | 2009-11-12 14:55:14 -0500 | [diff] [blame] | 339 | |
| 340 | /* get the native mode for TV */ |
Alex Deucher | ceefedd | 2009-10-13 23:57:47 -0400 | [diff] [blame] | 341 | if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) { |
Alex Deucher | 5a9bcac | 2009-10-08 15:09:31 -0400 | [diff] [blame] | 342 | struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv; |
| 343 | if (tv_dac) { |
| 344 | if (tv_dac->tv_std == TV_STD_NTSC || |
| 345 | tv_dac->tv_std == TV_STD_NTSC_J || |
| 346 | tv_dac->tv_std == TV_STD_PAL_M) |
| 347 | radeon_atom_get_tv_timings(rdev, 0, adjusted_mode); |
| 348 | else |
| 349 | radeon_atom_get_tv_timings(rdev, 1, adjusted_mode); |
| 350 | } |
| 351 | } |
| 352 | |
Alex Deucher | 5801ead | 2009-11-24 13:32:59 -0500 | [diff] [blame] | 353 | if (ASIC_IS_DCE3(rdev) && |
Alex Deucher | 9f998ad | 2010-03-29 21:37:08 -0400 | [diff] [blame] | 354 | (radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT))) { |
Alex Deucher | 5801ead | 2009-11-24 13:32:59 -0500 | [diff] [blame] | 355 | struct drm_connector *connector = radeon_get_connector_for_encoder(encoder); |
| 356 | radeon_dp_set_link_config(connector, mode); |
| 357 | } |
| 358 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 359 | return true; |
| 360 | } |
| 361 | |
| 362 | static void |
| 363 | atombios_dac_setup(struct drm_encoder *encoder, int action) |
| 364 | { |
| 365 | struct drm_device *dev = encoder->dev; |
| 366 | struct radeon_device *rdev = dev->dev_private; |
| 367 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
| 368 | DAC_ENCODER_CONTROL_PS_ALLOCATION args; |
Alex Deucher | affd858 | 2010-04-06 01:22:41 -0400 | [diff] [blame] | 369 | int index = 0; |
Dave Airlie | 445282d | 2009-09-09 17:40:54 +1000 | [diff] [blame] | 370 | struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv; |
Dave Airlie | 445282d | 2009-09-09 17:40:54 +1000 | [diff] [blame] | 371 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 372 | memset(&args, 0, sizeof(args)); |
| 373 | |
| 374 | switch (radeon_encoder->encoder_id) { |
| 375 | case ENCODER_OBJECT_ID_INTERNAL_DAC1: |
| 376 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1: |
| 377 | index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 378 | break; |
| 379 | case ENCODER_OBJECT_ID_INTERNAL_DAC2: |
| 380 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2: |
| 381 | index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 382 | break; |
| 383 | } |
| 384 | |
| 385 | args.ucAction = action; |
| 386 | |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 387 | if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT)) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 388 | args.ucDacStandard = ATOM_DAC1_PS2; |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 389 | else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT)) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 390 | args.ucDacStandard = ATOM_DAC1_CV; |
| 391 | else { |
Alex Deucher | affd858 | 2010-04-06 01:22:41 -0400 | [diff] [blame] | 392 | switch (dac_info->tv_std) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 393 | case TV_STD_PAL: |
| 394 | case TV_STD_PAL_M: |
| 395 | case TV_STD_SCART_PAL: |
| 396 | case TV_STD_SECAM: |
| 397 | case TV_STD_PAL_CN: |
| 398 | args.ucDacStandard = ATOM_DAC1_PAL; |
| 399 | break; |
| 400 | case TV_STD_NTSC: |
| 401 | case TV_STD_NTSC_J: |
| 402 | case TV_STD_PAL_60: |
| 403 | default: |
| 404 | args.ucDacStandard = ATOM_DAC1_NTSC; |
| 405 | break; |
| 406 | } |
| 407 | } |
| 408 | args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10); |
| 409 | |
| 410 | atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); |
| 411 | |
| 412 | } |
| 413 | |
| 414 | static void |
| 415 | atombios_tv_setup(struct drm_encoder *encoder, int action) |
| 416 | { |
| 417 | struct drm_device *dev = encoder->dev; |
| 418 | struct radeon_device *rdev = dev->dev_private; |
| 419 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
| 420 | TV_ENCODER_CONTROL_PS_ALLOCATION args; |
| 421 | int index = 0; |
Dave Airlie | 445282d | 2009-09-09 17:40:54 +1000 | [diff] [blame] | 422 | struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv; |
Dave Airlie | 445282d | 2009-09-09 17:40:54 +1000 | [diff] [blame] | 423 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 424 | memset(&args, 0, sizeof(args)); |
| 425 | |
| 426 | index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl); |
| 427 | |
| 428 | args.sTVEncoder.ucAction = action; |
| 429 | |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 430 | if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT)) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 431 | args.sTVEncoder.ucTvStandard = ATOM_TV_CV; |
| 432 | else { |
Alex Deucher | affd858 | 2010-04-06 01:22:41 -0400 | [diff] [blame] | 433 | switch (dac_info->tv_std) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 434 | case TV_STD_NTSC: |
| 435 | args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC; |
| 436 | break; |
| 437 | case TV_STD_PAL: |
| 438 | args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; |
| 439 | break; |
| 440 | case TV_STD_PAL_M: |
| 441 | args.sTVEncoder.ucTvStandard = ATOM_TV_PALM; |
| 442 | break; |
| 443 | case TV_STD_PAL_60: |
| 444 | args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60; |
| 445 | break; |
| 446 | case TV_STD_NTSC_J: |
| 447 | args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ; |
| 448 | break; |
| 449 | case TV_STD_SCART_PAL: |
| 450 | args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */ |
| 451 | break; |
| 452 | case TV_STD_SECAM: |
| 453 | args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM; |
| 454 | break; |
| 455 | case TV_STD_PAL_CN: |
| 456 | args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN; |
| 457 | break; |
| 458 | default: |
| 459 | args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC; |
| 460 | break; |
| 461 | } |
| 462 | } |
| 463 | |
| 464 | args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10); |
| 465 | |
| 466 | atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); |
| 467 | |
| 468 | } |
| 469 | |
Alex Deucher | 99999aa | 2010-11-16 12:09:41 -0500 | [diff] [blame] | 470 | union dvo_encoder_control { |
| 471 | ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds; |
| 472 | DVO_ENCODER_CONTROL_PS_ALLOCATION dvo; |
| 473 | DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3; |
| 474 | }; |
| 475 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 476 | void |
Alex Deucher | 99999aa | 2010-11-16 12:09:41 -0500 | [diff] [blame] | 477 | atombios_dvo_setup(struct drm_encoder *encoder, int action) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 478 | { |
| 479 | struct drm_device *dev = encoder->dev; |
| 480 | struct radeon_device *rdev = dev->dev_private; |
| 481 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
Alex Deucher | 99999aa | 2010-11-16 12:09:41 -0500 | [diff] [blame] | 482 | union dvo_encoder_control args; |
| 483 | int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 484 | |
| 485 | memset(&args, 0, sizeof(args)); |
| 486 | |
Alex Deucher | 99999aa | 2010-11-16 12:09:41 -0500 | [diff] [blame] | 487 | if (ASIC_IS_DCE3(rdev)) { |
| 488 | /* DCE3+ */ |
| 489 | args.dvo_v3.ucAction = action; |
| 490 | args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10); |
| 491 | args.dvo_v3.ucDVOConfig = 0; /* XXX */ |
| 492 | } else if (ASIC_IS_DCE2(rdev)) { |
| 493 | /* DCE2 (pre-DCE3 R6xx, RS600/690/740 */ |
| 494 | args.dvo.sDVOEncoder.ucAction = action; |
| 495 | args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10); |
| 496 | /* DFP1, CRT1, TV1 depending on the type of port */ |
| 497 | args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 498 | |
Alex Deucher | 99999aa | 2010-11-16 12:09:41 -0500 | [diff] [blame] | 499 | if (radeon_encoder->pixel_clock > 165000) |
| 500 | args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL; |
| 501 | } else { |
| 502 | /* R4xx, R5xx */ |
| 503 | args.ext_tmds.sXTmdsEncoder.ucEnable = action; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 504 | |
Alex Deucher | 99999aa | 2010-11-16 12:09:41 -0500 | [diff] [blame] | 505 | if (radeon_encoder->pixel_clock > 165000) |
| 506 | args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 507 | |
Alex Deucher | 99999aa | 2010-11-16 12:09:41 -0500 | [diff] [blame] | 508 | /*if (pScrn->rgbBits == 8)*/ |
| 509 | args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB; |
| 510 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 511 | |
| 512 | atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 513 | } |
| 514 | |
| 515 | union lvds_encoder_control { |
| 516 | LVDS_ENCODER_CONTROL_PS_ALLOCATION v1; |
| 517 | LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2; |
| 518 | }; |
| 519 | |
Alex Deucher | 32f48ff | 2009-11-30 01:54:16 -0500 | [diff] [blame] | 520 | void |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 521 | atombios_digital_setup(struct drm_encoder *encoder, int action) |
| 522 | { |
| 523 | struct drm_device *dev = encoder->dev; |
| 524 | struct radeon_device *rdev = dev->dev_private; |
| 525 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
Alex Deucher | 9ae4786 | 2010-02-01 19:06:06 -0500 | [diff] [blame] | 526 | struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 527 | union lvds_encoder_control args; |
| 528 | int index = 0; |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 529 | int hdmi_detected = 0; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 530 | uint8_t frev, crev; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 531 | |
Alex Deucher | 4aab97e | 2010-08-12 18:58:48 -0400 | [diff] [blame] | 532 | if (!dig) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 533 | return; |
| 534 | |
Alex Deucher | 9ae4786 | 2010-02-01 19:06:06 -0500 | [diff] [blame] | 535 | if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 536 | hdmi_detected = 1; |
| 537 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 538 | memset(&args, 0, sizeof(args)); |
| 539 | |
| 540 | switch (radeon_encoder->encoder_id) { |
| 541 | case ENCODER_OBJECT_ID_INTERNAL_LVDS: |
| 542 | index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl); |
| 543 | break; |
| 544 | case ENCODER_OBJECT_ID_INTERNAL_TMDS1: |
| 545 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1: |
| 546 | index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl); |
| 547 | break; |
| 548 | case ENCODER_OBJECT_ID_INTERNAL_LVTM1: |
| 549 | if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) |
| 550 | index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl); |
| 551 | else |
| 552 | index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl); |
| 553 | break; |
| 554 | } |
| 555 | |
Alex Deucher | a084e6e | 2010-03-18 01:04:01 -0400 | [diff] [blame] | 556 | if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev)) |
| 557 | return; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 558 | |
| 559 | switch (frev) { |
| 560 | case 1: |
| 561 | case 2: |
| 562 | switch (crev) { |
| 563 | case 1: |
| 564 | args.v1.ucMisc = 0; |
| 565 | args.v1.ucAction = action; |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 566 | if (hdmi_detected) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 567 | args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE; |
| 568 | args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10); |
| 569 | if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) { |
Alex Deucher | ba032a5 | 2010-10-04 17:13:01 -0400 | [diff] [blame] | 570 | if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 571 | args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL; |
Alex Deucher | ba032a5 | 2010-10-04 17:13:01 -0400 | [diff] [blame] | 572 | if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB) |
Alex Deucher | 99999aa | 2010-11-16 12:09:41 -0500 | [diff] [blame] | 573 | args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 574 | } else { |
Alex Deucher | 5137ee9 | 2010-08-12 18:58:47 -0400 | [diff] [blame] | 575 | if (dig->linkb) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 576 | args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB; |
| 577 | if (radeon_encoder->pixel_clock > 165000) |
| 578 | args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL; |
| 579 | /*if (pScrn->rgbBits == 8) */ |
Alex Deucher | 99999aa | 2010-11-16 12:09:41 -0500 | [diff] [blame] | 580 | args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 581 | } |
| 582 | break; |
| 583 | case 2: |
| 584 | case 3: |
| 585 | args.v2.ucMisc = 0; |
| 586 | args.v2.ucAction = action; |
| 587 | if (crev == 3) { |
| 588 | if (dig->coherent_mode) |
| 589 | args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT; |
| 590 | } |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 591 | if (hdmi_detected) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 592 | args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE; |
| 593 | args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10); |
| 594 | args.v2.ucTruncate = 0; |
| 595 | args.v2.ucSpatial = 0; |
| 596 | args.v2.ucTemporal = 0; |
| 597 | args.v2.ucFRC = 0; |
| 598 | if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) { |
Alex Deucher | ba032a5 | 2010-10-04 17:13:01 -0400 | [diff] [blame] | 599 | if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 600 | args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL; |
Alex Deucher | ba032a5 | 2010-10-04 17:13:01 -0400 | [diff] [blame] | 601 | if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 602 | args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN; |
Alex Deucher | ba032a5 | 2010-10-04 17:13:01 -0400 | [diff] [blame] | 603 | if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 604 | args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH; |
| 605 | } |
Alex Deucher | ba032a5 | 2010-10-04 17:13:01 -0400 | [diff] [blame] | 606 | if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 607 | args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN; |
Alex Deucher | ba032a5 | 2010-10-04 17:13:01 -0400 | [diff] [blame] | 608 | if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 609 | args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH; |
Alex Deucher | ba032a5 | 2010-10-04 17:13:01 -0400 | [diff] [blame] | 610 | if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 611 | args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4; |
| 612 | } |
| 613 | } else { |
Alex Deucher | 5137ee9 | 2010-08-12 18:58:47 -0400 | [diff] [blame] | 614 | if (dig->linkb) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 615 | args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB; |
| 616 | if (radeon_encoder->pixel_clock > 165000) |
| 617 | args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL; |
| 618 | } |
| 619 | break; |
| 620 | default: |
| 621 | DRM_ERROR("Unknown table version %d, %d\n", frev, crev); |
| 622 | break; |
| 623 | } |
| 624 | break; |
| 625 | default: |
| 626 | DRM_ERROR("Unknown table version %d, %d\n", frev, crev); |
| 627 | break; |
| 628 | } |
| 629 | |
| 630 | atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 631 | } |
| 632 | |
| 633 | int |
| 634 | atombios_get_encoder_mode(struct drm_encoder *encoder) |
| 635 | { |
Alex Deucher | c7a71fc | 2010-11-17 02:49:40 -0500 | [diff] [blame] | 636 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
Alex Deucher | d033af8 | 2010-08-20 01:09:22 -0400 | [diff] [blame] | 637 | struct drm_device *dev = encoder->dev; |
| 638 | struct radeon_device *rdev = dev->dev_private; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 639 | struct drm_connector *connector; |
| 640 | struct radeon_connector *radeon_connector; |
Alex Deucher | 9ae4786 | 2010-02-01 19:06:06 -0500 | [diff] [blame] | 641 | struct radeon_connector_atom_dig *dig_connector; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 642 | |
Alex Deucher | d7fa8bb | 2011-05-20 04:34:21 -0400 | [diff] [blame] | 643 | /* dp bridges are always DP */ |
| 644 | if (radeon_encoder_is_dp_bridge(encoder)) |
| 645 | return ATOM_ENCODER_MODE_DP; |
| 646 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 647 | connector = radeon_get_connector_for_encoder(encoder); |
Alex Deucher | c7a71fc | 2010-11-17 02:49:40 -0500 | [diff] [blame] | 648 | if (!connector) { |
| 649 | switch (radeon_encoder->encoder_id) { |
| 650 | case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: |
| 651 | case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1: |
| 652 | case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2: |
| 653 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA: |
| 654 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1: |
| 655 | return ATOM_ENCODER_MODE_DVI; |
| 656 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1: |
| 657 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2: |
| 658 | default: |
| 659 | return ATOM_ENCODER_MODE_CRT; |
| 660 | } |
| 661 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 662 | radeon_connector = to_radeon_connector(connector); |
| 663 | |
| 664 | switch (connector->connector_type) { |
| 665 | case DRM_MODE_CONNECTOR_DVII: |
Alex Deucher | 705af9c | 2009-09-10 16:31:13 -0400 | [diff] [blame] | 666 | case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */ |
Alex Deucher | 9453d62 | 2011-01-24 22:25:48 -0500 | [diff] [blame] | 667 | if (drm_detect_monitor_audio(radeon_connector->edid) && radeon_audio) { |
Alex Deucher | d033af8 | 2010-08-20 01:09:22 -0400 | [diff] [blame] | 668 | /* fix me */ |
| 669 | if (ASIC_IS_DCE4(rdev)) |
| 670 | return ATOM_ENCODER_MODE_DVI; |
| 671 | else |
| 672 | return ATOM_ENCODER_MODE_HDMI; |
| 673 | } else if (radeon_connector->use_digital) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 674 | return ATOM_ENCODER_MODE_DVI; |
| 675 | else |
| 676 | return ATOM_ENCODER_MODE_CRT; |
| 677 | break; |
| 678 | case DRM_MODE_CONNECTOR_DVID: |
| 679 | case DRM_MODE_CONNECTOR_HDMIA: |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 680 | default: |
Alex Deucher | 9453d62 | 2011-01-24 22:25:48 -0500 | [diff] [blame] | 681 | if (drm_detect_monitor_audio(radeon_connector->edid) && radeon_audio) { |
Alex Deucher | d033af8 | 2010-08-20 01:09:22 -0400 | [diff] [blame] | 682 | /* fix me */ |
| 683 | if (ASIC_IS_DCE4(rdev)) |
| 684 | return ATOM_ENCODER_MODE_DVI; |
| 685 | else |
| 686 | return ATOM_ENCODER_MODE_HDMI; |
| 687 | } else |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 688 | return ATOM_ENCODER_MODE_DVI; |
| 689 | break; |
| 690 | case DRM_MODE_CONNECTOR_LVDS: |
| 691 | return ATOM_ENCODER_MODE_LVDS; |
| 692 | break; |
| 693 | case DRM_MODE_CONNECTOR_DisplayPort: |
Alex Deucher | 9ae4786 | 2010-02-01 19:06:06 -0500 | [diff] [blame] | 694 | dig_connector = radeon_connector->con_priv; |
| 695 | if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) || |
| 696 | (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) |
Alex Deucher | f92a8b6 | 2009-11-23 18:40:40 -0500 | [diff] [blame] | 697 | return ATOM_ENCODER_MODE_DP; |
Alex Deucher | 9453d62 | 2011-01-24 22:25:48 -0500 | [diff] [blame] | 698 | else if (drm_detect_monitor_audio(radeon_connector->edid) && radeon_audio) { |
Alex Deucher | d033af8 | 2010-08-20 01:09:22 -0400 | [diff] [blame] | 699 | /* fix me */ |
| 700 | if (ASIC_IS_DCE4(rdev)) |
| 701 | return ATOM_ENCODER_MODE_DVI; |
| 702 | else |
| 703 | return ATOM_ENCODER_MODE_HDMI; |
| 704 | } else |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 705 | return ATOM_ENCODER_MODE_DVI; |
| 706 | break; |
Alex Deucher | 3a5f4a2 | 2011-05-20 04:34:18 -0400 | [diff] [blame] | 707 | case DRM_MODE_CONNECTOR_eDP: |
| 708 | return ATOM_ENCODER_MODE_DP; |
Alex Deucher | a5899fc | 2010-01-07 14:19:47 -0500 | [diff] [blame] | 709 | case DRM_MODE_CONNECTOR_DVIA: |
| 710 | case DRM_MODE_CONNECTOR_VGA: |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 711 | return ATOM_ENCODER_MODE_CRT; |
| 712 | break; |
Alex Deucher | a5899fc | 2010-01-07 14:19:47 -0500 | [diff] [blame] | 713 | case DRM_MODE_CONNECTOR_Composite: |
| 714 | case DRM_MODE_CONNECTOR_SVIDEO: |
| 715 | case DRM_MODE_CONNECTOR_9PinDIN: |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 716 | /* fix me */ |
| 717 | return ATOM_ENCODER_MODE_TV; |
| 718 | /*return ATOM_ENCODER_MODE_CV;*/ |
| 719 | break; |
| 720 | } |
| 721 | } |
| 722 | |
Alex Deucher | 1a66c95 | 2009-11-20 19:40:13 -0500 | [diff] [blame] | 723 | /* |
| 724 | * DIG Encoder/Transmitter Setup |
| 725 | * |
| 726 | * DCE 3.0/3.1 |
| 727 | * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA. |
| 728 | * Supports up to 3 digital outputs |
| 729 | * - 2 DIG encoder blocks. |
| 730 | * DIG1 can drive UNIPHY link A or link B |
| 731 | * DIG2 can drive UNIPHY link B or LVTMA |
| 732 | * |
| 733 | * DCE 3.2 |
| 734 | * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B). |
| 735 | * Supports up to 5 digital outputs |
| 736 | * - 2 DIG encoder blocks. |
| 737 | * DIG1/2 can drive UNIPHY0/1/2 link A or link B |
| 738 | * |
Alex Deucher | a001182 | 2011-01-06 21:19:17 -0500 | [diff] [blame] | 739 | * DCE 4.0/5.0 |
Alex Deucher | 4e8c65a | 2010-11-22 17:56:23 -0500 | [diff] [blame] | 740 | * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B). |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 741 | * Supports up to 6 digital outputs |
| 742 | * - 6 DIG encoder blocks. |
| 743 | * - DIG to PHY mapping is hardcoded |
| 744 | * DIG1 drives UNIPHY0 link A, A+B |
| 745 | * DIG2 drives UNIPHY0 link B |
| 746 | * DIG3 drives UNIPHY1 link A, A+B |
| 747 | * DIG4 drives UNIPHY1 link B |
| 748 | * DIG5 drives UNIPHY2 link A, A+B |
| 749 | * DIG6 drives UNIPHY2 link B |
| 750 | * |
Alex Deucher | 4e8c65a | 2010-11-22 17:56:23 -0500 | [diff] [blame] | 751 | * DCE 4.1 |
| 752 | * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B). |
| 753 | * Supports up to 6 digital outputs |
| 754 | * - 2 DIG encoder blocks. |
| 755 | * DIG1/2 can drive UNIPHY0/1/2 link A or link B |
| 756 | * |
Alex Deucher | 1a66c95 | 2009-11-20 19:40:13 -0500 | [diff] [blame] | 757 | * Routing |
| 758 | * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links) |
| 759 | * Examples: |
| 760 | * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI |
| 761 | * crtc1 -> dig1 -> UNIPHY0 link B -> DP |
| 762 | * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS |
| 763 | * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI |
| 764 | */ |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 765 | |
| 766 | union dig_encoder_control { |
| 767 | DIG_ENCODER_CONTROL_PS_ALLOCATION v1; |
| 768 | DIG_ENCODER_CONTROL_PARAMETERS_V2 v2; |
| 769 | DIG_ENCODER_CONTROL_PARAMETERS_V3 v3; |
Alex Deucher | badbb57 | 2011-01-06 21:19:18 -0500 | [diff] [blame] | 770 | DIG_ENCODER_CONTROL_PARAMETERS_V4 v4; |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 771 | }; |
| 772 | |
| 773 | void |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 774 | atombios_dig_encoder_setup(struct drm_encoder *encoder, int action) |
| 775 | { |
| 776 | struct drm_device *dev = encoder->dev; |
| 777 | struct radeon_device *rdev = dev->dev_private; |
| 778 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
Alex Deucher | 9ae4786 | 2010-02-01 19:06:06 -0500 | [diff] [blame] | 779 | struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv; |
Alex Deucher | 4aab97e | 2010-08-12 18:58:48 -0400 | [diff] [blame] | 780 | struct drm_connector *connector = radeon_get_connector_for_encoder(encoder); |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 781 | union dig_encoder_control args; |
Alex Deucher | d9c9fe3 | 2010-03-29 17:39:44 -0400 | [diff] [blame] | 782 | int index = 0; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 783 | uint8_t frev, crev; |
Alex Deucher | 4aab97e | 2010-08-12 18:58:48 -0400 | [diff] [blame] | 784 | int dp_clock = 0; |
| 785 | int dp_lane_count = 0; |
Alex Deucher | badbb57 | 2011-01-06 21:19:18 -0500 | [diff] [blame] | 786 | int hpd_id = RADEON_HPD_NONE; |
Alex Deucher | df271be | 2011-05-20 04:34:15 -0400 | [diff] [blame] | 787 | int bpc = 8; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 788 | |
Alex Deucher | 4aab97e | 2010-08-12 18:58:48 -0400 | [diff] [blame] | 789 | if (connector) { |
| 790 | struct radeon_connector *radeon_connector = to_radeon_connector(connector); |
| 791 | struct radeon_connector_atom_dig *dig_connector = |
| 792 | radeon_connector->con_priv; |
| 793 | |
| 794 | dp_clock = dig_connector->dp_clock; |
| 795 | dp_lane_count = dig_connector->dp_lane_count; |
Alex Deucher | badbb57 | 2011-01-06 21:19:18 -0500 | [diff] [blame] | 796 | hpd_id = radeon_connector->hpd.hpd; |
Alex Deucher | df271be | 2011-05-20 04:34:15 -0400 | [diff] [blame] | 797 | bpc = connector->display_info.bpc; |
Alex Deucher | 4aab97e | 2010-08-12 18:58:48 -0400 | [diff] [blame] | 798 | } |
| 799 | |
| 800 | /* no dig encoder assigned */ |
| 801 | if (dig->dig_encoder == -1) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 802 | return; |
| 803 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 804 | memset(&args, 0, sizeof(args)); |
| 805 | |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 806 | if (ASIC_IS_DCE4(rdev)) |
| 807 | index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl); |
| 808 | else { |
| 809 | if (dig->dig_encoder) |
| 810 | index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl); |
| 811 | else |
| 812 | index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl); |
| 813 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 814 | |
Alex Deucher | a084e6e | 2010-03-18 01:04:01 -0400 | [diff] [blame] | 815 | if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev)) |
| 816 | return; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 817 | |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 818 | args.v1.ucAction = action; |
| 819 | args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10); |
| 820 | args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 821 | |
Alex Deucher | badbb57 | 2011-01-06 21:19:18 -0500 | [diff] [blame] | 822 | if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) || |
| 823 | (args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP_MST)) |
Alex Deucher | 4aab97e | 2010-08-12 18:58:48 -0400 | [diff] [blame] | 824 | args.v1.ucLaneNum = dp_lane_count; |
Alex Deucher | badbb57 | 2011-01-06 21:19:18 -0500 | [diff] [blame] | 825 | else if (radeon_encoder->pixel_clock > 165000) |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 826 | args.v1.ucLaneNum = 8; |
| 827 | else |
| 828 | args.v1.ucLaneNum = 4; |
| 829 | |
Alex Deucher | badbb57 | 2011-01-06 21:19:18 -0500 | [diff] [blame] | 830 | if (ASIC_IS_DCE5(rdev)) { |
| 831 | if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) || |
| 832 | (args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP_MST)) { |
| 833 | if (dp_clock == 270000) |
| 834 | args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ; |
| 835 | else if (dp_clock == 540000) |
| 836 | args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ; |
| 837 | } |
| 838 | args.v4.acConfig.ucDigSel = dig->dig_encoder; |
Alex Deucher | df271be | 2011-05-20 04:34:15 -0400 | [diff] [blame] | 839 | switch (bpc) { |
| 840 | case 0: |
| 841 | args.v4.ucBitPerColor = PANEL_BPC_UNDEFINE; |
| 842 | break; |
| 843 | case 6: |
| 844 | args.v4.ucBitPerColor = PANEL_6BIT_PER_COLOR; |
| 845 | break; |
| 846 | case 8: |
| 847 | default: |
| 848 | args.v4.ucBitPerColor = PANEL_8BIT_PER_COLOR; |
| 849 | break; |
| 850 | case 10: |
| 851 | args.v4.ucBitPerColor = PANEL_10BIT_PER_COLOR; |
| 852 | break; |
| 853 | case 12: |
| 854 | args.v4.ucBitPerColor = PANEL_12BIT_PER_COLOR; |
| 855 | break; |
| 856 | case 16: |
| 857 | args.v4.ucBitPerColor = PANEL_16BIT_PER_COLOR; |
| 858 | break; |
| 859 | } |
Alex Deucher | badbb57 | 2011-01-06 21:19:18 -0500 | [diff] [blame] | 860 | if (hpd_id == RADEON_HPD_NONE) |
| 861 | args.v4.ucHPD_ID = 0; |
| 862 | else |
| 863 | args.v4.ucHPD_ID = hpd_id + 1; |
| 864 | } else if (ASIC_IS_DCE4(rdev)) { |
| 865 | if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) && (dp_clock == 270000)) |
| 866 | args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ; |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 867 | args.v3.acConfig.ucDigSel = dig->dig_encoder; |
Alex Deucher | df271be | 2011-05-20 04:34:15 -0400 | [diff] [blame] | 868 | switch (bpc) { |
| 869 | case 0: |
| 870 | args.v3.ucBitPerColor = PANEL_BPC_UNDEFINE; |
| 871 | break; |
| 872 | case 6: |
| 873 | args.v3.ucBitPerColor = PANEL_6BIT_PER_COLOR; |
| 874 | break; |
| 875 | case 8: |
| 876 | default: |
| 877 | args.v3.ucBitPerColor = PANEL_8BIT_PER_COLOR; |
| 878 | break; |
| 879 | case 10: |
| 880 | args.v3.ucBitPerColor = PANEL_10BIT_PER_COLOR; |
| 881 | break; |
| 882 | case 12: |
| 883 | args.v3.ucBitPerColor = PANEL_12BIT_PER_COLOR; |
| 884 | break; |
| 885 | case 16: |
| 886 | args.v3.ucBitPerColor = PANEL_16BIT_PER_COLOR; |
| 887 | break; |
| 888 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 889 | } else { |
Alex Deucher | badbb57 | 2011-01-06 21:19:18 -0500 | [diff] [blame] | 890 | if ((args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) && (dp_clock == 270000)) |
| 891 | args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 892 | switch (radeon_encoder->encoder_id) { |
| 893 | case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 894 | args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 895 | break; |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 896 | case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1: |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 897 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA: |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 898 | args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2; |
| 899 | break; |
| 900 | case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2: |
| 901 | args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 902 | break; |
| 903 | } |
Alex Deucher | 5137ee9 | 2010-08-12 18:58:47 -0400 | [diff] [blame] | 904 | if (dig->linkb) |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 905 | args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB; |
| 906 | else |
| 907 | args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 908 | } |
| 909 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 910 | atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); |
| 911 | |
| 912 | } |
| 913 | |
| 914 | union dig_transmitter_control { |
| 915 | DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1; |
| 916 | DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2; |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 917 | DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3; |
Alex Deucher | a001182 | 2011-01-06 21:19:17 -0500 | [diff] [blame] | 918 | DIG_TRANSMITTER_CONTROL_PARAMETERS_V4 v4; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 919 | }; |
| 920 | |
Alex Deucher | 5801ead | 2009-11-24 13:32:59 -0500 | [diff] [blame] | 921 | void |
Alex Deucher | 1a66c95 | 2009-11-20 19:40:13 -0500 | [diff] [blame] | 922 | atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 923 | { |
| 924 | struct drm_device *dev = encoder->dev; |
| 925 | struct radeon_device *rdev = dev->dev_private; |
| 926 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
Alex Deucher | 9ae4786 | 2010-02-01 19:06:06 -0500 | [diff] [blame] | 927 | struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv; |
Alex Deucher | 4aab97e | 2010-08-12 18:58:48 -0400 | [diff] [blame] | 928 | struct drm_connector *connector = radeon_get_connector_for_encoder(encoder); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 929 | union dig_transmitter_control args; |
Alex Deucher | d9c9fe3 | 2010-03-29 17:39:44 -0400 | [diff] [blame] | 930 | int index = 0; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 931 | uint8_t frev, crev; |
Alex Deucher | f92a8b6 | 2009-11-23 18:40:40 -0500 | [diff] [blame] | 932 | bool is_dp = false; |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 933 | int pll_id = 0; |
Alex Deucher | 4aab97e | 2010-08-12 18:58:48 -0400 | [diff] [blame] | 934 | int dp_clock = 0; |
| 935 | int dp_lane_count = 0; |
| 936 | int connector_object_id = 0; |
| 937 | int igp_lane_info = 0; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 938 | |
Alex Deucher | 4aab97e | 2010-08-12 18:58:48 -0400 | [diff] [blame] | 939 | if (connector) { |
| 940 | struct radeon_connector *radeon_connector = to_radeon_connector(connector); |
| 941 | struct radeon_connector_atom_dig *dig_connector = |
| 942 | radeon_connector->con_priv; |
| 943 | |
| 944 | dp_clock = dig_connector->dp_clock; |
| 945 | dp_lane_count = dig_connector->dp_lane_count; |
| 946 | connector_object_id = |
| 947 | (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT; |
| 948 | igp_lane_info = dig_connector->igp_lane_info; |
| 949 | } |
| 950 | |
| 951 | /* no dig encoder assigned */ |
| 952 | if (dig->dig_encoder == -1) |
Alex Deucher | 9ae4786 | 2010-02-01 19:06:06 -0500 | [diff] [blame] | 953 | return; |
| 954 | |
Alex Deucher | f92a8b6 | 2009-11-23 18:40:40 -0500 | [diff] [blame] | 955 | if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) |
| 956 | is_dp = true; |
| 957 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 958 | memset(&args, 0, sizeof(args)); |
| 959 | |
Alex Deucher | 4aab97e | 2010-08-12 18:58:48 -0400 | [diff] [blame] | 960 | switch (radeon_encoder->encoder_id) { |
Alex Deucher | 99999aa | 2010-11-16 12:09:41 -0500 | [diff] [blame] | 961 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1: |
| 962 | index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl); |
| 963 | break; |
Alex Deucher | 4aab97e | 2010-08-12 18:58:48 -0400 | [diff] [blame] | 964 | case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: |
| 965 | case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1: |
| 966 | case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2: |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 967 | index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl); |
Alex Deucher | 4aab97e | 2010-08-12 18:58:48 -0400 | [diff] [blame] | 968 | break; |
| 969 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA: |
| 970 | index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl); |
| 971 | break; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 972 | } |
| 973 | |
Alex Deucher | a084e6e | 2010-03-18 01:04:01 -0400 | [diff] [blame] | 974 | if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev)) |
| 975 | return; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 976 | |
| 977 | args.v1.ucAction = action; |
Alex Deucher | f95a9f0 | 2009-11-05 02:21:06 -0500 | [diff] [blame] | 978 | if (action == ATOM_TRANSMITTER_ACTION_INIT) { |
Cédric Cano | 4589433 | 2011-02-11 19:45:37 -0500 | [diff] [blame] | 979 | args.v1.usInitInfo = cpu_to_le16(connector_object_id); |
Alex Deucher | 1a66c95 | 2009-11-20 19:40:13 -0500 | [diff] [blame] | 980 | } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) { |
| 981 | args.v1.asMode.ucLaneSel = lane_num; |
| 982 | args.v1.asMode.ucLaneSet = lane_set; |
Alex Deucher | f95a9f0 | 2009-11-05 02:21:06 -0500 | [diff] [blame] | 983 | } else { |
Alex Deucher | f92a8b6 | 2009-11-23 18:40:40 -0500 | [diff] [blame] | 984 | if (is_dp) |
| 985 | args.v1.usPixelClock = |
Alex Deucher | 4aab97e | 2010-08-12 18:58:48 -0400 | [diff] [blame] | 986 | cpu_to_le16(dp_clock / 10); |
Alex Deucher | f92a8b6 | 2009-11-23 18:40:40 -0500 | [diff] [blame] | 987 | else if (radeon_encoder->pixel_clock > 165000) |
Alex Deucher | f95a9f0 | 2009-11-05 02:21:06 -0500 | [diff] [blame] | 988 | args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10); |
| 989 | else |
| 990 | args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10); |
| 991 | } |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 992 | if (ASIC_IS_DCE4(rdev)) { |
| 993 | if (is_dp) |
Alex Deucher | 4aab97e | 2010-08-12 18:58:48 -0400 | [diff] [blame] | 994 | args.v3.ucLaneNum = dp_lane_count; |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 995 | else if (radeon_encoder->pixel_clock > 165000) |
| 996 | args.v3.ucLaneNum = 8; |
| 997 | else |
| 998 | args.v3.ucLaneNum = 4; |
| 999 | |
Alex Deucher | 96b3bef | 2011-05-20 04:34:14 -0400 | [diff] [blame] | 1000 | if (dig->linkb) |
Alex Deucher | b61c99d | 2010-12-16 18:40:29 -0500 | [diff] [blame] | 1001 | args.v3.acConfig.ucLinkSel = 1; |
Alex Deucher | 96b3bef | 2011-05-20 04:34:14 -0400 | [diff] [blame] | 1002 | if (dig->dig_encoder & 1) |
Alex Deucher | b61c99d | 2010-12-16 18:40:29 -0500 | [diff] [blame] | 1003 | args.v3.acConfig.ucEncoderSel = 1; |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 1004 | |
| 1005 | /* Select the PLL for the PHY |
| 1006 | * DP PHY should be clocked from external src if there is |
| 1007 | * one. |
| 1008 | */ |
| 1009 | if (encoder->crtc) { |
| 1010 | struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc); |
| 1011 | pll_id = radeon_crtc->pll_id; |
| 1012 | } |
Alex Deucher | a001182 | 2011-01-06 21:19:17 -0500 | [diff] [blame] | 1013 | |
| 1014 | if (ASIC_IS_DCE5(rdev)) { |
Alex Deucher | 86a94de | 2011-05-20 04:34:17 -0400 | [diff] [blame] | 1015 | /* On DCE5 DCPLL usually generates the DP ref clock */ |
| 1016 | if (is_dp) { |
| 1017 | if (rdev->clock.dp_extclk) |
| 1018 | args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_EXTCLK; |
| 1019 | else |
| 1020 | args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_DCPLL; |
| 1021 | } else |
Alex Deucher | a001182 | 2011-01-06 21:19:17 -0500 | [diff] [blame] | 1022 | args.v4.acConfig.ucRefClkSource = pll_id; |
| 1023 | } else { |
Alex Deucher | 86a94de | 2011-05-20 04:34:17 -0400 | [diff] [blame] | 1024 | /* On DCE4, if there is an external clock, it generates the DP ref clock */ |
Alex Deucher | a001182 | 2011-01-06 21:19:17 -0500 | [diff] [blame] | 1025 | if (is_dp && rdev->clock.dp_extclk) |
| 1026 | args.v3.acConfig.ucRefClkSource = 2; /* external src */ |
| 1027 | else |
| 1028 | args.v3.acConfig.ucRefClkSource = pll_id; |
| 1029 | } |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 1030 | |
| 1031 | switch (radeon_encoder->encoder_id) { |
| 1032 | case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: |
| 1033 | args.v3.acConfig.ucTransmitterSel = 0; |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 1034 | break; |
| 1035 | case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1: |
| 1036 | args.v3.acConfig.ucTransmitterSel = 1; |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 1037 | break; |
| 1038 | case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2: |
| 1039 | args.v3.acConfig.ucTransmitterSel = 2; |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 1040 | break; |
| 1041 | } |
| 1042 | |
| 1043 | if (is_dp) |
| 1044 | args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */ |
| 1045 | else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) { |
| 1046 | if (dig->coherent_mode) |
| 1047 | args.v3.acConfig.fCoherentMode = 1; |
Alex Deucher | b317a9ce | 2010-04-15 16:54:38 -0400 | [diff] [blame] | 1048 | if (radeon_encoder->pixel_clock > 165000) |
| 1049 | args.v3.acConfig.fDualLinkConnector = 1; |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 1050 | } |
| 1051 | } else if (ASIC_IS_DCE32(rdev)) { |
Alex Deucher | d9c9fe3 | 2010-03-29 17:39:44 -0400 | [diff] [blame] | 1052 | args.v2.acConfig.ucEncoderSel = dig->dig_encoder; |
Alex Deucher | 5137ee9 | 2010-08-12 18:58:47 -0400 | [diff] [blame] | 1053 | if (dig->linkb) |
Alex Deucher | 1a66c95 | 2009-11-20 19:40:13 -0500 | [diff] [blame] | 1054 | args.v2.acConfig.ucLinkSel = 1; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1055 | |
| 1056 | switch (radeon_encoder->encoder_id) { |
| 1057 | case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: |
| 1058 | args.v2.acConfig.ucTransmitterSel = 0; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1059 | break; |
| 1060 | case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1: |
| 1061 | args.v2.acConfig.ucTransmitterSel = 1; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1062 | break; |
| 1063 | case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2: |
| 1064 | args.v2.acConfig.ucTransmitterSel = 2; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1065 | break; |
| 1066 | } |
| 1067 | |
Alex Deucher | f92a8b6 | 2009-11-23 18:40:40 -0500 | [diff] [blame] | 1068 | if (is_dp) |
| 1069 | args.v2.acConfig.fCoherentMode = 1; |
| 1070 | else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1071 | if (dig->coherent_mode) |
| 1072 | args.v2.acConfig.fCoherentMode = 1; |
Alex Deucher | b317a9ce | 2010-04-15 16:54:38 -0400 | [diff] [blame] | 1073 | if (radeon_encoder->pixel_clock > 165000) |
| 1074 | args.v2.acConfig.fDualLinkConnector = 1; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1075 | } |
| 1076 | } else { |
| 1077 | args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1078 | |
Dave Airlie | f28cf33 | 2010-01-28 17:15:25 +1000 | [diff] [blame] | 1079 | if (dig->dig_encoder) |
| 1080 | args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER; |
| 1081 | else |
| 1082 | args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER; |
| 1083 | |
Alex Deucher | d9c9fe3 | 2010-03-29 17:39:44 -0400 | [diff] [blame] | 1084 | if ((rdev->flags & RADEON_IS_IGP) && |
| 1085 | (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) { |
| 1086 | if (is_dp || (radeon_encoder->pixel_clock <= 165000)) { |
Alex Deucher | 4aab97e | 2010-08-12 18:58:48 -0400 | [diff] [blame] | 1087 | if (igp_lane_info & 0x1) |
Alex Deucher | d9c9fe3 | 2010-03-29 17:39:44 -0400 | [diff] [blame] | 1088 | args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3; |
Alex Deucher | 4aab97e | 2010-08-12 18:58:48 -0400 | [diff] [blame] | 1089 | else if (igp_lane_info & 0x2) |
Alex Deucher | d9c9fe3 | 2010-03-29 17:39:44 -0400 | [diff] [blame] | 1090 | args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7; |
Alex Deucher | 4aab97e | 2010-08-12 18:58:48 -0400 | [diff] [blame] | 1091 | else if (igp_lane_info & 0x4) |
Alex Deucher | d9c9fe3 | 2010-03-29 17:39:44 -0400 | [diff] [blame] | 1092 | args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11; |
Alex Deucher | 4aab97e | 2010-08-12 18:58:48 -0400 | [diff] [blame] | 1093 | else if (igp_lane_info & 0x8) |
Alex Deucher | d9c9fe3 | 2010-03-29 17:39:44 -0400 | [diff] [blame] | 1094 | args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15; |
| 1095 | } else { |
Alex Deucher | 4aab97e | 2010-08-12 18:58:48 -0400 | [diff] [blame] | 1096 | if (igp_lane_info & 0x3) |
Alex Deucher | d9c9fe3 | 2010-03-29 17:39:44 -0400 | [diff] [blame] | 1097 | args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7; |
Alex Deucher | 4aab97e | 2010-08-12 18:58:48 -0400 | [diff] [blame] | 1098 | else if (igp_lane_info & 0xc) |
Alex Deucher | d9c9fe3 | 2010-03-29 17:39:44 -0400 | [diff] [blame] | 1099 | args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1100 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1101 | } |
| 1102 | |
Alex Deucher | 5137ee9 | 2010-08-12 18:58:47 -0400 | [diff] [blame] | 1103 | if (dig->linkb) |
Alex Deucher | 1a66c95 | 2009-11-20 19:40:13 -0500 | [diff] [blame] | 1104 | args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB; |
| 1105 | else |
| 1106 | args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA; |
| 1107 | |
Alex Deucher | f92a8b6 | 2009-11-23 18:40:40 -0500 | [diff] [blame] | 1108 | if (is_dp) |
| 1109 | args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT; |
| 1110 | else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1111 | if (dig->coherent_mode) |
| 1112 | args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT; |
Alex Deucher | d9c9fe3 | 2010-03-29 17:39:44 -0400 | [diff] [blame] | 1113 | if (radeon_encoder->pixel_clock > 165000) |
| 1114 | args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1115 | } |
| 1116 | } |
| 1117 | |
| 1118 | atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1119 | } |
| 1120 | |
Alex Deucher | 2dafb74 | 2011-05-20 04:34:19 -0400 | [diff] [blame] | 1121 | bool |
Alex Deucher | 8b83485 | 2010-11-17 02:54:42 -0500 | [diff] [blame] | 1122 | atombios_set_edp_panel_power(struct drm_connector *connector, int action) |
| 1123 | { |
| 1124 | struct radeon_connector *radeon_connector = to_radeon_connector(connector); |
| 1125 | struct drm_device *dev = radeon_connector->base.dev; |
| 1126 | struct radeon_device *rdev = dev->dev_private; |
| 1127 | union dig_transmitter_control args; |
| 1128 | int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl); |
| 1129 | uint8_t frev, crev; |
| 1130 | |
| 1131 | if (connector->connector_type != DRM_MODE_CONNECTOR_eDP) |
Alex Deucher | 2dafb74 | 2011-05-20 04:34:19 -0400 | [diff] [blame] | 1132 | goto done; |
Alex Deucher | 8b83485 | 2010-11-17 02:54:42 -0500 | [diff] [blame] | 1133 | |
| 1134 | if (!ASIC_IS_DCE4(rdev)) |
Alex Deucher | 2dafb74 | 2011-05-20 04:34:19 -0400 | [diff] [blame] | 1135 | goto done; |
Alex Deucher | 8b83485 | 2010-11-17 02:54:42 -0500 | [diff] [blame] | 1136 | |
Stefan Weil | e468e00 | 2011-01-28 23:35:18 +0100 | [diff] [blame] | 1137 | if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) && |
Alex Deucher | 8b83485 | 2010-11-17 02:54:42 -0500 | [diff] [blame] | 1138 | (action != ATOM_TRANSMITTER_ACTION_POWER_OFF)) |
Alex Deucher | 2dafb74 | 2011-05-20 04:34:19 -0400 | [diff] [blame] | 1139 | goto done; |
Alex Deucher | 8b83485 | 2010-11-17 02:54:42 -0500 | [diff] [blame] | 1140 | |
| 1141 | if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev)) |
Alex Deucher | 2dafb74 | 2011-05-20 04:34:19 -0400 | [diff] [blame] | 1142 | goto done; |
Alex Deucher | 8b83485 | 2010-11-17 02:54:42 -0500 | [diff] [blame] | 1143 | |
| 1144 | memset(&args, 0, sizeof(args)); |
| 1145 | |
| 1146 | args.v1.ucAction = action; |
| 1147 | |
| 1148 | atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); |
Alex Deucher | 2dafb74 | 2011-05-20 04:34:19 -0400 | [diff] [blame] | 1149 | |
| 1150 | /* wait for the panel to power up */ |
| 1151 | if (action == ATOM_TRANSMITTER_ACTION_POWER_ON) { |
| 1152 | int i; |
| 1153 | |
| 1154 | for (i = 0; i < 300; i++) { |
| 1155 | if (radeon_hpd_sense(rdev, radeon_connector->hpd.hpd)) |
| 1156 | return true; |
| 1157 | mdelay(1); |
| 1158 | } |
| 1159 | return false; |
| 1160 | } |
| 1161 | done: |
| 1162 | return true; |
Alex Deucher | 8b83485 | 2010-11-17 02:54:42 -0500 | [diff] [blame] | 1163 | } |
| 1164 | |
Alex Deucher | 3e4b998 | 2010-11-16 12:09:42 -0500 | [diff] [blame] | 1165 | union external_encoder_control { |
| 1166 | EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1; |
Alex Deucher | bf982eb | 2010-11-22 17:56:24 -0500 | [diff] [blame] | 1167 | EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3; |
Alex Deucher | 3e4b998 | 2010-11-16 12:09:42 -0500 | [diff] [blame] | 1168 | }; |
| 1169 | |
| 1170 | static void |
| 1171 | atombios_external_encoder_setup(struct drm_encoder *encoder, |
| 1172 | struct drm_encoder *ext_encoder, |
| 1173 | int action) |
| 1174 | { |
| 1175 | struct drm_device *dev = encoder->dev; |
| 1176 | struct radeon_device *rdev = dev->dev_private; |
| 1177 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
Alex Deucher | bf982eb | 2010-11-22 17:56:24 -0500 | [diff] [blame] | 1178 | struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder); |
Alex Deucher | 3e4b998 | 2010-11-16 12:09:42 -0500 | [diff] [blame] | 1179 | union external_encoder_control args; |
| 1180 | struct drm_connector *connector = radeon_get_connector_for_encoder(encoder); |
| 1181 | int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl); |
| 1182 | u8 frev, crev; |
| 1183 | int dp_clock = 0; |
| 1184 | int dp_lane_count = 0; |
| 1185 | int connector_object_id = 0; |
Alex Deucher | bf982eb | 2010-11-22 17:56:24 -0500 | [diff] [blame] | 1186 | u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT; |
Alex Deucher | df271be | 2011-05-20 04:34:15 -0400 | [diff] [blame] | 1187 | int bpc = 8; |
Alex Deucher | 3e4b998 | 2010-11-16 12:09:42 -0500 | [diff] [blame] | 1188 | |
| 1189 | if (connector) { |
| 1190 | struct radeon_connector *radeon_connector = to_radeon_connector(connector); |
| 1191 | struct radeon_connector_atom_dig *dig_connector = |
| 1192 | radeon_connector->con_priv; |
| 1193 | |
| 1194 | dp_clock = dig_connector->dp_clock; |
| 1195 | dp_lane_count = dig_connector->dp_lane_count; |
| 1196 | connector_object_id = |
| 1197 | (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT; |
Alex Deucher | df271be | 2011-05-20 04:34:15 -0400 | [diff] [blame] | 1198 | bpc = connector->display_info.bpc; |
Alex Deucher | 3e4b998 | 2010-11-16 12:09:42 -0500 | [diff] [blame] | 1199 | } |
| 1200 | |
| 1201 | memset(&args, 0, sizeof(args)); |
| 1202 | |
| 1203 | if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev)) |
| 1204 | return; |
| 1205 | |
| 1206 | switch (frev) { |
| 1207 | case 1: |
| 1208 | /* no params on frev 1 */ |
| 1209 | break; |
| 1210 | case 2: |
| 1211 | switch (crev) { |
| 1212 | case 1: |
| 1213 | case 2: |
| 1214 | args.v1.sDigEncoder.ucAction = action; |
| 1215 | args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10); |
| 1216 | args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder); |
| 1217 | |
| 1218 | if (args.v1.sDigEncoder.ucEncoderMode == ATOM_ENCODER_MODE_DP) { |
| 1219 | if (dp_clock == 270000) |
| 1220 | args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ; |
| 1221 | args.v1.sDigEncoder.ucLaneNum = dp_lane_count; |
| 1222 | } else if (radeon_encoder->pixel_clock > 165000) |
| 1223 | args.v1.sDigEncoder.ucLaneNum = 8; |
| 1224 | else |
| 1225 | args.v1.sDigEncoder.ucLaneNum = 4; |
| 1226 | break; |
Alex Deucher | bf982eb | 2010-11-22 17:56:24 -0500 | [diff] [blame] | 1227 | case 3: |
| 1228 | args.v3.sExtEncoder.ucAction = action; |
| 1229 | if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT) |
Cédric Cano | 4589433 | 2011-02-11 19:45:37 -0500 | [diff] [blame] | 1230 | args.v3.sExtEncoder.usConnectorId = cpu_to_le16(connector_object_id); |
Alex Deucher | bf982eb | 2010-11-22 17:56:24 -0500 | [diff] [blame] | 1231 | else |
| 1232 | args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10); |
| 1233 | args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder); |
| 1234 | |
| 1235 | if (args.v3.sExtEncoder.ucEncoderMode == ATOM_ENCODER_MODE_DP) { |
| 1236 | if (dp_clock == 270000) |
| 1237 | args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ; |
| 1238 | else if (dp_clock == 540000) |
| 1239 | args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ; |
| 1240 | args.v3.sExtEncoder.ucLaneNum = dp_lane_count; |
| 1241 | } else if (radeon_encoder->pixel_clock > 165000) |
| 1242 | args.v3.sExtEncoder.ucLaneNum = 8; |
| 1243 | else |
| 1244 | args.v3.sExtEncoder.ucLaneNum = 4; |
| 1245 | switch (ext_enum) { |
| 1246 | case GRAPH_OBJECT_ENUM_ID1: |
| 1247 | args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1; |
| 1248 | break; |
| 1249 | case GRAPH_OBJECT_ENUM_ID2: |
| 1250 | args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2; |
| 1251 | break; |
| 1252 | case GRAPH_OBJECT_ENUM_ID3: |
| 1253 | args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3; |
| 1254 | break; |
| 1255 | } |
Alex Deucher | df271be | 2011-05-20 04:34:15 -0400 | [diff] [blame] | 1256 | switch (bpc) { |
| 1257 | case 0: |
| 1258 | args.v3.sExtEncoder.ucBitPerColor = PANEL_BPC_UNDEFINE; |
| 1259 | break; |
| 1260 | case 6: |
| 1261 | args.v3.sExtEncoder.ucBitPerColor = PANEL_6BIT_PER_COLOR; |
| 1262 | break; |
| 1263 | case 8: |
| 1264 | default: |
| 1265 | args.v3.sExtEncoder.ucBitPerColor = PANEL_8BIT_PER_COLOR; |
| 1266 | break; |
| 1267 | case 10: |
| 1268 | args.v3.sExtEncoder.ucBitPerColor = PANEL_10BIT_PER_COLOR; |
| 1269 | break; |
| 1270 | case 12: |
| 1271 | args.v3.sExtEncoder.ucBitPerColor = PANEL_12BIT_PER_COLOR; |
| 1272 | break; |
| 1273 | case 16: |
| 1274 | args.v3.sExtEncoder.ucBitPerColor = PANEL_16BIT_PER_COLOR; |
| 1275 | break; |
| 1276 | } |
Alex Deucher | bf982eb | 2010-11-22 17:56:24 -0500 | [diff] [blame] | 1277 | break; |
Alex Deucher | 3e4b998 | 2010-11-16 12:09:42 -0500 | [diff] [blame] | 1278 | default: |
| 1279 | DRM_ERROR("Unknown table version: %d, %d\n", frev, crev); |
| 1280 | return; |
| 1281 | } |
| 1282 | break; |
| 1283 | default: |
| 1284 | DRM_ERROR("Unknown table version: %d, %d\n", frev, crev); |
| 1285 | return; |
| 1286 | } |
| 1287 | atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); |
| 1288 | } |
| 1289 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1290 | static void |
| 1291 | atombios_yuv_setup(struct drm_encoder *encoder, bool enable) |
| 1292 | { |
| 1293 | struct drm_device *dev = encoder->dev; |
| 1294 | struct radeon_device *rdev = dev->dev_private; |
| 1295 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
| 1296 | struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc); |
| 1297 | ENABLE_YUV_PS_ALLOCATION args; |
| 1298 | int index = GetIndexIntoMasterTable(COMMAND, EnableYUV); |
| 1299 | uint32_t temp, reg; |
| 1300 | |
| 1301 | memset(&args, 0, sizeof(args)); |
| 1302 | |
| 1303 | if (rdev->family >= CHIP_R600) |
| 1304 | reg = R600_BIOS_3_SCRATCH; |
| 1305 | else |
| 1306 | reg = RADEON_BIOS_3_SCRATCH; |
| 1307 | |
| 1308 | /* XXX: fix up scratch reg handling */ |
| 1309 | temp = RREG32(reg); |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 1310 | if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1311 | WREG32(reg, (ATOM_S3_TV1_ACTIVE | |
| 1312 | (radeon_crtc->crtc_id << 18))); |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 1313 | else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT)) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1314 | WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24))); |
| 1315 | else |
| 1316 | WREG32(reg, 0); |
| 1317 | |
| 1318 | if (enable) |
| 1319 | args.ucEnable = ATOM_ENABLE; |
| 1320 | args.ucCRTC = radeon_crtc->crtc_id; |
| 1321 | |
| 1322 | atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); |
| 1323 | |
| 1324 | WREG32(reg, temp); |
| 1325 | } |
| 1326 | |
| 1327 | static void |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1328 | radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode) |
| 1329 | { |
| 1330 | struct drm_device *dev = encoder->dev; |
| 1331 | struct radeon_device *rdev = dev->dev_private; |
| 1332 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
Alex Deucher | 3e4b998 | 2010-11-16 12:09:42 -0500 | [diff] [blame] | 1333 | struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1334 | DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args; |
| 1335 | int index = 0; |
| 1336 | bool is_dig = false; |
Alex Deucher | 69c7452 | 2011-01-06 21:19:19 -0500 | [diff] [blame] | 1337 | bool is_dce5_dac = false; |
Alex Deucher | d07f4e8 | 2011-01-06 21:19:20 -0500 | [diff] [blame] | 1338 | bool is_dce5_dvo = false; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1339 | |
| 1340 | memset(&args, 0, sizeof(args)); |
| 1341 | |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 1342 | DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n", |
Dave Airlie | f641e51 | 2009-09-08 11:17:38 +1000 | [diff] [blame] | 1343 | radeon_encoder->encoder_id, mode, radeon_encoder->devices, |
| 1344 | radeon_encoder->active_device); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1345 | switch (radeon_encoder->encoder_id) { |
| 1346 | case ENCODER_OBJECT_ID_INTERNAL_TMDS1: |
| 1347 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1: |
| 1348 | index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl); |
| 1349 | break; |
| 1350 | case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: |
| 1351 | case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1: |
| 1352 | case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2: |
| 1353 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA: |
| 1354 | is_dig = true; |
| 1355 | break; |
| 1356 | case ENCODER_OBJECT_ID_INTERNAL_DVO1: |
| 1357 | case ENCODER_OBJECT_ID_INTERNAL_DDI: |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1358 | index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl); |
| 1359 | break; |
Alex Deucher | 99999aa | 2010-11-16 12:09:41 -0500 | [diff] [blame] | 1360 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1: |
Alex Deucher | d07f4e8 | 2011-01-06 21:19:20 -0500 | [diff] [blame] | 1361 | if (ASIC_IS_DCE5(rdev)) |
| 1362 | is_dce5_dvo = true; |
| 1363 | else if (ASIC_IS_DCE3(rdev)) |
Alex Deucher | 99999aa | 2010-11-16 12:09:41 -0500 | [diff] [blame] | 1364 | is_dig = true; |
| 1365 | else |
| 1366 | index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl); |
| 1367 | break; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1368 | case ENCODER_OBJECT_ID_INTERNAL_LVDS: |
| 1369 | index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl); |
| 1370 | break; |
| 1371 | case ENCODER_OBJECT_ID_INTERNAL_LVTM1: |
| 1372 | if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) |
| 1373 | index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl); |
| 1374 | else |
| 1375 | index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl); |
| 1376 | break; |
| 1377 | case ENCODER_OBJECT_ID_INTERNAL_DAC1: |
| 1378 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1: |
Alex Deucher | 69c7452 | 2011-01-06 21:19:19 -0500 | [diff] [blame] | 1379 | if (ASIC_IS_DCE5(rdev)) |
| 1380 | is_dce5_dac = true; |
| 1381 | else { |
| 1382 | if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) |
| 1383 | index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl); |
| 1384 | else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT)) |
| 1385 | index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl); |
| 1386 | else |
| 1387 | index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl); |
| 1388 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1389 | break; |
| 1390 | case ENCODER_OBJECT_ID_INTERNAL_DAC2: |
| 1391 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2: |
Alex Deucher | 8c2a6d7 | 2009-10-14 02:00:42 -0400 | [diff] [blame] | 1392 | if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1393 | index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl); |
Alex Deucher | 8c2a6d7 | 2009-10-14 02:00:42 -0400 | [diff] [blame] | 1394 | else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT)) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1395 | index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl); |
| 1396 | else |
| 1397 | index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl); |
| 1398 | break; |
| 1399 | } |
| 1400 | |
| 1401 | if (is_dig) { |
| 1402 | switch (mode) { |
| 1403 | case DRM_MODE_DPMS_ON: |
Alex Deucher | e13b2ac | 2010-08-12 18:58:46 -0400 | [diff] [blame] | 1404 | atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0); |
Alex Deucher | fb668c2 | 2010-03-31 14:42:11 -0400 | [diff] [blame] | 1405 | if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) { |
Dave Airlie | 58682f1 | 2009-11-26 08:56:35 +1000 | [diff] [blame] | 1406 | struct drm_connector *connector = radeon_get_connector_for_encoder(encoder); |
Alex Deucher | fb668c2 | 2010-03-31 14:42:11 -0400 | [diff] [blame] | 1407 | |
Alex Deucher | 8b83485 | 2010-11-17 02:54:42 -0500 | [diff] [blame] | 1408 | if (connector && |
| 1409 | (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) { |
| 1410 | struct radeon_connector *radeon_connector = to_radeon_connector(connector); |
| 1411 | struct radeon_connector_atom_dig *radeon_dig_connector = |
| 1412 | radeon_connector->con_priv; |
| 1413 | atombios_set_edp_panel_power(connector, |
| 1414 | ATOM_TRANSMITTER_ACTION_POWER_ON); |
| 1415 | radeon_dig_connector->edp_on = true; |
| 1416 | } |
Dave Airlie | 58682f1 | 2009-11-26 08:56:35 +1000 | [diff] [blame] | 1417 | dp_link_train(encoder, connector); |
Alex Deucher | fb668c2 | 2010-03-31 14:42:11 -0400 | [diff] [blame] | 1418 | if (ASIC_IS_DCE4(rdev)) |
| 1419 | atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON); |
Dave Airlie | 58682f1 | 2009-11-26 08:56:35 +1000 | [diff] [blame] | 1420 | } |
Alex Deucher | ba251bd | 2010-11-16 12:09:39 -0500 | [diff] [blame] | 1421 | if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) |
| 1422 | atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1423 | break; |
| 1424 | case DRM_MODE_DPMS_STANDBY: |
| 1425 | case DRM_MODE_DPMS_SUSPEND: |
| 1426 | case DRM_MODE_DPMS_OFF: |
Alex Deucher | e13b2ac | 2010-08-12 18:58:46 -0400 | [diff] [blame] | 1427 | atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0); |
Alex Deucher | fb668c2 | 2010-03-31 14:42:11 -0400 | [diff] [blame] | 1428 | if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) { |
Alex Deucher | 8b83485 | 2010-11-17 02:54:42 -0500 | [diff] [blame] | 1429 | struct drm_connector *connector = radeon_get_connector_for_encoder(encoder); |
| 1430 | |
Alex Deucher | fb668c2 | 2010-03-31 14:42:11 -0400 | [diff] [blame] | 1431 | if (ASIC_IS_DCE4(rdev)) |
| 1432 | atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF); |
Alex Deucher | 8b83485 | 2010-11-17 02:54:42 -0500 | [diff] [blame] | 1433 | if (connector && |
| 1434 | (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) { |
| 1435 | struct radeon_connector *radeon_connector = to_radeon_connector(connector); |
| 1436 | struct radeon_connector_atom_dig *radeon_dig_connector = |
| 1437 | radeon_connector->con_priv; |
| 1438 | atombios_set_edp_panel_power(connector, |
| 1439 | ATOM_TRANSMITTER_ACTION_POWER_OFF); |
| 1440 | radeon_dig_connector->edp_on = false; |
| 1441 | } |
Alex Deucher | fb668c2 | 2010-03-31 14:42:11 -0400 | [diff] [blame] | 1442 | } |
Alex Deucher | ba251bd | 2010-11-16 12:09:39 -0500 | [diff] [blame] | 1443 | if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) |
| 1444 | atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1445 | break; |
| 1446 | } |
Alex Deucher | 69c7452 | 2011-01-06 21:19:19 -0500 | [diff] [blame] | 1447 | } else if (is_dce5_dac) { |
| 1448 | switch (mode) { |
| 1449 | case DRM_MODE_DPMS_ON: |
| 1450 | atombios_dac_setup(encoder, ATOM_ENABLE); |
| 1451 | break; |
| 1452 | case DRM_MODE_DPMS_STANDBY: |
| 1453 | case DRM_MODE_DPMS_SUSPEND: |
| 1454 | case DRM_MODE_DPMS_OFF: |
| 1455 | atombios_dac_setup(encoder, ATOM_DISABLE); |
| 1456 | break; |
| 1457 | } |
Alex Deucher | d07f4e8 | 2011-01-06 21:19:20 -0500 | [diff] [blame] | 1458 | } else if (is_dce5_dvo) { |
| 1459 | switch (mode) { |
| 1460 | case DRM_MODE_DPMS_ON: |
| 1461 | atombios_dvo_setup(encoder, ATOM_ENABLE); |
| 1462 | break; |
| 1463 | case DRM_MODE_DPMS_STANDBY: |
| 1464 | case DRM_MODE_DPMS_SUSPEND: |
| 1465 | case DRM_MODE_DPMS_OFF: |
| 1466 | atombios_dvo_setup(encoder, ATOM_DISABLE); |
| 1467 | break; |
| 1468 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1469 | } else { |
| 1470 | switch (mode) { |
| 1471 | case DRM_MODE_DPMS_ON: |
| 1472 | args.ucAction = ATOM_ENABLE; |
Alex Deucher | ba251bd | 2010-11-16 12:09:39 -0500 | [diff] [blame] | 1473 | atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); |
| 1474 | if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) { |
| 1475 | args.ucAction = ATOM_LCD_BLON; |
| 1476 | atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); |
| 1477 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1478 | break; |
| 1479 | case DRM_MODE_DPMS_STANDBY: |
| 1480 | case DRM_MODE_DPMS_SUSPEND: |
| 1481 | case DRM_MODE_DPMS_OFF: |
| 1482 | args.ucAction = ATOM_DISABLE; |
Alex Deucher | ba251bd | 2010-11-16 12:09:39 -0500 | [diff] [blame] | 1483 | atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); |
| 1484 | if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) { |
| 1485 | args.ucAction = ATOM_LCD_BLOFF; |
| 1486 | atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); |
| 1487 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1488 | break; |
| 1489 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1490 | } |
Alex Deucher | 3e4b998 | 2010-11-16 12:09:42 -0500 | [diff] [blame] | 1491 | |
| 1492 | if (ext_encoder) { |
| 1493 | int action; |
| 1494 | |
| 1495 | switch (mode) { |
| 1496 | case DRM_MODE_DPMS_ON: |
| 1497 | default: |
Alex Deucher | 633b916 | 2011-01-06 21:19:11 -0500 | [diff] [blame] | 1498 | if (ASIC_IS_DCE41(rdev)) |
Alex Deucher | bf982eb | 2010-11-22 17:56:24 -0500 | [diff] [blame] | 1499 | action = EXTERNAL_ENCODER_ACTION_V3_ENABLE_OUTPUT; |
| 1500 | else |
| 1501 | action = ATOM_ENABLE; |
Alex Deucher | 3e4b998 | 2010-11-16 12:09:42 -0500 | [diff] [blame] | 1502 | break; |
| 1503 | case DRM_MODE_DPMS_STANDBY: |
| 1504 | case DRM_MODE_DPMS_SUSPEND: |
| 1505 | case DRM_MODE_DPMS_OFF: |
Alex Deucher | 633b916 | 2011-01-06 21:19:11 -0500 | [diff] [blame] | 1506 | if (ASIC_IS_DCE41(rdev)) |
Alex Deucher | bf982eb | 2010-11-22 17:56:24 -0500 | [diff] [blame] | 1507 | action = EXTERNAL_ENCODER_ACTION_V3_DISABLE_OUTPUT; |
| 1508 | else |
| 1509 | action = ATOM_DISABLE; |
Alex Deucher | 3e4b998 | 2010-11-16 12:09:42 -0500 | [diff] [blame] | 1510 | break; |
| 1511 | } |
| 1512 | atombios_external_encoder_setup(encoder, ext_encoder, action); |
| 1513 | } |
| 1514 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1515 | radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false); |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1516 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1517 | } |
| 1518 | |
Alex Deucher | 9ae4786 | 2010-02-01 19:06:06 -0500 | [diff] [blame] | 1519 | union crtc_source_param { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1520 | SELECT_CRTC_SOURCE_PS_ALLOCATION v1; |
| 1521 | SELECT_CRTC_SOURCE_PARAMETERS_V2 v2; |
| 1522 | }; |
| 1523 | |
| 1524 | static void |
| 1525 | atombios_set_encoder_crtc_source(struct drm_encoder *encoder) |
| 1526 | { |
| 1527 | struct drm_device *dev = encoder->dev; |
| 1528 | struct radeon_device *rdev = dev->dev_private; |
| 1529 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
| 1530 | struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc); |
Alex Deucher | 9ae4786 | 2010-02-01 19:06:06 -0500 | [diff] [blame] | 1531 | union crtc_source_param args; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1532 | int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source); |
| 1533 | uint8_t frev, crev; |
Dave Airlie | f28cf33 | 2010-01-28 17:15:25 +1000 | [diff] [blame] | 1534 | struct radeon_encoder_atom_dig *dig; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1535 | |
| 1536 | memset(&args, 0, sizeof(args)); |
| 1537 | |
Alex Deucher | a084e6e | 2010-03-18 01:04:01 -0400 | [diff] [blame] | 1538 | if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev)) |
| 1539 | return; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1540 | |
| 1541 | switch (frev) { |
| 1542 | case 1: |
| 1543 | switch (crev) { |
| 1544 | case 1: |
| 1545 | default: |
| 1546 | if (ASIC_IS_AVIVO(rdev)) |
| 1547 | args.v1.ucCRTC = radeon_crtc->crtc_id; |
| 1548 | else { |
| 1549 | if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) { |
| 1550 | args.v1.ucCRTC = radeon_crtc->crtc_id; |
| 1551 | } else { |
| 1552 | args.v1.ucCRTC = radeon_crtc->crtc_id << 2; |
| 1553 | } |
| 1554 | } |
| 1555 | switch (radeon_encoder->encoder_id) { |
| 1556 | case ENCODER_OBJECT_ID_INTERNAL_TMDS1: |
| 1557 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1: |
| 1558 | args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX; |
| 1559 | break; |
| 1560 | case ENCODER_OBJECT_ID_INTERNAL_LVDS: |
| 1561 | case ENCODER_OBJECT_ID_INTERNAL_LVTM1: |
| 1562 | if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) |
| 1563 | args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX; |
| 1564 | else |
| 1565 | args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX; |
| 1566 | break; |
| 1567 | case ENCODER_OBJECT_ID_INTERNAL_DVO1: |
| 1568 | case ENCODER_OBJECT_ID_INTERNAL_DDI: |
| 1569 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1: |
| 1570 | args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX; |
| 1571 | break; |
| 1572 | case ENCODER_OBJECT_ID_INTERNAL_DAC1: |
| 1573 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1: |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 1574 | if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1575 | args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX; |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 1576 | else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT)) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1577 | args.v1.ucDevice = ATOM_DEVICE_CV_INDEX; |
| 1578 | else |
| 1579 | args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX; |
| 1580 | break; |
| 1581 | case ENCODER_OBJECT_ID_INTERNAL_DAC2: |
| 1582 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2: |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 1583 | if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1584 | args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX; |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 1585 | else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT)) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1586 | args.v1.ucDevice = ATOM_DEVICE_CV_INDEX; |
| 1587 | else |
| 1588 | args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX; |
| 1589 | break; |
| 1590 | } |
| 1591 | break; |
| 1592 | case 2: |
| 1593 | args.v2.ucCRTC = radeon_crtc->crtc_id; |
| 1594 | args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder); |
| 1595 | switch (radeon_encoder->encoder_id) { |
| 1596 | case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: |
| 1597 | case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1: |
| 1598 | case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2: |
Dave Airlie | f28cf33 | 2010-01-28 17:15:25 +1000 | [diff] [blame] | 1599 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA: |
| 1600 | dig = radeon_encoder->enc_priv; |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 1601 | switch (dig->dig_encoder) { |
| 1602 | case 0: |
Dave Airlie | f28cf33 | 2010-01-28 17:15:25 +1000 | [diff] [blame] | 1603 | args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID; |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 1604 | break; |
| 1605 | case 1: |
| 1606 | args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID; |
| 1607 | break; |
| 1608 | case 2: |
| 1609 | args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID; |
| 1610 | break; |
| 1611 | case 3: |
| 1612 | args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID; |
| 1613 | break; |
| 1614 | case 4: |
| 1615 | args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID; |
| 1616 | break; |
| 1617 | case 5: |
| 1618 | args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID; |
| 1619 | break; |
| 1620 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1621 | break; |
| 1622 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1: |
| 1623 | args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID; |
| 1624 | break; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1625 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1: |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 1626 | if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1627 | args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID; |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 1628 | else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT)) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1629 | args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID; |
| 1630 | else |
| 1631 | args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID; |
| 1632 | break; |
| 1633 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2: |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 1634 | if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1635 | args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID; |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 1636 | else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT)) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1637 | args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID; |
| 1638 | else |
| 1639 | args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID; |
| 1640 | break; |
| 1641 | } |
| 1642 | break; |
| 1643 | } |
| 1644 | break; |
| 1645 | default: |
| 1646 | DRM_ERROR("Unknown table version: %d, %d\n", frev, crev); |
Alex Deucher | 99999aa | 2010-11-16 12:09:41 -0500 | [diff] [blame] | 1647 | return; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1648 | } |
| 1649 | |
| 1650 | atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); |
Alex Deucher | 267364a | 2010-03-08 17:10:41 -0500 | [diff] [blame] | 1651 | |
| 1652 | /* update scratch regs with new routing */ |
| 1653 | radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1654 | } |
| 1655 | |
| 1656 | static void |
| 1657 | atombios_apply_encoder_quirks(struct drm_encoder *encoder, |
| 1658 | struct drm_display_mode *mode) |
| 1659 | { |
| 1660 | struct drm_device *dev = encoder->dev; |
| 1661 | struct radeon_device *rdev = dev->dev_private; |
| 1662 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
| 1663 | struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc); |
| 1664 | |
| 1665 | /* Funky macbooks */ |
| 1666 | if ((dev->pdev->device == 0x71C5) && |
| 1667 | (dev->pdev->subsystem_vendor == 0x106b) && |
| 1668 | (dev->pdev->subsystem_device == 0x0080)) { |
| 1669 | if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) { |
| 1670 | uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL); |
| 1671 | |
| 1672 | lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN; |
| 1673 | lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN; |
| 1674 | |
| 1675 | WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control); |
| 1676 | } |
| 1677 | } |
| 1678 | |
| 1679 | /* set scaler clears this on some chips */ |
Alex Deucher | c9417bd | 2011-02-06 14:23:26 -0500 | [diff] [blame] | 1680 | if (ASIC_IS_AVIVO(rdev) && |
| 1681 | (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)))) { |
| 1682 | if (ASIC_IS_DCE4(rdev)) { |
| 1683 | if (mode->flags & DRM_MODE_FLAG_INTERLACE) |
| 1684 | WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, |
| 1685 | EVERGREEN_INTERLEAVE_EN); |
| 1686 | else |
| 1687 | WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0); |
| 1688 | } else { |
| 1689 | if (mode->flags & DRM_MODE_FLAG_INTERLACE) |
| 1690 | WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, |
| 1691 | AVIVO_D1MODE_INTERLEAVE_EN); |
| 1692 | else |
| 1693 | WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0); |
| 1694 | } |
Alex Deucher | ceefedd | 2009-10-13 23:57:47 -0400 | [diff] [blame] | 1695 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1696 | } |
| 1697 | |
Dave Airlie | f28cf33 | 2010-01-28 17:15:25 +1000 | [diff] [blame] | 1698 | static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder) |
| 1699 | { |
| 1700 | struct drm_device *dev = encoder->dev; |
| 1701 | struct radeon_device *rdev = dev->dev_private; |
| 1702 | struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc); |
| 1703 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
| 1704 | struct drm_encoder *test_encoder; |
| 1705 | struct radeon_encoder_atom_dig *dig; |
| 1706 | uint32_t dig_enc_in_use = 0; |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 1707 | |
Alex Deucher | badbb57 | 2011-01-06 21:19:18 -0500 | [diff] [blame] | 1708 | /* DCE4/5 */ |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 1709 | if (ASIC_IS_DCE4(rdev)) { |
Alex Deucher | 5137ee9 | 2010-08-12 18:58:47 -0400 | [diff] [blame] | 1710 | dig = radeon_encoder->enc_priv; |
Alex Deucher | 96b3bef | 2011-05-20 04:34:14 -0400 | [diff] [blame] | 1711 | if (ASIC_IS_DCE41(rdev)) |
| 1712 | return radeon_crtc->crtc_id; |
| 1713 | else { |
Alex Deucher | b61c99d | 2010-12-16 18:40:29 -0500 | [diff] [blame] | 1714 | switch (radeon_encoder->encoder_id) { |
| 1715 | case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: |
| 1716 | if (dig->linkb) |
| 1717 | return 1; |
| 1718 | else |
| 1719 | return 0; |
| 1720 | break; |
| 1721 | case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1: |
| 1722 | if (dig->linkb) |
| 1723 | return 3; |
| 1724 | else |
| 1725 | return 2; |
| 1726 | break; |
| 1727 | case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2: |
| 1728 | if (dig->linkb) |
| 1729 | return 5; |
| 1730 | else |
| 1731 | return 4; |
| 1732 | break; |
| 1733 | } |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 1734 | } |
| 1735 | } |
| 1736 | |
Dave Airlie | f28cf33 | 2010-01-28 17:15:25 +1000 | [diff] [blame] | 1737 | /* on DCE32 and encoder can driver any block so just crtc id */ |
| 1738 | if (ASIC_IS_DCE32(rdev)) { |
| 1739 | return radeon_crtc->crtc_id; |
| 1740 | } |
| 1741 | |
| 1742 | /* on DCE3 - LVTMA can only be driven by DIGB */ |
| 1743 | list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) { |
| 1744 | struct radeon_encoder *radeon_test_encoder; |
| 1745 | |
| 1746 | if (encoder == test_encoder) |
| 1747 | continue; |
| 1748 | |
| 1749 | if (!radeon_encoder_is_digital(test_encoder)) |
| 1750 | continue; |
| 1751 | |
| 1752 | radeon_test_encoder = to_radeon_encoder(test_encoder); |
| 1753 | dig = radeon_test_encoder->enc_priv; |
| 1754 | |
| 1755 | if (dig->dig_encoder >= 0) |
| 1756 | dig_enc_in_use |= (1 << dig->dig_encoder); |
| 1757 | } |
| 1758 | |
| 1759 | if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) { |
| 1760 | if (dig_enc_in_use & 0x2) |
| 1761 | DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n"); |
| 1762 | return 1; |
| 1763 | } |
| 1764 | if (!(dig_enc_in_use & 1)) |
| 1765 | return 0; |
| 1766 | return 1; |
| 1767 | } |
| 1768 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1769 | static void |
| 1770 | radeon_atom_encoder_mode_set(struct drm_encoder *encoder, |
| 1771 | struct drm_display_mode *mode, |
| 1772 | struct drm_display_mode *adjusted_mode) |
| 1773 | { |
| 1774 | struct drm_device *dev = encoder->dev; |
| 1775 | struct radeon_device *rdev = dev->dev_private; |
| 1776 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
Alex Deucher | 3e4b998 | 2010-11-16 12:09:42 -0500 | [diff] [blame] | 1777 | struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1778 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1779 | radeon_encoder->pixel_clock = adjusted_mode->clock; |
| 1780 | |
Alex Deucher | c6f8505 | 2010-04-23 02:26:55 -0400 | [diff] [blame] | 1781 | if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) { |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 1782 | if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT)) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1783 | atombios_yuv_setup(encoder, true); |
| 1784 | else |
| 1785 | atombios_yuv_setup(encoder, false); |
| 1786 | } |
| 1787 | |
| 1788 | switch (radeon_encoder->encoder_id) { |
| 1789 | case ENCODER_OBJECT_ID_INTERNAL_TMDS1: |
| 1790 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1: |
| 1791 | case ENCODER_OBJECT_ID_INTERNAL_LVDS: |
| 1792 | case ENCODER_OBJECT_ID_INTERNAL_LVTM1: |
| 1793 | atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE); |
| 1794 | break; |
| 1795 | case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: |
| 1796 | case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1: |
| 1797 | case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2: |
| 1798 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA: |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 1799 | if (ASIC_IS_DCE4(rdev)) { |
| 1800 | /* disable the transmitter */ |
| 1801 | atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0); |
| 1802 | /* setup and enable the encoder */ |
| 1803 | atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1804 | |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 1805 | /* init and enable the transmitter */ |
| 1806 | atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0); |
| 1807 | atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0); |
| 1808 | } else { |
| 1809 | /* disable the encoder and transmitter */ |
| 1810 | atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0); |
| 1811 | atombios_dig_encoder_setup(encoder, ATOM_DISABLE); |
| 1812 | |
| 1813 | /* setup and enable the encoder and transmitter */ |
| 1814 | atombios_dig_encoder_setup(encoder, ATOM_ENABLE); |
| 1815 | atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0); |
| 1816 | atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0); |
| 1817 | atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0); |
| 1818 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1819 | break; |
| 1820 | case ENCODER_OBJECT_ID_INTERNAL_DDI: |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1821 | case ENCODER_OBJECT_ID_INTERNAL_DVO1: |
| 1822 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1: |
Alex Deucher | 99999aa | 2010-11-16 12:09:41 -0500 | [diff] [blame] | 1823 | atombios_dvo_setup(encoder, ATOM_ENABLE); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1824 | break; |
| 1825 | case ENCODER_OBJECT_ID_INTERNAL_DAC1: |
| 1826 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1: |
| 1827 | case ENCODER_OBJECT_ID_INTERNAL_DAC2: |
| 1828 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2: |
| 1829 | atombios_dac_setup(encoder, ATOM_ENABLE); |
Alex Deucher | d3a67a4 | 2010-04-13 11:21:59 -0400 | [diff] [blame] | 1830 | if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) { |
| 1831 | if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) |
| 1832 | atombios_tv_setup(encoder, ATOM_ENABLE); |
| 1833 | else |
| 1834 | atombios_tv_setup(encoder, ATOM_DISABLE); |
| 1835 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1836 | break; |
| 1837 | } |
Alex Deucher | 3e4b998 | 2010-11-16 12:09:42 -0500 | [diff] [blame] | 1838 | |
| 1839 | if (ext_encoder) { |
Alex Deucher | 633b916 | 2011-01-06 21:19:11 -0500 | [diff] [blame] | 1840 | if (ASIC_IS_DCE41(rdev)) { |
Alex Deucher | bf982eb | 2010-11-22 17:56:24 -0500 | [diff] [blame] | 1841 | atombios_external_encoder_setup(encoder, ext_encoder, |
| 1842 | EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT); |
| 1843 | atombios_external_encoder_setup(encoder, ext_encoder, |
| 1844 | EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP); |
| 1845 | } else |
| 1846 | atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE); |
Alex Deucher | 3e4b998 | 2010-11-16 12:09:42 -0500 | [diff] [blame] | 1847 | } |
| 1848 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1849 | atombios_apply_encoder_quirks(encoder, adjusted_mode); |
Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 1850 | |
Rafał Miłecki | 2cd6218 | 2010-03-08 22:14:01 +0000 | [diff] [blame] | 1851 | if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) { |
| 1852 | r600_hdmi_enable(encoder); |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 1853 | r600_hdmi_setmode(encoder, adjusted_mode); |
Rafał Miłecki | 2cd6218 | 2010-03-08 22:14:01 +0000 | [diff] [blame] | 1854 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1855 | } |
| 1856 | |
| 1857 | static bool |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 1858 | atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1859 | { |
| 1860 | struct drm_device *dev = encoder->dev; |
| 1861 | struct radeon_device *rdev = dev->dev_private; |
| 1862 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 1863 | struct radeon_connector *radeon_connector = to_radeon_connector(connector); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1864 | |
| 1865 | if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | |
| 1866 | ATOM_DEVICE_CV_SUPPORT | |
| 1867 | ATOM_DEVICE_CRT_SUPPORT)) { |
| 1868 | DAC_LOAD_DETECTION_PS_ALLOCATION args; |
| 1869 | int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection); |
| 1870 | uint8_t frev, crev; |
| 1871 | |
| 1872 | memset(&args, 0, sizeof(args)); |
| 1873 | |
Alex Deucher | a084e6e | 2010-03-18 01:04:01 -0400 | [diff] [blame] | 1874 | if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev)) |
| 1875 | return false; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1876 | |
| 1877 | args.sDacload.ucMisc = 0; |
| 1878 | |
| 1879 | if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) || |
| 1880 | (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1)) |
| 1881 | args.sDacload.ucDacType = ATOM_DAC_A; |
| 1882 | else |
| 1883 | args.sDacload.ucDacType = ATOM_DAC_B; |
| 1884 | |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 1885 | if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1886 | args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT); |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 1887 | else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1888 | args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT); |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 1889 | else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1890 | args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT); |
| 1891 | if (crev >= 3) |
| 1892 | args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb; |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 1893 | } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1894 | args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT); |
| 1895 | if (crev >= 3) |
| 1896 | args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb; |
| 1897 | } |
| 1898 | |
| 1899 | atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); |
| 1900 | |
| 1901 | return true; |
| 1902 | } else |
| 1903 | return false; |
| 1904 | } |
| 1905 | |
| 1906 | static enum drm_connector_status |
| 1907 | radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector) |
| 1908 | { |
| 1909 | struct drm_device *dev = encoder->dev; |
| 1910 | struct radeon_device *rdev = dev->dev_private; |
| 1911 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 1912 | struct radeon_connector *radeon_connector = to_radeon_connector(connector); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1913 | uint32_t bios_0_scratch; |
| 1914 | |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 1915 | if (!atombios_dac_load_detect(encoder, connector)) { |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 1916 | DRM_DEBUG_KMS("detect returned false \n"); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1917 | return connector_status_unknown; |
| 1918 | } |
| 1919 | |
| 1920 | if (rdev->family >= CHIP_R600) |
| 1921 | bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH); |
| 1922 | else |
| 1923 | bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH); |
| 1924 | |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 1925 | DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices); |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 1926 | if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1927 | if (bios_0_scratch & ATOM_S0_CRT1_MASK) |
| 1928 | return connector_status_connected; |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 1929 | } |
| 1930 | if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1931 | if (bios_0_scratch & ATOM_S0_CRT2_MASK) |
| 1932 | return connector_status_connected; |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 1933 | } |
| 1934 | if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1935 | if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A)) |
| 1936 | return connector_status_connected; |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 1937 | } |
| 1938 | if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1939 | if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A)) |
| 1940 | return connector_status_connected; /* CTV */ |
| 1941 | else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A)) |
| 1942 | return connector_status_connected; /* STV */ |
| 1943 | } |
| 1944 | return connector_status_disconnected; |
| 1945 | } |
| 1946 | |
| 1947 | static void radeon_atom_encoder_prepare(struct drm_encoder *encoder) |
| 1948 | { |
Alex Deucher | 267364a | 2010-03-08 17:10:41 -0500 | [diff] [blame] | 1949 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
Alex Deucher | fb939df | 2010-11-08 16:08:29 +0000 | [diff] [blame] | 1950 | struct drm_connector *connector = radeon_get_connector_for_encoder(encoder); |
Alex Deucher | 267364a | 2010-03-08 17:10:41 -0500 | [diff] [blame] | 1951 | |
Alex Deucher | eac4dff | 2011-05-20 04:34:22 -0400 | [diff] [blame^] | 1952 | if ((radeon_encoder->active_device & |
| 1953 | (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) || |
| 1954 | radeon_encoder_is_dp_bridge(encoder)) { |
Alex Deucher | 267364a | 2010-03-08 17:10:41 -0500 | [diff] [blame] | 1955 | struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv; |
| 1956 | if (dig) |
| 1957 | dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder); |
| 1958 | } |
| 1959 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1960 | radeon_atom_output_lock(encoder, true); |
| 1961 | radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF); |
Alex Deucher | 267364a | 2010-03-08 17:10:41 -0500 | [diff] [blame] | 1962 | |
Alex Deucher | fb939df | 2010-11-08 16:08:29 +0000 | [diff] [blame] | 1963 | if (connector) { |
| 1964 | struct radeon_connector *radeon_connector = to_radeon_connector(connector); |
Alex Deucher | 4e63393 | 2011-05-20 04:34:20 -0400 | [diff] [blame] | 1965 | |
| 1966 | /* select the clock/data port if it uses a router */ |
Alex Deucher | fb939df | 2010-11-08 16:08:29 +0000 | [diff] [blame] | 1967 | if (radeon_connector->router.cd_valid) |
| 1968 | radeon_router_select_cd_port(radeon_connector); |
Alex Deucher | 4e63393 | 2011-05-20 04:34:20 -0400 | [diff] [blame] | 1969 | |
| 1970 | /* turn eDP panel on for mode set */ |
| 1971 | if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) |
| 1972 | atombios_set_edp_panel_power(connector, |
| 1973 | ATOM_TRANSMITTER_ACTION_POWER_ON); |
Alex Deucher | fb939df | 2010-11-08 16:08:29 +0000 | [diff] [blame] | 1974 | } |
| 1975 | |
Alex Deucher | 267364a | 2010-03-08 17:10:41 -0500 | [diff] [blame] | 1976 | /* this is needed for the pll/ss setup to work correctly in some cases */ |
| 1977 | atombios_set_encoder_crtc_source(encoder); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1978 | } |
| 1979 | |
| 1980 | static void radeon_atom_encoder_commit(struct drm_encoder *encoder) |
| 1981 | { |
| 1982 | radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON); |
| 1983 | radeon_atom_output_lock(encoder, false); |
| 1984 | } |
| 1985 | |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 1986 | static void radeon_atom_encoder_disable(struct drm_encoder *encoder) |
| 1987 | { |
Alex Deucher | aa96139 | 2010-05-07 17:05:22 -0400 | [diff] [blame] | 1988 | struct drm_device *dev = encoder->dev; |
| 1989 | struct radeon_device *rdev = dev->dev_private; |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 1990 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
Dave Airlie | f28cf33 | 2010-01-28 17:15:25 +1000 | [diff] [blame] | 1991 | struct radeon_encoder_atom_dig *dig; |
Alex Deucher | a0ae586 | 2010-11-02 05:26:48 +0000 | [diff] [blame] | 1992 | |
| 1993 | /* check for pre-DCE3 cards with shared encoders; |
| 1994 | * can't really use the links individually, so don't disable |
| 1995 | * the encoder if it's in use by another connector |
| 1996 | */ |
| 1997 | if (!ASIC_IS_DCE3(rdev)) { |
| 1998 | struct drm_encoder *other_encoder; |
| 1999 | struct radeon_encoder *other_radeon_encoder; |
| 2000 | |
| 2001 | list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) { |
| 2002 | other_radeon_encoder = to_radeon_encoder(other_encoder); |
| 2003 | if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) && |
| 2004 | drm_helper_encoder_in_use(other_encoder)) |
| 2005 | goto disable_done; |
| 2006 | } |
| 2007 | } |
| 2008 | |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 2009 | radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF); |
Dave Airlie | f28cf33 | 2010-01-28 17:15:25 +1000 | [diff] [blame] | 2010 | |
Alex Deucher | aa96139 | 2010-05-07 17:05:22 -0400 | [diff] [blame] | 2011 | switch (radeon_encoder->encoder_id) { |
| 2012 | case ENCODER_OBJECT_ID_INTERNAL_TMDS1: |
| 2013 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1: |
| 2014 | case ENCODER_OBJECT_ID_INTERNAL_LVDS: |
| 2015 | case ENCODER_OBJECT_ID_INTERNAL_LVTM1: |
| 2016 | atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE); |
| 2017 | break; |
| 2018 | case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: |
| 2019 | case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1: |
| 2020 | case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2: |
| 2021 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA: |
| 2022 | if (ASIC_IS_DCE4(rdev)) |
| 2023 | /* disable the transmitter */ |
| 2024 | atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0); |
| 2025 | else { |
| 2026 | /* disable the encoder and transmitter */ |
| 2027 | atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0); |
| 2028 | atombios_dig_encoder_setup(encoder, ATOM_DISABLE); |
| 2029 | } |
| 2030 | break; |
| 2031 | case ENCODER_OBJECT_ID_INTERNAL_DDI: |
Alex Deucher | aa96139 | 2010-05-07 17:05:22 -0400 | [diff] [blame] | 2032 | case ENCODER_OBJECT_ID_INTERNAL_DVO1: |
| 2033 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1: |
Alex Deucher | 99999aa | 2010-11-16 12:09:41 -0500 | [diff] [blame] | 2034 | atombios_dvo_setup(encoder, ATOM_DISABLE); |
Alex Deucher | aa96139 | 2010-05-07 17:05:22 -0400 | [diff] [blame] | 2035 | break; |
| 2036 | case ENCODER_OBJECT_ID_INTERNAL_DAC1: |
| 2037 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1: |
| 2038 | case ENCODER_OBJECT_ID_INTERNAL_DAC2: |
| 2039 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2: |
| 2040 | atombios_dac_setup(encoder, ATOM_DISABLE); |
Alex Deucher | 8bf3aae | 2010-05-07 23:17:20 -0400 | [diff] [blame] | 2041 | if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) |
Alex Deucher | aa96139 | 2010-05-07 17:05:22 -0400 | [diff] [blame] | 2042 | atombios_tv_setup(encoder, ATOM_DISABLE); |
| 2043 | break; |
| 2044 | } |
| 2045 | |
Alex Deucher | a0ae586 | 2010-11-02 05:26:48 +0000 | [diff] [blame] | 2046 | disable_done: |
Dave Airlie | f28cf33 | 2010-01-28 17:15:25 +1000 | [diff] [blame] | 2047 | if (radeon_encoder_is_digital(encoder)) { |
Rafał Miłecki | 2cd6218 | 2010-03-08 22:14:01 +0000 | [diff] [blame] | 2048 | if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) |
| 2049 | r600_hdmi_disable(encoder); |
Dave Airlie | f28cf33 | 2010-01-28 17:15:25 +1000 | [diff] [blame] | 2050 | dig = radeon_encoder->enc_priv; |
| 2051 | dig->dig_encoder = -1; |
| 2052 | } |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 2053 | radeon_encoder->active_device = 0; |
| 2054 | } |
| 2055 | |
Alex Deucher | 3e4b998 | 2010-11-16 12:09:42 -0500 | [diff] [blame] | 2056 | /* these are handled by the primary encoders */ |
| 2057 | static void radeon_atom_ext_prepare(struct drm_encoder *encoder) |
| 2058 | { |
| 2059 | |
| 2060 | } |
| 2061 | |
| 2062 | static void radeon_atom_ext_commit(struct drm_encoder *encoder) |
| 2063 | { |
| 2064 | |
| 2065 | } |
| 2066 | |
| 2067 | static void |
| 2068 | radeon_atom_ext_mode_set(struct drm_encoder *encoder, |
| 2069 | struct drm_display_mode *mode, |
| 2070 | struct drm_display_mode *adjusted_mode) |
| 2071 | { |
| 2072 | |
| 2073 | } |
| 2074 | |
| 2075 | static void radeon_atom_ext_disable(struct drm_encoder *encoder) |
| 2076 | { |
| 2077 | |
| 2078 | } |
| 2079 | |
| 2080 | static void |
| 2081 | radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode) |
| 2082 | { |
| 2083 | |
| 2084 | } |
| 2085 | |
| 2086 | static bool radeon_atom_ext_mode_fixup(struct drm_encoder *encoder, |
| 2087 | struct drm_display_mode *mode, |
| 2088 | struct drm_display_mode *adjusted_mode) |
| 2089 | { |
| 2090 | return true; |
| 2091 | } |
| 2092 | |
| 2093 | static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = { |
| 2094 | .dpms = radeon_atom_ext_dpms, |
| 2095 | .mode_fixup = radeon_atom_ext_mode_fixup, |
| 2096 | .prepare = radeon_atom_ext_prepare, |
| 2097 | .mode_set = radeon_atom_ext_mode_set, |
| 2098 | .commit = radeon_atom_ext_commit, |
| 2099 | .disable = radeon_atom_ext_disable, |
| 2100 | /* no detect for TMDS/LVDS yet */ |
| 2101 | }; |
| 2102 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2103 | static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = { |
| 2104 | .dpms = radeon_atom_encoder_dpms, |
| 2105 | .mode_fixup = radeon_atom_mode_fixup, |
| 2106 | .prepare = radeon_atom_encoder_prepare, |
| 2107 | .mode_set = radeon_atom_encoder_mode_set, |
| 2108 | .commit = radeon_atom_encoder_commit, |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 2109 | .disable = radeon_atom_encoder_disable, |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2110 | /* no detect for TMDS/LVDS yet */ |
| 2111 | }; |
| 2112 | |
| 2113 | static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = { |
| 2114 | .dpms = radeon_atom_encoder_dpms, |
| 2115 | .mode_fixup = radeon_atom_mode_fixup, |
| 2116 | .prepare = radeon_atom_encoder_prepare, |
| 2117 | .mode_set = radeon_atom_encoder_mode_set, |
| 2118 | .commit = radeon_atom_encoder_commit, |
| 2119 | .detect = radeon_atom_dac_detect, |
| 2120 | }; |
| 2121 | |
| 2122 | void radeon_enc_destroy(struct drm_encoder *encoder) |
| 2123 | { |
| 2124 | struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); |
| 2125 | kfree(radeon_encoder->enc_priv); |
| 2126 | drm_encoder_cleanup(encoder); |
| 2127 | kfree(radeon_encoder); |
| 2128 | } |
| 2129 | |
| 2130 | static const struct drm_encoder_funcs radeon_atom_enc_funcs = { |
| 2131 | .destroy = radeon_enc_destroy, |
| 2132 | }; |
| 2133 | |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 2134 | struct radeon_encoder_atom_dac * |
| 2135 | radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder) |
| 2136 | { |
Alex Deucher | affd858 | 2010-04-06 01:22:41 -0400 | [diff] [blame] | 2137 | struct drm_device *dev = radeon_encoder->base.dev; |
| 2138 | struct radeon_device *rdev = dev->dev_private; |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 2139 | struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL); |
| 2140 | |
| 2141 | if (!dac) |
| 2142 | return NULL; |
| 2143 | |
Alex Deucher | affd858 | 2010-04-06 01:22:41 -0400 | [diff] [blame] | 2144 | dac->tv_std = radeon_atombios_get_tv_info(rdev); |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 2145 | return dac; |
| 2146 | } |
| 2147 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2148 | struct radeon_encoder_atom_dig * |
| 2149 | radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder) |
| 2150 | { |
Alex Deucher | 5137ee9 | 2010-08-12 18:58:47 -0400 | [diff] [blame] | 2151 | int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2152 | struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL); |
| 2153 | |
| 2154 | if (!dig) |
| 2155 | return NULL; |
| 2156 | |
| 2157 | /* coherent mode by default */ |
| 2158 | dig->coherent_mode = true; |
Dave Airlie | f28cf33 | 2010-01-28 17:15:25 +1000 | [diff] [blame] | 2159 | dig->dig_encoder = -1; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2160 | |
Alex Deucher | 5137ee9 | 2010-08-12 18:58:47 -0400 | [diff] [blame] | 2161 | if (encoder_enum == 2) |
| 2162 | dig->linkb = true; |
| 2163 | else |
| 2164 | dig->linkb = false; |
| 2165 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2166 | return dig; |
| 2167 | } |
| 2168 | |
| 2169 | void |
Alex Deucher | 36868bd | 2011-01-06 21:19:21 -0500 | [diff] [blame] | 2170 | radeon_add_atom_encoder(struct drm_device *dev, |
| 2171 | uint32_t encoder_enum, |
| 2172 | uint32_t supported_device, |
| 2173 | u16 caps) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2174 | { |
Dave Airlie | dfee561 | 2009-10-02 09:19:09 +1000 | [diff] [blame] | 2175 | struct radeon_device *rdev = dev->dev_private; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2176 | struct drm_encoder *encoder; |
| 2177 | struct radeon_encoder *radeon_encoder; |
| 2178 | |
| 2179 | /* see if we already added it */ |
| 2180 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) { |
| 2181 | radeon_encoder = to_radeon_encoder(encoder); |
Alex Deucher | 5137ee9 | 2010-08-12 18:58:47 -0400 | [diff] [blame] | 2182 | if (radeon_encoder->encoder_enum == encoder_enum) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2183 | radeon_encoder->devices |= supported_device; |
| 2184 | return; |
| 2185 | } |
| 2186 | |
| 2187 | } |
| 2188 | |
| 2189 | /* add a new one */ |
| 2190 | radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL); |
| 2191 | if (!radeon_encoder) |
| 2192 | return; |
| 2193 | |
| 2194 | encoder = &radeon_encoder->base; |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 2195 | switch (rdev->num_crtc) { |
| 2196 | case 1: |
Dave Airlie | dfee561 | 2009-10-02 09:19:09 +1000 | [diff] [blame] | 2197 | encoder->possible_crtcs = 0x1; |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 2198 | break; |
| 2199 | case 2: |
| 2200 | default: |
Dave Airlie | dfee561 | 2009-10-02 09:19:09 +1000 | [diff] [blame] | 2201 | encoder->possible_crtcs = 0x3; |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 2202 | break; |
| 2203 | case 6: |
| 2204 | encoder->possible_crtcs = 0x3f; |
| 2205 | break; |
| 2206 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2207 | |
| 2208 | radeon_encoder->enc_priv = NULL; |
| 2209 | |
Alex Deucher | 5137ee9 | 2010-08-12 18:58:47 -0400 | [diff] [blame] | 2210 | radeon_encoder->encoder_enum = encoder_enum; |
| 2211 | radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2212 | radeon_encoder->devices = supported_device; |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 2213 | radeon_encoder->rmx_type = RMX_OFF; |
Alex Deucher | 5b1714d | 2010-08-03 19:59:20 -0400 | [diff] [blame] | 2214 | radeon_encoder->underscan_type = UNDERSCAN_OFF; |
Alex Deucher | 3e4b998 | 2010-11-16 12:09:42 -0500 | [diff] [blame] | 2215 | radeon_encoder->is_ext_encoder = false; |
Alex Deucher | 36868bd | 2011-01-06 21:19:21 -0500 | [diff] [blame] | 2216 | radeon_encoder->caps = caps; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2217 | |
| 2218 | switch (radeon_encoder->encoder_id) { |
| 2219 | case ENCODER_OBJECT_ID_INTERNAL_LVDS: |
| 2220 | case ENCODER_OBJECT_ID_INTERNAL_TMDS1: |
| 2221 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1: |
| 2222 | case ENCODER_OBJECT_ID_INTERNAL_LVTM1: |
| 2223 | if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) { |
| 2224 | radeon_encoder->rmx_type = RMX_FULL; |
| 2225 | drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS); |
| 2226 | radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder); |
| 2227 | } else { |
| 2228 | drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS); |
| 2229 | radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder); |
| 2230 | } |
| 2231 | drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs); |
| 2232 | break; |
| 2233 | case ENCODER_OBJECT_ID_INTERNAL_DAC1: |
| 2234 | drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC); |
Alex Deucher | affd858 | 2010-04-06 01:22:41 -0400 | [diff] [blame] | 2235 | radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2236 | drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs); |
| 2237 | break; |
| 2238 | case ENCODER_OBJECT_ID_INTERNAL_DAC2: |
| 2239 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1: |
| 2240 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2: |
| 2241 | drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC); |
Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 2242 | radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2243 | drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs); |
| 2244 | break; |
| 2245 | case ENCODER_OBJECT_ID_INTERNAL_DVO1: |
| 2246 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1: |
| 2247 | case ENCODER_OBJECT_ID_INTERNAL_DDI: |
| 2248 | case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: |
| 2249 | case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA: |
| 2250 | case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1: |
| 2251 | case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2: |
Alex Deucher | 60d15f5 | 2009-09-08 14:22:45 -0400 | [diff] [blame] | 2252 | if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) { |
| 2253 | radeon_encoder->rmx_type = RMX_FULL; |
| 2254 | drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS); |
| 2255 | radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder); |
Alex Deucher | 3e4b998 | 2010-11-16 12:09:42 -0500 | [diff] [blame] | 2256 | } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) { |
| 2257 | drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC); |
| 2258 | radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder); |
Alex Deucher | 60d15f5 | 2009-09-08 14:22:45 -0400 | [diff] [blame] | 2259 | } else { |
| 2260 | drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS); |
| 2261 | radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder); |
| 2262 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2263 | drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs); |
| 2264 | break; |
Alex Deucher | 3e4b998 | 2010-11-16 12:09:42 -0500 | [diff] [blame] | 2265 | case ENCODER_OBJECT_ID_SI170B: |
| 2266 | case ENCODER_OBJECT_ID_CH7303: |
| 2267 | case ENCODER_OBJECT_ID_EXTERNAL_SDVOA: |
| 2268 | case ENCODER_OBJECT_ID_EXTERNAL_SDVOB: |
| 2269 | case ENCODER_OBJECT_ID_TITFP513: |
| 2270 | case ENCODER_OBJECT_ID_VT1623: |
| 2271 | case ENCODER_OBJECT_ID_HDMI_SI1930: |
Alex Deucher | bf982eb | 2010-11-22 17:56:24 -0500 | [diff] [blame] | 2272 | case ENCODER_OBJECT_ID_TRAVIS: |
| 2273 | case ENCODER_OBJECT_ID_NUTMEG: |
Alex Deucher | 3e4b998 | 2010-11-16 12:09:42 -0500 | [diff] [blame] | 2274 | /* these are handled by the primary encoders */ |
| 2275 | radeon_encoder->is_ext_encoder = true; |
| 2276 | if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) |
| 2277 | drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS); |
| 2278 | else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) |
| 2279 | drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC); |
| 2280 | else |
| 2281 | drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS); |
| 2282 | drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs); |
| 2283 | break; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2284 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 2285 | } |