blob: 74acf45fe96be8a8e6e4f287376410c704fed887 [file] [log] [blame]
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001//===-- PowerPCTargetMachine.cpp - Define TargetMachine for PowerPC -------===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00009//
Misha Brukman5dfe3a92004-06-21 16:55:25 +000010//
11//===----------------------------------------------------------------------===//
12
Misha Brukman5dfe3a92004-06-21 16:55:25 +000013#include "PowerPC.h"
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000014#include "PowerPCTargetMachine.h"
Nate Begemanca068e82004-08-14 22:16:36 +000015#include "PowerPCFrameInfo.h"
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000016#include "PPC32TargetMachine.h"
17#include "PPC64TargetMachine.h"
18#include "PPC32JITInfo.h"
19#include "PPC64JITInfo.h"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000020#include "llvm/Module.h"
21#include "llvm/PassManager.h"
Misha Brukman8c9f5202004-06-21 18:30:31 +000022#include "llvm/CodeGen/IntrinsicLowering.h"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000023#include "llvm/CodeGen/MachineFunction.h"
24#include "llvm/CodeGen/Passes.h"
Chris Lattner68905bb2004-07-11 04:17:58 +000025#include "llvm/Target/TargetOptions.h"
Chris Lattnerd36c9702004-07-11 02:48:49 +000026#include "llvm/Target/TargetMachineRegistry.h"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000027#include "llvm/Transforms/Scalar.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000028#include "llvm/Support/CommandLine.h"
Chris Lattnerd36c9702004-07-11 02:48:49 +000029#include <iostream>
Misha Brukman5dfe3a92004-06-21 16:55:25 +000030using namespace llvm;
31
Nate Begeman2497e632005-07-21 20:44:43 +000032bool llvm::GPOPT = false;
33
Misha Brukman1d3527e2004-08-11 23:47:08 +000034namespace llvm {
Misha Brukmanb5f662f2005-04-21 23:30:14 +000035 cl::opt<bool> AIX("aix",
36 cl::desc("Generate AIX/xcoff instead of Darwin/MachO"),
Misha Brukman1d3527e2004-08-11 23:47:08 +000037 cl::Hidden);
Misha Brukmanb5f662f2005-04-21 23:30:14 +000038 cl::opt<bool> EnablePPCLSR("enable-lsr-for-ppc",
39 cl::desc("Enable LSR for PPC (beta)"),
Chris Lattner0c749062005-03-02 06:19:22 +000040 cl::Hidden);
Nate Begeman2497e632005-07-21 20:44:43 +000041 cl::opt<bool, true> EnableGPOPT("enable-gpopt", cl::Hidden,
42 cl::location(GPOPT),
43 cl::desc("Enable optimizations for GP cpus"));
Misha Brukman1d3527e2004-08-11 23:47:08 +000044}
45
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000046namespace {
Misha Brukman66aa3e02004-08-17 05:06:47 +000047 const std::string PPC32ID = "PowerPC/32bit";
48 const std::string PPC64ID = "PowerPC/64bit";
Misha Brukmanb5f662f2005-04-21 23:30:14 +000049
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000050 // Register the targets
Misha Brukmanb5f662f2005-04-21 23:30:14 +000051 RegisterTarget<PPC32TargetMachine>
Chris Lattnercbb98122004-10-10 16:26:13 +000052 X("ppc32", " PowerPC 32-bit");
Chris Lattnerf9088882004-08-20 18:09:18 +000053
54#if 0
Misha Brukmanb5f662f2005-04-21 23:30:14 +000055 RegisterTarget<PPC64TargetMachine>
Misha Brukman983e92d2004-08-19 21:36:14 +000056 Y("ppc64", " PowerPC 64-bit (unimplemented)");
Chris Lattnerf9088882004-08-20 18:09:18 +000057#endif
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000058}
59
Misha Brukman01458812004-08-11 00:11:25 +000060PowerPCTargetMachine::PowerPCTargetMachine(const std::string &name,
61 IntrinsicLowering *IL,
62 const TargetData &TD,
Chris Lattnere4fce6f2004-11-23 05:56:40 +000063 const PowerPCFrameInfo &TFI)
64 : TargetMachine(name, IL, TD), FrameInfo(TFI)
Misha Brukman1d3527e2004-08-11 23:47:08 +000065{}
Chris Lattnerd36c9702004-07-11 02:48:49 +000066
Chris Lattnere4fce6f2004-11-23 05:56:40 +000067unsigned PPC32TargetMachine::getJITMatchQuality() {
Misha Brukman01eca8d2004-07-12 23:36:12 +000068#if defined(__POWERPC__) || defined (__ppc__) || defined(_POWER)
69 return 10;
70#else
71 return 0;
72#endif
73}
Misha Brukman01eca8d2004-07-12 23:36:12 +000074
Chris Lattner0431c962005-06-25 02:48:37 +000075/// addPassesToEmitFile - Add passes to the specified pass manager to implement
76/// a static compiler for this target.
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000077///
Chris Lattner0431c962005-06-25 02:48:37 +000078bool PowerPCTargetMachine::addPassesToEmitFile(PassManager &PM,
79 std::ostream &Out,
80 CodeGenFileType FileType) {
81 if (FileType != TargetMachine::AssemblyFile) return true;
82
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000083 bool LP64 = (0 != dynamic_cast<PPC64TargetMachine *>(this));
Chris Lattner0c749062005-03-02 06:19:22 +000084
Chris Lattner4318a3d2005-03-02 21:56:00 +000085 if (EnablePPCLSR) {
Chris Lattner0c749062005-03-02 06:19:22 +000086 PM.add(createLoopStrengthReducePass());
Chris Lattner4318a3d2005-03-02 21:56:00 +000087 PM.add(createCFGSimplificationPass());
88 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +000089
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000090 // FIXME: Implement efficient support for garbage collection intrinsics.
91 PM.add(createLowerGCPass());
92
93 // FIXME: Implement the invoke/unwind instructions!
94 PM.add(createLowerInvokePass());
95
96 // FIXME: Implement the switch instruction in the instruction selector!
97 PM.add(createLowerSwitchPass());
98
99 PM.add(createLowerConstantExpressionsPass());
100
101 // Make sure that no unreachable blocks are instruction selected.
102 PM.add(createUnreachableBlockEliminationPass());
103
Nate Begemanf8b02942005-04-15 22:12:16 +0000104 // Default to pattern ISel
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000105 if (LP64)
Nate Begemand3e6b942005-04-05 08:51:15 +0000106 PM.add(createPPC64ISelPattern(*this));
Nate Begemanf8b02942005-04-15 22:12:16 +0000107 else if (PatternISelTriState == 0)
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000108 PM.add(createPPC32ISelSimple(*this));
Nate Begemanf8b02942005-04-15 22:12:16 +0000109 else
110 PM.add(createPPC32ISelPattern(*this));
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000111
112 if (PrintMachineCode)
113 PM.add(createMachineFunctionPrinterPass(&std::cerr));
114
115 PM.add(createRegisterAllocator());
116
117 if (PrintMachineCode)
118 PM.add(createMachineFunctionPrinterPass(&std::cerr));
119
Nate Begemanca068e82004-08-14 22:16:36 +0000120 PM.add(createPrologEpilogCodeInserter());
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000121
Nate Begemanca068e82004-08-14 22:16:36 +0000122 // Must run branch selection immediately preceding the asm printer
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000123 PM.add(createPPCBranchSelectionPass());
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000124
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000125 if (AIX)
Nate Begemaned428532004-09-04 05:00:00 +0000126 PM.add(createAIXAsmPrinter(Out, *this));
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000127 else
Nate Begemaned428532004-09-04 05:00:00 +0000128 PM.add(createDarwinAsmPrinter(Out, *this));
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000129
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000130 PM.add(createMachineCodeDeleter());
131 return false;
132}
133
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000134void PowerPCJITInfo::addPassesToJITCompile(FunctionPassManager &PM) {
Nate Begeman2497e632005-07-21 20:44:43 +0000135 // The JIT does not support or need PIC.
136 PICEnabled = false;
Nate Begemanf8b02942005-04-15 22:12:16 +0000137
Nate Begeman2497e632005-07-21 20:44:43 +0000138 bool LP64 = (0 != dynamic_cast<PPC64TargetMachine *>(&TM));
139
Chris Lattner4318a3d2005-03-02 21:56:00 +0000140 if (EnablePPCLSR) {
Chris Lattner0c749062005-03-02 06:19:22 +0000141 PM.add(createLoopStrengthReducePass());
Chris Lattner4318a3d2005-03-02 21:56:00 +0000142 PM.add(createCFGSimplificationPass());
143 }
Chris Lattner0c749062005-03-02 06:19:22 +0000144
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000145 // FIXME: Implement efficient support for garbage collection intrinsics.
146 PM.add(createLowerGCPass());
147
148 // FIXME: Implement the invoke/unwind instructions!
149 PM.add(createLowerInvokePass());
150
151 // FIXME: Implement the switch instruction in the instruction selector!
152 PM.add(createLowerSwitchPass());
153
154 PM.add(createLowerConstantExpressionsPass());
155
156 // Make sure that no unreachable blocks are instruction selected.
157 PM.add(createUnreachableBlockEliminationPass());
158
Nate Begemanf8b02942005-04-15 22:12:16 +0000159 // Default to pattern ISel
160 if (LP64)
161 PM.add(createPPC64ISelPattern(TM));
162 else if (PatternISelTriState == 0)
163 PM.add(createPPC32ISelSimple(TM));
164 else
165 PM.add(createPPC32ISelPattern(TM));
166
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000167 PM.add(createRegisterAllocator());
168 PM.add(createPrologEpilogCodeInserter());
Chris Lattnere4fce6f2004-11-23 05:56:40 +0000169
170 // Must run branch selection immediately preceding the asm printer
171 PM.add(createPPCBranchSelectionPass());
172
173 if (PrintMachineCode)
174 PM.add(createMachineFunctionPrinterPass(&std::cerr));
Misha Brukman01458812004-08-11 00:11:25 +0000175}
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000176
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000177/// PowerPCTargetMachine ctor - Create an ILP32 architecture model
178///
Misha Brukman66aa3e02004-08-17 05:06:47 +0000179PPC32TargetMachine::PPC32TargetMachine(const Module &M, IntrinsicLowering *IL)
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000180 : PowerPCTargetMachine(PPC32ID, IL,
Nate Begeman2497e632005-07-21 20:44:43 +0000181 TargetData(PPC32ID,false,4,4,4,4,4,4,2,1,1),
Chris Lattnere4fce6f2004-11-23 05:56:40 +0000182 PowerPCFrameInfo(*this, false)), JITInfo(*this) {}
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000183
184/// PPC64TargetMachine ctor - Create a LP64 architecture model
185///
186PPC64TargetMachine::PPC64TargetMachine(const Module &M, IntrinsicLowering *IL)
Misha Brukman66aa3e02004-08-17 05:06:47 +0000187 : PowerPCTargetMachine(PPC64ID, IL,
Chris Lattner2130c082005-07-21 19:17:18 +0000188 TargetData(PPC64ID,false,8,4,4,4,4,4,2,1,1),
Chris Lattnere4fce6f2004-11-23 05:56:40 +0000189 PowerPCFrameInfo(*this, true)) {}
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000190
191unsigned PPC32TargetMachine::getModuleMatchQuality(const Module &M) {
Chris Lattner3ea78c42004-12-12 17:40:28 +0000192 // We strongly match "powerpc-*".
193 std::string TT = M.getTargetTriple();
194 if (TT.size() >= 8 && std::string(TT.begin(), TT.begin()+8) == "powerpc-")
195 return 20;
196
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000197 if (M.getEndianness() == Module::BigEndian &&
198 M.getPointerSize() == Module::Pointer32)
Chris Lattner3ea78c42004-12-12 17:40:28 +0000199 return 10; // Weak match
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000200 else if (M.getEndianness() != Module::AnyEndianness ||
201 M.getPointerSize() != Module::AnyPointerSize)
202 return 0; // Match for some other target
203
204 return getJITMatchQuality()/2;
205}
206
207unsigned PPC64TargetMachine::getModuleMatchQuality(const Module &M) {
208 if (M.getEndianness() == Module::BigEndian &&
209 M.getPointerSize() == Module::Pointer64)
210 return 10; // Direct match
211 else if (M.getEndianness() != Module::AnyEndianness ||
212 M.getPointerSize() != Module::AnyPointerSize)
213 return 0; // Match for some other target
214
215 return getJITMatchQuality()/2;
216}