blob: 4a981a7afdedca478b64c0179512a4f90171d752 [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsInstrFPU.td - Mips FPU Instruction Information -*- tablegen -*-===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00009//
Eric Christopher49ac3d72011-05-09 18:16:46 +000010// This file describes the Mips FPU instruction set.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000011//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000013
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000014//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +000015// Floating Point Instructions
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000016// ------------------------
17// * 64bit fp:
18// - 32 64-bit registers (default mode)
19// - 16 even 32-bit registers (32-bit compatible mode) for
20// single and double access.
21// * 32bit fp:
22// - 16 even 32-bit registers - single and double (aliased)
23// - 32 32-bit registers (within single-only mode)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000024//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000025
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +000026// Floating Point Compare and Branch
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +000027def SDT_MipsFPBrcond : SDTypeProfile<0, 2, [SDTCisInt<0>,
28 SDTCisVT<1, OtherVT>]>;
29def SDT_MipsFPCmp : SDTypeProfile<0, 3, [SDTCisSameAs<0, 1>, SDTCisFP<1>,
Akira Hatanaka40eda462011-09-22 23:31:54 +000030 SDTCisVT<2, i32>]>;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +000031def SDT_MipsCMovFP : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
32 SDTCisSameAs<1, 2>]>;
Akira Hatanaka99a2e982011-04-15 19:52:08 +000033def SDT_MipsBuildPairF64 : SDTypeProfile<1, 2, [SDTCisVT<0, f64>,
34 SDTCisVT<1, i32>,
35 SDTCisSameAs<1, 2>]>;
36def SDT_MipsExtractElementF64 : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
37 SDTCisVT<1, f64>,
Akira Hatanaka40eda462011-09-22 23:31:54 +000038 SDTCisVT<2, i32>]>;
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +000039
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +000040def MipsFPCmp : SDNode<"MipsISD::FPCmp", SDT_MipsFPCmp, [SDNPOutGlue]>;
41def MipsCMovFP_T : SDNode<"MipsISD::CMovFP_T", SDT_MipsCMovFP, [SDNPInGlue]>;
42def MipsCMovFP_F : SDNode<"MipsISD::CMovFP_F", SDT_MipsCMovFP, [SDNPInGlue]>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000043def MipsFPBrcond : SDNode<"MipsISD::FPBrcond", SDT_MipsFPBrcond,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +000044 [SDNPHasChain, SDNPOptInGlue]>;
Akira Hatanaka99a2e982011-04-15 19:52:08 +000045def MipsBuildPairF64 : SDNode<"MipsISD::BuildPairF64", SDT_MipsBuildPairF64>;
46def MipsExtractElementF64 : SDNode<"MipsISD::ExtractElementF64",
47 SDT_MipsExtractElementF64>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000048
49// Operand for printing out a condition code.
Akira Hatanaka885020a2012-04-03 02:20:58 +000050let PrintMethod = "printFCCOperand", DecoderMethod = "DecodeCondCode" in
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000051 def condcode : Operand<i32>;
52
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000053//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000054// Feature predicates.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000055//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000056
Akira Hatanaka885020a2012-04-03 02:20:58 +000057def IsFP64bit : Predicate<"Subtarget.isFP64bit()">, AssemblerPredicate<"FeatureFP64Bit">;
58def NotFP64bit : Predicate<"!Subtarget.isFP64bit()">, AssemblerPredicate<"!FeatureFP64Bit">;
59def IsSingleFloat : Predicate<"Subtarget.isSingleFloat()">, AssemblerPredicate<"FeatureSingleFloat">;
60def IsNotSingleFloat : Predicate<"!Subtarget.isSingleFloat()">, AssemblerPredicate<"!FeatureSingleFloat">;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000061
Akira Hatanakae4ea2412012-02-25 00:21:52 +000062// FP immediate patterns.
63def fpimm0 : PatLeaf<(fpimm), [{
64 return N->isExactlyValue(+0.0);
65}]>;
66
67def fpimm0neg : PatLeaf<(fpimm), [{
68 return N->isExactlyValue(-0.0);
69}]>;
70
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000071//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000072// Instruction Class Templates
73//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000074// A set of multiclasses is used to address the register usage.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000075//
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +000076// S32 - single precision in 16 32bit even fp registers
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000077// single precision in 32 32bit fp registers in SingleOnly mode
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +000078// S64 - single precision in 32 64bit fp registers (In64BitMode)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000079// D32 - double precision in 16 32bit even fp registers
80// D64 - double precision in 32 64bit fp registers (In64BitMode)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000081//
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +000082// Only S32 and D32 are supported right now.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000083//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000084
Akira Hatanaka1acb7df2011-10-11 01:12:52 +000085// FP load.
Akira Hatanaka885020a2012-04-03 02:20:58 +000086let DecoderMethod = "DecodeFMem" in {
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +000087class FPLoad<bits<6> op, string opstr, RegisterClass RC, Operand MemOpnd>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +000088 FMem<op, (outs RC:$ft), (ins MemOpnd:$addr),
Akira Hatanakadfa27ae2012-03-01 22:12:30 +000089 !strconcat(opstr, "\t$ft, $addr"), [(set RC:$ft, (load_a addr:$addr))],
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +000090 IILoad>;
Akira Hatanaka1acb7df2011-10-11 01:12:52 +000091
92// FP store.
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +000093class FPStore<bits<6> op, string opstr, RegisterClass RC, Operand MemOpnd>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +000094 FMem<op, (outs), (ins RC:$ft, MemOpnd:$addr),
Akira Hatanakadfa27ae2012-03-01 22:12:30 +000095 !strconcat(opstr, "\t$ft, $addr"), [(store_a RC:$ft, addr:$addr)],
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +000096 IIStore>;
Akira Hatanaka885020a2012-04-03 02:20:58 +000097}
Akira Hatanaka44b6c712012-02-28 02:55:02 +000098// FP indexed load.
99class FPIdxLoad<bits<6> funct, string opstr, RegisterClass DRC,
100 RegisterClass PRC, PatFrag FOp>:
101 FFMemIdx<funct, (outs DRC:$fd), (ins PRC:$base, PRC:$index),
102 !strconcat(opstr, "\t$fd, $index($base)"),
103 [(set DRC:$fd, (FOp (add PRC:$base, PRC:$index)))]> {
104 let fs = 0;
105}
106
107// FP indexed store.
108class FPIdxStore<bits<6> funct, string opstr, RegisterClass DRC,
109 RegisterClass PRC, PatFrag FOp>:
110 FFMemIdx<funct, (outs), (ins DRC:$fs, PRC:$base, PRC:$index),
111 !strconcat(opstr, "\t$fs, $index($base)"),
112 [(FOp DRC:$fs, (add PRC:$base, PRC:$index))]> {
113 let fd = 0;
114}
115
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000116// Instructions that convert an FP value to 32-bit fixed point.
117multiclass FFR1_W_M<bits<6> funct, string opstr> {
118 def _S : FFR1<funct, 16, opstr, "w.s", FGR32, FGR32>;
119 def _D32 : FFR1<funct, 17, opstr, "w.d", FGR32, AFGR64>,
120 Requires<[NotFP64bit]>;
121 def _D64 : FFR1<funct, 17, opstr, "w.d", FGR32, FGR64>,
Akira Hatanaka885020a2012-04-03 02:20:58 +0000122 Requires<[IsFP64bit]> {
123 let DecoderNamespace = "Mips64";
124 }
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000125}
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +0000126
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000127// Instructions that convert an FP value to 64-bit fixed point.
Akira Hatanaka885020a2012-04-03 02:20:58 +0000128let Predicates = [IsFP64bit], DecoderNamespace = "Mips64" in
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000129multiclass FFR1_L_M<bits<6> funct, string opstr> {
130 def _S : FFR1<funct, 16, opstr, "l.s", FGR64, FGR32>;
131 def _D64 : FFR1<funct, 17, opstr, "l.d", FGR64, FGR64>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000132}
133
Akira Hatanakabfca0792011-10-08 03:29:22 +0000134// FP-to-FP conversion instructions.
135multiclass FFR1P_M<bits<6> funct, string opstr, SDNode OpNode> {
136 def _S : FFR1P<funct, 16, opstr, "s", FGR32, FGR32, OpNode>;
137 def _D32 : FFR1P<funct, 17, opstr, "d", AFGR64, AFGR64, OpNode>,
138 Requires<[NotFP64bit]>;
139 def _D64 : FFR1P<funct, 17, opstr, "d", FGR64, FGR64, OpNode>,
Akira Hatanaka885020a2012-04-03 02:20:58 +0000140 Requires<[IsFP64bit]> {
141 let DecoderNamespace = "Mips64";
142 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000143}
144
Akira Hatanakac9289f62011-10-08 03:38:41 +0000145multiclass FFR2P_M<bits<6> funct, string opstr, SDNode OpNode, bit isComm = 0> {
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +0000146 let isCommutable = isComm in {
Akira Hatanakac9289f62011-10-08 03:38:41 +0000147 def _S : FFR2P<funct, 16, opstr, "s", FGR32, OpNode>;
148 def _D32 : FFR2P<funct, 17, opstr, "d", AFGR64, OpNode>,
149 Requires<[NotFP64bit]>;
150 def _D64 : FFR2P<funct, 17, opstr, "d", FGR64, OpNode>,
Akira Hatanaka885020a2012-04-03 02:20:58 +0000151 Requires<[IsFP64bit]> {
152 let DecoderNamespace = "Mips64";
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +0000153 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000154}
Akira Hatanaka885020a2012-04-03 02:20:58 +0000155}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000156
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000157// FP madd/msub/nmadd/nmsub instruction classes.
158class FMADDSUB<bits<3> funct, bits<3> fmt, string opstr, string fmtstr,
159 SDNode OpNode, RegisterClass RC> :
160 FFMADDSUB<funct, fmt, (outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft),
161 !strconcat(opstr, ".", fmtstr, "\t$fd, $fr, $fs, $ft"),
162 [(set RC:$fd, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr))]>;
163
164class FNMADDSUB<bits<3> funct, bits<3> fmt, string opstr, string fmtstr,
165 SDNode OpNode, RegisterClass RC> :
166 FFMADDSUB<funct, fmt, (outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft),
167 !strconcat(opstr, ".", fmtstr, "\t$fd, $fr, $fs, $ft"),
168 [(set RC:$fd, (fsub fpimm0, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr)))]>;
169
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000170//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000171// Floating Point Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000172//===----------------------------------------------------------------------===//
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000173defm ROUND_W : FFR1_W_M<0xc, "round">;
174defm ROUND_L : FFR1_L_M<0x8, "round">;
175defm TRUNC_W : FFR1_W_M<0xd, "trunc">;
176defm TRUNC_L : FFR1_L_M<0x9, "trunc">;
177defm CEIL_W : FFR1_W_M<0xe, "ceil">;
178defm CEIL_L : FFR1_L_M<0xa, "ceil">;
179defm FLOOR_W : FFR1_W_M<0xf, "floor">;
180defm FLOOR_L : FFR1_L_M<0xb, "floor">;
181defm CVT_W : FFR1_W_M<0x24, "cvt">;
Akira Hatanaka885020a2012-04-03 02:20:58 +0000182//defm CVT_L : FFR1_L_M<0x25, "cvt">;
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000183
184def CVT_S_W : FFR1<0x20, 20, "cvt", "s.w", FGR32, FGR32>;
Akira Hatanaka885020a2012-04-03 02:20:58 +0000185def CVT_L_S : FFR1<0x25, 16, "cvt", "l.s", FGR64, FGR32>;
186def CVT_L_D64: FFR1<0x25, 17, "cvt", "l.d", FGR64, FGR64>;
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000187
188let Predicates = [NotFP64bit] in {
189 def CVT_S_D32 : FFR1<0x20, 17, "cvt", "s.d", FGR32, AFGR64>;
190 def CVT_D32_W : FFR1<0x21, 20, "cvt", "d.w", AFGR64, FGR32>;
191 def CVT_D32_S : FFR1<0x21, 16, "cvt", "d.s", AFGR64, FGR32>;
192}
193
Akira Hatanaka885020a2012-04-03 02:20:58 +0000194let Predicates = [IsFP64bit], DecoderNamespace = "Mips64" in {
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000195 def CVT_S_D64 : FFR1<0x20, 17, "cvt", "s.d", FGR32, FGR64>;
196 def CVT_S_L : FFR1<0x20, 21, "cvt", "s.l", FGR32, FGR64>;
197 def CVT_D64_W : FFR1<0x21, 20, "cvt", "d.w", FGR64, FGR32>;
198 def CVT_D64_S : FFR1<0x21, 16, "cvt", "d.s", FGR64, FGR32>;
199 def CVT_D64_L : FFR1<0x21, 21, "cvt", "d.l", FGR64, FGR64>;
200}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000201
Akira Hatanakabfca0792011-10-08 03:29:22 +0000202defm FABS : FFR1P_M<0x5, "abs", fabs>;
203defm FNEG : FFR1P_M<0x7, "neg", fneg>;
204defm FSQRT : FFR1P_M<0x4, "sqrt", fsqrt>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000205
206// The odd-numbered registers are only referenced when doing loads,
207// stores, and moves between floating-point and integer registers.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000208// When defining instructions, we reference all 32-bit registers,
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000209// regardless of register aliasing.
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000210
211class FFRGPR<bits<5> _fmt, dag outs, dag ins, string asmstr, list<dag> pattern>:
212 FFR<0x11, 0x0, _fmt, outs, ins, asmstr, pattern> {
213 bits<5> rt;
214 let ft = rt;
215 let fd = 0;
216}
217
218/// Move Control Registers From/To CPU Registers
219def CFC1 : FFRGPR<0x2, (outs CPURegs:$rt), (ins CCR:$fs),
Akira Hatanakaffe9a712011-06-07 18:16:51 +0000220 "cfc1\t$rt, $fs", []>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000221
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000222def CTC1 : FFRGPR<0x6, (outs CCR:$fs), (ins CPURegs:$rt),
223 "ctc1\t$rt, $fs", []>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000224
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000225def MFC1 : FFRGPR<0x00, (outs CPURegs:$rt), (ins FGR32:$fs),
Akira Hatanaka8eea4612011-09-27 22:01:01 +0000226 "mfc1\t$rt, $fs",
227 [(set CPURegs:$rt, (bitconvert FGR32:$fs))]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000228
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000229def MTC1 : FFRGPR<0x04, (outs FGR32:$fs), (ins CPURegs:$rt),
Akira Hatanaka8eea4612011-09-27 22:01:01 +0000230 "mtc1\t$rt, $fs",
231 [(set FGR32:$fs, (bitconvert CPURegs:$rt))]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000232
Akira Hatanakae7126eb2011-11-07 21:32:58 +0000233def DMFC1 : FFRGPR<0x01, (outs CPU64Regs:$rt), (ins FGR64:$fs),
234 "dmfc1\t$rt, $fs",
235 [(set CPU64Regs:$rt, (bitconvert FGR64:$fs))]>;
236
237def DMTC1 : FFRGPR<0x05, (outs FGR64:$fs), (ins CPU64Regs:$rt),
238 "dmtc1\t$rt, $fs",
239 [(set FGR64:$fs, (bitconvert CPU64Regs:$rt))]>;
240
Akira Hatanaka4391bb72011-10-08 03:50:18 +0000241def FMOV_S : FFR1<0x6, 16, "mov", "s", FGR32, FGR32>;
242def FMOV_D32 : FFR1<0x6, 17, "mov", "d", AFGR64, AFGR64>,
243 Requires<[NotFP64bit]>;
244def FMOV_D64 : FFR1<0x6, 17, "mov", "d", FGR64, FGR64>,
Akira Hatanaka885020a2012-04-03 02:20:58 +0000245 Requires<[IsFP64bit]> {
246 let DecoderNamespace = "Mips64";
247}
Bruno Cardoso Lopes5e194602010-01-30 18:29:19 +0000248
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000249/// Floating Point Memory Instructions
Akira Hatanaka885020a2012-04-03 02:20:58 +0000250let Predicates = [IsN64], DecoderNamespace = "Mips64" in {
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +0000251 def LWC1_P8 : FPLoad<0x31, "lwc1", FGR32, mem64>;
252 def SWC1_P8 : FPStore<0x39, "swc1", FGR32, mem64>;
Akira Hatanaka885020a2012-04-03 02:20:58 +0000253 def LDC164_P8 : FPLoad<0x35, "ldc1", FGR64, mem64> {
254 let isCodeGenOnly =1;
255 }
256 def SDC164_P8 : FPStore<0x3d, "sdc1", FGR64, mem64> {
257 let isCodeGenOnly =1;
258 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000259}
260
Akira Hatanaka1acb7df2011-10-11 01:12:52 +0000261let Predicates = [NotN64] in {
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +0000262 def LWC1 : FPLoad<0x31, "lwc1", FGR32, mem>;
263 def SWC1 : FPStore<0x39, "swc1", FGR32, mem>;
Akira Hatanakab90113a2012-02-27 19:09:08 +0000264}
265
Akira Hatanaka885020a2012-04-03 02:20:58 +0000266let Predicates = [NotN64, HasMips64], DecoderNamespace = "Mips64" in {
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +0000267 def LDC164 : FPLoad<0x35, "ldc1", FGR64, mem>;
268 def SDC164 : FPStore<0x3d, "sdc1", FGR64, mem>;
Akira Hatanakab90113a2012-02-27 19:09:08 +0000269}
270
271let Predicates = [NotN64, NotMips64] in {
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +0000272 def LDC1 : FPLoad<0x35, "ldc1", AFGR64, mem>;
273 def SDC1 : FPStore<0x3d, "sdc1", AFGR64, mem>;
Akira Hatanaka1acb7df2011-10-11 01:12:52 +0000274}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000275
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000276// Indexed loads and stores.
277let Predicates = [HasMips32r2Or64] in {
278 def LWXC1 : FPIdxLoad<0x0, "lwxc1", FGR32, CPURegs, load_a>;
279 def LUXC1 : FPIdxLoad<0x5, "luxc1", FGR32, CPURegs, load_u>;
280 def SWXC1 : FPIdxStore<0x8, "swxc1", FGR32, CPURegs, store_a>;
281 def SUXC1 : FPIdxStore<0xd, "suxc1", FGR32, CPURegs, store_u>;
282}
283
284let Predicates = [HasMips32r2, NotMips64] in {
Jia Liubb481f82012-02-28 07:46:26 +0000285 def LDXC1 : FPIdxLoad<0x1, "ldxc1", AFGR64, CPURegs, load_a>;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000286 def SDXC1 : FPIdxStore<0x9, "sdxc1", AFGR64, CPURegs, store_a>;
287}
288
Akira Hatanaka885020a2012-04-03 02:20:58 +0000289let Predicates = [HasMips64, NotN64], DecoderNamespace="Mips64" in {
Jia Liubb481f82012-02-28 07:46:26 +0000290 def LDXC164 : FPIdxLoad<0x1, "ldxc1", FGR64, CPURegs, load_a>;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000291 def SDXC164 : FPIdxStore<0x9, "sdxc1", FGR64, CPURegs, store_a>;
292}
293
294// n64
Akira Hatanaka885020a2012-04-03 02:20:58 +0000295let Predicates = [IsN64], isCodeGenOnly=1 in {
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000296 def LWXC1_P8 : FPIdxLoad<0x0, "lwxc1", FGR32, CPU64Regs, load_a>;
297 def LUXC1_P8 : FPIdxLoad<0x5, "luxc1", FGR32, CPU64Regs, load_u>;
Jia Liubb481f82012-02-28 07:46:26 +0000298 def LDXC164_P8 : FPIdxLoad<0x1, "ldxc1", FGR64, CPU64Regs, load_a>;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000299 def SWXC1_P8 : FPIdxStore<0x8, "swxc1", FGR32, CPU64Regs, store_a>;
300 def SUXC1_P8 : FPIdxStore<0xd, "suxc1", FGR32, CPU64Regs, store_u>;
301 def SDXC164_P8 : FPIdxStore<0x9, "sdxc1", FGR64, CPU64Regs, store_a>;
302}
303
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000304/// Floating-point Aritmetic
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000305defm FADD : FFR2P_M<0x00, "add", fadd, 1>;
Akira Hatanakac9289f62011-10-08 03:38:41 +0000306defm FDIV : FFR2P_M<0x03, "div", fdiv>;
307defm FMUL : FFR2P_M<0x02, "mul", fmul, 1>;
308defm FSUB : FFR2P_M<0x01, "sub", fsub>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000309
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000310let Predicates = [HasMips32r2] in {
311 def MADD_S : FMADDSUB<0x4, 0, "madd", "s", fadd, FGR32>;
312 def MSUB_S : FMADDSUB<0x5, 0, "msub", "s", fsub, FGR32>;
313}
314
315let Predicates = [HasMips32r2, NoNaNsFPMath] in {
316 def NMADD_S : FNMADDSUB<0x6, 0, "nmadd", "s", fadd, FGR32>;
317 def NMSUB_S : FNMADDSUB<0x7, 0, "nmsub", "s", fsub, FGR32>;
318}
319
320let Predicates = [HasMips32r2, NotFP64bit] in {
321 def MADD_D32 : FMADDSUB<0x4, 1, "madd", "d", fadd, AFGR64>;
322 def MSUB_D32 : FMADDSUB<0x5, 1, "msub", "d", fsub, AFGR64>;
323}
324
325let Predicates = [HasMips32r2, NotFP64bit, NoNaNsFPMath] in {
326 def NMADD_D32 : FNMADDSUB<0x6, 1, "nmadd", "d", fadd, AFGR64>;
327 def NMSUB_D32 : FNMADDSUB<0x7, 1, "nmsub", "d", fsub, AFGR64>;
328}
329
Akira Hatanaka885020a2012-04-03 02:20:58 +0000330let Predicates = [HasMips32r2, IsFP64bit], isCodeGenOnly=1 in {
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000331 def MADD_D64 : FMADDSUB<0x4, 1, "madd", "d", fadd, FGR64>;
332 def MSUB_D64 : FMADDSUB<0x5, 1, "msub", "d", fsub, FGR64>;
333}
334
Akira Hatanaka885020a2012-04-03 02:20:58 +0000335let Predicates = [HasMips32r2, IsFP64bit, NoNaNsFPMath], isCodeGenOnly=1 in {
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000336 def NMADD_D64 : FNMADDSUB<0x6, 1, "nmadd", "d", fadd, FGR64>;
337 def NMSUB_D64 : FNMADDSUB<0x7, 1, "nmsub", "d", fsub, FGR64>;
338}
339
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000340//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000341// Floating Point Branch Codes
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000342//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000343// Mips branch codes. These correspond to condcode in MipsInstrInfo.h.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000344// They must be kept in synch.
345def MIPS_BRANCH_F : PatLeaf<(i32 0)>;
346def MIPS_BRANCH_T : PatLeaf<(i32 1)>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000347
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000348/// Floating Point Branch of False/True (Likely)
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000349let isBranch=1, isTerminator=1, hasDelaySlot=1, base=0x8, Uses=[FCR31] in
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000350 class FBRANCH<bits<1> nd, bits<1> tf, PatLeaf op, string asmstr> :
351 FFI<0x11, (outs), (ins brtarget:$dst), !strconcat(asmstr, "\t$dst"),
352 [(MipsFPBrcond op, bb:$dst)]> {
353 let Inst{20-18} = 0;
354 let Inst{17} = nd;
355 let Inst{16} = tf;
356}
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000357
Akira Hatanaka885020a2012-04-03 02:20:58 +0000358let DecoderMethod = "DecodeBC1" in {
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000359def BC1F : FBRANCH<0, 0, MIPS_BRANCH_F, "bc1f">;
360def BC1T : FBRANCH<0, 1, MIPS_BRANCH_T, "bc1t">;
Akira Hatanaka885020a2012-04-03 02:20:58 +0000361}
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000362//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000363// Floating Point Flag Conditions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000364//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000365// Mips condition codes. They must correspond to condcode in MipsInstrInfo.h.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000366// They must be kept in synch.
367def MIPS_FCOND_F : PatLeaf<(i32 0)>;
368def MIPS_FCOND_UN : PatLeaf<(i32 1)>;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000369def MIPS_FCOND_OEQ : PatLeaf<(i32 2)>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000370def MIPS_FCOND_UEQ : PatLeaf<(i32 3)>;
371def MIPS_FCOND_OLT : PatLeaf<(i32 4)>;
372def MIPS_FCOND_ULT : PatLeaf<(i32 5)>;
373def MIPS_FCOND_OLE : PatLeaf<(i32 6)>;
374def MIPS_FCOND_ULE : PatLeaf<(i32 7)>;
375def MIPS_FCOND_SF : PatLeaf<(i32 8)>;
376def MIPS_FCOND_NGLE : PatLeaf<(i32 9)>;
377def MIPS_FCOND_SEQ : PatLeaf<(i32 10)>;
378def MIPS_FCOND_NGL : PatLeaf<(i32 11)>;
379def MIPS_FCOND_LT : PatLeaf<(i32 12)>;
380def MIPS_FCOND_NGE : PatLeaf<(i32 13)>;
381def MIPS_FCOND_LE : PatLeaf<(i32 14)>;
382def MIPS_FCOND_NGT : PatLeaf<(i32 15)>;
383
Akira Hatanakac3706192011-11-07 21:37:33 +0000384class FCMP<bits<5> fmt, RegisterClass RC, string typestr> :
385 FCC<fmt, (outs), (ins RC:$fs, RC:$ft, condcode:$cc),
386 !strconcat("c.$cc.", typestr, "\t$fs, $ft"),
387 [(MipsFPCmp RC:$fs, RC:$ft, imm:$cc)]>;
388
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000389/// Floating Point Compare
Akira Hatanaka8ddf6532011-09-09 20:45:50 +0000390let Defs=[FCR31] in {
Akira Hatanakac3706192011-11-07 21:37:33 +0000391 def FCMP_S32 : FCMP<0x10, FGR32, "s">;
392 def FCMP_D32 : FCMP<0x11, AFGR64, "d">, Requires<[NotFP64bit]>;
Akira Hatanaka885020a2012-04-03 02:20:58 +0000393 def FCMP_D64 : FCMP<0x11, FGR64, "d">, Requires<[IsFP64bit]> {
394 let DecoderNamespace = "Mips64";
395 }
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000396}
397
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000398//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000399// Floating Point Pseudo-Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000400//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000401def MOVCCRToCCR : MipsPseudo<(outs CCR:$dst), (ins CCR:$src),
402 "# MOVCCRToCCR", []>;
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000403
Akira Hatanaka99a2e982011-04-15 19:52:08 +0000404// This pseudo instr gets expanded into 2 mtc1 instrs after register
405// allocation.
406def BuildPairF64 :
407 MipsPseudo<(outs AFGR64:$dst),
408 (ins CPURegs:$lo, CPURegs:$hi), "",
409 [(set AFGR64:$dst, (MipsBuildPairF64 CPURegs:$lo, CPURegs:$hi))]>;
410
411// This pseudo instr gets expanded into 2 mfc1 instrs after register
412// allocation.
413// if n is 0, lower part of src is extracted.
414// if n is 1, higher part of src is extracted.
415def ExtractElementF64 :
416 MipsPseudo<(outs CPURegs:$dst),
417 (ins AFGR64:$src, i32imm:$n), "",
418 [(set CPURegs:$dst,
419 (MipsExtractElementF64 AFGR64:$src, imm:$n))]>;
420
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000421//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000422// Floating Point Patterns
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000423//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000424def : Pat<(f32 fpimm0), (MTC1 ZERO)>;
Akira Hatanakabfca0792011-10-08 03:29:22 +0000425def : Pat<(f32 fpimm0neg), (FNEG_S (MTC1 ZERO))>;
Bruno Cardoso Lopes7030ae72008-07-30 19:00:31 +0000426
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000427def : Pat<(f32 (sint_to_fp CPURegs:$src)), (CVT_S_W (MTC1 CPURegs:$src))>;
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000428def : Pat<(i32 (fp_to_sint FGR32:$src)), (MFC1 (TRUNC_W_S FGR32:$src))>;
Bruno Cardoso Lopes7030ae72008-07-30 19:00:31 +0000429
Akira Hatanakaaa757902011-09-28 18:11:19 +0000430let Predicates = [NotFP64bit] in {
Akira Hatanaka4cae74b2011-11-07 21:38:58 +0000431 def : Pat<(f64 (sint_to_fp CPURegs:$src)), (CVT_D32_W (MTC1 CPURegs:$src))>;
432 def : Pat<(i32 (fp_to_sint AFGR64:$src)), (MFC1 (TRUNC_W_D32 AFGR64:$src))>;
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000433 def : Pat<(f32 (fround AFGR64:$src)), (CVT_S_D32 AFGR64:$src)>;
434 def : Pat<(f64 (fextend FGR32:$src)), (CVT_D32_S FGR32:$src)>;
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000435}
436
Akira Hatanaka4cae74b2011-11-07 21:38:58 +0000437let Predicates = [IsFP64bit] in {
438 def : Pat<(f64 fpimm0), (DMTC1 ZERO_64)>;
439 def : Pat<(f64 fpimm0neg), (FNEG_D64 (DMTC1 ZERO_64))>;
440
441 def : Pat<(f64 (sint_to_fp CPURegs:$src)), (CVT_D64_W (MTC1 CPURegs:$src))>;
442 def : Pat<(f32 (sint_to_fp CPU64Regs:$src)),
443 (CVT_S_L (DMTC1 CPU64Regs:$src))>;
444 def : Pat<(f64 (sint_to_fp CPU64Regs:$src)),
445 (CVT_D64_L (DMTC1 CPU64Regs:$src))>;
446
447 def : Pat<(i32 (fp_to_sint FGR64:$src)), (MFC1 (TRUNC_W_D64 FGR64:$src))>;
Akira Hatanakae3186772012-02-16 17:48:20 +0000448 def : Pat<(i64 (fp_to_sint FGR32:$src)), (DMFC1 (TRUNC_L_S FGR32:$src))>;
Akira Hatanaka4cae74b2011-11-07 21:38:58 +0000449 def : Pat<(i64 (fp_to_sint FGR64:$src)), (DMFC1 (TRUNC_L_D64 FGR64:$src))>;
450
451 def : Pat<(f32 (fround FGR64:$src)), (CVT_S_D64 FGR64:$src)>;
452 def : Pat<(f64 (fextend FGR32:$src)), (CVT_D64_S FGR32:$src)>;
Akira Hatanakae3186772012-02-16 17:48:20 +0000453}
Akira Hatanakadfa27ae2012-03-01 22:12:30 +0000454
455// Patterns for unaligned floating point loads and stores.
456let Predicates = [HasMips32r2Or64, NotN64] in {
Akira Hatanaka885020a2012-04-03 02:20:58 +0000457 def : Pat<(f32 (load_u CPURegs:$addr)), (LUXC1 CPURegs:$addr, ZERO)>;
Akira Hatanakadfa27ae2012-03-01 22:12:30 +0000458 def : Pat<(store_u FGR32:$src, CPURegs:$addr),
459 (SUXC1 FGR32:$src, CPURegs:$addr, ZERO)>;
460}
461
462let Predicates = [IsN64] in {
Akira Hatanaka885020a2012-04-03 02:20:58 +0000463 def : Pat<(f32 (load_u CPU64Regs:$addr)), (LUXC1_P8 CPU64Regs:$addr, ZERO_64)>;
Akira Hatanakadfa27ae2012-03-01 22:12:30 +0000464 def : Pat<(store_u FGR32:$src, CPU64Regs:$addr),
465 (SUXC1_P8 FGR32:$src, CPU64Regs:$addr, ZERO_64)>;
466}