blob: cacff859af2b5e8f472c64f0d3dcac20346ad24a [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===- ARMInstrInfo.td - Target Description for ARM Target ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the "Instituto Nokia de Tecnologia" and
6// is distributed under the University of Illinois Open Source
7// License. See LICENSE.TXT for details.
8//
9//===----------------------------------------------------------------------===//
10//
11// This file describes the ARM instructions in TableGen format.
12//
13//===----------------------------------------------------------------------===//
14
Rafael Espindolaa4e64352006-07-11 11:36:48 +000015// Address operands
Rafael Espindola7cca7c52006-09-11 17:25:40 +000016def op_addr_mode1 : Operand<iPTR> {
17 let PrintMethod = "printAddrMode1";
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +000018 let NumMIOperands = 3;
19 let MIOperandInfo = (ops ptr_rc, ptr_rc, i32imm);
Rafael Espindola7cca7c52006-09-11 17:25:40 +000020}
21
Rafael Espindolaa4e64352006-07-11 11:36:48 +000022def memri : Operand<iPTR> {
23 let PrintMethod = "printMemRegImm";
24 let NumMIOperands = 2;
25 let MIOperandInfo = (ops i32imm, ptr_rc);
26}
27
Rafael Espindolaaefe1422006-07-10 01:41:35 +000028// Define ARM specific addressing mode.
Rafael Espindola7cca7c52006-09-11 17:25:40 +000029//Addressing Mode 1: data processing operands
Evan Chengaf9db752006-10-11 21:03:53 +000030def addr_mode1 : ComplexPattern<iPTR, 3, "SelectAddrMode1", [imm, sra, shl, srl],
31 []>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000032
Rafael Espindolaa4e64352006-07-11 11:36:48 +000033//register plus/minus 12 bit offset
Evan Chengaf9db752006-10-11 21:03:53 +000034def iaddr : ComplexPattern<iPTR, 2, "SelectAddrRegImm", [frameindex], []>;
Rafael Espindolaa4e64352006-07-11 11:36:48 +000035//register plus scaled register
Evan Chengaf9db752006-10-11 21:03:53 +000036//def raddr : ComplexPattern<iPTR, 2, "SelectAddrRegReg", [], []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000037
38//===----------------------------------------------------------------------===//
Rafael Espindola15a6c3e2006-10-16 17:57:20 +000039// Instruction Class Templates
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000040//===----------------------------------------------------------------------===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000041class InstARM<dag ops, string asmstr, list<dag> pattern> : Instruction {
42 let Namespace = "ARM";
43
44 dag OperandList = ops;
45 let AsmString = asmstr;
46 let Pattern = pattern;
47}
48
Rafael Espindola15a6c3e2006-10-16 17:57:20 +000049class IntBinOp<string OpcStr, SDNode OpNode> :
50 InstARM<(ops IntRegs:$dst, IntRegs:$a, IntRegs:$b),
51 !strconcat(OpcStr, " $dst, $a, $b"),
52 [(set IntRegs:$dst, (OpNode IntRegs:$a, IntRegs:$b))]>;
53
Rafael Espindolaa6f149d2006-10-16 18:32:36 +000054class FPBinOp<string OpcStr, SDNode OpNode> :
55 InstARM<(ops FPRegs:$dst, FPRegs:$a, FPRegs:$b),
56 !strconcat(OpcStr, " $dst, $a, $b"),
57 [(set FPRegs:$dst, (OpNode FPRegs:$a, FPRegs:$b))]>;
58
Rafael Espindola27e469e2006-10-16 18:39:22 +000059class DFPBinOp<string OpcStr, SDNode OpNode> :
60 InstARM<(ops DFPRegs:$dst, DFPRegs:$a, DFPRegs:$b),
61 !strconcat(OpcStr, " $dst, $a, $b"),
62 [(set DFPRegs:$dst, (OpNode DFPRegs:$a, DFPRegs:$b))]>;
63
Rafael Espindola90057aa2006-10-16 18:18:14 +000064class Addr1BinOp<string OpcStr, SDNode OpNode> :
65 InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
66 !strconcat(OpcStr, " $dst, $a, $b"),
67 [(set IntRegs:$dst, (OpNode IntRegs:$a, addr_mode1:$b))]>;
68
Rafael Espindola15a6c3e2006-10-16 17:57:20 +000069//===----------------------------------------------------------------------===//
70// Instructions
71//===----------------------------------------------------------------------===//
72
Rafael Espindola687bc492006-08-24 13:45:55 +000073def brtarget : Operand<OtherVT>;
74
Rafael Espindola6f602de2006-08-24 16:13:15 +000075// Operand for printing out a condition code.
76let PrintMethod = "printCCOperand" in
77 def CCOp : Operand<i32>;
78
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000079def SDT_ARMCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Evan Chengbb7b8442006-08-11 09:03:33 +000080def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeq,
81 [SDNPHasChain, SDNPOutFlag]>;
82def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeq,
83 [SDNPHasChain, SDNPOutFlag]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000084
Rafael Espindola84b19be2006-07-16 01:02:57 +000085def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
86def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
87 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindolaf4fda802006-08-03 17:02:20 +000088def retflag : SDNode<"ARMISD::RET_FLAG", SDTRet,
89 [SDNPHasChain, SDNPOptInFlag]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +000090
91def SDTarmselect : SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<0>, SDTCisVT<2, i32>]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +000092def armselect : SDNode<"ARMISD::SELECT", SDTarmselect, [SDNPInFlag, SDNPOutFlag]>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +000093
Rafael Espindola4b20fbc2006-10-10 12:56:00 +000094def SDTarmfmstat : SDTypeProfile<0, 0, []>;
95def armfmstat : SDNode<"ARMISD::FMSTAT", SDTarmfmstat, [SDNPInFlag, SDNPOutFlag]>;
96
Rafael Espindola6f602de2006-08-24 16:13:15 +000097def SDTarmbr : SDTypeProfile<0, 2, [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
Rafael Espindola687bc492006-08-24 13:45:55 +000098def armbr : SDNode<"ARMISD::BR", SDTarmbr, [SDNPHasChain, SDNPInFlag]>;
99
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000100def SDTVoidBinOp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
101def armcmp : SDNode<"ARMISD::CMP", SDTVoidBinOp, [SDNPOutFlag]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000102
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000103def armfsitos : SDNode<"ARMISD::FSITOS", SDTUnaryOp>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000104def armftosis : SDNode<"ARMISD::FTOSIS", SDTUnaryOp>;
Rafael Espindola9e071f02006-10-02 19:30:56 +0000105def armfsitod : SDNode<"ARMISD::FSITOD", SDTUnaryOp>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000106def armftosid : SDNode<"ARMISD::FTOSID", SDTUnaryOp>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000107def armfuitos : SDNode<"ARMISD::FUITOS", SDTUnaryOp>;
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000108def armftouis : SDNode<"ARMISD::FTOUIS", SDTUnaryOp>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000109def armfuitod : SDNode<"ARMISD::FUITOD", SDTUnaryOp>;
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000110def armftouid : SDNode<"ARMISD::FTOUID", SDTUnaryOp>;
Rafael Espindola9e071f02006-10-02 19:30:56 +0000111
112def SDTarmfmrrd : SDTypeProfile<0, 3, [SDTCisInt<0>, SDTCisInt<1>, SDTCisFP<2>]>;
Rafael Espindola935b1f82006-10-06 20:33:26 +0000113def armfmrrd : SDNode<"ARMISD::FMRRD", SDTarmfmrrd,
114 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindola27185192006-09-29 21:20:16 +0000115
Rafael Espindolaa2845842006-10-05 16:48:49 +0000116def SDTarmfmdrr : SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisInt<1>, SDTCisInt<2>]>;
117def armfmdrr : SDNode<"ARMISD::FMDRR", SDTarmfmdrr, []>;
118
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000119def ADJCALLSTACKUP : InstARM<(ops i32imm:$amt),
120 "!ADJCALLSTACKUP $amt",
Chris Lattner65d8c1e2006-10-12 18:00:26 +0000121 [(callseq_end imm:$amt)]>, Imp<[R13],[R13]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000122
123def ADJCALLSTACKDOWN : InstARM<(ops i32imm:$amt),
124 "!ADJCALLSTACKDOWN $amt",
Chris Lattner65d8c1e2006-10-12 18:00:26 +0000125 [(callseq_start imm:$amt)]>, Imp<[R13],[R13]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000126
Rafael Espindola35574632006-07-18 17:00:30 +0000127let isReturn = 1 in {
Rafael Espindolaf4fda802006-08-03 17:02:20 +0000128 def bx: InstARM<(ops), "bx r14", [(retflag)]>;
Rafael Espindola35574632006-07-18 17:00:30 +0000129}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000130
Rafael Espindolaec46ea32006-08-16 14:43:33 +0000131let Defs = [R0, R1, R2, R3, R14] in {
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000132 def bl: InstARM<(ops i32imm:$func, variable_ops), "bl $func", [(ARMcall tglobaladdr:$func)]>;
133}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000134
Rafael Espindolaa4e64352006-07-11 11:36:48 +0000135def ldr : InstARM<(ops IntRegs:$dst, memri:$addr),
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000136 "ldr $dst, $addr",
Rafael Espindolaa4e64352006-07-11 11:36:48 +0000137 [(set IntRegs:$dst, (load iaddr:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000138
Rafael Espindola82c678b2006-10-16 17:17:22 +0000139def LDRB : InstARM<(ops IntRegs:$dst, IntRegs:$addr),
Rafael Espindolabb1e2fb2006-10-16 17:38:12 +0000140 "ldrb $dst, [$addr]",
Rafael Espindola82c678b2006-10-16 17:17:22 +0000141 [(set IntRegs:$dst, (zextloadi8 IntRegs:$addr))]>;
142
143def LDRSB : InstARM<(ops IntRegs:$dst, IntRegs:$addr),
Rafael Espindolabb1e2fb2006-10-16 17:38:12 +0000144 "ldrsb $dst, [$addr]",
Rafael Espindola82c678b2006-10-16 17:17:22 +0000145 [(set IntRegs:$dst, (sextloadi8 IntRegs:$addr))]>;
146
147def LDRH : InstARM<(ops IntRegs:$dst, IntRegs:$addr),
Rafael Espindolabb1e2fb2006-10-16 17:38:12 +0000148 "ldrh $dst, [$addr]",
Rafael Espindola82c678b2006-10-16 17:17:22 +0000149 [(set IntRegs:$dst, (zextloadi16 IntRegs:$addr))]>;
150
151def LDRSH : InstARM<(ops IntRegs:$dst, IntRegs:$addr),
Rafael Espindolabb1e2fb2006-10-16 17:38:12 +0000152 "ldrsh $dst, [$addr]",
Rafael Espindola82c678b2006-10-16 17:17:22 +0000153 [(set IntRegs:$dst, (sextloadi16 IntRegs:$addr))]>;
154
Rafael Espindola46adf812006-08-08 20:35:03 +0000155def str : InstARM<(ops IntRegs:$src, memri:$addr),
156 "str $src, $addr",
157 [(store IntRegs:$src, iaddr:$addr)]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000158
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000159def MOV : InstARM<(ops IntRegs:$dst, op_addr_mode1:$src),
160 "mov $dst, $src", [(set IntRegs:$dst, addr_mode1:$src)]>;
Rafael Espindoladc124a22006-05-18 21:45:49 +0000161
Rafael Espindola90057aa2006-10-16 18:18:14 +0000162def ADD : Addr1BinOp<"add", add>;
163def ADCS : Addr1BinOp<"adcs", adde>;
164def ADDS : Addr1BinOp<"adds", addc>;
Rafael Espindolaecdb9f92006-10-09 17:18:28 +0000165
Rafael Espindolaf3a335c2006-08-17 17:09:40 +0000166// "LEA" forms of add
167def lea_addri : InstARM<(ops IntRegs:$dst, memri:$addr),
168 "add $dst, ${addr:arith}",
169 [(set IntRegs:$dst, iaddr:$addr)]>;
170
171
Rafael Espindola90057aa2006-10-16 18:18:14 +0000172def SUB : Addr1BinOp<"sub", sub>;
173def SBCS : Addr1BinOp<"sbcs", sube>;
174def SUBS : Addr1BinOp<"subs", subc>;
175def AND : Addr1BinOp<"and", and>;
176def EOR : Addr1BinOp<"eor", xor>;
177def ORR : Addr1BinOp<"orr", or>;
Rafael Espindola4e307642006-09-08 16:59:47 +0000178
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000179let isTwoAddress = 1 in {
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000180 def movcond : InstARM<(ops IntRegs:$dst, IntRegs:$false,
181 op_addr_mode1:$true, CCOp:$cc),
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000182 "mov$cc $dst, $true",
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000183 [(set IntRegs:$dst, (armselect addr_mode1:$true,
184 IntRegs:$false, imm:$cc))]>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000185}
186
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000187def MUL : IntBinOp<"mul", mul>;
Rafael Espindola817e7fd2006-09-11 19:24:19 +0000188
Rafael Espindolabec2e382006-10-16 16:33:29 +0000189let Defs = [R0] in {
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000190 def SMULL : IntBinOp<"smull r12,", mulhs>;
191 def UMULL : IntBinOp<"umull r12,", mulhu>;
Rafael Espindolabec2e382006-10-16 16:33:29 +0000192}
193
Rafael Espindola6f602de2006-08-24 16:13:15 +0000194def bcond : InstARM<(ops brtarget:$dst, CCOp:$cc),
195 "b$cc $dst",
196 [(armbr bb:$dst, imm:$cc)]>;
Rafael Espindola687bc492006-08-24 13:45:55 +0000197
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +0000198def b : InstARM<(ops brtarget:$dst),
199 "b $dst",
200 [(br bb:$dst)]>;
201
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000202def cmp : InstARM<(ops IntRegs:$a, op_addr_mode1:$b),
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000203 "cmp $a, $b",
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000204 [(armcmp IntRegs:$a, addr_mode1:$b)]>;
Rafael Espindola27185192006-09-29 21:20:16 +0000205
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000206// Floating Point Compare
Rafael Espindola42b62f32006-10-13 13:14:59 +0000207def fcmps : InstARM<(ops FPRegs:$a, FPRegs:$b),
208 "fcmps $a, $b",
209 [(armcmp FPRegs:$a, FPRegs:$b)]>;
210
Rafael Espindola42b62f32006-10-13 13:14:59 +0000211def fcmpd : InstARM<(ops DFPRegs:$a, DFPRegs:$b),
212 "fcmpd $a, $b",
Rafael Espindola0d9fe762006-10-10 16:33:47 +0000213 [(armcmp DFPRegs:$a, DFPRegs:$b)]>;
214
Rafael Espindola27185192006-09-29 21:20:16 +0000215// Floating Point Conversion
216// We use bitconvert for moving the data between the register classes.
217// The format conversion is done with ARM specific nodes
218
219def FMSR : InstARM<(ops FPRegs:$dst, IntRegs:$src),
220 "fmsr $dst, $src", [(set FPRegs:$dst, (bitconvert IntRegs:$src))]>;
221
222def FMRS : InstARM<(ops IntRegs:$dst, FPRegs:$src),
223 "fmrs $dst, $src", [(set IntRegs:$dst, (bitconvert FPRegs:$src))]>;
224
Rafael Espindola9e071f02006-10-02 19:30:56 +0000225def FMRRD : InstARM<(ops IntRegs:$i0, IntRegs:$i1, DFPRegs:$src),
226 "fmrrd $i0, $i1, $src", [(armfmrrd IntRegs:$i0, IntRegs:$i1, DFPRegs:$src)]>;
227
Rafael Espindolaa2845842006-10-05 16:48:49 +0000228def FMDRR : InstARM<(ops DFPRegs:$dst, IntRegs:$i0, IntRegs:$i1),
229 "fmdrr $dst, $i0, $i1", [(set DFPRegs:$dst, (armfmdrr IntRegs:$i0, IntRegs:$i1))]>;
230
Rafael Espindola27185192006-09-29 21:20:16 +0000231def FSITOS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
232 "fsitos $dst, $src", [(set FPRegs:$dst, (armfsitos FPRegs:$src))]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +0000233
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000234def FTOSIS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
235 "ftosis $dst, $src", [(set FPRegs:$dst, (armftosis FPRegs:$src))]>;
236
Rafael Espindola9e071f02006-10-02 19:30:56 +0000237def FSITOD : InstARM<(ops DFPRegs:$dst, FPRegs:$src),
238 "fsitod $dst, $src", [(set DFPRegs:$dst, (armfsitod FPRegs:$src))]>;
Rafael Espindolad9ae7782006-10-07 13:46:42 +0000239
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000240def FTOSID : InstARM<(ops FPRegs:$dst, DFPRegs:$src),
241 "ftosid $dst, $src", [(set FPRegs:$dst, (armftosid DFPRegs:$src))]>;
242
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000243def FUITOS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
244 "fuitos $dst, $src", [(set FPRegs:$dst, (armfuitos FPRegs:$src))]>;
245
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000246def FTOUIS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
247 "ftouis $dst, $src", [(set FPRegs:$dst, (armftouis FPRegs:$src))]>;
248
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000249def FUITOD : InstARM<(ops DFPRegs:$dst, FPRegs:$src),
250 "fuitod $dst, $src", [(set DFPRegs:$dst, (armfuitod FPRegs:$src))]>;
251
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000252def FTOUID : InstARM<(ops FPRegs:$dst, DFPRegs:$src),
253 "ftouid $dst, $src", [(set FPRegs:$dst, (armftouid DFPRegs:$src))]>;
254
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +0000255def FCVTDS : InstARM<(ops DFPRegs:$dst, FPRegs:$src),
256 "fcvtds $dst, $src", [(set DFPRegs:$dst, (fextend FPRegs:$src))]>;
257
258def FCVTSD : InstARM<(ops FPRegs:$dst, DFPRegs:$src),
259 "fcvtsd $dst, $src", [(set FPRegs:$dst, (fround DFPRegs:$src))]>;
Rafael Espindolad9ae7782006-10-07 13:46:42 +0000260
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000261def FMSTAT : InstARM<(ops ), "fmstat", [(armfmstat)]>;
262
Rafael Espindolad9ae7782006-10-07 13:46:42 +0000263// Floating Point Arithmetic
Rafael Espindola27e469e2006-10-16 18:39:22 +0000264def FADDS : FPBinOp<"fadds", fadd>;
265def FADDD : DFPBinOp<"faddd", fadd>;
266def FSUBS : FPBinOp<"fsubs", fsub>;
267def FSUBD : DFPBinOp<"fsubd", fsub>;
Rafael Espindola667c3492006-10-10 19:35:01 +0000268
Rafael Espindola33d06bc2006-10-13 17:37:35 +0000269def FNEGS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
270 "fnegs $dst, $src",
271 [(set FPRegs:$dst, (fneg FPRegs:$src))]>;
272
273def FNEGD : InstARM<(ops DFPRegs:$dst, DFPRegs:$src),
274 "fnegd $dst, $src",
275 [(set DFPRegs:$dst, (fneg DFPRegs:$src))]>;
276
Rafael Espindolaa6f149d2006-10-16 18:32:36 +0000277def FMULS : FPBinOp<"fmuls", fmul>;
Rafael Espindola27e469e2006-10-16 18:39:22 +0000278def FMULD : DFPBinOp<"fmuld", fmul>;
Rafael Espindola5aca9272006-10-07 14:03:39 +0000279
280
281// Floating Point Load
282def FLDS : InstARM<(ops FPRegs:$dst, IntRegs:$addr),
283 "flds $dst, $addr",
284 [(set FPRegs:$dst, (load IntRegs:$addr))]>;
285
286def FLDD : InstARM<(ops DFPRegs:$dst, IntRegs:$addr),
287 "fldd $dst, $addr",
288 [(set DFPRegs:$dst, (load IntRegs:$addr))]>;