blob: 6582a5b264258b98d1dffd009b30324d3546a83e [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===- ARMInstrInfo.td - Target Description for ARM Target ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the "Instituto Nokia de Tecnologia" and
6// is distributed under the University of Illinois Open Source
7// License. See LICENSE.TXT for details.
8//
9//===----------------------------------------------------------------------===//
10//
11// This file describes the ARM instructions in TableGen format.
12//
13//===----------------------------------------------------------------------===//
14
Rafael Espindolaa4e64352006-07-11 11:36:48 +000015// Address operands
Rafael Espindola7cca7c52006-09-11 17:25:40 +000016def op_addr_mode1 : Operand<iPTR> {
17 let PrintMethod = "printAddrMode1";
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +000018 let NumMIOperands = 3;
19 let MIOperandInfo = (ops ptr_rc, ptr_rc, i32imm);
Rafael Espindola7cca7c52006-09-11 17:25:40 +000020}
21
Rafael Espindolaa4e64352006-07-11 11:36:48 +000022def memri : Operand<iPTR> {
23 let PrintMethod = "printMemRegImm";
24 let NumMIOperands = 2;
25 let MIOperandInfo = (ops i32imm, ptr_rc);
26}
27
Rafael Espindolaaefe1422006-07-10 01:41:35 +000028// Define ARM specific addressing mode.
Rafael Espindola7cca7c52006-09-11 17:25:40 +000029//Addressing Mode 1: data processing operands
Evan Chengaf9db752006-10-11 21:03:53 +000030def addr_mode1 : ComplexPattern<iPTR, 3, "SelectAddrMode1", [imm, sra, shl, srl],
31 []>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000032
Rafael Espindolaa4e64352006-07-11 11:36:48 +000033//register plus/minus 12 bit offset
Evan Chengaf9db752006-10-11 21:03:53 +000034def iaddr : ComplexPattern<iPTR, 2, "SelectAddrRegImm", [frameindex], []>;
Rafael Espindolaa4e64352006-07-11 11:36:48 +000035//register plus scaled register
Evan Chengaf9db752006-10-11 21:03:53 +000036//def raddr : ComplexPattern<iPTR, 2, "SelectAddrRegReg", [], []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000037
38//===----------------------------------------------------------------------===//
39// Instructions
40//===----------------------------------------------------------------------===//
41
42class InstARM<dag ops, string asmstr, list<dag> pattern> : Instruction {
43 let Namespace = "ARM";
44
45 dag OperandList = ops;
46 let AsmString = asmstr;
47 let Pattern = pattern;
48}
49
Rafael Espindola687bc492006-08-24 13:45:55 +000050def brtarget : Operand<OtherVT>;
51
Rafael Espindola6f602de2006-08-24 16:13:15 +000052// Operand for printing out a condition code.
53let PrintMethod = "printCCOperand" in
54 def CCOp : Operand<i32>;
55
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000056def SDT_ARMCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Evan Chengbb7b8442006-08-11 09:03:33 +000057def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeq,
58 [SDNPHasChain, SDNPOutFlag]>;
59def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeq,
60 [SDNPHasChain, SDNPOutFlag]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000061
Rafael Espindola84b19be2006-07-16 01:02:57 +000062def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
63def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
64 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindolaf4fda802006-08-03 17:02:20 +000065def retflag : SDNode<"ARMISD::RET_FLAG", SDTRet,
66 [SDNPHasChain, SDNPOptInFlag]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +000067
68def SDTarmselect : SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<0>, SDTCisVT<2, i32>]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +000069def armselect : SDNode<"ARMISD::SELECT", SDTarmselect, [SDNPInFlag, SDNPOutFlag]>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +000070
Rafael Espindola4b20fbc2006-10-10 12:56:00 +000071def SDTarmfmstat : SDTypeProfile<0, 0, []>;
72def armfmstat : SDNode<"ARMISD::FMSTAT", SDTarmfmstat, [SDNPInFlag, SDNPOutFlag]>;
73
Rafael Espindola6f602de2006-08-24 16:13:15 +000074def SDTarmbr : SDTypeProfile<0, 2, [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
Rafael Espindola687bc492006-08-24 13:45:55 +000075def armbr : SDNode<"ARMISD::BR", SDTarmbr, [SDNPHasChain, SDNPInFlag]>;
76
Rafael Espindola3c000bf2006-08-21 22:00:32 +000077def SDTVoidBinOp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
78def armcmp : SDNode<"ARMISD::CMP", SDTVoidBinOp, [SDNPOutFlag]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +000079
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +000080def armfsitos : SDNode<"ARMISD::FSITOS", SDTUnaryOp>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +000081def armftosis : SDNode<"ARMISD::FTOSIS", SDTUnaryOp>;
Rafael Espindola9e071f02006-10-02 19:30:56 +000082def armfsitod : SDNode<"ARMISD::FSITOD", SDTUnaryOp>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +000083def armftosid : SDNode<"ARMISD::FTOSID", SDTUnaryOp>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +000084def armfuitos : SDNode<"ARMISD::FUITOS", SDTUnaryOp>;
Rafael Espindola493a7fc2006-10-10 20:38:57 +000085def armftouis : SDNode<"ARMISD::FTOUIS", SDTUnaryOp>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +000086def armfuitod : SDNode<"ARMISD::FUITOD", SDTUnaryOp>;
Rafael Espindola493a7fc2006-10-10 20:38:57 +000087def armftouid : SDNode<"ARMISD::FTOUID", SDTUnaryOp>;
Rafael Espindola9e071f02006-10-02 19:30:56 +000088
89def SDTarmfmrrd : SDTypeProfile<0, 3, [SDTCisInt<0>, SDTCisInt<1>, SDTCisFP<2>]>;
Rafael Espindola935b1f82006-10-06 20:33:26 +000090def armfmrrd : SDNode<"ARMISD::FMRRD", SDTarmfmrrd,
91 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindola27185192006-09-29 21:20:16 +000092
Rafael Espindolaa2845842006-10-05 16:48:49 +000093def SDTarmfmdrr : SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisInt<1>, SDTCisInt<2>]>;
94def armfmdrr : SDNode<"ARMISD::FMDRR", SDTarmfmdrr, []>;
95
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000096def ADJCALLSTACKUP : InstARM<(ops i32imm:$amt),
97 "!ADJCALLSTACKUP $amt",
Chris Lattner65d8c1e2006-10-12 18:00:26 +000098 [(callseq_end imm:$amt)]>, Imp<[R13],[R13]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000099
100def ADJCALLSTACKDOWN : InstARM<(ops i32imm:$amt),
101 "!ADJCALLSTACKDOWN $amt",
Chris Lattner65d8c1e2006-10-12 18:00:26 +0000102 [(callseq_start imm:$amt)]>, Imp<[R13],[R13]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000103
Rafael Espindola35574632006-07-18 17:00:30 +0000104let isReturn = 1 in {
Rafael Espindolaf4fda802006-08-03 17:02:20 +0000105 def bx: InstARM<(ops), "bx r14", [(retflag)]>;
Rafael Espindola35574632006-07-18 17:00:30 +0000106}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000107
Rafael Espindolaec46ea32006-08-16 14:43:33 +0000108let Defs = [R0, R1, R2, R3, R14] in {
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000109 def bl: InstARM<(ops i32imm:$func, variable_ops), "bl $func", [(ARMcall tglobaladdr:$func)]>;
110}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000111
Rafael Espindolaa4e64352006-07-11 11:36:48 +0000112def ldr : InstARM<(ops IntRegs:$dst, memri:$addr),
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000113 "ldr $dst, $addr",
Rafael Espindolaa4e64352006-07-11 11:36:48 +0000114 [(set IntRegs:$dst, (load iaddr:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000115
Rafael Espindola46adf812006-08-08 20:35:03 +0000116def str : InstARM<(ops IntRegs:$src, memri:$addr),
117 "str $src, $addr",
118 [(store IntRegs:$src, iaddr:$addr)]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000119
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000120def MOV : InstARM<(ops IntRegs:$dst, op_addr_mode1:$src),
121 "mov $dst, $src", [(set IntRegs:$dst, addr_mode1:$src)]>;
Rafael Espindoladc124a22006-05-18 21:45:49 +0000122
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000123def ADD : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
Rafael Espindola58421d72006-06-18 00:08:07 +0000124 "add $dst, $a, $b",
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000125 [(set IntRegs:$dst, (add IntRegs:$a, addr_mode1:$b))]>;
Rafael Espindola44819cb2006-07-21 12:26:16 +0000126
Rafael Espindolaecdb9f92006-10-09 17:18:28 +0000127def ADCS : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
128 "adcs $dst, $a, $b",
129 [(set IntRegs:$dst, (adde IntRegs:$a, addr_mode1:$b))]>;
130
131def ADDS : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
132 "adds $dst, $a, $b",
133 [(set IntRegs:$dst, (addc IntRegs:$a, addr_mode1:$b))]>;
134
Rafael Espindolaf3a335c2006-08-17 17:09:40 +0000135// "LEA" forms of add
136def lea_addri : InstARM<(ops IntRegs:$dst, memri:$addr),
137 "add $dst, ${addr:arith}",
138 [(set IntRegs:$dst, iaddr:$addr)]>;
139
140
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000141def SUB : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
Rafael Espindola44819cb2006-07-21 12:26:16 +0000142 "sub $dst, $a, $b",
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000143 [(set IntRegs:$dst, (sub IntRegs:$a, addr_mode1:$b))]>;
Rafael Espindolaa5dfc832006-08-21 13:58:59 +0000144
Rafael Espindola53955382006-10-13 17:19:20 +0000145def SBCS : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
146 "sbcs $dst, $a, $b",
147 [(set IntRegs:$dst, (sube IntRegs:$a, addr_mode1:$b))]>;
148
149def SUBS : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
150 "subs $dst, $a, $b",
151 [(set IntRegs:$dst, (subc IntRegs:$a, addr_mode1:$b))]>;
152
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000153def AND : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
154 "and $dst, $a, $b",
155 [(set IntRegs:$dst, (and IntRegs:$a, addr_mode1:$b))]>;
Rafael Espindola0a200602006-09-08 17:36:23 +0000156
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000157def EOR : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
158 "eor $dst, $a, $b",
159 [(set IntRegs:$dst, (xor IntRegs:$a, addr_mode1:$b))]>;
Rafael Espindola0a200602006-09-08 17:36:23 +0000160
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000161def ORR : InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
162 "orr $dst, $a, $b",
163 [(set IntRegs:$dst, (or IntRegs:$a, addr_mode1:$b))]>;
Rafael Espindola4e307642006-09-08 16:59:47 +0000164
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000165let isTwoAddress = 1 in {
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000166 def movcond : InstARM<(ops IntRegs:$dst, IntRegs:$false,
167 op_addr_mode1:$true, CCOp:$cc),
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000168 "mov$cc $dst, $true",
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000169 [(set IntRegs:$dst, (armselect addr_mode1:$true,
170 IntRegs:$false, imm:$cc))]>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000171}
172
Rafael Espindola817e7fd2006-09-11 19:24:19 +0000173def MUL : InstARM<(ops IntRegs:$dst, IntRegs:$a, IntRegs:$b),
174 "mul $dst, $a, $b",
175 [(set IntRegs:$dst, (mul IntRegs:$a, IntRegs:$b))]>;
176
Rafael Espindolabec2e382006-10-16 16:33:29 +0000177let Defs = [R0] in {
178 def SMULL : InstARM<(ops IntRegs:$dst, IntRegs:$a, IntRegs:$b),
179 "smull r12, $dst, $a, $b",
180 [(set IntRegs:$dst, (mulhs IntRegs:$a, IntRegs:$b))]>;
181
182 def UMULL : InstARM<(ops IntRegs:$dst, IntRegs:$a, IntRegs:$b),
183 "umull r12, $dst, $a, $b",
184 [(set IntRegs:$dst, (mulhu IntRegs:$a, IntRegs:$b))]>;
185}
186
Rafael Espindola6f602de2006-08-24 16:13:15 +0000187def bcond : InstARM<(ops brtarget:$dst, CCOp:$cc),
188 "b$cc $dst",
189 [(armbr bb:$dst, imm:$cc)]>;
Rafael Espindola687bc492006-08-24 13:45:55 +0000190
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +0000191def b : InstARM<(ops brtarget:$dst),
192 "b $dst",
193 [(br bb:$dst)]>;
194
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000195def cmp : InstARM<(ops IntRegs:$a, op_addr_mode1:$b),
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000196 "cmp $a, $b",
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000197 [(armcmp IntRegs:$a, addr_mode1:$b)]>;
Rafael Espindola27185192006-09-29 21:20:16 +0000198
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000199// Floating Point Compare
Rafael Espindola42b62f32006-10-13 13:14:59 +0000200def fcmps : InstARM<(ops FPRegs:$a, FPRegs:$b),
201 "fcmps $a, $b",
202 [(armcmp FPRegs:$a, FPRegs:$b)]>;
203
Rafael Espindola42b62f32006-10-13 13:14:59 +0000204def fcmpd : InstARM<(ops DFPRegs:$a, DFPRegs:$b),
205 "fcmpd $a, $b",
Rafael Espindola0d9fe762006-10-10 16:33:47 +0000206 [(armcmp DFPRegs:$a, DFPRegs:$b)]>;
207
Rafael Espindola27185192006-09-29 21:20:16 +0000208// Floating Point Conversion
209// We use bitconvert for moving the data between the register classes.
210// The format conversion is done with ARM specific nodes
211
212def FMSR : InstARM<(ops FPRegs:$dst, IntRegs:$src),
213 "fmsr $dst, $src", [(set FPRegs:$dst, (bitconvert IntRegs:$src))]>;
214
215def FMRS : InstARM<(ops IntRegs:$dst, FPRegs:$src),
216 "fmrs $dst, $src", [(set IntRegs:$dst, (bitconvert FPRegs:$src))]>;
217
Rafael Espindola9e071f02006-10-02 19:30:56 +0000218def FMRRD : InstARM<(ops IntRegs:$i0, IntRegs:$i1, DFPRegs:$src),
219 "fmrrd $i0, $i1, $src", [(armfmrrd IntRegs:$i0, IntRegs:$i1, DFPRegs:$src)]>;
220
Rafael Espindolaa2845842006-10-05 16:48:49 +0000221def FMDRR : InstARM<(ops DFPRegs:$dst, IntRegs:$i0, IntRegs:$i1),
222 "fmdrr $dst, $i0, $i1", [(set DFPRegs:$dst, (armfmdrr IntRegs:$i0, IntRegs:$i1))]>;
223
Rafael Espindola27185192006-09-29 21:20:16 +0000224def FSITOS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
225 "fsitos $dst, $src", [(set FPRegs:$dst, (armfsitos FPRegs:$src))]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +0000226
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000227def FTOSIS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
228 "ftosis $dst, $src", [(set FPRegs:$dst, (armftosis FPRegs:$src))]>;
229
Rafael Espindola9e071f02006-10-02 19:30:56 +0000230def FSITOD : InstARM<(ops DFPRegs:$dst, FPRegs:$src),
231 "fsitod $dst, $src", [(set DFPRegs:$dst, (armfsitod FPRegs:$src))]>;
Rafael Espindolad9ae7782006-10-07 13:46:42 +0000232
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000233def FTOSID : InstARM<(ops FPRegs:$dst, DFPRegs:$src),
234 "ftosid $dst, $src", [(set FPRegs:$dst, (armftosid DFPRegs:$src))]>;
235
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000236def FUITOS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
237 "fuitos $dst, $src", [(set FPRegs:$dst, (armfuitos FPRegs:$src))]>;
238
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000239def FTOUIS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
240 "ftouis $dst, $src", [(set FPRegs:$dst, (armftouis FPRegs:$src))]>;
241
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000242def FUITOD : InstARM<(ops DFPRegs:$dst, FPRegs:$src),
243 "fuitod $dst, $src", [(set DFPRegs:$dst, (armfuitod FPRegs:$src))]>;
244
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000245def FTOUID : InstARM<(ops FPRegs:$dst, DFPRegs:$src),
246 "ftouid $dst, $src", [(set FPRegs:$dst, (armftouid DFPRegs:$src))]>;
247
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +0000248def FCVTDS : InstARM<(ops DFPRegs:$dst, FPRegs:$src),
249 "fcvtds $dst, $src", [(set DFPRegs:$dst, (fextend FPRegs:$src))]>;
250
251def FCVTSD : InstARM<(ops FPRegs:$dst, DFPRegs:$src),
252 "fcvtsd $dst, $src", [(set FPRegs:$dst, (fround DFPRegs:$src))]>;
Rafael Espindolad9ae7782006-10-07 13:46:42 +0000253
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000254def FMSTAT : InstARM<(ops ), "fmstat", [(armfmstat)]>;
255
Rafael Espindolad9ae7782006-10-07 13:46:42 +0000256// Floating Point Arithmetic
257def FADDS : InstARM<(ops FPRegs:$dst, FPRegs:$a, FPRegs:$b),
258 "fadds $dst, $a, $b",
259 [(set FPRegs:$dst, (fadd FPRegs:$a, FPRegs:$b))]>;
260
261def FADDD : InstARM<(ops DFPRegs:$dst, DFPRegs:$a, DFPRegs:$b),
262 "faddd $dst, $a, $b",
263 [(set DFPRegs:$dst, (fadd DFPRegs:$a, DFPRegs:$b))]>;
264
Rafael Espindola667c3492006-10-10 19:35:01 +0000265def FSUBS : InstARM<(ops FPRegs:$dst, FPRegs:$a, FPRegs:$b),
266 "fsubs $dst, $a, $b",
267 [(set FPRegs:$dst, (fsub FPRegs:$a, FPRegs:$b))]>;
268
269def FSUBD : InstARM<(ops DFPRegs:$dst, DFPRegs:$a, DFPRegs:$b),
270 "fsubd $dst, $a, $b",
271 [(set DFPRegs:$dst, (fsub DFPRegs:$a, DFPRegs:$b))]>;
272
Rafael Espindola33d06bc2006-10-13 17:37:35 +0000273def FNEGS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
274 "fnegs $dst, $src",
275 [(set FPRegs:$dst, (fneg FPRegs:$src))]>;
276
277def FNEGD : InstARM<(ops DFPRegs:$dst, DFPRegs:$src),
278 "fnegd $dst, $src",
279 [(set DFPRegs:$dst, (fneg DFPRegs:$src))]>;
280
Rafael Espindolad9ae7782006-10-07 13:46:42 +0000281def FMULS : InstARM<(ops FPRegs:$dst, FPRegs:$a, FPRegs:$b),
282 "fmuls $dst, $a, $b",
283 [(set FPRegs:$dst, (fmul FPRegs:$a, FPRegs:$b))]>;
284
285def FMULD : InstARM<(ops DFPRegs:$dst, DFPRegs:$a, DFPRegs:$b),
286 "fmuld $dst, $a, $b",
287 [(set DFPRegs:$dst, (fmul DFPRegs:$a, DFPRegs:$b))]>;
Rafael Espindola5aca9272006-10-07 14:03:39 +0000288
289
290// Floating Point Load
291def FLDS : InstARM<(ops FPRegs:$dst, IntRegs:$addr),
292 "flds $dst, $addr",
293 [(set FPRegs:$dst, (load IntRegs:$addr))]>;
294
295def FLDD : InstARM<(ops DFPRegs:$dst, IntRegs:$addr),
296 "fldd $dst, $addr",
297 [(set DFPRegs:$dst, (load IntRegs:$addr))]>;