blob: 4131903edbd93694f3da3d6703c2a6022c2a68d5 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
20#include "ARMRegisterInfo.h"
21#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
23#include "llvm/CallingConv.h"
24#include "llvm/Constants.h"
Evan Cheng27707472007-03-16 08:43:56 +000025#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000026#include "llvm/Intrinsics.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/GlobalValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000028#include "llvm/CodeGen/MachineBasicBlock.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000033#include "llvm/CodeGen/SelectionDAG.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000034#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000035#include "llvm/ADT/VectorExtras.h"
Evan Chengb01fad62007-03-12 23:30:29 +000036#include "llvm/Support/MathExtras.h"
Evan Chenga8e29892007-01-19 07:51:42 +000037using namespace llvm;
38
39ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
40 : TargetLowering(TM), ARMPCLabelIndex(0) {
41 Subtarget = &TM.getSubtarget<ARMSubtarget>();
42
Evan Chengb1df8f22007-04-27 08:15:43 +000043 if (Subtarget->isTargetDarwin()) {
44 // Don't have these.
45 setLibcallName(RTLIB::UINTTOFP_I64_F32, NULL);
46 setLibcallName(RTLIB::UINTTOFP_I64_F64, NULL);
Evan Chenga8e29892007-01-19 07:51:42 +000047
Evan Chengb1df8f22007-04-27 08:15:43 +000048 // Uses VFP for Thumb libfuncs if available.
49 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
50 // Single-precision floating-point arithmetic.
51 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
52 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
53 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
54 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +000055
Evan Chengb1df8f22007-04-27 08:15:43 +000056 // Double-precision floating-point arithmetic.
57 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
58 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
59 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
60 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +000061
Evan Chengb1df8f22007-04-27 08:15:43 +000062 // Single-precision comparisons.
63 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
64 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
65 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
66 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
67 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
68 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
69 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
70 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +000071
Evan Chengb1df8f22007-04-27 08:15:43 +000072 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
73 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
74 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
75 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
76 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
77 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
78 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
79 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +000080
Evan Chengb1df8f22007-04-27 08:15:43 +000081 // Double-precision comparisons.
82 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
83 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
84 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
85 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
86 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
87 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
88 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
89 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +000090
Evan Chengb1df8f22007-04-27 08:15:43 +000091 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
92 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
93 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
94 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
95 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
96 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
97 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
98 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +000099
Evan Chengb1df8f22007-04-27 08:15:43 +0000100 // Floating-point to integer conversions.
101 // i64 conversions are done via library routines even when generating VFP
102 // instructions, so use the same ones.
103 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
104 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
105 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
106 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Chengb1df8f22007-04-27 08:15:43 +0000108 // Conversions between floating types.
109 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
110 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
111
112 // Integer to floating-point conversions.
113 // i64 conversions are done via library routines even when generating VFP
114 // instructions, so use the same ones.
115 // FIXME: There appears to be some naming inconsistency in ARM libgcc: e.g.
116 // __floatunsidf vs. __floatunssidfvfp.
117 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
118 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
119 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
120 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
121 }
Evan Chenga8e29892007-01-19 07:51:42 +0000122 }
123
124 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
Evan Chengb6ab2542007-01-31 08:40:13 +0000125 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000126 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
127 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Chris Lattnerddf89562008-01-17 19:59:44 +0000128
129 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000130 }
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000131 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000132
133 // ARM does not have f32 extending load.
134 setLoadXAction(ISD::EXTLOAD, MVT::f32, Expand);
135
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000136 // ARM does not have i1 sign extending load.
137 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
138
Evan Chenga8e29892007-01-19 07:51:42 +0000139 // ARM supports all 4 flavors of integer indexed load / store.
140 for (unsigned im = (unsigned)ISD::PRE_INC;
141 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
142 setIndexedLoadAction(im, MVT::i1, Legal);
143 setIndexedLoadAction(im, MVT::i8, Legal);
144 setIndexedLoadAction(im, MVT::i16, Legal);
145 setIndexedLoadAction(im, MVT::i32, Legal);
146 setIndexedStoreAction(im, MVT::i1, Legal);
147 setIndexedStoreAction(im, MVT::i8, Legal);
148 setIndexedStoreAction(im, MVT::i16, Legal);
149 setIndexedStoreAction(im, MVT::i32, Legal);
150 }
151
152 // i64 operation support.
153 if (Subtarget->isThumb()) {
154 setOperationAction(ISD::MUL, MVT::i64, Expand);
155 setOperationAction(ISD::MULHU, MVT::i32, Expand);
156 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000157 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
158 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000159 } else {
Dan Gohman525178c2007-10-08 18:33:35 +0000160 setOperationAction(ISD::MUL, MVT::i64, Expand);
161 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000162 if (!Subtarget->hasV6Ops())
Dan Gohman525178c2007-10-08 18:33:35 +0000163 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000164 }
165 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
166 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
167 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
168 setOperationAction(ISD::SRL, MVT::i64, Custom);
169 setOperationAction(ISD::SRA, MVT::i64, Custom);
170
171 // ARM does not have ROTL.
172 setOperationAction(ISD::ROTL, MVT::i32, Expand);
173 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
174 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Evan Chengb0636152007-02-01 23:34:03 +0000175 if (!Subtarget->hasV5TOps() || Subtarget->isThumb())
Evan Chenga8e29892007-01-19 07:51:42 +0000176 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
177
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000178 // Only ARMv6 has BSWAP.
179 if (!Subtarget->hasV6Ops())
Chris Lattner1719e132007-03-20 02:25:53 +0000180 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000181
Evan Chenga8e29892007-01-19 07:51:42 +0000182 // These are expanded into libcalls.
183 setOperationAction(ISD::SDIV, MVT::i32, Expand);
184 setOperationAction(ISD::UDIV, MVT::i32, Expand);
185 setOperationAction(ISD::SREM, MVT::i32, Expand);
186 setOperationAction(ISD::UREM, MVT::i32, Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000187 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
188 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000189
190 // Support label based line numbers.
Dan Gohman7f460202008-06-30 20:59:49 +0000191 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000192 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000193
194 setOperationAction(ISD::RET, MVT::Other, Custom);
195 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
196 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000197 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000198 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000199
Evan Chenga8e29892007-01-19 07:51:42 +0000200 // Use the default implementation.
Nate Begeman48a65512008-02-04 21:44:06 +0000201 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000202 setOperationAction(ISD::VAARG , MVT::Other, Expand);
203 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
204 setOperationAction(ISD::VAEND , MVT::Other, Expand);
205 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
206 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
207 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000208 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000209
210 if (!Subtarget->hasV6Ops()) {
211 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
212 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
213 }
214 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
215
Evan Chengb6ab2542007-01-31 08:40:13 +0000216 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb())
Evan Chenga8e29892007-01-19 07:51:42 +0000217 // Turn f64->i64 into FMRRD iff target supports vfp2.
218 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000219
220 // We want to custom lower some of our intrinsics.
221 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223 setOperationAction(ISD::SETCC , MVT::i32, Expand);
224 setOperationAction(ISD::SETCC , MVT::f32, Expand);
225 setOperationAction(ISD::SETCC , MVT::f64, Expand);
226 setOperationAction(ISD::SELECT , MVT::i32, Expand);
227 setOperationAction(ISD::SELECT , MVT::f32, Expand);
228 setOperationAction(ISD::SELECT , MVT::f64, Expand);
229 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
230 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
231 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
232
233 setOperationAction(ISD::BRCOND , MVT::Other, Expand);
234 setOperationAction(ISD::BR_CC , MVT::i32, Custom);
235 setOperationAction(ISD::BR_CC , MVT::f32, Custom);
236 setOperationAction(ISD::BR_CC , MVT::f64, Custom);
237 setOperationAction(ISD::BR_JT , MVT::Other, Custom);
238
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000239 // We don't support sin/cos/fmod/copysign/pow
Evan Chenga8e29892007-01-19 07:51:42 +0000240 setOperationAction(ISD::FSIN , MVT::f64, Expand);
241 setOperationAction(ISD::FSIN , MVT::f32, Expand);
242 setOperationAction(ISD::FCOS , MVT::f32, Expand);
243 setOperationAction(ISD::FCOS , MVT::f64, Expand);
244 setOperationAction(ISD::FREM , MVT::f64, Expand);
245 setOperationAction(ISD::FREM , MVT::f32, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000246 setOperationAction(ISD::FLOG , MVT::f64, Expand);
247 setOperationAction(ISD::FLOG , MVT::f32, Expand);
248 setOperationAction(ISD::FLOG2 , MVT::f64, Expand);
249 setOperationAction(ISD::FLOG2 , MVT::f32, Expand);
250 setOperationAction(ISD::FLOG10 , MVT::f64, Expand);
251 setOperationAction(ISD::FLOG10 , MVT::f32, Expand);
252 setOperationAction(ISD::FEXP , MVT::f64, Expand);
253 setOperationAction(ISD::FEXP , MVT::f32, Expand);
254 setOperationAction(ISD::FEXP2 , MVT::f64, Expand);
255 setOperationAction(ISD::FEXP2 , MVT::f32, Expand);
Evan Cheng110cf482008-04-01 01:50:16 +0000256 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb()) {
257 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
258 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
259 }
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000260 setOperationAction(ISD::FPOW , MVT::f64, Expand);
261 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000262
263 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
Evan Cheng110cf482008-04-01 01:50:16 +0000264 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb()) {
265 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
266 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
267 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
268 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
269 }
Evan Chenga8e29892007-01-19 07:51:42 +0000270
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000271 // We have target-specific dag combine patterns for the following nodes:
272 // ARMISD::FMRRD - No need to call setTargetDAGCombine
273
Evan Chenga8e29892007-01-19 07:51:42 +0000274 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000275 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000276 setIfCvtBlockSizeLimit(Subtarget->isThumb() ? 0 : 10);
Evan Cheng97e604e2007-06-19 23:55:02 +0000277 setIfCvtDupBlockSizeLimit(Subtarget->isThumb() ? 0 : 2);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000278
279 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chenga8e29892007-01-19 07:51:42 +0000280}
281
282
283const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
284 switch (Opcode) {
285 default: return 0;
286 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000287 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
288 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000289 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000290 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
291 case ARMISD::tCALL: return "ARMISD::tCALL";
292 case ARMISD::BRCOND: return "ARMISD::BRCOND";
293 case ARMISD::BR_JT: return "ARMISD::BR_JT";
294 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
295 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
296 case ARMISD::CMP: return "ARMISD::CMP";
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000297 case ARMISD::CMPNZ: return "ARMISD::CMPNZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000298 case ARMISD::CMPFP: return "ARMISD::CMPFP";
299 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
300 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
301 case ARMISD::CMOV: return "ARMISD::CMOV";
302 case ARMISD::CNEG: return "ARMISD::CNEG";
303
304 case ARMISD::FTOSI: return "ARMISD::FTOSI";
305 case ARMISD::FTOUI: return "ARMISD::FTOUI";
306 case ARMISD::SITOF: return "ARMISD::SITOF";
307 case ARMISD::UITOF: return "ARMISD::UITOF";
Evan Chenga8e29892007-01-19 07:51:42 +0000308
309 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
310 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
311 case ARMISD::RRX: return "ARMISD::RRX";
312
313 case ARMISD::FMRRD: return "ARMISD::FMRRD";
314 case ARMISD::FMDRR: return "ARMISD::FMDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000315
316 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Evan Chenga8e29892007-01-19 07:51:42 +0000317 }
318}
319
320//===----------------------------------------------------------------------===//
321// Lowering Code
322//===----------------------------------------------------------------------===//
323
324
325/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
326static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
327 switch (CC) {
328 default: assert(0 && "Unknown condition code!");
329 case ISD::SETNE: return ARMCC::NE;
330 case ISD::SETEQ: return ARMCC::EQ;
331 case ISD::SETGT: return ARMCC::GT;
332 case ISD::SETGE: return ARMCC::GE;
333 case ISD::SETLT: return ARMCC::LT;
334 case ISD::SETLE: return ARMCC::LE;
335 case ISD::SETUGT: return ARMCC::HI;
336 case ISD::SETUGE: return ARMCC::HS;
337 case ISD::SETULT: return ARMCC::LO;
338 case ISD::SETULE: return ARMCC::LS;
339 }
340}
341
342/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC. It
343/// returns true if the operands should be inverted to form the proper
344/// comparison.
345static bool FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
346 ARMCC::CondCodes &CondCode2) {
347 bool Invert = false;
348 CondCode2 = ARMCC::AL;
349 switch (CC) {
350 default: assert(0 && "Unknown FP condition!");
351 case ISD::SETEQ:
352 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
353 case ISD::SETGT:
354 case ISD::SETOGT: CondCode = ARMCC::GT; break;
355 case ISD::SETGE:
356 case ISD::SETOGE: CondCode = ARMCC::GE; break;
357 case ISD::SETOLT: CondCode = ARMCC::MI; break;
358 case ISD::SETOLE: CondCode = ARMCC::GT; Invert = true; break;
359 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
360 case ISD::SETO: CondCode = ARMCC::VC; break;
361 case ISD::SETUO: CondCode = ARMCC::VS; break;
362 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
363 case ISD::SETUGT: CondCode = ARMCC::HI; break;
364 case ISD::SETUGE: CondCode = ARMCC::PL; break;
365 case ISD::SETLT:
366 case ISD::SETULT: CondCode = ARMCC::LT; break;
367 case ISD::SETLE:
368 case ISD::SETULE: CondCode = ARMCC::LE; break;
369 case ISD::SETNE:
370 case ISD::SETUNE: CondCode = ARMCC::NE; break;
371 }
372 return Invert;
373}
374
375static void
Duncan Sands83ec4b62008-06-06 12:08:01 +0000376HowToPassArgument(MVT ObjectVT, unsigned NumGPRs,
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000377 unsigned StackOffset, unsigned &NeededGPRs,
378 unsigned &NeededStackSize, unsigned &GPRPad,
Duncan Sands276dcbd2008-03-21 09:14:45 +0000379 unsigned &StackPad, ISD::ArgFlagsTy Flags) {
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000380 NeededStackSize = 0;
381 NeededGPRs = 0;
382 StackPad = 0;
383 GPRPad = 0;
Duncan Sands276dcbd2008-03-21 09:14:45 +0000384 unsigned align = Flags.getOrigAlign();
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000385 GPRPad = NumGPRs % ((align + 3)/4);
386 StackPad = StackOffset % align;
387 unsigned firstGPR = NumGPRs + GPRPad;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000388 switch (ObjectVT.getSimpleVT()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000389 default: assert(0 && "Unhandled argument type!");
390 case MVT::i32:
391 case MVT::f32:
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000392 if (firstGPR < 4)
393 NeededGPRs = 1;
Evan Chenga8e29892007-01-19 07:51:42 +0000394 else
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000395 NeededStackSize = 4;
Evan Chenga8e29892007-01-19 07:51:42 +0000396 break;
397 case MVT::i64:
398 case MVT::f64:
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000399 if (firstGPR < 3)
400 NeededGPRs = 2;
401 else if (firstGPR == 3) {
402 NeededGPRs = 1;
403 NeededStackSize = 4;
Evan Chenga8e29892007-01-19 07:51:42 +0000404 } else
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000405 NeededStackSize = 8;
Evan Chenga8e29892007-01-19 07:51:42 +0000406 }
407}
408
Evan Chengfc403422007-02-03 08:53:01 +0000409/// LowerCALL - Lowering a ISD::CALL node into a callseq_start <-
410/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
411/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +0000412SDValue ARMTargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Dan Gohman095cc292008-09-13 01:54:27 +0000413 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
414 MVT RetVT = TheCall->getRetValType(0);
415 SDValue Chain = TheCall->getChain();
416 unsigned CallConv = TheCall->getCallingConv();
Evan Chenga8e29892007-01-19 07:51:42 +0000417 assert((CallConv == CallingConv::C ||
Evan Chenga8e29892007-01-19 07:51:42 +0000418 CallConv == CallingConv::Fast) && "unknown calling convention");
Dan Gohman095cc292008-09-13 01:54:27 +0000419 SDValue Callee = TheCall->getCallee();
420 unsigned NumOps = TheCall->getNumArgs();
Evan Chenga8e29892007-01-19 07:51:42 +0000421 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
422 unsigned NumGPRs = 0; // GPRs used for parameter passing.
423
424 // Count how many bytes are to be pushed on the stack.
425 unsigned NumBytes = 0;
426
427 // Add up all the space actually used.
428 for (unsigned i = 0; i < NumOps; ++i) {
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000429 unsigned ObjSize;
430 unsigned ObjGPRs;
431 unsigned StackPad;
432 unsigned GPRPad;
Dan Gohman095cc292008-09-13 01:54:27 +0000433 MVT ObjectVT = TheCall->getArg(i).getValueType();
434 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000435 HowToPassArgument(ObjectVT, NumGPRs, NumBytes, ObjGPRs, ObjSize,
436 GPRPad, StackPad, Flags);
437 NumBytes += ObjSize + StackPad;
438 NumGPRs += ObjGPRs + GPRPad;
Evan Chenga8e29892007-01-19 07:51:42 +0000439 }
440
441 // Adjust the stack pointer for the new arguments...
442 // These operations are automatically eliminated by the prolog/epilog pass
443 Chain = DAG.getCALLSEQ_START(Chain,
444 DAG.getConstant(NumBytes, MVT::i32));
445
Dan Gohman475871a2008-07-27 21:46:04 +0000446 SDValue StackPtr = DAG.getRegister(ARM::SP, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000447
448 static const unsigned GPRArgRegs[] = {
449 ARM::R0, ARM::R1, ARM::R2, ARM::R3
450 };
451
452 NumGPRs = 0;
Dan Gohman475871a2008-07-27 21:46:04 +0000453 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
454 std::vector<SDValue> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000455 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman095cc292008-09-13 01:54:27 +0000456 SDValue Arg = TheCall->getArg(i);
457 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000458 MVT ArgVT = Arg.getValueType();
Evan Chenga8e29892007-01-19 07:51:42 +0000459
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000460 unsigned ObjSize;
461 unsigned ObjGPRs;
462 unsigned GPRPad;
463 unsigned StackPad;
464 HowToPassArgument(ArgVT, NumGPRs, ArgOffset, ObjGPRs,
465 ObjSize, GPRPad, StackPad, Flags);
466 NumGPRs += GPRPad;
467 ArgOffset += StackPad;
Evan Chenga8e29892007-01-19 07:51:42 +0000468 if (ObjGPRs > 0) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000469 switch (ArgVT.getSimpleVT()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000470 default: assert(0 && "Unexpected ValueType for argument!");
471 case MVT::i32:
472 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs], Arg));
473 break;
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000474 case MVT::f32:
Evan Chenga8e29892007-01-19 07:51:42 +0000475 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs],
476 DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Arg)));
477 break;
478 case MVT::i64: {
Dan Gohman475871a2008-07-27 21:46:04 +0000479 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Arg,
Evan Chenga8e29892007-01-19 07:51:42 +0000480 DAG.getConstant(0, getPointerTy()));
Dan Gohman475871a2008-07-27 21:46:04 +0000481 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Arg,
Evan Chenga8e29892007-01-19 07:51:42 +0000482 DAG.getConstant(1, getPointerTy()));
483 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs], Lo));
484 if (ObjGPRs == 2)
485 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs+1], Hi));
486 else {
Dan Gohman475871a2008-07-27 21:46:04 +0000487 SDValue PtrOff= DAG.getConstant(ArgOffset, StackPtr.getValueType());
Evan Chenga8e29892007-01-19 07:51:42 +0000488 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
489 MemOpChains.push_back(DAG.getStore(Chain, Hi, PtrOff, NULL, 0));
490 }
491 break;
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000492 }
Evan Chenga8e29892007-01-19 07:51:42 +0000493 case MVT::f64: {
Dan Gohman475871a2008-07-27 21:46:04 +0000494 SDValue Cvt = DAG.getNode(ARMISD::FMRRD,
Evan Chenga8e29892007-01-19 07:51:42 +0000495 DAG.getVTList(MVT::i32, MVT::i32),
496 &Arg, 1);
497 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs], Cvt));
498 if (ObjGPRs == 2)
499 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs+1],
500 Cvt.getValue(1)));
501 else {
Dan Gohman475871a2008-07-27 21:46:04 +0000502 SDValue PtrOff= DAG.getConstant(ArgOffset, StackPtr.getValueType());
Evan Chenga8e29892007-01-19 07:51:42 +0000503 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
504 MemOpChains.push_back(DAG.getStore(Chain, Cvt.getValue(1), PtrOff,
505 NULL, 0));
506 }
507 break;
508 }
509 }
510 } else {
511 assert(ObjSize != 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000512 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Evan Chenga8e29892007-01-19 07:51:42 +0000513 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
514 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
515 }
516
517 NumGPRs += ObjGPRs;
518 ArgOffset += ObjSize;
519 }
520
521 if (!MemOpChains.empty())
522 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
523 &MemOpChains[0], MemOpChains.size());
524
525 // Build a sequence of copy-to-reg nodes chained together with token chain
526 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +0000527 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +0000528 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
529 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
530 InFlag);
531 InFlag = Chain.getValue(1);
532 }
533
Bill Wendling9468a9b2008-09-16 21:12:30 +0000534 // If the callee is a GlobalAddress/Symbol node (quite common, every direct
535 // call is) turn it into a TargetGlobalAddress/TargetSymbol node so that
536 // legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +0000537 bool isDirect = false;
538 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +0000539 bool isLocalARMFunc = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000540 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
541 GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +0000542 isDirect = true;
Reid Spencer5cbf9852007-01-30 20:08:39 +0000543 bool isExt = (GV->isDeclaration() || GV->hasWeakLinkage() ||
Evan Chenga8e29892007-01-19 07:51:42 +0000544 GV->hasLinkOnceLinkage());
Evan Cheng970a4192007-01-19 19:28:01 +0000545 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +0000546 getTargetMachine().getRelocationModel() != Reloc::Static;
547 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +0000548 // ARM call to a local ARM function is predicable.
549 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +0000550 // tBX takes a register source operand.
551 if (isARMFunc && Subtarget->isThumb() && !Subtarget->hasV5TOps()) {
552 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
553 ARMCP::CPStub, 4);
Dan Gohman475871a2008-07-27 21:46:04 +0000554 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 2);
Evan Chengc60e76d2007-01-30 20:37:08 +0000555 CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr);
556 Callee = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000557 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Evan Chengc60e76d2007-01-30 20:37:08 +0000558 Callee = DAG.getNode(ARMISD::PIC_ADD, getPointerTy(), Callee, PICLabel);
559 } else
560 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling9468a9b2008-09-16 21:12:30 +0000561 } else if (SymbolSDNode *S = dyn_cast<SymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000562 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +0000563 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +0000564 getTargetMachine().getRelocationModel() != Reloc::Static;
565 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +0000566 // tBX takes a register source operand.
567 const char *Sym = S->getSymbol();
568 if (isARMFunc && Subtarget->isThumb() && !Subtarget->hasV5TOps()) {
569 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(Sym, ARMPCLabelIndex,
570 ARMCP::CPStub, 4);
Dan Gohman475871a2008-07-27 21:46:04 +0000571 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 2);
Evan Chengc60e76d2007-01-30 20:37:08 +0000572 CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr);
573 Callee = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000574 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Evan Chengc60e76d2007-01-30 20:37:08 +0000575 Callee = DAG.getNode(ARMISD::PIC_ADD, getPointerTy(), Callee, PICLabel);
576 } else
Bill Wendling9468a9b2008-09-16 21:12:30 +0000577 Callee = DAG.getTargetSymbol(Sym, getPointerTy(), S->getLinkage());
Evan Chenga8e29892007-01-19 07:51:42 +0000578 }
579
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000580 // FIXME: handle tail calls differently.
581 unsigned CallOpc;
582 if (Subtarget->isThumb()) {
583 if (!Subtarget->hasV5TOps() && (!isDirect || isARMFunc))
584 CallOpc = ARMISD::CALL_NOLINK;
585 else
586 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
587 } else {
588 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +0000589 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
590 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000591 }
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000592 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb()) {
593 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000594 Chain = DAG.getCopyToReg(Chain, ARM::LR,
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000595 DAG.getNode(ISD::UNDEF, MVT::i32), InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000596 InFlag = Chain.getValue(1);
597 }
598
Dan Gohman475871a2008-07-27 21:46:04 +0000599 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +0000600 Ops.push_back(Chain);
601 Ops.push_back(Callee);
602
603 // Add argument registers to the end of the list so that they are known live
604 // into the call.
605 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
606 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
607 RegsToPass[i].second.getValueType()));
608
Gabor Greifba36cb52008-08-28 21:40:38 +0000609 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +0000610 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +0000611 // Returns a chain and a flag for retval copy to use.
612 Chain = DAG.getNode(CallOpc, DAG.getVTList(MVT::Other, MVT::Flag),
613 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +0000614 InFlag = Chain.getValue(1);
615
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000616 Chain = DAG.getCALLSEQ_END(Chain,
617 DAG.getConstant(NumBytes, MVT::i32),
618 DAG.getConstant(0, MVT::i32),
619 InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +0000620 if (RetVT != MVT::Other)
621 InFlag = Chain.getValue(1);
622
Dan Gohman475871a2008-07-27 21:46:04 +0000623 std::vector<SDValue> ResultVals;
Evan Chenga8e29892007-01-19 07:51:42 +0000624
625 // If the call has results, copy the values out of the ret val registers.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000626 switch (RetVT.getSimpleVT()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000627 default: assert(0 && "Unexpected ret value!");
628 case MVT::Other:
629 break;
630 case MVT::i32:
631 Chain = DAG.getCopyFromReg(Chain, ARM::R0, MVT::i32, InFlag).getValue(1);
632 ResultVals.push_back(Chain.getValue(0));
Dan Gohman095cc292008-09-13 01:54:27 +0000633 if (TheCall->getNumRetVals() > 1 &&
634 TheCall->getRetValType(1) == MVT::i32) {
Evan Chenga8e29892007-01-19 07:51:42 +0000635 // Returns a i64 value.
636 Chain = DAG.getCopyFromReg(Chain, ARM::R1, MVT::i32,
637 Chain.getValue(2)).getValue(1);
638 ResultVals.push_back(Chain.getValue(0));
Evan Chenga8e29892007-01-19 07:51:42 +0000639 }
Evan Chenga8e29892007-01-19 07:51:42 +0000640 break;
641 case MVT::f32:
642 Chain = DAG.getCopyFromReg(Chain, ARM::R0, MVT::i32, InFlag).getValue(1);
643 ResultVals.push_back(DAG.getNode(ISD::BIT_CONVERT, MVT::f32,
644 Chain.getValue(0)));
Evan Chenga8e29892007-01-19 07:51:42 +0000645 break;
646 case MVT::f64: {
Dan Gohman475871a2008-07-27 21:46:04 +0000647 SDValue Lo = DAG.getCopyFromReg(Chain, ARM::R0, MVT::i32, InFlag);
648 SDValue Hi = DAG.getCopyFromReg(Lo, ARM::R1, MVT::i32, Lo.getValue(2));
Evan Chenga8e29892007-01-19 07:51:42 +0000649 ResultVals.push_back(DAG.getNode(ARMISD::FMDRR, MVT::f64, Lo, Hi));
Evan Chenga8e29892007-01-19 07:51:42 +0000650 break;
651 }
652 }
653
Evan Chenga8e29892007-01-19 07:51:42 +0000654 if (ResultVals.empty())
655 return Chain;
656
657 ResultVals.push_back(Chain);
Dan Gohman475871a2008-07-27 21:46:04 +0000658 SDValue Res = DAG.getMergeValues(&ResultVals[0], ResultVals.size());
Gabor Greif99a6cb92008-08-26 22:36:50 +0000659 return Res.getValue(Op.getResNo());
Evan Chenga8e29892007-01-19 07:51:42 +0000660}
661
Dan Gohman475871a2008-07-27 21:46:04 +0000662static SDValue LowerRET(SDValue Op, SelectionDAG &DAG) {
663 SDValue Copy;
664 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000665 switch(Op.getNumOperands()) {
666 default:
667 assert(0 && "Do not know how to return this many arguments!");
668 abort();
669 case 1: {
Dan Gohman475871a2008-07-27 21:46:04 +0000670 SDValue LR = DAG.getRegister(ARM::LR, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000671 return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Chain);
672 }
673 case 3:
674 Op = Op.getOperand(1);
675 if (Op.getValueType() == MVT::f32) {
676 Op = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Op);
677 } else if (Op.getValueType() == MVT::f64) {
Chris Lattner65a33232007-10-18 06:17:07 +0000678 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
679 // available.
680 Op = DAG.getNode(ARMISD::FMRRD, DAG.getVTList(MVT::i32, MVT::i32), &Op,1);
Dan Gohman475871a2008-07-27 21:46:04 +0000681 SDValue Sign = DAG.getConstant(0, MVT::i32);
Chris Lattner65a33232007-10-18 06:17:07 +0000682 return DAG.getNode(ISD::RET, MVT::Other, Chain, Op, Sign,
683 Op.getValue(1), Sign);
Evan Chenga8e29892007-01-19 07:51:42 +0000684 }
Dan Gohman475871a2008-07-27 21:46:04 +0000685 Copy = DAG.getCopyToReg(Chain, ARM::R0, Op, SDValue());
Chris Lattner84bc5422007-12-31 04:13:23 +0000686 if (DAG.getMachineFunction().getRegInfo().liveout_empty())
687 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R0);
Evan Chenga8e29892007-01-19 07:51:42 +0000688 break;
689 case 5:
Dan Gohman475871a2008-07-27 21:46:04 +0000690 Copy = DAG.getCopyToReg(Chain, ARM::R1, Op.getOperand(3), SDValue());
Evan Chenga8e29892007-01-19 07:51:42 +0000691 Copy = DAG.getCopyToReg(Copy, ARM::R0, Op.getOperand(1), Copy.getValue(1));
692 // If we haven't noted the R0+R1 are live out, do so now.
Chris Lattner84bc5422007-12-31 04:13:23 +0000693 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
694 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R0);
695 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R1);
Evan Chenga8e29892007-01-19 07:51:42 +0000696 }
697 break;
Chris Lattner78d60452008-07-11 20:53:00 +0000698 case 9: // i128 -> 4 regs
Dan Gohman475871a2008-07-27 21:46:04 +0000699 Copy = DAG.getCopyToReg(Chain, ARM::R3, Op.getOperand(7), SDValue());
Chris Lattner78d60452008-07-11 20:53:00 +0000700 Copy = DAG.getCopyToReg(Copy , ARM::R2, Op.getOperand(5), Copy.getValue(1));
701 Copy = DAG.getCopyToReg(Copy , ARM::R1, Op.getOperand(3), Copy.getValue(1));
702 Copy = DAG.getCopyToReg(Copy , ARM::R0, Op.getOperand(1), Copy.getValue(1));
703 // If we haven't noted the R0+R1 are live out, do so now.
704 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
705 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R0);
706 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R1);
707 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R2);
708 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R3);
709 }
710 break;
711
Evan Chenga8e29892007-01-19 07:51:42 +0000712 }
713
714 //We must use RET_FLAG instead of BRIND because BRIND doesn't have a flag
715 return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
716}
717
Bill Wendling9468a9b2008-09-16 21:12:30 +0000718// ConstantPool, JumpTable, GlobalAddress, and Symbol are lowered as their
719// target countpart wrapped in the ARMISD::Wrapper node. Suppose N is one of the
720// above mentioned nodes. It has to be wrapped because otherwise Select(N)
721// returns N. So the raw TargetGlobalAddress nodes, etc. can only be used to
722// form addressing mode. These wrapped nodes will be selected into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +0000723static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000724 MVT PtrVT = Op.getValueType();
Evan Chenga8e29892007-01-19 07:51:42 +0000725 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000726 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +0000727 if (CP->isMachineConstantPoolEntry())
728 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
729 CP->getAlignment());
730 else
731 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
732 CP->getAlignment());
733 return DAG.getNode(ARMISD::Wrapper, MVT::i32, Res);
734}
735
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000736// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +0000737SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000738ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
739 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000740 MVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000741 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
742 ARMConstantPoolValue *CPV =
743 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
744 PCAdj, "tlsgd", true);
Dan Gohman475871a2008-07-27 21:46:04 +0000745 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 2);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000746 Argument = DAG.getNode(ARMISD::Wrapper, MVT::i32, Argument);
747 Argument = DAG.getLoad(PtrVT, DAG.getEntryNode(), Argument, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000748 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000749
Dan Gohman475871a2008-07-27 21:46:04 +0000750 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000751 Argument = DAG.getNode(ARMISD::PIC_ADD, PtrVT, Argument, PICLabel);
752
753 // call __tls_get_addr.
754 ArgListTy Args;
755 ArgListEntry Entry;
756 Entry.Node = Argument;
757 Entry.Ty = (const Type *) Type::Int32Ty;
758 Args.push_back(Entry);
Dan Gohman475871a2008-07-27 21:46:04 +0000759 std::pair<SDValue, SDValue> CallResult =
Duncan Sands00fee652008-02-14 17:28:50 +0000760 LowerCallTo(Chain, (const Type *) Type::Int32Ty, false, false, false,
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000761 CallingConv::C, false,
Bill Wendling9468a9b2008-09-16 21:12:30 +0000762 DAG.getSymbol("__tls_get_addr", PtrVT), Args, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000763 return CallResult.first;
764}
765
766// Lower ISD::GlobalTLSAddress using the "initial exec" or
767// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +0000768SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000769ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
770 SelectionDAG &DAG) {
771 GlobalValue *GV = GA->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +0000772 SDValue Offset;
773 SDValue Chain = DAG.getEntryNode();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000774 MVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000775 // Get the Thread Pointer
Dan Gohman475871a2008-07-27 21:46:04 +0000776 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000777
778 if (GV->isDeclaration()){
779 // initial exec model
780 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
781 ARMConstantPoolValue *CPV =
782 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
783 PCAdj, "gottpoff", true);
784 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 2);
785 Offset = DAG.getNode(ARMISD::Wrapper, MVT::i32, Offset);
786 Offset = DAG.getLoad(PtrVT, Chain, Offset, NULL, 0);
787 Chain = Offset.getValue(1);
788
Dan Gohman475871a2008-07-27 21:46:04 +0000789 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000790 Offset = DAG.getNode(ARMISD::PIC_ADD, PtrVT, Offset, PICLabel);
791
792 Offset = DAG.getLoad(PtrVT, Chain, Offset, NULL, 0);
793 } else {
794 // local exec model
795 ARMConstantPoolValue *CPV =
796 new ARMConstantPoolValue(GV, ARMCP::CPValue, "tpoff");
797 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 2);
798 Offset = DAG.getNode(ARMISD::Wrapper, MVT::i32, Offset);
799 Offset = DAG.getLoad(PtrVT, Chain, Offset, NULL, 0);
800 }
801
802 // The address of the thread local variable is the add of the thread
803 // pointer with the offset of the variable.
804 return DAG.getNode(ISD::ADD, PtrVT, ThreadPointer, Offset);
805}
806
Dan Gohman475871a2008-07-27 21:46:04 +0000807SDValue
808ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000809 // TODO: implement the "local dynamic" model
810 assert(Subtarget->isTargetELF() &&
811 "TLS not implemented for non-ELF targets");
812 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
813 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
814 // otherwise use the "Local Exec" TLS Model
815 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
816 return LowerToTLSGeneralDynamicModel(GA, DAG);
817 else
818 return LowerToTLSExecModels(GA, DAG);
819}
820
Dan Gohman475871a2008-07-27 21:46:04 +0000821SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000822 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000823 MVT PtrVT = getPointerTy();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000824 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
825 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
826 if (RelocM == Reloc::PIC_) {
Lauro Ramos Venancio5d3d44a2007-05-14 23:20:21 +0000827 bool UseGOTOFF = GV->hasInternalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000828 ARMConstantPoolValue *CPV =
829 new ARMConstantPoolValue(GV, ARMCP::CPValue, UseGOTOFF ? "GOTOFF":"GOT");
Dan Gohman475871a2008-07-27 21:46:04 +0000830 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 2);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000831 CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr);
Dan Gohman475871a2008-07-27 21:46:04 +0000832 SDValue Result = DAG.getLoad(PtrVT, DAG.getEntryNode(), CPAddr, NULL, 0);
833 SDValue Chain = Result.getValue(1);
834 SDValue GOT = DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, PtrVT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000835 Result = DAG.getNode(ISD::ADD, PtrVT, Result, GOT);
836 if (!UseGOTOFF)
837 Result = DAG.getLoad(PtrVT, Chain, Result, NULL, 0);
838 return Result;
839 } else {
Dan Gohman475871a2008-07-27 21:46:04 +0000840 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 2);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000841 CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr);
842 return DAG.getLoad(PtrVT, DAG.getEntryNode(), CPAddr, NULL, 0);
843 }
844}
845
Evan Chenga8e29892007-01-19 07:51:42 +0000846/// GVIsIndirectSymbol - true if the GV will be accessed via an indirect symbol
Evan Cheng97c9bb52007-05-04 00:26:58 +0000847/// even in non-static mode.
848static bool GVIsIndirectSymbol(GlobalValue *GV, Reloc::Model RelocM) {
849 return RelocM != Reloc::Static &&
850 (GV->hasWeakLinkage() || GV->hasLinkOnceLinkage() ||
Gabor Greifa99be512007-07-05 17:07:56 +0000851 (GV->isDeclaration() && !GV->hasNotBeenReadFromBitcode()));
Evan Chenga8e29892007-01-19 07:51:42 +0000852}
853
Dan Gohman475871a2008-07-27 21:46:04 +0000854SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000855 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000856 MVT PtrVT = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +0000857 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
858 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng97c9bb52007-05-04 00:26:58 +0000859 bool IsIndirect = GVIsIndirectSymbol(GV, RelocM);
Dan Gohman475871a2008-07-27 21:46:04 +0000860 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +0000861 if (RelocM == Reloc::Static)
862 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 2);
863 else {
864 unsigned PCAdj = (RelocM != Reloc::PIC_)
865 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Evan Chengc60e76d2007-01-30 20:37:08 +0000866 ARMCP::ARMCPKind Kind = IsIndirect ? ARMCP::CPNonLazyPtr
867 : ARMCP::CPValue;
Evan Chenga8e29892007-01-19 07:51:42 +0000868 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
Evan Chengc60e76d2007-01-30 20:37:08 +0000869 Kind, PCAdj);
Evan Chenga8e29892007-01-19 07:51:42 +0000870 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 2);
871 }
872 CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr);
873
Dan Gohman475871a2008-07-27 21:46:04 +0000874 SDValue Result = DAG.getLoad(PtrVT, DAG.getEntryNode(), CPAddr, NULL, 0);
875 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +0000876
877 if (RelocM == Reloc::PIC_) {
Dan Gohman475871a2008-07-27 21:46:04 +0000878 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000879 Result = DAG.getNode(ARMISD::PIC_ADD, PtrVT, Result, PICLabel);
880 }
881 if (IsIndirect)
882 Result = DAG.getLoad(PtrVT, Chain, Result, NULL, 0);
883
884 return Result;
885}
886
Dan Gohman475871a2008-07-27 21:46:04 +0000887SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000888 SelectionDAG &DAG){
889 assert(Subtarget->isTargetELF() &&
890 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Duncan Sands83ec4b62008-06-06 12:08:01 +0000891 MVT PtrVT = getPointerTy();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000892 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
893 ARMConstantPoolValue *CPV = new ARMConstantPoolValue("_GLOBAL_OFFSET_TABLE_",
894 ARMPCLabelIndex,
895 ARMCP::CPValue, PCAdj);
Dan Gohman475871a2008-07-27 21:46:04 +0000896 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 2);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000897 CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr);
Dan Gohman475871a2008-07-27 21:46:04 +0000898 SDValue Result = DAG.getLoad(PtrVT, DAG.getEntryNode(), CPAddr, NULL, 0);
899 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000900 return DAG.getNode(ARMISD::PIC_ADD, PtrVT, Result, PICLabel);
901}
902
Dan Gohman475871a2008-07-27 21:46:04 +0000903static SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000904 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000905 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000906 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +0000907 default: return SDValue(); // Don't custom lower most intrinsics.
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000908 case Intrinsic::arm_thread_pointer:
909 return DAG.getNode(ARMISD::THREAD_POINTER, PtrVT);
910 }
911}
912
Dan Gohman475871a2008-07-27 21:46:04 +0000913static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +0000914 unsigned VarArgsFrameIndex) {
915 // vastart just stores the address of the VarArgsFrameIndex slot into the
916 // memory location argument.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000917 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +0000918 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +0000919 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
920 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV, 0);
Evan Chenga8e29892007-01-19 07:51:42 +0000921}
922
Dan Gohman475871a2008-07-27 21:46:04 +0000923static SDValue LowerFORMAL_ARGUMENT(SDValue Op, SelectionDAG &DAG,
Nate Begemanbf1caa92008-02-12 22:54:40 +0000924 unsigned ArgNo, unsigned &NumGPRs,
925 unsigned &ArgOffset) {
Evan Chenga8e29892007-01-19 07:51:42 +0000926 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000927 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000928 SDValue Root = Op.getOperand(0);
Chris Lattner84bc5422007-12-31 04:13:23 +0000929 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Evan Chenga8e29892007-01-19 07:51:42 +0000930
931 static const unsigned GPRArgRegs[] = {
932 ARM::R0, ARM::R1, ARM::R2, ARM::R3
933 };
934
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000935 unsigned ObjSize;
936 unsigned ObjGPRs;
937 unsigned GPRPad;
938 unsigned StackPad;
Duncan Sands276dcbd2008-03-21 09:14:45 +0000939 ISD::ArgFlagsTy Flags =
940 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo + 3))->getArgFlags();
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000941 HowToPassArgument(ObjectVT, NumGPRs, ArgOffset, ObjGPRs,
942 ObjSize, GPRPad, StackPad, Flags);
943 NumGPRs += GPRPad;
944 ArgOffset += StackPad;
Evan Chenga8e29892007-01-19 07:51:42 +0000945
Dan Gohman475871a2008-07-27 21:46:04 +0000946 SDValue ArgValue;
Evan Chenga8e29892007-01-19 07:51:42 +0000947 if (ObjGPRs == 1) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000948 unsigned VReg = RegInfo.createVirtualRegister(&ARM::GPRRegClass);
949 RegInfo.addLiveIn(GPRArgRegs[NumGPRs], VReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000950 ArgValue = DAG.getCopyFromReg(Root, VReg, MVT::i32);
951 if (ObjectVT == MVT::f32)
952 ArgValue = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, ArgValue);
953 } else if (ObjGPRs == 2) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000954 unsigned VReg = RegInfo.createVirtualRegister(&ARM::GPRRegClass);
955 RegInfo.addLiveIn(GPRArgRegs[NumGPRs], VReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000956 ArgValue = DAG.getCopyFromReg(Root, VReg, MVT::i32);
957
Chris Lattner84bc5422007-12-31 04:13:23 +0000958 VReg = RegInfo.createVirtualRegister(&ARM::GPRRegClass);
959 RegInfo.addLiveIn(GPRArgRegs[NumGPRs+1], VReg);
Dan Gohman475871a2008-07-27 21:46:04 +0000960 SDValue ArgValue2 = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000961
Chris Lattner27a6c732007-11-24 07:07:01 +0000962 assert(ObjectVT != MVT::i64 && "i64 should already be lowered");
963 ArgValue = DAG.getNode(ARMISD::FMDRR, MVT::f64, ArgValue, ArgValue2);
Evan Chenga8e29892007-01-19 07:51:42 +0000964 }
965 NumGPRs += ObjGPRs;
966
967 if (ObjSize) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +0000968 MachineFrameInfo *MFI = MF.getFrameInfo();
969 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +0000970 SDValue FIN = DAG.getFrameIndex(FI, MVT::i32);
Chris Lattner9f72d1a2008-02-13 07:35:30 +0000971 if (ObjGPRs == 0)
972 ArgValue = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
973 else {
Dan Gohman475871a2008-07-27 21:46:04 +0000974 SDValue ArgValue2 = DAG.getLoad(MVT::i32, Root, FIN, NULL, 0);
Chris Lattner9f72d1a2008-02-13 07:35:30 +0000975 assert(ObjectVT != MVT::i64 && "i64 should already be lowered");
976 ArgValue = DAG.getNode(ARMISD::FMDRR, MVT::f64, ArgValue, ArgValue2);
Evan Chenga8e29892007-01-19 07:51:42 +0000977 }
978
979 ArgOffset += ObjSize; // Move on to the next argument.
980 }
981
982 return ArgValue;
983}
984
Dan Gohman475871a2008-07-27 21:46:04 +0000985SDValue
986ARMTargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
987 std::vector<SDValue> ArgValues;
988 SDValue Root = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000989 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
990 unsigned NumGPRs = 0; // GPRs used for parameter passing.
Evan Chenga8e29892007-01-19 07:51:42 +0000991
Gabor Greifba36cb52008-08-28 21:40:38 +0000992 unsigned NumArgs = Op.getNode()->getNumValues()-1;
Evan Chenga8e29892007-01-19 07:51:42 +0000993 for (unsigned ArgNo = 0; ArgNo < NumArgs; ++ArgNo)
Nate Begemanbf1caa92008-02-12 22:54:40 +0000994 ArgValues.push_back(LowerFORMAL_ARGUMENT(Op, DAG, ArgNo,
Evan Chenga8e29892007-01-19 07:51:42 +0000995 NumGPRs, ArgOffset));
996
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000997 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000998 if (isVarArg) {
999 static const unsigned GPRArgRegs[] = {
1000 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1001 };
1002
1003 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00001004 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Evan Chenga8e29892007-01-19 07:51:42 +00001005 MachineFrameInfo *MFI = MF.getFrameInfo();
1006 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001007 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1008 unsigned VARegSize = (4 - NumGPRs) * 4;
1009 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Evan Chenga8e29892007-01-19 07:51:42 +00001010 if (VARegSaveSize) {
1011 // If this function is vararg, store any remaining integer argument regs
1012 // to their spots on the stack so that they may be loaded by deferencing
1013 // the result of va_next.
1014 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001015 VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset +
1016 VARegSaveSize - VARegSize);
Dan Gohman475871a2008-07-27 21:46:04 +00001017 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001018
Dan Gohman475871a2008-07-27 21:46:04 +00001019 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001020 for (; NumGPRs < 4; ++NumGPRs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001021 unsigned VReg = RegInfo.createVirtualRegister(&ARM::GPRRegClass);
1022 RegInfo.addLiveIn(GPRArgRegs[NumGPRs], VReg);
Dan Gohman475871a2008-07-27 21:46:04 +00001023 SDValue Val = DAG.getCopyFromReg(Root, VReg, MVT::i32);
1024 SDValue Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001025 MemOps.push_back(Store);
1026 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1027 DAG.getConstant(4, getPointerTy()));
1028 }
1029 if (!MemOps.empty())
1030 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1031 &MemOps[0], MemOps.size());
1032 } else
1033 // This will point to the next argument passed via stack.
1034 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
1035 }
1036
1037 ArgValues.push_back(Root);
1038
1039 // Return the new list of results.
Gabor Greifba36cb52008-08-28 21:40:38 +00001040 return DAG.getMergeValues(Op.getNode()->getVTList(), &ArgValues[0],
Duncan Sandsf9516202008-06-30 10:19:09 +00001041 ArgValues.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001042}
1043
1044/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001045static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001046 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001047 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001048 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001049 // Maybe this has already been legalized into the constant pool?
1050 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001051 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001052 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
1053 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001054 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001055 }
1056 }
1057 return false;
1058}
1059
Evan Cheng9a2ef952007-02-02 01:53:26 +00001060static bool isLegalCmpImmediate(unsigned C, bool isThumb) {
Evan Chenga8e29892007-01-19 07:51:42 +00001061 return ( isThumb && (C & ~255U) == 0) ||
1062 (!isThumb && ARM_AM::getSOImmVal(C) != -1);
1063}
1064
1065/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1066/// the given operands.
Dan Gohman475871a2008-07-27 21:46:04 +00001067static SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
1068 SDValue &ARMCC, SelectionDAG &DAG, bool isThumb) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001069 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001070 unsigned C = RHSC->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001071 if (!isLegalCmpImmediate(C, isThumb)) {
1072 // Constant does not fit, try adjusting it by one?
1073 switch (CC) {
1074 default: break;
1075 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001076 case ISD::SETGE:
Evan Chenga8e29892007-01-19 07:51:42 +00001077 if (isLegalCmpImmediate(C-1, isThumb)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001078 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
1079 RHS = DAG.getConstant(C-1, MVT::i32);
1080 }
1081 break;
1082 case ISD::SETULT:
1083 case ISD::SETUGE:
1084 if (C > 0 && isLegalCmpImmediate(C-1, isThumb)) {
1085 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Evan Chenga8e29892007-01-19 07:51:42 +00001086 RHS = DAG.getConstant(C-1, MVT::i32);
1087 }
1088 break;
1089 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001090 case ISD::SETGT:
Evan Chenga8e29892007-01-19 07:51:42 +00001091 if (isLegalCmpImmediate(C+1, isThumb)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001092 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
1093 RHS = DAG.getConstant(C+1, MVT::i32);
1094 }
1095 break;
1096 case ISD::SETULE:
1097 case ISD::SETUGT:
1098 if (C < 0xffffffff && isLegalCmpImmediate(C+1, isThumb)) {
1099 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Evan Chenga8e29892007-01-19 07:51:42 +00001100 RHS = DAG.getConstant(C+1, MVT::i32);
1101 }
1102 break;
1103 }
1104 }
1105 }
1106
1107 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001108 ARMISD::NodeType CompareType;
1109 switch (CondCode) {
1110 default:
1111 CompareType = ARMISD::CMP;
1112 break;
1113 case ARMCC::EQ:
1114 case ARMCC::NE:
1115 case ARMCC::MI:
1116 case ARMCC::PL:
1117 // Uses only N and Z Flags
1118 CompareType = ARMISD::CMPNZ;
1119 break;
1120 }
Evan Chenga8e29892007-01-19 07:51:42 +00001121 ARMCC = DAG.getConstant(CondCode, MVT::i32);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001122 return DAG.getNode(CompareType, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001123}
1124
1125/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Dan Gohman475871a2008-07-27 21:46:04 +00001126static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG) {
1127 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001128 if (!isFloatingPointZero(RHS))
1129 Cmp = DAG.getNode(ARMISD::CMPFP, MVT::Flag, LHS, RHS);
1130 else
1131 Cmp = DAG.getNode(ARMISD::CMPFPw0, MVT::Flag, LHS);
1132 return DAG.getNode(ARMISD::FMSTAT, MVT::Flag, Cmp);
1133}
1134
Dan Gohman475871a2008-07-27 21:46:04 +00001135static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00001136 const ARMSubtarget *ST) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001137 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001138 SDValue LHS = Op.getOperand(0);
1139 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001140 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001141 SDValue TrueVal = Op.getOperand(2);
1142 SDValue FalseVal = Op.getOperand(3);
Evan Chenga8e29892007-01-19 07:51:42 +00001143
1144 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001145 SDValue ARMCC;
1146 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1147 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb());
Evan Cheng0e1d3792007-07-05 07:18:20 +00001148 return DAG.getNode(ARMISD::CMOV, VT, FalseVal, TrueVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001149 }
1150
1151 ARMCC::CondCodes CondCode, CondCode2;
1152 if (FPCCToARMCC(CC, CondCode, CondCode2))
1153 std::swap(TrueVal, FalseVal);
1154
Dan Gohman475871a2008-07-27 21:46:04 +00001155 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1156 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1157 SDValue Cmp = getVFPCmp(LHS, RHS, DAG);
1158 SDValue Result = DAG.getNode(ARMISD::CMOV, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001159 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001160 if (CondCode2 != ARMCC::AL) {
Dan Gohman475871a2008-07-27 21:46:04 +00001161 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001162 // FIXME: Needs another CMP because flag can have but one use.
Dan Gohman475871a2008-07-27 21:46:04 +00001163 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG);
Evan Cheng0e1d3792007-07-05 07:18:20 +00001164 Result = DAG.getNode(ARMISD::CMOV, VT, Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001165 }
1166 return Result;
1167}
1168
Dan Gohman475871a2008-07-27 21:46:04 +00001169static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00001170 const ARMSubtarget *ST) {
Dan Gohman475871a2008-07-27 21:46:04 +00001171 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001172 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001173 SDValue LHS = Op.getOperand(2);
1174 SDValue RHS = Op.getOperand(3);
1175 SDValue Dest = Op.getOperand(4);
Evan Chenga8e29892007-01-19 07:51:42 +00001176
1177 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001178 SDValue ARMCC;
1179 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1180 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb());
Evan Cheng0e1d3792007-07-05 07:18:20 +00001181 return DAG.getNode(ARMISD::BRCOND, MVT::Other, Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001182 }
1183
1184 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
1185 ARMCC::CondCodes CondCode, CondCode2;
1186 if (FPCCToARMCC(CC, CondCode, CondCode2))
1187 // Swap the LHS/RHS of the comparison if needed.
1188 std::swap(LHS, RHS);
1189
Dan Gohman475871a2008-07-27 21:46:04 +00001190 SDValue Cmp = getVFPCmp(LHS, RHS, DAG);
1191 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1192 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001193 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001194 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
1195 SDValue Res = DAG.getNode(ARMISD::BRCOND, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001196 if (CondCode2 != ARMCC::AL) {
1197 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001198 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Evan Cheng0e1d3792007-07-05 07:18:20 +00001199 Res = DAG.getNode(ARMISD::BRCOND, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001200 }
1201 return Res;
1202}
1203
Dan Gohman475871a2008-07-27 21:46:04 +00001204SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) {
1205 SDValue Chain = Op.getOperand(0);
1206 SDValue Table = Op.getOperand(1);
1207 SDValue Index = Op.getOperand(2);
Evan Chenga8e29892007-01-19 07:51:42 +00001208
Duncan Sands83ec4b62008-06-06 12:08:01 +00001209 MVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00001210 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
1211 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Dan Gohman475871a2008-07-27 21:46:04 +00001212 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
1213 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Evan Chenga8e29892007-01-19 07:51:42 +00001214 Table = DAG.getNode(ARMISD::WrapperJT, MVT::i32, JTI, UId);
1215 Index = DAG.getNode(ISD::MUL, PTy, Index, DAG.getConstant(4, PTy));
Dan Gohman475871a2008-07-27 21:46:04 +00001216 SDValue Addr = DAG.getNode(ISD::ADD, PTy, Index, Table);
Evan Chenga8e29892007-01-19 07:51:42 +00001217 bool isPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001218 Addr = DAG.getLoad(isPIC ? (MVT)MVT::i32 : PTy,
Evan Chenge2446c62007-06-26 18:31:22 +00001219 Chain, Addr, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001220 Chain = Addr.getValue(1);
1221 if (isPIC)
1222 Addr = DAG.getNode(ISD::ADD, PTy, Addr, Table);
1223 return DAG.getNode(ARMISD::BR_JT, MVT::Other, Chain, Addr, JTI, UId);
1224}
1225
Dan Gohman475871a2008-07-27 21:46:04 +00001226static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001227 unsigned Opc =
1228 Op.getOpcode() == ISD::FP_TO_SINT ? ARMISD::FTOSI : ARMISD::FTOUI;
1229 Op = DAG.getNode(Opc, MVT::f32, Op.getOperand(0));
1230 return DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Op);
1231}
1232
Dan Gohman475871a2008-07-27 21:46:04 +00001233static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001234 MVT VT = Op.getValueType();
Evan Chenga8e29892007-01-19 07:51:42 +00001235 unsigned Opc =
1236 Op.getOpcode() == ISD::SINT_TO_FP ? ARMISD::SITOF : ARMISD::UITOF;
1237
1238 Op = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Op.getOperand(0));
1239 return DAG.getNode(Opc, VT, Op);
1240}
1241
Dan Gohman475871a2008-07-27 21:46:04 +00001242static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001243 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00001244 SDValue Tmp0 = Op.getOperand(0);
1245 SDValue Tmp1 = Op.getOperand(1);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001246 MVT VT = Op.getValueType();
1247 MVT SrcVT = Tmp1.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001248 SDValue AbsVal = DAG.getNode(ISD::FABS, VT, Tmp0);
1249 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG);
1250 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
1251 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng0e1d3792007-07-05 07:18:20 +00001252 return DAG.getNode(ARMISD::CNEG, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001253}
1254
Dan Gohman475871a2008-07-27 21:46:04 +00001255SDValue
Dan Gohman707e0182008-04-12 04:36:06 +00001256ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001257 SDValue Chain,
1258 SDValue Dst, SDValue Src,
1259 SDValue Size, unsigned Align,
Dan Gohman707e0182008-04-12 04:36:06 +00001260 bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00001261 const Value *DstSV, uint64_t DstSVOff,
1262 const Value *SrcSV, uint64_t SrcSVOff){
Evan Cheng4102eb52007-10-22 22:11:27 +00001263 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00001264 // This requires 4-byte alignment.
1265 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00001266 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001267 // This requires the copy size to be a constant, preferrably
1268 // within a subtarget-specific limit.
1269 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
1270 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00001271 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001272 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001273 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00001274 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001275
1276 unsigned BytesLeft = SizeVal & 3;
1277 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001278 unsigned EmittedNumMemOps = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001279 MVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001280 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00001281 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00001282 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00001283 SDValue TFOps[MAX_LOADS_IN_LDM];
1284 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00001285 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001286
Evan Cheng4102eb52007-10-22 22:11:27 +00001287 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
1288 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001289 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00001290 while (EmittedNumMemOps < NumMemOps) {
1291 for (i = 0;
1292 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001293 Loads[i] = DAG.getLoad(VT, Chain,
Dan Gohman707e0182008-04-12 04:36:06 +00001294 DAG.getNode(ISD::ADD, MVT::i32, Src,
Evan Cheng4102eb52007-10-22 22:11:27 +00001295 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001296 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001297 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001298 SrcOff += VTSize;
1299 }
Evan Cheng4102eb52007-10-22 22:11:27 +00001300 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001301
Evan Cheng4102eb52007-10-22 22:11:27 +00001302 for (i = 0;
1303 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
1304 TFOps[i] = DAG.getStore(Chain, Loads[i],
Dan Gohman707e0182008-04-12 04:36:06 +00001305 DAG.getNode(ISD::ADD, MVT::i32, Dst,
Evan Cheng4102eb52007-10-22 22:11:27 +00001306 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001307 DstSV, DstSVOff + DstOff);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001308 DstOff += VTSize;
1309 }
Evan Cheng4102eb52007-10-22 22:11:27 +00001310 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, &TFOps[0], i);
1311
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001312 EmittedNumMemOps += i;
1313 }
1314
Evan Cheng4102eb52007-10-22 22:11:27 +00001315 if (BytesLeft == 0)
1316 return Chain;
1317
1318 // Issue loads / stores for the trailing (1 - 3) bytes.
1319 unsigned BytesLeftSave = BytesLeft;
1320 i = 0;
1321 while (BytesLeft) {
1322 if (BytesLeft >= 2) {
1323 VT = MVT::i16;
1324 VTSize = 2;
1325 } else {
1326 VT = MVT::i8;
1327 VTSize = 1;
1328 }
1329
1330 Loads[i] = DAG.getLoad(VT, Chain,
Dan Gohman707e0182008-04-12 04:36:06 +00001331 DAG.getNode(ISD::ADD, MVT::i32, Src,
Evan Cheng4102eb52007-10-22 22:11:27 +00001332 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001333 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001334 TFOps[i] = Loads[i].getValue(1);
1335 ++i;
1336 SrcOff += VTSize;
1337 BytesLeft -= VTSize;
1338 }
1339 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, &TFOps[0], i);
1340
1341 i = 0;
1342 BytesLeft = BytesLeftSave;
1343 while (BytesLeft) {
1344 if (BytesLeft >= 2) {
1345 VT = MVT::i16;
1346 VTSize = 2;
1347 } else {
1348 VT = MVT::i8;
1349 VTSize = 1;
1350 }
1351
1352 TFOps[i] = DAG.getStore(Chain, Loads[i],
Dan Gohman707e0182008-04-12 04:36:06 +00001353 DAG.getNode(ISD::ADD, MVT::i32, Dst,
Evan Cheng4102eb52007-10-22 22:11:27 +00001354 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001355 DstSV, DstSVOff + DstOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001356 ++i;
1357 DstOff += VTSize;
1358 BytesLeft -= VTSize;
1359 }
1360 return DAG.getNode(ISD::TokenFactor, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001361}
1362
Chris Lattner27a6c732007-11-24 07:07:01 +00001363static SDNode *ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
1364 // Turn f64->i64 into FMRRD.
1365 assert(N->getValueType(0) == MVT::i64 &&
1366 N->getOperand(0).getValueType() == MVT::f64);
1367
Dan Gohman475871a2008-07-27 21:46:04 +00001368 SDValue Op = N->getOperand(0);
1369 SDValue Cvt = DAG.getNode(ARMISD::FMRRD, DAG.getVTList(MVT::i32, MVT::i32),
Chris Lattner27a6c732007-11-24 07:07:01 +00001370 &Op, 1);
1371
1372 // Merge the pieces into a single i64 value.
Gabor Greifba36cb52008-08-28 21:40:38 +00001373 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Cvt, Cvt.getValue(1)).getNode();
Chris Lattner27a6c732007-11-24 07:07:01 +00001374}
1375
1376static SDNode *ExpandSRx(SDNode *N, SelectionDAG &DAG, const ARMSubtarget *ST) {
1377 assert(N->getValueType(0) == MVT::i64 &&
1378 (N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
1379 "Unknown shift to lower!");
1380
1381 // We only lower SRA, SRL of 1 here, all others use generic lowering.
1382 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001383 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Chris Lattner27a6c732007-11-24 07:07:01 +00001384 return 0;
1385
1386 // If we are in thumb mode, we don't have RRX.
1387 if (ST->isThumb()) return 0;
1388
1389 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Dan Gohman475871a2008-07-27 21:46:04 +00001390 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, N->getOperand(0),
Chris Lattner27a6c732007-11-24 07:07:01 +00001391 DAG.getConstant(0, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00001392 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, N->getOperand(0),
Chris Lattner27a6c732007-11-24 07:07:01 +00001393 DAG.getConstant(1, MVT::i32));
1394
1395 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
1396 // captures the result into a carry flag.
1397 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
1398 Hi = DAG.getNode(Opc, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
1399
1400 // The low part is an ARMISD::RRX operand, which shifts the carry in.
1401 Lo = DAG.getNode(ARMISD::RRX, MVT::i32, Lo, Hi.getValue(1));
1402
1403 // Merge the pieces into a single i64 value.
Gabor Greifba36cb52008-08-28 21:40:38 +00001404 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Lo, Hi).getNode();
Chris Lattner27a6c732007-11-24 07:07:01 +00001405}
1406
1407
Dan Gohman475871a2008-07-27 21:46:04 +00001408SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001409 switch (Op.getOpcode()) {
1410 default: assert(0 && "Don't know how to custom lower this!"); abort();
1411 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001412 case ISD::GlobalAddress:
1413 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
1414 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001415 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00001416 case ISD::CALL: return LowerCALL(Op, DAG);
1417 case ISD::RET: return LowerRET(Op, DAG);
1418 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG, Subtarget);
1419 case ISD::BR_CC: return LowerBR_CC(Op, DAG, Subtarget);
1420 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
1421 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
1422 case ISD::SINT_TO_FP:
1423 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
1424 case ISD::FP_TO_SINT:
1425 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
1426 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +00001427 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00001428 case ISD::RETURNADDR: break;
1429 case ISD::FRAMEADDR: break;
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001430 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001431 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +00001432
1433
1434 // FIXME: Remove these when LegalizeDAGTypes lands.
Gabor Greifba36cb52008-08-28 21:40:38 +00001435 case ISD::BIT_CONVERT: return SDValue(ExpandBIT_CONVERT(Op.getNode(), DAG), 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00001436 case ISD::SRL:
Gabor Greifba36cb52008-08-28 21:40:38 +00001437 case ISD::SRA: return SDValue(ExpandSRx(Op.getNode(), DAG,Subtarget),0);
Evan Chenga8e29892007-01-19 07:51:42 +00001438 }
Dan Gohman475871a2008-07-27 21:46:04 +00001439 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001440}
1441
Chris Lattner27a6c732007-11-24 07:07:01 +00001442
Duncan Sands126d9072008-07-04 11:47:58 +00001443/// ReplaceNodeResults - Provide custom lowering hooks for nodes with illegal
1444/// result types.
1445SDNode *ARMTargetLowering::ReplaceNodeResults(SDNode *N, SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00001446 switch (N->getOpcode()) {
1447 default: assert(0 && "Don't know how to custom expand this!"); abort();
1448 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(N, DAG);
1449 case ISD::SRL:
1450 case ISD::SRA: return ExpandSRx(N, DAG, Subtarget);
1451 }
1452}
1453
1454
Evan Chenga8e29892007-01-19 07:51:42 +00001455//===----------------------------------------------------------------------===//
1456// ARM Scheduler Hooks
1457//===----------------------------------------------------------------------===//
1458
1459MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00001460ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chenga8e29892007-01-19 07:51:42 +00001461 MachineBasicBlock *BB) {
1462 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1463 switch (MI->getOpcode()) {
1464 default: assert(false && "Unexpected instr type to insert");
1465 case ARM::tMOVCCr: {
1466 // To "insert" a SELECT_CC instruction, we actually have to insert the
1467 // diamond control-flow pattern. The incoming instruction knows the
1468 // destination vreg to set, the condition code register to branch on, the
1469 // true/false values to select between, and a branch opcode to use.
1470 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001471 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00001472 ++It;
1473
1474 // thisMBB:
1475 // ...
1476 // TrueVal = ...
1477 // cmpTY ccX, r1, r2
1478 // bCC copy1MBB
1479 // fallthrough --> copy0MBB
1480 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001481 MachineFunction *F = BB->getParent();
1482 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
1483 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Chenga8e29892007-01-19 07:51:42 +00001484 BuildMI(BB, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00001485 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001486 F->insert(It, copy0MBB);
1487 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001488 // Update machine-CFG edges by first adding all successors of the current
1489 // block to the new block which will contain the Phi node for the select.
1490 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
1491 e = BB->succ_end(); i != e; ++i)
1492 sinkMBB->addSuccessor(*i);
1493 // Next, remove all successors of the current block, and add the true
1494 // and fallthrough blocks as its successors.
1495 while(!BB->succ_empty())
1496 BB->removeSuccessor(BB->succ_begin());
1497 BB->addSuccessor(copy0MBB);
1498 BB->addSuccessor(sinkMBB);
1499
1500 // copy0MBB:
1501 // %FalseValue = ...
1502 // # fallthrough to sinkMBB
1503 BB = copy0MBB;
1504
1505 // Update machine-CFG edges
1506 BB->addSuccessor(sinkMBB);
1507
1508 // sinkMBB:
1509 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
1510 // ...
1511 BB = sinkMBB;
1512 BuildMI(BB, TII->get(ARM::PHI), MI->getOperand(0).getReg())
1513 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
1514 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
1515
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001516 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00001517 return BB;
1518 }
1519 }
1520}
1521
1522//===----------------------------------------------------------------------===//
1523// ARM Optimization Hooks
1524//===----------------------------------------------------------------------===//
1525
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001526/// PerformFMRRDCombine - Target-specific dag combine xforms for ARMISD::FMRRD.
Dan Gohman475871a2008-07-27 21:46:04 +00001527static SDValue PerformFMRRDCombine(SDNode *N,
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001528 TargetLowering::DAGCombinerInfo &DCI) {
1529 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00001530 SDValue InDouble = N->getOperand(0);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001531 if (InDouble.getOpcode() == ARMISD::FMDRR)
1532 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00001533 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001534}
1535
Dan Gohman475871a2008-07-27 21:46:04 +00001536SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001537 DAGCombinerInfo &DCI) const {
1538 switch (N->getOpcode()) {
1539 default: break;
1540 case ARMISD::FMRRD: return PerformFMRRDCombine(N, DCI);
1541 }
1542
Dan Gohman475871a2008-07-27 21:46:04 +00001543 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001544}
1545
1546
Evan Chengb01fad62007-03-12 23:30:29 +00001547/// isLegalAddressImmediate - Return true if the integer value can be used
1548/// as the offset of the target addressing mode for load / store of the
1549/// given type.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001550static bool isLegalAddressImmediate(int64_t V, MVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00001551 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00001552 if (V == 0)
1553 return true;
1554
Evan Chengb01fad62007-03-12 23:30:29 +00001555 if (Subtarget->isThumb()) {
1556 if (V < 0)
1557 return false;
1558
1559 unsigned Scale = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001560 switch (VT.getSimpleVT()) {
Evan Chengb01fad62007-03-12 23:30:29 +00001561 default: return false;
1562 case MVT::i1:
1563 case MVT::i8:
1564 // Scale == 1;
1565 break;
1566 case MVT::i16:
1567 // Scale == 2;
1568 Scale = 2;
1569 break;
1570 case MVT::i32:
1571 // Scale == 4;
1572 Scale = 4;
1573 break;
1574 }
1575
1576 if ((V & (Scale - 1)) != 0)
1577 return false;
1578 V /= Scale;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001579 return V == (V & ((1LL << 5) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00001580 }
1581
1582 if (V < 0)
1583 V = - V;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001584 switch (VT.getSimpleVT()) {
Evan Chengb01fad62007-03-12 23:30:29 +00001585 default: return false;
1586 case MVT::i1:
1587 case MVT::i8:
1588 case MVT::i32:
1589 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001590 return V == (V & ((1LL << 12) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00001591 case MVT::i16:
1592 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001593 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00001594 case MVT::f32:
1595 case MVT::f64:
1596 if (!Subtarget->hasVFP2())
1597 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00001598 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00001599 return false;
1600 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001601 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00001602 }
Evan Chenga8e29892007-01-19 07:51:42 +00001603}
1604
Chris Lattner37caf8c2007-04-09 23:33:39 +00001605/// isLegalAddressingMode - Return true if the addressing mode represented
1606/// by AM is legal for this target, for a load/store of the specified type.
1607bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
1608 const Type *Ty) const {
Evan Chengd1b3da62008-07-25 00:55:17 +00001609 if (!isLegalAddressImmediate(AM.BaseOffs, getValueType(Ty, true), Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00001610 return false;
Chris Lattner37caf8c2007-04-09 23:33:39 +00001611
1612 // Can never fold addr of global into load/store.
1613 if (AM.BaseGV)
1614 return false;
1615
1616 switch (AM.Scale) {
1617 case 0: // no scale reg, must be "r+i" or "r", or "i".
1618 break;
1619 case 1:
1620 if (Subtarget->isThumb())
1621 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00001622 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00001623 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00001624 // ARM doesn't support any R+R*scale+imm addr modes.
1625 if (AM.BaseOffs)
1626 return false;
1627
Chris Lattnereb13d1b2007-04-10 03:48:29 +00001628 int Scale = AM.Scale;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001629 switch (getValueType(Ty).getSimpleVT()) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00001630 default: return false;
1631 case MVT::i1:
1632 case MVT::i8:
1633 case MVT::i32:
1634 case MVT::i64:
1635 // This assumes i64 is legalized to a pair of i32. If not (i.e.
1636 // ldrd / strd are used, then its address mode is same as i16.
1637 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00001638 if (Scale < 0) Scale = -Scale;
1639 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00001640 return true;
1641 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00001642 return isPowerOf2_32(Scale & ~1);
Chris Lattner37caf8c2007-04-09 23:33:39 +00001643 case MVT::i16:
1644 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00001645 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00001646 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00001647 return false;
1648
Chris Lattner37caf8c2007-04-09 23:33:39 +00001649 case MVT::isVoid:
1650 // Note, we allow "void" uses (basically, uses that aren't loads or
1651 // stores), because arm allows folding a scale into many arithmetic
1652 // operations. This should be made more precise and revisited later.
Chris Lattnerb2c594f2007-04-03 00:13:57 +00001653
Chris Lattner37caf8c2007-04-09 23:33:39 +00001654 // Allow r << imm, but the imm has to be a multiple of two.
1655 if (AM.Scale & 1) return false;
1656 return isPowerOf2_32(AM.Scale);
1657 }
1658 break;
Evan Chengb01fad62007-03-12 23:30:29 +00001659 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00001660 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00001661}
1662
Chris Lattner37caf8c2007-04-09 23:33:39 +00001663
Duncan Sands83ec4b62008-06-06 12:08:01 +00001664static bool getIndexedAddressParts(SDNode *Ptr, MVT VT,
Dan Gohman475871a2008-07-27 21:46:04 +00001665 bool isSEXTLoad, SDValue &Base,
1666 SDValue &Offset, bool &isInc,
Evan Chenga8e29892007-01-19 07:51:42 +00001667 SelectionDAG &DAG) {
1668 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
1669 return false;
1670
1671 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
1672 // AddressingMode 3
1673 Base = Ptr->getOperand(0);
1674 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001675 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001676 if (RHSC < 0 && RHSC > -256) {
1677 isInc = false;
1678 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
1679 return true;
1680 }
1681 }
1682 isInc = (Ptr->getOpcode() == ISD::ADD);
1683 Offset = Ptr->getOperand(1);
1684 return true;
1685 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
1686 // AddressingMode 2
1687 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001688 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001689 if (RHSC < 0 && RHSC > -0x1000) {
1690 isInc = false;
1691 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
1692 Base = Ptr->getOperand(0);
1693 return true;
1694 }
1695 }
1696
1697 if (Ptr->getOpcode() == ISD::ADD) {
1698 isInc = true;
1699 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
1700 if (ShOpcVal != ARM_AM::no_shift) {
1701 Base = Ptr->getOperand(1);
1702 Offset = Ptr->getOperand(0);
1703 } else {
1704 Base = Ptr->getOperand(0);
1705 Offset = Ptr->getOperand(1);
1706 }
1707 return true;
1708 }
1709
1710 isInc = (Ptr->getOpcode() == ISD::ADD);
1711 Base = Ptr->getOperand(0);
1712 Offset = Ptr->getOperand(1);
1713 return true;
1714 }
1715
1716 // FIXME: Use FLDM / FSTM to emulate indexed FP load / store.
1717 return false;
1718}
1719
1720/// getPreIndexedAddressParts - returns true by value, base pointer and
1721/// offset pointer and addressing mode by reference if the node's address
1722/// can be legally represented as pre-indexed load / store address.
1723bool
Dan Gohman475871a2008-07-27 21:46:04 +00001724ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1725 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00001726 ISD::MemIndexedMode &AM,
1727 SelectionDAG &DAG) {
1728 if (Subtarget->isThumb())
1729 return false;
1730
Duncan Sands83ec4b62008-06-06 12:08:01 +00001731 MVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00001732 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00001733 bool isSEXTLoad = false;
1734 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1735 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001736 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00001737 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
1738 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
1739 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001740 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00001741 } else
1742 return false;
1743
1744 bool isInc;
Gabor Greifba36cb52008-08-28 21:40:38 +00001745 bool isLegal = getIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00001746 isInc, DAG);
1747 if (isLegal) {
1748 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
1749 return true;
1750 }
1751 return false;
1752}
1753
1754/// getPostIndexedAddressParts - returns true by value, base pointer and
1755/// offset pointer and addressing mode by reference if this node can be
1756/// combined with a load / store to form a post-indexed load / store.
1757bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00001758 SDValue &Base,
1759 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00001760 ISD::MemIndexedMode &AM,
1761 SelectionDAG &DAG) {
1762 if (Subtarget->isThumb())
1763 return false;
1764
Duncan Sands83ec4b62008-06-06 12:08:01 +00001765 MVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00001766 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00001767 bool isSEXTLoad = false;
1768 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001769 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00001770 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
1771 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001772 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00001773 } else
1774 return false;
1775
1776 bool isInc;
1777 bool isLegal = getIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
1778 isInc, DAG);
1779 if (isLegal) {
1780 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
1781 return true;
1782 }
1783 return false;
1784}
1785
Dan Gohman475871a2008-07-27 21:46:04 +00001786void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00001787 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001788 APInt &KnownZero,
1789 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001790 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00001791 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001792 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001793 switch (Op.getOpcode()) {
1794 default: break;
1795 case ARMISD::CMOV: {
1796 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00001797 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00001798 if (KnownZero == 0 && KnownOne == 0) return;
1799
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001800 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00001801 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
1802 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00001803 KnownZero &= KnownZeroRHS;
1804 KnownOne &= KnownOneRHS;
1805 return;
1806 }
1807 }
1808}
1809
1810//===----------------------------------------------------------------------===//
1811// ARM Inline Assembly Support
1812//===----------------------------------------------------------------------===//
1813
1814/// getConstraintType - Given a constraint letter, return the type of
1815/// constraint it is for this target.
1816ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00001817ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
1818 if (Constraint.size() == 1) {
1819 switch (Constraint[0]) {
1820 default: break;
1821 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00001822 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00001823 }
Evan Chenga8e29892007-01-19 07:51:42 +00001824 }
Chris Lattner4234f572007-03-25 02:14:49 +00001825 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00001826}
1827
1828std::pair<unsigned, const TargetRegisterClass*>
1829ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001830 MVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00001831 if (Constraint.size() == 1) {
1832 // GCC RS6000 Constraint Letters
1833 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00001834 case 'l':
1835 // FIXME: in thumb mode, 'l' is only low-regs.
1836 // FALL THROUGH.
1837 case 'r':
1838 return std::make_pair(0U, ARM::GPRRegisterClass);
1839 case 'w':
1840 if (VT == MVT::f32)
1841 return std::make_pair(0U, ARM::SPRRegisterClass);
Evan Cheng0a7baa22007-04-04 00:06:07 +00001842 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00001843 return std::make_pair(0U, ARM::DPRRegisterClass);
1844 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001845 }
1846 }
1847 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
1848}
1849
1850std::vector<unsigned> ARMTargetLowering::
1851getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001852 MVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00001853 if (Constraint.size() != 1)
1854 return std::vector<unsigned>();
1855
1856 switch (Constraint[0]) { // GCC ARM Constraint Letters
1857 default: break;
1858 case 'l':
1859 case 'r':
1860 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
1861 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
1862 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
1863 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00001864 case 'w':
1865 if (VT == MVT::f32)
1866 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
1867 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
1868 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
1869 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
1870 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
1871 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
1872 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
1873 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
1874 if (VT == MVT::f64)
1875 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
1876 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
1877 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
1878 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
1879 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001880 }
1881
1882 return std::vector<unsigned>();
1883}