blob: cb0fa8e87208ac91b6646ed8e6a0508750576df9 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
20#include "ARMRegisterInfo.h"
21#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
23#include "llvm/CallingConv.h"
24#include "llvm/Constants.h"
Evan Cheng27707472007-03-16 08:43:56 +000025#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000026#include "llvm/Intrinsics.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/GlobalValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000028#include "llvm/CodeGen/MachineBasicBlock.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000033#include "llvm/CodeGen/SelectionDAG.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000034#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000035#include "llvm/ADT/VectorExtras.h"
Evan Chengb01fad62007-03-12 23:30:29 +000036#include "llvm/Support/MathExtras.h"
Evan Chenga8e29892007-01-19 07:51:42 +000037using namespace llvm;
38
39ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
40 : TargetLowering(TM), ARMPCLabelIndex(0) {
41 Subtarget = &TM.getSubtarget<ARMSubtarget>();
42
Evan Chengb1df8f22007-04-27 08:15:43 +000043 if (Subtarget->isTargetDarwin()) {
44 // Don't have these.
45 setLibcallName(RTLIB::UINTTOFP_I64_F32, NULL);
46 setLibcallName(RTLIB::UINTTOFP_I64_F64, NULL);
Evan Chenga8e29892007-01-19 07:51:42 +000047
Evan Chengb1df8f22007-04-27 08:15:43 +000048 // Uses VFP for Thumb libfuncs if available.
49 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
50 // Single-precision floating-point arithmetic.
51 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
52 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
53 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
54 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +000055
Evan Chengb1df8f22007-04-27 08:15:43 +000056 // Double-precision floating-point arithmetic.
57 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
58 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
59 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
60 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +000061
Evan Chengb1df8f22007-04-27 08:15:43 +000062 // Single-precision comparisons.
63 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
64 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
65 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
66 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
67 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
68 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
69 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
70 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +000071
Evan Chengb1df8f22007-04-27 08:15:43 +000072 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
73 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
74 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
75 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
76 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
77 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
78 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
79 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +000080
Evan Chengb1df8f22007-04-27 08:15:43 +000081 // Double-precision comparisons.
82 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
83 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
84 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
85 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
86 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
87 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
88 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
89 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +000090
Evan Chengb1df8f22007-04-27 08:15:43 +000091 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
92 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
93 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
94 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
95 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
96 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
97 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
98 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +000099
Evan Chengb1df8f22007-04-27 08:15:43 +0000100 // Floating-point to integer conversions.
101 // i64 conversions are done via library routines even when generating VFP
102 // instructions, so use the same ones.
103 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
104 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
105 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
106 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Chengb1df8f22007-04-27 08:15:43 +0000108 // Conversions between floating types.
109 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
110 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
111
112 // Integer to floating-point conversions.
113 // i64 conversions are done via library routines even when generating VFP
114 // instructions, so use the same ones.
115 // FIXME: There appears to be some naming inconsistency in ARM libgcc: e.g.
116 // __floatunsidf vs. __floatunssidfvfp.
117 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
118 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
119 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
120 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
121 }
Evan Chenga8e29892007-01-19 07:51:42 +0000122 }
123
124 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
Evan Chengb6ab2542007-01-31 08:40:13 +0000125 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000126 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
127 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Chris Lattnerddf89562008-01-17 19:59:44 +0000128
129 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000130 }
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000131 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000132
133 // ARM does not have f32 extending load.
134 setLoadXAction(ISD::EXTLOAD, MVT::f32, Expand);
135
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000136 // ARM does not have i1 sign extending load.
137 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
138
Evan Chenga8e29892007-01-19 07:51:42 +0000139 // ARM supports all 4 flavors of integer indexed load / store.
140 for (unsigned im = (unsigned)ISD::PRE_INC;
141 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
142 setIndexedLoadAction(im, MVT::i1, Legal);
143 setIndexedLoadAction(im, MVT::i8, Legal);
144 setIndexedLoadAction(im, MVT::i16, Legal);
145 setIndexedLoadAction(im, MVT::i32, Legal);
146 setIndexedStoreAction(im, MVT::i1, Legal);
147 setIndexedStoreAction(im, MVT::i8, Legal);
148 setIndexedStoreAction(im, MVT::i16, Legal);
149 setIndexedStoreAction(im, MVT::i32, Legal);
150 }
151
152 // i64 operation support.
153 if (Subtarget->isThumb()) {
154 setOperationAction(ISD::MUL, MVT::i64, Expand);
155 setOperationAction(ISD::MULHU, MVT::i32, Expand);
156 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000157 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
158 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000159 } else {
Dan Gohman525178c2007-10-08 18:33:35 +0000160 setOperationAction(ISD::MUL, MVT::i64, Expand);
161 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000162 if (!Subtarget->hasV6Ops())
Dan Gohman525178c2007-10-08 18:33:35 +0000163 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000164 }
165 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
166 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
167 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
168 setOperationAction(ISD::SRL, MVT::i64, Custom);
169 setOperationAction(ISD::SRA, MVT::i64, Custom);
170
171 // ARM does not have ROTL.
172 setOperationAction(ISD::ROTL, MVT::i32, Expand);
173 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
174 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Evan Chengb0636152007-02-01 23:34:03 +0000175 if (!Subtarget->hasV5TOps() || Subtarget->isThumb())
Evan Chenga8e29892007-01-19 07:51:42 +0000176 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
177
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000178 // Only ARMv6 has BSWAP.
179 if (!Subtarget->hasV6Ops())
Chris Lattner1719e132007-03-20 02:25:53 +0000180 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000181
Evan Chenga8e29892007-01-19 07:51:42 +0000182 // These are expanded into libcalls.
183 setOperationAction(ISD::SDIV, MVT::i32, Expand);
184 setOperationAction(ISD::UDIV, MVT::i32, Expand);
185 setOperationAction(ISD::SREM, MVT::i32, Expand);
186 setOperationAction(ISD::UREM, MVT::i32, Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000187 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
188 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000189
190 // Support label based line numbers.
Dan Gohman7f460202008-06-30 20:59:49 +0000191 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000192 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000193
194 setOperationAction(ISD::RET, MVT::Other, Custom);
195 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
196 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000197 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000198 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000199
Evan Chenga8e29892007-01-19 07:51:42 +0000200 // Use the default implementation.
Nate Begeman48a65512008-02-04 21:44:06 +0000201 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000202 setOperationAction(ISD::VAARG , MVT::Other, Expand);
203 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
204 setOperationAction(ISD::VAEND , MVT::Other, Expand);
205 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
206 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
207 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000208 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000209
210 if (!Subtarget->hasV6Ops()) {
211 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
212 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
213 }
214 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
215
Evan Chengb6ab2542007-01-31 08:40:13 +0000216 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb())
Evan Chenga8e29892007-01-19 07:51:42 +0000217 // Turn f64->i64 into FMRRD iff target supports vfp2.
218 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000219
220 // We want to custom lower some of our intrinsics.
221 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223 setOperationAction(ISD::SETCC , MVT::i32, Expand);
224 setOperationAction(ISD::SETCC , MVT::f32, Expand);
225 setOperationAction(ISD::SETCC , MVT::f64, Expand);
226 setOperationAction(ISD::SELECT , MVT::i32, Expand);
227 setOperationAction(ISD::SELECT , MVT::f32, Expand);
228 setOperationAction(ISD::SELECT , MVT::f64, Expand);
229 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
230 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
231 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
232
233 setOperationAction(ISD::BRCOND , MVT::Other, Expand);
234 setOperationAction(ISD::BR_CC , MVT::i32, Custom);
235 setOperationAction(ISD::BR_CC , MVT::f32, Custom);
236 setOperationAction(ISD::BR_CC , MVT::f64, Custom);
237 setOperationAction(ISD::BR_JT , MVT::Other, Custom);
238
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000239 // We don't support sin/cos/fmod/copysign/pow
Evan Chenga8e29892007-01-19 07:51:42 +0000240 setOperationAction(ISD::FSIN , MVT::f64, Expand);
241 setOperationAction(ISD::FSIN , MVT::f32, Expand);
242 setOperationAction(ISD::FCOS , MVT::f32, Expand);
243 setOperationAction(ISD::FCOS , MVT::f64, Expand);
244 setOperationAction(ISD::FREM , MVT::f64, Expand);
245 setOperationAction(ISD::FREM , MVT::f32, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000246 setOperationAction(ISD::FLOG , MVT::f64, Expand);
247 setOperationAction(ISD::FLOG , MVT::f32, Expand);
248 setOperationAction(ISD::FLOG2 , MVT::f64, Expand);
249 setOperationAction(ISD::FLOG2 , MVT::f32, Expand);
250 setOperationAction(ISD::FLOG10 , MVT::f64, Expand);
251 setOperationAction(ISD::FLOG10 , MVT::f32, Expand);
252 setOperationAction(ISD::FEXP , MVT::f64, Expand);
253 setOperationAction(ISD::FEXP , MVT::f32, Expand);
254 setOperationAction(ISD::FEXP2 , MVT::f64, Expand);
255 setOperationAction(ISD::FEXP2 , MVT::f32, Expand);
Evan Cheng110cf482008-04-01 01:50:16 +0000256 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb()) {
257 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
258 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
259 }
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000260 setOperationAction(ISD::FPOW , MVT::f64, Expand);
261 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000262
263 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
Evan Cheng110cf482008-04-01 01:50:16 +0000264 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb()) {
265 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
266 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
267 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
268 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
269 }
Evan Chenga8e29892007-01-19 07:51:42 +0000270
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000271 // We have target-specific dag combine patterns for the following nodes:
272 // ARMISD::FMRRD - No need to call setTargetDAGCombine
273
Evan Chenga8e29892007-01-19 07:51:42 +0000274 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000275 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000276 setIfCvtBlockSizeLimit(Subtarget->isThumb() ? 0 : 10);
Evan Cheng97e604e2007-06-19 23:55:02 +0000277 setIfCvtDupBlockSizeLimit(Subtarget->isThumb() ? 0 : 2);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000278
279 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chenga8e29892007-01-19 07:51:42 +0000280}
281
282
283const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
284 switch (Opcode) {
285 default: return 0;
286 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000287 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
288 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000289 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000290 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
291 case ARMISD::tCALL: return "ARMISD::tCALL";
292 case ARMISD::BRCOND: return "ARMISD::BRCOND";
293 case ARMISD::BR_JT: return "ARMISD::BR_JT";
294 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
295 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
296 case ARMISD::CMP: return "ARMISD::CMP";
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000297 case ARMISD::CMPNZ: return "ARMISD::CMPNZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000298 case ARMISD::CMPFP: return "ARMISD::CMPFP";
299 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
300 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
301 case ARMISD::CMOV: return "ARMISD::CMOV";
302 case ARMISD::CNEG: return "ARMISD::CNEG";
303
304 case ARMISD::FTOSI: return "ARMISD::FTOSI";
305 case ARMISD::FTOUI: return "ARMISD::FTOUI";
306 case ARMISD::SITOF: return "ARMISD::SITOF";
307 case ARMISD::UITOF: return "ARMISD::UITOF";
Evan Chenga8e29892007-01-19 07:51:42 +0000308
309 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
310 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
311 case ARMISD::RRX: return "ARMISD::RRX";
312
313 case ARMISD::FMRRD: return "ARMISD::FMRRD";
314 case ARMISD::FMDRR: return "ARMISD::FMDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000315
316 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Evan Chenga8e29892007-01-19 07:51:42 +0000317 }
318}
319
320//===----------------------------------------------------------------------===//
321// Lowering Code
322//===----------------------------------------------------------------------===//
323
324
325/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
326static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
327 switch (CC) {
328 default: assert(0 && "Unknown condition code!");
329 case ISD::SETNE: return ARMCC::NE;
330 case ISD::SETEQ: return ARMCC::EQ;
331 case ISD::SETGT: return ARMCC::GT;
332 case ISD::SETGE: return ARMCC::GE;
333 case ISD::SETLT: return ARMCC::LT;
334 case ISD::SETLE: return ARMCC::LE;
335 case ISD::SETUGT: return ARMCC::HI;
336 case ISD::SETUGE: return ARMCC::HS;
337 case ISD::SETULT: return ARMCC::LO;
338 case ISD::SETULE: return ARMCC::LS;
339 }
340}
341
342/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC. It
343/// returns true if the operands should be inverted to form the proper
344/// comparison.
345static bool FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
346 ARMCC::CondCodes &CondCode2) {
347 bool Invert = false;
348 CondCode2 = ARMCC::AL;
349 switch (CC) {
350 default: assert(0 && "Unknown FP condition!");
351 case ISD::SETEQ:
352 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
353 case ISD::SETGT:
354 case ISD::SETOGT: CondCode = ARMCC::GT; break;
355 case ISD::SETGE:
356 case ISD::SETOGE: CondCode = ARMCC::GE; break;
357 case ISD::SETOLT: CondCode = ARMCC::MI; break;
358 case ISD::SETOLE: CondCode = ARMCC::GT; Invert = true; break;
359 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
360 case ISD::SETO: CondCode = ARMCC::VC; break;
361 case ISD::SETUO: CondCode = ARMCC::VS; break;
362 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
363 case ISD::SETUGT: CondCode = ARMCC::HI; break;
364 case ISD::SETUGE: CondCode = ARMCC::PL; break;
365 case ISD::SETLT:
366 case ISD::SETULT: CondCode = ARMCC::LT; break;
367 case ISD::SETLE:
368 case ISD::SETULE: CondCode = ARMCC::LE; break;
369 case ISD::SETNE:
370 case ISD::SETUNE: CondCode = ARMCC::NE; break;
371 }
372 return Invert;
373}
374
375static void
Duncan Sands83ec4b62008-06-06 12:08:01 +0000376HowToPassArgument(MVT ObjectVT, unsigned NumGPRs,
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000377 unsigned StackOffset, unsigned &NeededGPRs,
378 unsigned &NeededStackSize, unsigned &GPRPad,
Duncan Sands276dcbd2008-03-21 09:14:45 +0000379 unsigned &StackPad, ISD::ArgFlagsTy Flags) {
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000380 NeededStackSize = 0;
381 NeededGPRs = 0;
382 StackPad = 0;
383 GPRPad = 0;
Duncan Sands276dcbd2008-03-21 09:14:45 +0000384 unsigned align = Flags.getOrigAlign();
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000385 GPRPad = NumGPRs % ((align + 3)/4);
386 StackPad = StackOffset % align;
387 unsigned firstGPR = NumGPRs + GPRPad;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000388 switch (ObjectVT.getSimpleVT()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000389 default: assert(0 && "Unhandled argument type!");
390 case MVT::i32:
391 case MVT::f32:
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000392 if (firstGPR < 4)
393 NeededGPRs = 1;
Evan Chenga8e29892007-01-19 07:51:42 +0000394 else
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000395 NeededStackSize = 4;
Evan Chenga8e29892007-01-19 07:51:42 +0000396 break;
397 case MVT::i64:
398 case MVT::f64:
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000399 if (firstGPR < 3)
400 NeededGPRs = 2;
401 else if (firstGPR == 3) {
402 NeededGPRs = 1;
403 NeededStackSize = 4;
Evan Chenga8e29892007-01-19 07:51:42 +0000404 } else
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000405 NeededStackSize = 8;
Evan Chenga8e29892007-01-19 07:51:42 +0000406 }
407}
408
Evan Chengfc403422007-02-03 08:53:01 +0000409/// LowerCALL - Lowering a ISD::CALL node into a callseq_start <-
410/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
411/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +0000412SDValue ARMTargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000413 MVT RetVT= Op.getNode()->getValueType(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000414 SDValue Chain = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000415 unsigned CallConv = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000416 assert((CallConv == CallingConv::C ||
Evan Chenga8e29892007-01-19 07:51:42 +0000417 CallConv == CallingConv::Fast) && "unknown calling convention");
Dan Gohman475871a2008-07-27 21:46:04 +0000418 SDValue Callee = Op.getOperand(4);
Evan Chenga8e29892007-01-19 07:51:42 +0000419 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
420 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
421 unsigned NumGPRs = 0; // GPRs used for parameter passing.
422
423 // Count how many bytes are to be pushed on the stack.
424 unsigned NumBytes = 0;
425
426 // Add up all the space actually used.
427 for (unsigned i = 0; i < NumOps; ++i) {
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000428 unsigned ObjSize;
429 unsigned ObjGPRs;
430 unsigned StackPad;
431 unsigned GPRPad;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000432 MVT ObjectVT = Op.getOperand(5+2*i).getValueType();
Duncan Sands276dcbd2008-03-21 09:14:45 +0000433 ISD::ArgFlagsTy Flags =
434 cast<ARG_FLAGSSDNode>(Op.getOperand(5+2*i+1))->getArgFlags();
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000435 HowToPassArgument(ObjectVT, NumGPRs, NumBytes, ObjGPRs, ObjSize,
436 GPRPad, StackPad, Flags);
437 NumBytes += ObjSize + StackPad;
438 NumGPRs += ObjGPRs + GPRPad;
Evan Chenga8e29892007-01-19 07:51:42 +0000439 }
440
441 // Adjust the stack pointer for the new arguments...
442 // These operations are automatically eliminated by the prolog/epilog pass
443 Chain = DAG.getCALLSEQ_START(Chain,
444 DAG.getConstant(NumBytes, MVT::i32));
445
Dan Gohman475871a2008-07-27 21:46:04 +0000446 SDValue StackPtr = DAG.getRegister(ARM::SP, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000447
448 static const unsigned GPRArgRegs[] = {
449 ARM::R0, ARM::R1, ARM::R2, ARM::R3
450 };
451
452 NumGPRs = 0;
Dan Gohman475871a2008-07-27 21:46:04 +0000453 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
454 std::vector<SDValue> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000455 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +0000456 SDValue Arg = Op.getOperand(5+2*i);
Duncan Sands276dcbd2008-03-21 09:14:45 +0000457 ISD::ArgFlagsTy Flags =
458 cast<ARG_FLAGSSDNode>(Op.getOperand(5+2*i+1))->getArgFlags();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000459 MVT ArgVT = Arg.getValueType();
Evan Chenga8e29892007-01-19 07:51:42 +0000460
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000461 unsigned ObjSize;
462 unsigned ObjGPRs;
463 unsigned GPRPad;
464 unsigned StackPad;
465 HowToPassArgument(ArgVT, NumGPRs, ArgOffset, ObjGPRs,
466 ObjSize, GPRPad, StackPad, Flags);
467 NumGPRs += GPRPad;
468 ArgOffset += StackPad;
Evan Chenga8e29892007-01-19 07:51:42 +0000469 if (ObjGPRs > 0) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000470 switch (ArgVT.getSimpleVT()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000471 default: assert(0 && "Unexpected ValueType for argument!");
472 case MVT::i32:
473 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs], Arg));
474 break;
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000475 case MVT::f32:
Evan Chenga8e29892007-01-19 07:51:42 +0000476 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs],
477 DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Arg)));
478 break;
479 case MVT::i64: {
Dan Gohman475871a2008-07-27 21:46:04 +0000480 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Arg,
Evan Chenga8e29892007-01-19 07:51:42 +0000481 DAG.getConstant(0, getPointerTy()));
Dan Gohman475871a2008-07-27 21:46:04 +0000482 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Arg,
Evan Chenga8e29892007-01-19 07:51:42 +0000483 DAG.getConstant(1, getPointerTy()));
484 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs], Lo));
485 if (ObjGPRs == 2)
486 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs+1], Hi));
487 else {
Dan Gohman475871a2008-07-27 21:46:04 +0000488 SDValue PtrOff= DAG.getConstant(ArgOffset, StackPtr.getValueType());
Evan Chenga8e29892007-01-19 07:51:42 +0000489 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
490 MemOpChains.push_back(DAG.getStore(Chain, Hi, PtrOff, NULL, 0));
491 }
492 break;
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000493 }
Evan Chenga8e29892007-01-19 07:51:42 +0000494 case MVT::f64: {
Dan Gohman475871a2008-07-27 21:46:04 +0000495 SDValue Cvt = DAG.getNode(ARMISD::FMRRD,
Evan Chenga8e29892007-01-19 07:51:42 +0000496 DAG.getVTList(MVT::i32, MVT::i32),
497 &Arg, 1);
498 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs], Cvt));
499 if (ObjGPRs == 2)
500 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs+1],
501 Cvt.getValue(1)));
502 else {
Dan Gohman475871a2008-07-27 21:46:04 +0000503 SDValue PtrOff= DAG.getConstant(ArgOffset, StackPtr.getValueType());
Evan Chenga8e29892007-01-19 07:51:42 +0000504 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
505 MemOpChains.push_back(DAG.getStore(Chain, Cvt.getValue(1), PtrOff,
506 NULL, 0));
507 }
508 break;
509 }
510 }
511 } else {
512 assert(ObjSize != 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000513 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Evan Chenga8e29892007-01-19 07:51:42 +0000514 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
515 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
516 }
517
518 NumGPRs += ObjGPRs;
519 ArgOffset += ObjSize;
520 }
521
522 if (!MemOpChains.empty())
523 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
524 &MemOpChains[0], MemOpChains.size());
525
526 // Build a sequence of copy-to-reg nodes chained together with token chain
527 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +0000528 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +0000529 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
530 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
531 InFlag);
532 InFlag = Chain.getValue(1);
533 }
534
535 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
536 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
537 // node so that legalize doesn't hack it.
538 bool isDirect = false;
539 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +0000540 bool isLocalARMFunc = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000541 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
542 GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +0000543 isDirect = true;
Reid Spencer5cbf9852007-01-30 20:08:39 +0000544 bool isExt = (GV->isDeclaration() || GV->hasWeakLinkage() ||
Evan Chenga8e29892007-01-19 07:51:42 +0000545 GV->hasLinkOnceLinkage());
Evan Cheng970a4192007-01-19 19:28:01 +0000546 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +0000547 getTargetMachine().getRelocationModel() != Reloc::Static;
548 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +0000549 // ARM call to a local ARM function is predicable.
550 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +0000551 // tBX takes a register source operand.
552 if (isARMFunc && Subtarget->isThumb() && !Subtarget->hasV5TOps()) {
553 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
554 ARMCP::CPStub, 4);
Dan Gohman475871a2008-07-27 21:46:04 +0000555 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 2);
Evan Chengc60e76d2007-01-30 20:37:08 +0000556 CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr);
557 Callee = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000558 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Evan Chengc60e76d2007-01-30 20:37:08 +0000559 Callee = DAG.getNode(ARMISD::PIC_ADD, getPointerTy(), Callee, PICLabel);
560 } else
561 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +0000562 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000563 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +0000564 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +0000565 getTargetMachine().getRelocationModel() != Reloc::Static;
566 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +0000567 // tBX takes a register source operand.
568 const char *Sym = S->getSymbol();
569 if (isARMFunc && Subtarget->isThumb() && !Subtarget->hasV5TOps()) {
570 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(Sym, ARMPCLabelIndex,
571 ARMCP::CPStub, 4);
Dan Gohman475871a2008-07-27 21:46:04 +0000572 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 2);
Evan Chengc60e76d2007-01-30 20:37:08 +0000573 CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr);
574 Callee = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000575 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Evan Chengc60e76d2007-01-30 20:37:08 +0000576 Callee = DAG.getNode(ARMISD::PIC_ADD, getPointerTy(), Callee, PICLabel);
577 } else
578 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +0000579 }
580
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000581 // FIXME: handle tail calls differently.
582 unsigned CallOpc;
583 if (Subtarget->isThumb()) {
584 if (!Subtarget->hasV5TOps() && (!isDirect || isARMFunc))
585 CallOpc = ARMISD::CALL_NOLINK;
586 else
587 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
588 } else {
589 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +0000590 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
591 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000592 }
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000593 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb()) {
594 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000595 Chain = DAG.getCopyToReg(Chain, ARM::LR,
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000596 DAG.getNode(ISD::UNDEF, MVT::i32), InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000597 InFlag = Chain.getValue(1);
598 }
599
Dan Gohman475871a2008-07-27 21:46:04 +0000600 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +0000601 Ops.push_back(Chain);
602 Ops.push_back(Callee);
603
604 // Add argument registers to the end of the list so that they are known live
605 // into the call.
606 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
607 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
608 RegsToPass[i].second.getValueType()));
609
Gabor Greifba36cb52008-08-28 21:40:38 +0000610 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +0000611 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +0000612 // Returns a chain and a flag for retval copy to use.
613 Chain = DAG.getNode(CallOpc, DAG.getVTList(MVT::Other, MVT::Flag),
614 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +0000615 InFlag = Chain.getValue(1);
616
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000617 Chain = DAG.getCALLSEQ_END(Chain,
618 DAG.getConstant(NumBytes, MVT::i32),
619 DAG.getConstant(0, MVT::i32),
620 InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +0000621 if (RetVT != MVT::Other)
622 InFlag = Chain.getValue(1);
623
Dan Gohman475871a2008-07-27 21:46:04 +0000624 std::vector<SDValue> ResultVals;
Evan Chenga8e29892007-01-19 07:51:42 +0000625
626 // If the call has results, copy the values out of the ret val registers.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000627 switch (RetVT.getSimpleVT()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000628 default: assert(0 && "Unexpected ret value!");
629 case MVT::Other:
630 break;
631 case MVT::i32:
632 Chain = DAG.getCopyFromReg(Chain, ARM::R0, MVT::i32, InFlag).getValue(1);
633 ResultVals.push_back(Chain.getValue(0));
Gabor Greifba36cb52008-08-28 21:40:38 +0000634 if (Op.getNode()->getValueType(1) == MVT::i32) {
Evan Chenga8e29892007-01-19 07:51:42 +0000635 // Returns a i64 value.
636 Chain = DAG.getCopyFromReg(Chain, ARM::R1, MVT::i32,
637 Chain.getValue(2)).getValue(1);
638 ResultVals.push_back(Chain.getValue(0));
Evan Chenga8e29892007-01-19 07:51:42 +0000639 }
Evan Chenga8e29892007-01-19 07:51:42 +0000640 break;
641 case MVT::f32:
642 Chain = DAG.getCopyFromReg(Chain, ARM::R0, MVT::i32, InFlag).getValue(1);
643 ResultVals.push_back(DAG.getNode(ISD::BIT_CONVERT, MVT::f32,
644 Chain.getValue(0)));
Evan Chenga8e29892007-01-19 07:51:42 +0000645 break;
646 case MVT::f64: {
Dan Gohman475871a2008-07-27 21:46:04 +0000647 SDValue Lo = DAG.getCopyFromReg(Chain, ARM::R0, MVT::i32, InFlag);
648 SDValue Hi = DAG.getCopyFromReg(Lo, ARM::R1, MVT::i32, Lo.getValue(2));
Evan Chenga8e29892007-01-19 07:51:42 +0000649 ResultVals.push_back(DAG.getNode(ARMISD::FMDRR, MVT::f64, Lo, Hi));
Evan Chenga8e29892007-01-19 07:51:42 +0000650 break;
651 }
652 }
653
Evan Chenga8e29892007-01-19 07:51:42 +0000654 if (ResultVals.empty())
655 return Chain;
656
657 ResultVals.push_back(Chain);
Dan Gohman475871a2008-07-27 21:46:04 +0000658 SDValue Res = DAG.getMergeValues(&ResultVals[0], ResultVals.size());
Gabor Greif99a6cb92008-08-26 22:36:50 +0000659 return Res.getValue(Op.getResNo());
Evan Chenga8e29892007-01-19 07:51:42 +0000660}
661
Dan Gohman475871a2008-07-27 21:46:04 +0000662static SDValue LowerRET(SDValue Op, SelectionDAG &DAG) {
663 SDValue Copy;
664 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000665 switch(Op.getNumOperands()) {
666 default:
667 assert(0 && "Do not know how to return this many arguments!");
668 abort();
669 case 1: {
Dan Gohman475871a2008-07-27 21:46:04 +0000670 SDValue LR = DAG.getRegister(ARM::LR, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000671 return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Chain);
672 }
673 case 3:
674 Op = Op.getOperand(1);
675 if (Op.getValueType() == MVT::f32) {
676 Op = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Op);
677 } else if (Op.getValueType() == MVT::f64) {
Chris Lattner65a33232007-10-18 06:17:07 +0000678 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
679 // available.
680 Op = DAG.getNode(ARMISD::FMRRD, DAG.getVTList(MVT::i32, MVT::i32), &Op,1);
Dan Gohman475871a2008-07-27 21:46:04 +0000681 SDValue Sign = DAG.getConstant(0, MVT::i32);
Chris Lattner65a33232007-10-18 06:17:07 +0000682 return DAG.getNode(ISD::RET, MVT::Other, Chain, Op, Sign,
683 Op.getValue(1), Sign);
Evan Chenga8e29892007-01-19 07:51:42 +0000684 }
Dan Gohman475871a2008-07-27 21:46:04 +0000685 Copy = DAG.getCopyToReg(Chain, ARM::R0, Op, SDValue());
Chris Lattner84bc5422007-12-31 04:13:23 +0000686 if (DAG.getMachineFunction().getRegInfo().liveout_empty())
687 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R0);
Evan Chenga8e29892007-01-19 07:51:42 +0000688 break;
689 case 5:
Dan Gohman475871a2008-07-27 21:46:04 +0000690 Copy = DAG.getCopyToReg(Chain, ARM::R1, Op.getOperand(3), SDValue());
Evan Chenga8e29892007-01-19 07:51:42 +0000691 Copy = DAG.getCopyToReg(Copy, ARM::R0, Op.getOperand(1), Copy.getValue(1));
692 // If we haven't noted the R0+R1 are live out, do so now.
Chris Lattner84bc5422007-12-31 04:13:23 +0000693 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
694 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R0);
695 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R1);
Evan Chenga8e29892007-01-19 07:51:42 +0000696 }
697 break;
Chris Lattner78d60452008-07-11 20:53:00 +0000698 case 9: // i128 -> 4 regs
Dan Gohman475871a2008-07-27 21:46:04 +0000699 Copy = DAG.getCopyToReg(Chain, ARM::R3, Op.getOperand(7), SDValue());
Chris Lattner78d60452008-07-11 20:53:00 +0000700 Copy = DAG.getCopyToReg(Copy , ARM::R2, Op.getOperand(5), Copy.getValue(1));
701 Copy = DAG.getCopyToReg(Copy , ARM::R1, Op.getOperand(3), Copy.getValue(1));
702 Copy = DAG.getCopyToReg(Copy , ARM::R0, Op.getOperand(1), Copy.getValue(1));
703 // If we haven't noted the R0+R1 are live out, do so now.
704 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
705 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R0);
706 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R1);
707 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R2);
708 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R3);
709 }
710 break;
711
Evan Chenga8e29892007-01-19 07:51:42 +0000712 }
713
714 //We must use RET_FLAG instead of BRIND because BRIND doesn't have a flag
715 return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
716}
717
718// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
719// their target countpart wrapped in the ARMISD::Wrapper node. Suppose N is
720// one of the above mentioned nodes. It has to be wrapped because otherwise
721// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
722// be used to form addressing mode. These wrapped nodes will be selected
Evan Cheng9f6636f2007-03-19 07:48:02 +0000723// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +0000724static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000725 MVT PtrVT = Op.getValueType();
Evan Chenga8e29892007-01-19 07:51:42 +0000726 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000727 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +0000728 if (CP->isMachineConstantPoolEntry())
729 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
730 CP->getAlignment());
731 else
732 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
733 CP->getAlignment());
734 return DAG.getNode(ARMISD::Wrapper, MVT::i32, Res);
735}
736
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000737// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +0000738SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000739ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
740 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000741 MVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000742 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
743 ARMConstantPoolValue *CPV =
744 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
745 PCAdj, "tlsgd", true);
Dan Gohman475871a2008-07-27 21:46:04 +0000746 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 2);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000747 Argument = DAG.getNode(ARMISD::Wrapper, MVT::i32, Argument);
748 Argument = DAG.getLoad(PtrVT, DAG.getEntryNode(), Argument, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000749 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000750
Dan Gohman475871a2008-07-27 21:46:04 +0000751 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000752 Argument = DAG.getNode(ARMISD::PIC_ADD, PtrVT, Argument, PICLabel);
753
754 // call __tls_get_addr.
755 ArgListTy Args;
756 ArgListEntry Entry;
757 Entry.Node = Argument;
758 Entry.Ty = (const Type *) Type::Int32Ty;
759 Args.push_back(Entry);
Dan Gohman475871a2008-07-27 21:46:04 +0000760 std::pair<SDValue, SDValue> CallResult =
Duncan Sands00fee652008-02-14 17:28:50 +0000761 LowerCallTo(Chain, (const Type *) Type::Int32Ty, false, false, false,
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000762 CallingConv::C, false,
763 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG);
764 return CallResult.first;
765}
766
767// Lower ISD::GlobalTLSAddress using the "initial exec" or
768// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +0000769SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000770ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
771 SelectionDAG &DAG) {
772 GlobalValue *GV = GA->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +0000773 SDValue Offset;
774 SDValue Chain = DAG.getEntryNode();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000775 MVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000776 // Get the Thread Pointer
Dan Gohman475871a2008-07-27 21:46:04 +0000777 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000778
779 if (GV->isDeclaration()){
780 // initial exec model
781 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
782 ARMConstantPoolValue *CPV =
783 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
784 PCAdj, "gottpoff", true);
785 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 2);
786 Offset = DAG.getNode(ARMISD::Wrapper, MVT::i32, Offset);
787 Offset = DAG.getLoad(PtrVT, Chain, Offset, NULL, 0);
788 Chain = Offset.getValue(1);
789
Dan Gohman475871a2008-07-27 21:46:04 +0000790 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000791 Offset = DAG.getNode(ARMISD::PIC_ADD, PtrVT, Offset, PICLabel);
792
793 Offset = DAG.getLoad(PtrVT, Chain, Offset, NULL, 0);
794 } else {
795 // local exec model
796 ARMConstantPoolValue *CPV =
797 new ARMConstantPoolValue(GV, ARMCP::CPValue, "tpoff");
798 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 2);
799 Offset = DAG.getNode(ARMISD::Wrapper, MVT::i32, Offset);
800 Offset = DAG.getLoad(PtrVT, Chain, Offset, NULL, 0);
801 }
802
803 // The address of the thread local variable is the add of the thread
804 // pointer with the offset of the variable.
805 return DAG.getNode(ISD::ADD, PtrVT, ThreadPointer, Offset);
806}
807
Dan Gohman475871a2008-07-27 21:46:04 +0000808SDValue
809ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000810 // TODO: implement the "local dynamic" model
811 assert(Subtarget->isTargetELF() &&
812 "TLS not implemented for non-ELF targets");
813 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
814 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
815 // otherwise use the "Local Exec" TLS Model
816 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
817 return LowerToTLSGeneralDynamicModel(GA, DAG);
818 else
819 return LowerToTLSExecModels(GA, DAG);
820}
821
Dan Gohman475871a2008-07-27 21:46:04 +0000822SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000823 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000824 MVT PtrVT = getPointerTy();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000825 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
826 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
827 if (RelocM == Reloc::PIC_) {
Lauro Ramos Venancio5d3d44a2007-05-14 23:20:21 +0000828 bool UseGOTOFF = GV->hasInternalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000829 ARMConstantPoolValue *CPV =
830 new ARMConstantPoolValue(GV, ARMCP::CPValue, UseGOTOFF ? "GOTOFF":"GOT");
Dan Gohman475871a2008-07-27 21:46:04 +0000831 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 2);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000832 CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr);
Dan Gohman475871a2008-07-27 21:46:04 +0000833 SDValue Result = DAG.getLoad(PtrVT, DAG.getEntryNode(), CPAddr, NULL, 0);
834 SDValue Chain = Result.getValue(1);
835 SDValue GOT = DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, PtrVT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000836 Result = DAG.getNode(ISD::ADD, PtrVT, Result, GOT);
837 if (!UseGOTOFF)
838 Result = DAG.getLoad(PtrVT, Chain, Result, NULL, 0);
839 return Result;
840 } else {
Dan Gohman475871a2008-07-27 21:46:04 +0000841 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 2);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000842 CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr);
843 return DAG.getLoad(PtrVT, DAG.getEntryNode(), CPAddr, NULL, 0);
844 }
845}
846
Evan Chenga8e29892007-01-19 07:51:42 +0000847/// GVIsIndirectSymbol - true if the GV will be accessed via an indirect symbol
Evan Cheng97c9bb52007-05-04 00:26:58 +0000848/// even in non-static mode.
849static bool GVIsIndirectSymbol(GlobalValue *GV, Reloc::Model RelocM) {
850 return RelocM != Reloc::Static &&
851 (GV->hasWeakLinkage() || GV->hasLinkOnceLinkage() ||
Gabor Greifa99be512007-07-05 17:07:56 +0000852 (GV->isDeclaration() && !GV->hasNotBeenReadFromBitcode()));
Evan Chenga8e29892007-01-19 07:51:42 +0000853}
854
Dan Gohman475871a2008-07-27 21:46:04 +0000855SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000856 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000857 MVT PtrVT = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +0000858 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
859 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng97c9bb52007-05-04 00:26:58 +0000860 bool IsIndirect = GVIsIndirectSymbol(GV, RelocM);
Dan Gohman475871a2008-07-27 21:46:04 +0000861 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +0000862 if (RelocM == Reloc::Static)
863 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 2);
864 else {
865 unsigned PCAdj = (RelocM != Reloc::PIC_)
866 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Evan Chengc60e76d2007-01-30 20:37:08 +0000867 ARMCP::ARMCPKind Kind = IsIndirect ? ARMCP::CPNonLazyPtr
868 : ARMCP::CPValue;
Evan Chenga8e29892007-01-19 07:51:42 +0000869 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
Evan Chengc60e76d2007-01-30 20:37:08 +0000870 Kind, PCAdj);
Evan Chenga8e29892007-01-19 07:51:42 +0000871 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 2);
872 }
873 CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr);
874
Dan Gohman475871a2008-07-27 21:46:04 +0000875 SDValue Result = DAG.getLoad(PtrVT, DAG.getEntryNode(), CPAddr, NULL, 0);
876 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +0000877
878 if (RelocM == Reloc::PIC_) {
Dan Gohman475871a2008-07-27 21:46:04 +0000879 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000880 Result = DAG.getNode(ARMISD::PIC_ADD, PtrVT, Result, PICLabel);
881 }
882 if (IsIndirect)
883 Result = DAG.getLoad(PtrVT, Chain, Result, NULL, 0);
884
885 return Result;
886}
887
Dan Gohman475871a2008-07-27 21:46:04 +0000888SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000889 SelectionDAG &DAG){
890 assert(Subtarget->isTargetELF() &&
891 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Duncan Sands83ec4b62008-06-06 12:08:01 +0000892 MVT PtrVT = getPointerTy();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000893 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
894 ARMConstantPoolValue *CPV = new ARMConstantPoolValue("_GLOBAL_OFFSET_TABLE_",
895 ARMPCLabelIndex,
896 ARMCP::CPValue, PCAdj);
Dan Gohman475871a2008-07-27 21:46:04 +0000897 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 2);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000898 CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr);
Dan Gohman475871a2008-07-27 21:46:04 +0000899 SDValue Result = DAG.getLoad(PtrVT, DAG.getEntryNode(), CPAddr, NULL, 0);
900 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000901 return DAG.getNode(ARMISD::PIC_ADD, PtrVT, Result, PICLabel);
902}
903
Dan Gohman475871a2008-07-27 21:46:04 +0000904static SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000905 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000906 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000907 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +0000908 default: return SDValue(); // Don't custom lower most intrinsics.
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000909 case Intrinsic::arm_thread_pointer:
910 return DAG.getNode(ARMISD::THREAD_POINTER, PtrVT);
911 }
912}
913
Dan Gohman475871a2008-07-27 21:46:04 +0000914static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +0000915 unsigned VarArgsFrameIndex) {
916 // vastart just stores the address of the VarArgsFrameIndex slot into the
917 // memory location argument.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000918 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +0000919 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +0000920 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
921 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV, 0);
Evan Chenga8e29892007-01-19 07:51:42 +0000922}
923
Dan Gohman475871a2008-07-27 21:46:04 +0000924static SDValue LowerFORMAL_ARGUMENT(SDValue Op, SelectionDAG &DAG,
Nate Begemanbf1caa92008-02-12 22:54:40 +0000925 unsigned ArgNo, unsigned &NumGPRs,
926 unsigned &ArgOffset) {
Evan Chenga8e29892007-01-19 07:51:42 +0000927 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000928 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000929 SDValue Root = Op.getOperand(0);
Chris Lattner84bc5422007-12-31 04:13:23 +0000930 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Evan Chenga8e29892007-01-19 07:51:42 +0000931
932 static const unsigned GPRArgRegs[] = {
933 ARM::R0, ARM::R1, ARM::R2, ARM::R3
934 };
935
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000936 unsigned ObjSize;
937 unsigned ObjGPRs;
938 unsigned GPRPad;
939 unsigned StackPad;
Duncan Sands276dcbd2008-03-21 09:14:45 +0000940 ISD::ArgFlagsTy Flags =
941 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo + 3))->getArgFlags();
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000942 HowToPassArgument(ObjectVT, NumGPRs, ArgOffset, ObjGPRs,
943 ObjSize, GPRPad, StackPad, Flags);
944 NumGPRs += GPRPad;
945 ArgOffset += StackPad;
Evan Chenga8e29892007-01-19 07:51:42 +0000946
Dan Gohman475871a2008-07-27 21:46:04 +0000947 SDValue ArgValue;
Evan Chenga8e29892007-01-19 07:51:42 +0000948 if (ObjGPRs == 1) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000949 unsigned VReg = RegInfo.createVirtualRegister(&ARM::GPRRegClass);
950 RegInfo.addLiveIn(GPRArgRegs[NumGPRs], VReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000951 ArgValue = DAG.getCopyFromReg(Root, VReg, MVT::i32);
952 if (ObjectVT == MVT::f32)
953 ArgValue = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, ArgValue);
954 } else if (ObjGPRs == 2) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000955 unsigned VReg = RegInfo.createVirtualRegister(&ARM::GPRRegClass);
956 RegInfo.addLiveIn(GPRArgRegs[NumGPRs], VReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000957 ArgValue = DAG.getCopyFromReg(Root, VReg, MVT::i32);
958
Chris Lattner84bc5422007-12-31 04:13:23 +0000959 VReg = RegInfo.createVirtualRegister(&ARM::GPRRegClass);
960 RegInfo.addLiveIn(GPRArgRegs[NumGPRs+1], VReg);
Dan Gohman475871a2008-07-27 21:46:04 +0000961 SDValue ArgValue2 = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000962
Chris Lattner27a6c732007-11-24 07:07:01 +0000963 assert(ObjectVT != MVT::i64 && "i64 should already be lowered");
964 ArgValue = DAG.getNode(ARMISD::FMDRR, MVT::f64, ArgValue, ArgValue2);
Evan Chenga8e29892007-01-19 07:51:42 +0000965 }
966 NumGPRs += ObjGPRs;
967
968 if (ObjSize) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +0000969 MachineFrameInfo *MFI = MF.getFrameInfo();
970 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +0000971 SDValue FIN = DAG.getFrameIndex(FI, MVT::i32);
Chris Lattner9f72d1a2008-02-13 07:35:30 +0000972 if (ObjGPRs == 0)
973 ArgValue = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
974 else {
Dan Gohman475871a2008-07-27 21:46:04 +0000975 SDValue ArgValue2 = DAG.getLoad(MVT::i32, Root, FIN, NULL, 0);
Chris Lattner9f72d1a2008-02-13 07:35:30 +0000976 assert(ObjectVT != MVT::i64 && "i64 should already be lowered");
977 ArgValue = DAG.getNode(ARMISD::FMDRR, MVT::f64, ArgValue, ArgValue2);
Evan Chenga8e29892007-01-19 07:51:42 +0000978 }
979
980 ArgOffset += ObjSize; // Move on to the next argument.
981 }
982
983 return ArgValue;
984}
985
Dan Gohman475871a2008-07-27 21:46:04 +0000986SDValue
987ARMTargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
988 std::vector<SDValue> ArgValues;
989 SDValue Root = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000990 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
991 unsigned NumGPRs = 0; // GPRs used for parameter passing.
Evan Chenga8e29892007-01-19 07:51:42 +0000992
Gabor Greifba36cb52008-08-28 21:40:38 +0000993 unsigned NumArgs = Op.getNode()->getNumValues()-1;
Evan Chenga8e29892007-01-19 07:51:42 +0000994 for (unsigned ArgNo = 0; ArgNo < NumArgs; ++ArgNo)
Nate Begemanbf1caa92008-02-12 22:54:40 +0000995 ArgValues.push_back(LowerFORMAL_ARGUMENT(Op, DAG, ArgNo,
Evan Chenga8e29892007-01-19 07:51:42 +0000996 NumGPRs, ArgOffset));
997
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000998 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000999 if (isVarArg) {
1000 static const unsigned GPRArgRegs[] = {
1001 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1002 };
1003
1004 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00001005 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Evan Chenga8e29892007-01-19 07:51:42 +00001006 MachineFrameInfo *MFI = MF.getFrameInfo();
1007 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001008 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1009 unsigned VARegSize = (4 - NumGPRs) * 4;
1010 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Evan Chenga8e29892007-01-19 07:51:42 +00001011 if (VARegSaveSize) {
1012 // If this function is vararg, store any remaining integer argument regs
1013 // to their spots on the stack so that they may be loaded by deferencing
1014 // the result of va_next.
1015 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001016 VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset +
1017 VARegSaveSize - VARegSize);
Dan Gohman475871a2008-07-27 21:46:04 +00001018 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001019
Dan Gohman475871a2008-07-27 21:46:04 +00001020 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001021 for (; NumGPRs < 4; ++NumGPRs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001022 unsigned VReg = RegInfo.createVirtualRegister(&ARM::GPRRegClass);
1023 RegInfo.addLiveIn(GPRArgRegs[NumGPRs], VReg);
Dan Gohman475871a2008-07-27 21:46:04 +00001024 SDValue Val = DAG.getCopyFromReg(Root, VReg, MVT::i32);
1025 SDValue Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001026 MemOps.push_back(Store);
1027 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1028 DAG.getConstant(4, getPointerTy()));
1029 }
1030 if (!MemOps.empty())
1031 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1032 &MemOps[0], MemOps.size());
1033 } else
1034 // This will point to the next argument passed via stack.
1035 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
1036 }
1037
1038 ArgValues.push_back(Root);
1039
1040 // Return the new list of results.
Gabor Greifba36cb52008-08-28 21:40:38 +00001041 return DAG.getMergeValues(Op.getNode()->getVTList(), &ArgValues[0],
Duncan Sandsf9516202008-06-30 10:19:09 +00001042 ArgValues.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001043}
1044
1045/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001046static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001047 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001048 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001049 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001050 // Maybe this has already been legalized into the constant pool?
1051 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001052 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001053 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
1054 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001055 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001056 }
1057 }
1058 return false;
1059}
1060
Evan Cheng9a2ef952007-02-02 01:53:26 +00001061static bool isLegalCmpImmediate(unsigned C, bool isThumb) {
Evan Chenga8e29892007-01-19 07:51:42 +00001062 return ( isThumb && (C & ~255U) == 0) ||
1063 (!isThumb && ARM_AM::getSOImmVal(C) != -1);
1064}
1065
1066/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1067/// the given operands.
Dan Gohman475871a2008-07-27 21:46:04 +00001068static SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
1069 SDValue &ARMCC, SelectionDAG &DAG, bool isThumb) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001070 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001071 unsigned C = RHSC->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001072 if (!isLegalCmpImmediate(C, isThumb)) {
1073 // Constant does not fit, try adjusting it by one?
1074 switch (CC) {
1075 default: break;
1076 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001077 case ISD::SETGE:
Evan Chenga8e29892007-01-19 07:51:42 +00001078 if (isLegalCmpImmediate(C-1, isThumb)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001079 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
1080 RHS = DAG.getConstant(C-1, MVT::i32);
1081 }
1082 break;
1083 case ISD::SETULT:
1084 case ISD::SETUGE:
1085 if (C > 0 && isLegalCmpImmediate(C-1, isThumb)) {
1086 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Evan Chenga8e29892007-01-19 07:51:42 +00001087 RHS = DAG.getConstant(C-1, MVT::i32);
1088 }
1089 break;
1090 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001091 case ISD::SETGT:
Evan Chenga8e29892007-01-19 07:51:42 +00001092 if (isLegalCmpImmediate(C+1, isThumb)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001093 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
1094 RHS = DAG.getConstant(C+1, MVT::i32);
1095 }
1096 break;
1097 case ISD::SETULE:
1098 case ISD::SETUGT:
1099 if (C < 0xffffffff && isLegalCmpImmediate(C+1, isThumb)) {
1100 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Evan Chenga8e29892007-01-19 07:51:42 +00001101 RHS = DAG.getConstant(C+1, MVT::i32);
1102 }
1103 break;
1104 }
1105 }
1106 }
1107
1108 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001109 ARMISD::NodeType CompareType;
1110 switch (CondCode) {
1111 default:
1112 CompareType = ARMISD::CMP;
1113 break;
1114 case ARMCC::EQ:
1115 case ARMCC::NE:
1116 case ARMCC::MI:
1117 case ARMCC::PL:
1118 // Uses only N and Z Flags
1119 CompareType = ARMISD::CMPNZ;
1120 break;
1121 }
Evan Chenga8e29892007-01-19 07:51:42 +00001122 ARMCC = DAG.getConstant(CondCode, MVT::i32);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001123 return DAG.getNode(CompareType, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001124}
1125
1126/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Dan Gohman475871a2008-07-27 21:46:04 +00001127static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG) {
1128 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001129 if (!isFloatingPointZero(RHS))
1130 Cmp = DAG.getNode(ARMISD::CMPFP, MVT::Flag, LHS, RHS);
1131 else
1132 Cmp = DAG.getNode(ARMISD::CMPFPw0, MVT::Flag, LHS);
1133 return DAG.getNode(ARMISD::FMSTAT, MVT::Flag, Cmp);
1134}
1135
Dan Gohman475871a2008-07-27 21:46:04 +00001136static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00001137 const ARMSubtarget *ST) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001138 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001139 SDValue LHS = Op.getOperand(0);
1140 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001141 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001142 SDValue TrueVal = Op.getOperand(2);
1143 SDValue FalseVal = Op.getOperand(3);
Evan Chenga8e29892007-01-19 07:51:42 +00001144
1145 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001146 SDValue ARMCC;
1147 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1148 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb());
Evan Cheng0e1d3792007-07-05 07:18:20 +00001149 return DAG.getNode(ARMISD::CMOV, VT, FalseVal, TrueVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001150 }
1151
1152 ARMCC::CondCodes CondCode, CondCode2;
1153 if (FPCCToARMCC(CC, CondCode, CondCode2))
1154 std::swap(TrueVal, FalseVal);
1155
Dan Gohman475871a2008-07-27 21:46:04 +00001156 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1157 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1158 SDValue Cmp = getVFPCmp(LHS, RHS, DAG);
1159 SDValue Result = DAG.getNode(ARMISD::CMOV, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001160 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001161 if (CondCode2 != ARMCC::AL) {
Dan Gohman475871a2008-07-27 21:46:04 +00001162 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001163 // FIXME: Needs another CMP because flag can have but one use.
Dan Gohman475871a2008-07-27 21:46:04 +00001164 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG);
Evan Cheng0e1d3792007-07-05 07:18:20 +00001165 Result = DAG.getNode(ARMISD::CMOV, VT, Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001166 }
1167 return Result;
1168}
1169
Dan Gohman475871a2008-07-27 21:46:04 +00001170static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00001171 const ARMSubtarget *ST) {
Dan Gohman475871a2008-07-27 21:46:04 +00001172 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001173 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001174 SDValue LHS = Op.getOperand(2);
1175 SDValue RHS = Op.getOperand(3);
1176 SDValue Dest = Op.getOperand(4);
Evan Chenga8e29892007-01-19 07:51:42 +00001177
1178 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001179 SDValue ARMCC;
1180 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1181 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb());
Evan Cheng0e1d3792007-07-05 07:18:20 +00001182 return DAG.getNode(ARMISD::BRCOND, MVT::Other, Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001183 }
1184
1185 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
1186 ARMCC::CondCodes CondCode, CondCode2;
1187 if (FPCCToARMCC(CC, CondCode, CondCode2))
1188 // Swap the LHS/RHS of the comparison if needed.
1189 std::swap(LHS, RHS);
1190
Dan Gohman475871a2008-07-27 21:46:04 +00001191 SDValue Cmp = getVFPCmp(LHS, RHS, DAG);
1192 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1193 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001194 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001195 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
1196 SDValue Res = DAG.getNode(ARMISD::BRCOND, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001197 if (CondCode2 != ARMCC::AL) {
1198 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001199 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Evan Cheng0e1d3792007-07-05 07:18:20 +00001200 Res = DAG.getNode(ARMISD::BRCOND, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001201 }
1202 return Res;
1203}
1204
Dan Gohman475871a2008-07-27 21:46:04 +00001205SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) {
1206 SDValue Chain = Op.getOperand(0);
1207 SDValue Table = Op.getOperand(1);
1208 SDValue Index = Op.getOperand(2);
Evan Chenga8e29892007-01-19 07:51:42 +00001209
Duncan Sands83ec4b62008-06-06 12:08:01 +00001210 MVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00001211 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
1212 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Dan Gohman475871a2008-07-27 21:46:04 +00001213 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
1214 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Evan Chenga8e29892007-01-19 07:51:42 +00001215 Table = DAG.getNode(ARMISD::WrapperJT, MVT::i32, JTI, UId);
1216 Index = DAG.getNode(ISD::MUL, PTy, Index, DAG.getConstant(4, PTy));
Dan Gohman475871a2008-07-27 21:46:04 +00001217 SDValue Addr = DAG.getNode(ISD::ADD, PTy, Index, Table);
Evan Chenga8e29892007-01-19 07:51:42 +00001218 bool isPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001219 Addr = DAG.getLoad(isPIC ? (MVT)MVT::i32 : PTy,
Evan Chenge2446c62007-06-26 18:31:22 +00001220 Chain, Addr, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001221 Chain = Addr.getValue(1);
1222 if (isPIC)
1223 Addr = DAG.getNode(ISD::ADD, PTy, Addr, Table);
1224 return DAG.getNode(ARMISD::BR_JT, MVT::Other, Chain, Addr, JTI, UId);
1225}
1226
Dan Gohman475871a2008-07-27 21:46:04 +00001227static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001228 unsigned Opc =
1229 Op.getOpcode() == ISD::FP_TO_SINT ? ARMISD::FTOSI : ARMISD::FTOUI;
1230 Op = DAG.getNode(Opc, MVT::f32, Op.getOperand(0));
1231 return DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Op);
1232}
1233
Dan Gohman475871a2008-07-27 21:46:04 +00001234static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001235 MVT VT = Op.getValueType();
Evan Chenga8e29892007-01-19 07:51:42 +00001236 unsigned Opc =
1237 Op.getOpcode() == ISD::SINT_TO_FP ? ARMISD::SITOF : ARMISD::UITOF;
1238
1239 Op = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Op.getOperand(0));
1240 return DAG.getNode(Opc, VT, Op);
1241}
1242
Dan Gohman475871a2008-07-27 21:46:04 +00001243static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001244 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00001245 SDValue Tmp0 = Op.getOperand(0);
1246 SDValue Tmp1 = Op.getOperand(1);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001247 MVT VT = Op.getValueType();
1248 MVT SrcVT = Tmp1.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001249 SDValue AbsVal = DAG.getNode(ISD::FABS, VT, Tmp0);
1250 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG);
1251 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
1252 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng0e1d3792007-07-05 07:18:20 +00001253 return DAG.getNode(ARMISD::CNEG, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001254}
1255
Dan Gohman475871a2008-07-27 21:46:04 +00001256SDValue
Dan Gohman707e0182008-04-12 04:36:06 +00001257ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001258 SDValue Chain,
1259 SDValue Dst, SDValue Src,
1260 SDValue Size, unsigned Align,
Dan Gohman707e0182008-04-12 04:36:06 +00001261 bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00001262 const Value *DstSV, uint64_t DstSVOff,
1263 const Value *SrcSV, uint64_t SrcSVOff){
Evan Cheng4102eb52007-10-22 22:11:27 +00001264 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00001265 // This requires 4-byte alignment.
1266 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00001267 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001268 // This requires the copy size to be a constant, preferrably
1269 // within a subtarget-specific limit.
1270 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
1271 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00001272 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001273 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001274 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00001275 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001276
1277 unsigned BytesLeft = SizeVal & 3;
1278 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001279 unsigned EmittedNumMemOps = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001280 MVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001281 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00001282 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00001283 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00001284 SDValue TFOps[MAX_LOADS_IN_LDM];
1285 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00001286 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001287
Evan Cheng4102eb52007-10-22 22:11:27 +00001288 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
1289 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001290 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00001291 while (EmittedNumMemOps < NumMemOps) {
1292 for (i = 0;
1293 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001294 Loads[i] = DAG.getLoad(VT, Chain,
Dan Gohman707e0182008-04-12 04:36:06 +00001295 DAG.getNode(ISD::ADD, MVT::i32, Src,
Evan Cheng4102eb52007-10-22 22:11:27 +00001296 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001297 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001298 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001299 SrcOff += VTSize;
1300 }
Evan Cheng4102eb52007-10-22 22:11:27 +00001301 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001302
Evan Cheng4102eb52007-10-22 22:11:27 +00001303 for (i = 0;
1304 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
1305 TFOps[i] = DAG.getStore(Chain, Loads[i],
Dan Gohman707e0182008-04-12 04:36:06 +00001306 DAG.getNode(ISD::ADD, MVT::i32, Dst,
Evan Cheng4102eb52007-10-22 22:11:27 +00001307 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001308 DstSV, DstSVOff + DstOff);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001309 DstOff += VTSize;
1310 }
Evan Cheng4102eb52007-10-22 22:11:27 +00001311 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, &TFOps[0], i);
1312
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001313 EmittedNumMemOps += i;
1314 }
1315
Evan Cheng4102eb52007-10-22 22:11:27 +00001316 if (BytesLeft == 0)
1317 return Chain;
1318
1319 // Issue loads / stores for the trailing (1 - 3) bytes.
1320 unsigned BytesLeftSave = BytesLeft;
1321 i = 0;
1322 while (BytesLeft) {
1323 if (BytesLeft >= 2) {
1324 VT = MVT::i16;
1325 VTSize = 2;
1326 } else {
1327 VT = MVT::i8;
1328 VTSize = 1;
1329 }
1330
1331 Loads[i] = DAG.getLoad(VT, Chain,
Dan Gohman707e0182008-04-12 04:36:06 +00001332 DAG.getNode(ISD::ADD, MVT::i32, Src,
Evan Cheng4102eb52007-10-22 22:11:27 +00001333 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001334 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001335 TFOps[i] = Loads[i].getValue(1);
1336 ++i;
1337 SrcOff += VTSize;
1338 BytesLeft -= VTSize;
1339 }
1340 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, &TFOps[0], i);
1341
1342 i = 0;
1343 BytesLeft = BytesLeftSave;
1344 while (BytesLeft) {
1345 if (BytesLeft >= 2) {
1346 VT = MVT::i16;
1347 VTSize = 2;
1348 } else {
1349 VT = MVT::i8;
1350 VTSize = 1;
1351 }
1352
1353 TFOps[i] = DAG.getStore(Chain, Loads[i],
Dan Gohman707e0182008-04-12 04:36:06 +00001354 DAG.getNode(ISD::ADD, MVT::i32, Dst,
Evan Cheng4102eb52007-10-22 22:11:27 +00001355 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001356 DstSV, DstSVOff + DstOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001357 ++i;
1358 DstOff += VTSize;
1359 BytesLeft -= VTSize;
1360 }
1361 return DAG.getNode(ISD::TokenFactor, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001362}
1363
Chris Lattner27a6c732007-11-24 07:07:01 +00001364static SDNode *ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
1365 // Turn f64->i64 into FMRRD.
1366 assert(N->getValueType(0) == MVT::i64 &&
1367 N->getOperand(0).getValueType() == MVT::f64);
1368
Dan Gohman475871a2008-07-27 21:46:04 +00001369 SDValue Op = N->getOperand(0);
1370 SDValue Cvt = DAG.getNode(ARMISD::FMRRD, DAG.getVTList(MVT::i32, MVT::i32),
Chris Lattner27a6c732007-11-24 07:07:01 +00001371 &Op, 1);
1372
1373 // Merge the pieces into a single i64 value.
Gabor Greifba36cb52008-08-28 21:40:38 +00001374 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Cvt, Cvt.getValue(1)).getNode();
Chris Lattner27a6c732007-11-24 07:07:01 +00001375}
1376
1377static SDNode *ExpandSRx(SDNode *N, SelectionDAG &DAG, const ARMSubtarget *ST) {
1378 assert(N->getValueType(0) == MVT::i64 &&
1379 (N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
1380 "Unknown shift to lower!");
1381
1382 // We only lower SRA, SRL of 1 here, all others use generic lowering.
1383 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001384 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Chris Lattner27a6c732007-11-24 07:07:01 +00001385 return 0;
1386
1387 // If we are in thumb mode, we don't have RRX.
1388 if (ST->isThumb()) return 0;
1389
1390 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Dan Gohman475871a2008-07-27 21:46:04 +00001391 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, N->getOperand(0),
Chris Lattner27a6c732007-11-24 07:07:01 +00001392 DAG.getConstant(0, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00001393 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, N->getOperand(0),
Chris Lattner27a6c732007-11-24 07:07:01 +00001394 DAG.getConstant(1, MVT::i32));
1395
1396 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
1397 // captures the result into a carry flag.
1398 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
1399 Hi = DAG.getNode(Opc, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
1400
1401 // The low part is an ARMISD::RRX operand, which shifts the carry in.
1402 Lo = DAG.getNode(ARMISD::RRX, MVT::i32, Lo, Hi.getValue(1));
1403
1404 // Merge the pieces into a single i64 value.
Gabor Greifba36cb52008-08-28 21:40:38 +00001405 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Lo, Hi).getNode();
Chris Lattner27a6c732007-11-24 07:07:01 +00001406}
1407
1408
Dan Gohman475871a2008-07-27 21:46:04 +00001409SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001410 switch (Op.getOpcode()) {
1411 default: assert(0 && "Don't know how to custom lower this!"); abort();
1412 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001413 case ISD::GlobalAddress:
1414 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
1415 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001416 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00001417 case ISD::CALL: return LowerCALL(Op, DAG);
1418 case ISD::RET: return LowerRET(Op, DAG);
1419 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG, Subtarget);
1420 case ISD::BR_CC: return LowerBR_CC(Op, DAG, Subtarget);
1421 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
1422 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
1423 case ISD::SINT_TO_FP:
1424 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
1425 case ISD::FP_TO_SINT:
1426 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
1427 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +00001428 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00001429 case ISD::RETURNADDR: break;
1430 case ISD::FRAMEADDR: break;
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001431 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001432 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +00001433
1434
1435 // FIXME: Remove these when LegalizeDAGTypes lands.
Gabor Greifba36cb52008-08-28 21:40:38 +00001436 case ISD::BIT_CONVERT: return SDValue(ExpandBIT_CONVERT(Op.getNode(), DAG), 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00001437 case ISD::SRL:
Gabor Greifba36cb52008-08-28 21:40:38 +00001438 case ISD::SRA: return SDValue(ExpandSRx(Op.getNode(), DAG,Subtarget),0);
Evan Chenga8e29892007-01-19 07:51:42 +00001439 }
Dan Gohman475871a2008-07-27 21:46:04 +00001440 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001441}
1442
Chris Lattner27a6c732007-11-24 07:07:01 +00001443
Duncan Sands126d9072008-07-04 11:47:58 +00001444/// ReplaceNodeResults - Provide custom lowering hooks for nodes with illegal
1445/// result types.
1446SDNode *ARMTargetLowering::ReplaceNodeResults(SDNode *N, SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00001447 switch (N->getOpcode()) {
1448 default: assert(0 && "Don't know how to custom expand this!"); abort();
1449 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(N, DAG);
1450 case ISD::SRL:
1451 case ISD::SRA: return ExpandSRx(N, DAG, Subtarget);
1452 }
1453}
1454
1455
Evan Chenga8e29892007-01-19 07:51:42 +00001456//===----------------------------------------------------------------------===//
1457// ARM Scheduler Hooks
1458//===----------------------------------------------------------------------===//
1459
1460MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00001461ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chenga8e29892007-01-19 07:51:42 +00001462 MachineBasicBlock *BB) {
1463 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1464 switch (MI->getOpcode()) {
1465 default: assert(false && "Unexpected instr type to insert");
1466 case ARM::tMOVCCr: {
1467 // To "insert" a SELECT_CC instruction, we actually have to insert the
1468 // diamond control-flow pattern. The incoming instruction knows the
1469 // destination vreg to set, the condition code register to branch on, the
1470 // true/false values to select between, and a branch opcode to use.
1471 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001472 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00001473 ++It;
1474
1475 // thisMBB:
1476 // ...
1477 // TrueVal = ...
1478 // cmpTY ccX, r1, r2
1479 // bCC copy1MBB
1480 // fallthrough --> copy0MBB
1481 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001482 MachineFunction *F = BB->getParent();
1483 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
1484 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Chenga8e29892007-01-19 07:51:42 +00001485 BuildMI(BB, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00001486 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001487 F->insert(It, copy0MBB);
1488 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001489 // Update machine-CFG edges by first adding all successors of the current
1490 // block to the new block which will contain the Phi node for the select.
1491 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
1492 e = BB->succ_end(); i != e; ++i)
1493 sinkMBB->addSuccessor(*i);
1494 // Next, remove all successors of the current block, and add the true
1495 // and fallthrough blocks as its successors.
1496 while(!BB->succ_empty())
1497 BB->removeSuccessor(BB->succ_begin());
1498 BB->addSuccessor(copy0MBB);
1499 BB->addSuccessor(sinkMBB);
1500
1501 // copy0MBB:
1502 // %FalseValue = ...
1503 // # fallthrough to sinkMBB
1504 BB = copy0MBB;
1505
1506 // Update machine-CFG edges
1507 BB->addSuccessor(sinkMBB);
1508
1509 // sinkMBB:
1510 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
1511 // ...
1512 BB = sinkMBB;
1513 BuildMI(BB, TII->get(ARM::PHI), MI->getOperand(0).getReg())
1514 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
1515 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
1516
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001517 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00001518 return BB;
1519 }
1520 }
1521}
1522
1523//===----------------------------------------------------------------------===//
1524// ARM Optimization Hooks
1525//===----------------------------------------------------------------------===//
1526
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001527/// PerformFMRRDCombine - Target-specific dag combine xforms for ARMISD::FMRRD.
Dan Gohman475871a2008-07-27 21:46:04 +00001528static SDValue PerformFMRRDCombine(SDNode *N,
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001529 TargetLowering::DAGCombinerInfo &DCI) {
1530 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00001531 SDValue InDouble = N->getOperand(0);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001532 if (InDouble.getOpcode() == ARMISD::FMDRR)
1533 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00001534 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001535}
1536
Dan Gohman475871a2008-07-27 21:46:04 +00001537SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001538 DAGCombinerInfo &DCI) const {
1539 switch (N->getOpcode()) {
1540 default: break;
1541 case ARMISD::FMRRD: return PerformFMRRDCombine(N, DCI);
1542 }
1543
Dan Gohman475871a2008-07-27 21:46:04 +00001544 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001545}
1546
1547
Evan Chengb01fad62007-03-12 23:30:29 +00001548/// isLegalAddressImmediate - Return true if the integer value can be used
1549/// as the offset of the target addressing mode for load / store of the
1550/// given type.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001551static bool isLegalAddressImmediate(int64_t V, MVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00001552 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00001553 if (V == 0)
1554 return true;
1555
Evan Chengb01fad62007-03-12 23:30:29 +00001556 if (Subtarget->isThumb()) {
1557 if (V < 0)
1558 return false;
1559
1560 unsigned Scale = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001561 switch (VT.getSimpleVT()) {
Evan Chengb01fad62007-03-12 23:30:29 +00001562 default: return false;
1563 case MVT::i1:
1564 case MVT::i8:
1565 // Scale == 1;
1566 break;
1567 case MVT::i16:
1568 // Scale == 2;
1569 Scale = 2;
1570 break;
1571 case MVT::i32:
1572 // Scale == 4;
1573 Scale = 4;
1574 break;
1575 }
1576
1577 if ((V & (Scale - 1)) != 0)
1578 return false;
1579 V /= Scale;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001580 return V == (V & ((1LL << 5) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00001581 }
1582
1583 if (V < 0)
1584 V = - V;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001585 switch (VT.getSimpleVT()) {
Evan Chengb01fad62007-03-12 23:30:29 +00001586 default: return false;
1587 case MVT::i1:
1588 case MVT::i8:
1589 case MVT::i32:
1590 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001591 return V == (V & ((1LL << 12) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00001592 case MVT::i16:
1593 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001594 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00001595 case MVT::f32:
1596 case MVT::f64:
1597 if (!Subtarget->hasVFP2())
1598 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00001599 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00001600 return false;
1601 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001602 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00001603 }
Evan Chenga8e29892007-01-19 07:51:42 +00001604}
1605
Chris Lattner37caf8c2007-04-09 23:33:39 +00001606/// isLegalAddressingMode - Return true if the addressing mode represented
1607/// by AM is legal for this target, for a load/store of the specified type.
1608bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
1609 const Type *Ty) const {
Evan Chengd1b3da62008-07-25 00:55:17 +00001610 if (!isLegalAddressImmediate(AM.BaseOffs, getValueType(Ty, true), Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00001611 return false;
Chris Lattner37caf8c2007-04-09 23:33:39 +00001612
1613 // Can never fold addr of global into load/store.
1614 if (AM.BaseGV)
1615 return false;
1616
1617 switch (AM.Scale) {
1618 case 0: // no scale reg, must be "r+i" or "r", or "i".
1619 break;
1620 case 1:
1621 if (Subtarget->isThumb())
1622 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00001623 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00001624 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00001625 // ARM doesn't support any R+R*scale+imm addr modes.
1626 if (AM.BaseOffs)
1627 return false;
1628
Chris Lattnereb13d1b2007-04-10 03:48:29 +00001629 int Scale = AM.Scale;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001630 switch (getValueType(Ty).getSimpleVT()) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00001631 default: return false;
1632 case MVT::i1:
1633 case MVT::i8:
1634 case MVT::i32:
1635 case MVT::i64:
1636 // This assumes i64 is legalized to a pair of i32. If not (i.e.
1637 // ldrd / strd are used, then its address mode is same as i16.
1638 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00001639 if (Scale < 0) Scale = -Scale;
1640 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00001641 return true;
1642 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00001643 return isPowerOf2_32(Scale & ~1);
Chris Lattner37caf8c2007-04-09 23:33:39 +00001644 case MVT::i16:
1645 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00001646 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00001647 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00001648 return false;
1649
Chris Lattner37caf8c2007-04-09 23:33:39 +00001650 case MVT::isVoid:
1651 // Note, we allow "void" uses (basically, uses that aren't loads or
1652 // stores), because arm allows folding a scale into many arithmetic
1653 // operations. This should be made more precise and revisited later.
Chris Lattnerb2c594f2007-04-03 00:13:57 +00001654
Chris Lattner37caf8c2007-04-09 23:33:39 +00001655 // Allow r << imm, but the imm has to be a multiple of two.
1656 if (AM.Scale & 1) return false;
1657 return isPowerOf2_32(AM.Scale);
1658 }
1659 break;
Evan Chengb01fad62007-03-12 23:30:29 +00001660 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00001661 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00001662}
1663
Chris Lattner37caf8c2007-04-09 23:33:39 +00001664
Duncan Sands83ec4b62008-06-06 12:08:01 +00001665static bool getIndexedAddressParts(SDNode *Ptr, MVT VT,
Dan Gohman475871a2008-07-27 21:46:04 +00001666 bool isSEXTLoad, SDValue &Base,
1667 SDValue &Offset, bool &isInc,
Evan Chenga8e29892007-01-19 07:51:42 +00001668 SelectionDAG &DAG) {
1669 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
1670 return false;
1671
1672 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
1673 // AddressingMode 3
1674 Base = Ptr->getOperand(0);
1675 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001676 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001677 if (RHSC < 0 && RHSC > -256) {
1678 isInc = false;
1679 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
1680 return true;
1681 }
1682 }
1683 isInc = (Ptr->getOpcode() == ISD::ADD);
1684 Offset = Ptr->getOperand(1);
1685 return true;
1686 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
1687 // AddressingMode 2
1688 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001689 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001690 if (RHSC < 0 && RHSC > -0x1000) {
1691 isInc = false;
1692 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
1693 Base = Ptr->getOperand(0);
1694 return true;
1695 }
1696 }
1697
1698 if (Ptr->getOpcode() == ISD::ADD) {
1699 isInc = true;
1700 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
1701 if (ShOpcVal != ARM_AM::no_shift) {
1702 Base = Ptr->getOperand(1);
1703 Offset = Ptr->getOperand(0);
1704 } else {
1705 Base = Ptr->getOperand(0);
1706 Offset = Ptr->getOperand(1);
1707 }
1708 return true;
1709 }
1710
1711 isInc = (Ptr->getOpcode() == ISD::ADD);
1712 Base = Ptr->getOperand(0);
1713 Offset = Ptr->getOperand(1);
1714 return true;
1715 }
1716
1717 // FIXME: Use FLDM / FSTM to emulate indexed FP load / store.
1718 return false;
1719}
1720
1721/// getPreIndexedAddressParts - returns true by value, base pointer and
1722/// offset pointer and addressing mode by reference if the node's address
1723/// can be legally represented as pre-indexed load / store address.
1724bool
Dan Gohman475871a2008-07-27 21:46:04 +00001725ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1726 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00001727 ISD::MemIndexedMode &AM,
1728 SelectionDAG &DAG) {
1729 if (Subtarget->isThumb())
1730 return false;
1731
Duncan Sands83ec4b62008-06-06 12:08:01 +00001732 MVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00001733 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00001734 bool isSEXTLoad = false;
1735 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1736 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001737 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00001738 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
1739 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
1740 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001741 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00001742 } else
1743 return false;
1744
1745 bool isInc;
Gabor Greifba36cb52008-08-28 21:40:38 +00001746 bool isLegal = getIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00001747 isInc, DAG);
1748 if (isLegal) {
1749 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
1750 return true;
1751 }
1752 return false;
1753}
1754
1755/// getPostIndexedAddressParts - returns true by value, base pointer and
1756/// offset pointer and addressing mode by reference if this node can be
1757/// combined with a load / store to form a post-indexed load / store.
1758bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00001759 SDValue &Base,
1760 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00001761 ISD::MemIndexedMode &AM,
1762 SelectionDAG &DAG) {
1763 if (Subtarget->isThumb())
1764 return false;
1765
Duncan Sands83ec4b62008-06-06 12:08:01 +00001766 MVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00001767 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00001768 bool isSEXTLoad = false;
1769 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001770 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00001771 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
1772 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001773 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00001774 } else
1775 return false;
1776
1777 bool isInc;
1778 bool isLegal = getIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
1779 isInc, DAG);
1780 if (isLegal) {
1781 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
1782 return true;
1783 }
1784 return false;
1785}
1786
Dan Gohman475871a2008-07-27 21:46:04 +00001787void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00001788 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001789 APInt &KnownZero,
1790 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001791 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00001792 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001793 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001794 switch (Op.getOpcode()) {
1795 default: break;
1796 case ARMISD::CMOV: {
1797 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00001798 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00001799 if (KnownZero == 0 && KnownOne == 0) return;
1800
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001801 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00001802 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
1803 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00001804 KnownZero &= KnownZeroRHS;
1805 KnownOne &= KnownOneRHS;
1806 return;
1807 }
1808 }
1809}
1810
1811//===----------------------------------------------------------------------===//
1812// ARM Inline Assembly Support
1813//===----------------------------------------------------------------------===//
1814
1815/// getConstraintType - Given a constraint letter, return the type of
1816/// constraint it is for this target.
1817ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00001818ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
1819 if (Constraint.size() == 1) {
1820 switch (Constraint[0]) {
1821 default: break;
1822 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00001823 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00001824 }
Evan Chenga8e29892007-01-19 07:51:42 +00001825 }
Chris Lattner4234f572007-03-25 02:14:49 +00001826 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00001827}
1828
1829std::pair<unsigned, const TargetRegisterClass*>
1830ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001831 MVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00001832 if (Constraint.size() == 1) {
1833 // GCC RS6000 Constraint Letters
1834 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00001835 case 'l':
1836 // FIXME: in thumb mode, 'l' is only low-regs.
1837 // FALL THROUGH.
1838 case 'r':
1839 return std::make_pair(0U, ARM::GPRRegisterClass);
1840 case 'w':
1841 if (VT == MVT::f32)
1842 return std::make_pair(0U, ARM::SPRRegisterClass);
Evan Cheng0a7baa22007-04-04 00:06:07 +00001843 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00001844 return std::make_pair(0U, ARM::DPRRegisterClass);
1845 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001846 }
1847 }
1848 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
1849}
1850
1851std::vector<unsigned> ARMTargetLowering::
1852getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001853 MVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00001854 if (Constraint.size() != 1)
1855 return std::vector<unsigned>();
1856
1857 switch (Constraint[0]) { // GCC ARM Constraint Letters
1858 default: break;
1859 case 'l':
1860 case 'r':
1861 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
1862 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
1863 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
1864 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00001865 case 'w':
1866 if (VT == MVT::f32)
1867 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
1868 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
1869 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
1870 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
1871 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
1872 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
1873 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
1874 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
1875 if (VT == MVT::f64)
1876 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
1877 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
1878 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
1879 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
1880 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001881 }
1882
1883 return std::vector<unsigned>();
1884}