blob: e72a1bbe5235a85c1aea39cc0dc5a1bf126a09e7 [file] [log] [blame]
Scott Michel8b6b4202007-12-04 22:35:58 +00001//==- SPUInstrInfo.td - Describe the Cell SPU Instructions -*- tablegen -*-==//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel8b6b4202007-12-04 22:35:58 +00007//
8//===----------------------------------------------------------------------===//
9// Cell SPU Instructions:
10//===----------------------------------------------------------------------===//
11
12//===----------------------------------------------------------------------===//
13// TODO Items (not urgent today, but would be nice, low priority)
14//
15// ANDBI, ORBI: SPU constructs a 4-byte constant for these instructions by
16// concatenating the byte argument b as "bbbb". Could recognize this bit pattern
17// in 16-bit and 32-bit constants and reduce instruction count.
18//===----------------------------------------------------------------------===//
19
20//===----------------------------------------------------------------------===//
21// Pseudo instructions:
22//===----------------------------------------------------------------------===//
23
24let hasCtrlDep = 1, Defs = [R1], Uses = [R1] in {
Scott Michelbc5fbc12008-04-30 00:30:08 +000025 def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm_i32:$amt),
Scott Michel8b6b4202007-12-04 22:35:58 +000026 "${:comment} ADJCALLSTACKDOWN",
Chris Lattnerfe5d4022008-10-11 22:08:30 +000027 [(callseq_start timm:$amt)]>;
Scott Michelbc5fbc12008-04-30 00:30:08 +000028 def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm_i32:$amt),
Scott Michel8b6b4202007-12-04 22:35:58 +000029 "${:comment} ADJCALLSTACKUP",
Chris Lattnerfe5d4022008-10-11 22:08:30 +000030 [(callseq_end timm:$amt)]>;
Scott Michel8b6b4202007-12-04 22:35:58 +000031}
32
33//===----------------------------------------------------------------------===//
34// DWARF debugging Pseudo Instructions
35//===----------------------------------------------------------------------===//
36
37def DWARF_LOC : Pseudo<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file),
38 "${:comment} .loc $file, $line, $col",
39 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
40 (i32 imm:$file))]>;
41
42//===----------------------------------------------------------------------===//
43// Loads:
44// NB: The ordering is actually important, since the instruction selection
45// will try each of the instructions in sequence, i.e., the D-form first with
46// the 10-bit displacement, then the A-form with the 16 bit displacement, and
47// finally the X-form with the register-register.
48//===----------------------------------------------------------------------===//
49
Chris Lattner1a1932c2008-01-06 23:38:27 +000050let isSimpleLoad = 1 in {
Scott Michelf9f42e62008-01-29 02:16:57 +000051 class LoadDFormVec<ValueType vectype>
52 : RI10Form<0b00101100, (outs VECREG:$rT), (ins memri10:$src),
53 "lqd\t$rT, $src",
54 LoadStore,
55 [(set (vectype VECREG:$rT), (load dform_addr:$src))]>
56 { }
Scott Michel8b6b4202007-12-04 22:35:58 +000057
Scott Michelf9f42e62008-01-29 02:16:57 +000058 class LoadDForm<RegisterClass rclass>
59 : RI10Form<0b00101100, (outs rclass:$rT), (ins memri10:$src),
60 "lqd\t$rT, $src",
61 LoadStore,
62 [(set rclass:$rT, (load dform_addr:$src))]>
63 { }
Scott Michel8b6b4202007-12-04 22:35:58 +000064
Scott Michelf9f42e62008-01-29 02:16:57 +000065 multiclass LoadDForms
66 {
67 def v16i8: LoadDFormVec<v16i8>;
68 def v8i16: LoadDFormVec<v8i16>;
69 def v4i32: LoadDFormVec<v4i32>;
70 def v2i64: LoadDFormVec<v2i64>;
71 def v4f32: LoadDFormVec<v4f32>;
72 def v2f64: LoadDFormVec<v2f64>;
Scott Michel8b6b4202007-12-04 22:35:58 +000073
Scott Michelf9f42e62008-01-29 02:16:57 +000074 def r128: LoadDForm<GPRC>;
75 def r64: LoadDForm<R64C>;
76 def r32: LoadDForm<R32C>;
77 def f32: LoadDForm<R32FP>;
78 def f64: LoadDForm<R64FP>;
79 def r16: LoadDForm<R16C>;
80 def r8: LoadDForm<R8C>;
81 }
Scott Michel8b6b4202007-12-04 22:35:58 +000082
Scott Michelf9f42e62008-01-29 02:16:57 +000083 class LoadAFormVec<ValueType vectype>
84 : RI16Form<0b100001100, (outs VECREG:$rT), (ins addr256k:$src),
85 "lqa\t$rT, $src",
86 LoadStore,
87 [(set (vectype VECREG:$rT), (load aform_addr:$src))]>
88 { }
Scott Michel8b6b4202007-12-04 22:35:58 +000089
Scott Michelf9f42e62008-01-29 02:16:57 +000090 class LoadAForm<RegisterClass rclass>
91 : RI16Form<0b100001100, (outs rclass:$rT), (ins addr256k:$src),
92 "lqa\t$rT, $src",
93 LoadStore,
94 [(set rclass:$rT, (load aform_addr:$src))]>
95 { }
Scott Michel8b6b4202007-12-04 22:35:58 +000096
Scott Michelf9f42e62008-01-29 02:16:57 +000097 multiclass LoadAForms
98 {
99 def v16i8: LoadAFormVec<v16i8>;
100 def v8i16: LoadAFormVec<v8i16>;
101 def v4i32: LoadAFormVec<v4i32>;
102 def v2i64: LoadAFormVec<v2i64>;
103 def v4f32: LoadAFormVec<v4f32>;
104 def v2f64: LoadAFormVec<v2f64>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000105
Scott Michelf9f42e62008-01-29 02:16:57 +0000106 def r128: LoadAForm<GPRC>;
107 def r64: LoadAForm<R64C>;
108 def r32: LoadAForm<R32C>;
109 def f32: LoadAForm<R32FP>;
110 def f64: LoadAForm<R64FP>;
111 def r16: LoadAForm<R16C>;
112 def r8: LoadAForm<R8C>;
113 }
Scott Michel8b6b4202007-12-04 22:35:58 +0000114
Scott Michelf9f42e62008-01-29 02:16:57 +0000115 class LoadXFormVec<ValueType vectype>
116 : RRForm<0b00100011100, (outs VECREG:$rT), (ins memrr:$src),
117 "lqx\t$rT, $src",
118 LoadStore,
119 [(set (vectype VECREG:$rT), (load xform_addr:$src))]>
120 { }
Scott Michel8b6b4202007-12-04 22:35:58 +0000121
Scott Michelf9f42e62008-01-29 02:16:57 +0000122 class LoadXForm<RegisterClass rclass>
123 : RRForm<0b00100011100, (outs rclass:$rT), (ins memrr:$src),
124 "lqx\t$rT, $src",
125 LoadStore,
126 [(set rclass:$rT, (load xform_addr:$src))]>
127 { }
Scott Michel8b6b4202007-12-04 22:35:58 +0000128
Scott Michelf9f42e62008-01-29 02:16:57 +0000129 multiclass LoadXForms
130 {
131 def v16i8: LoadXFormVec<v16i8>;
132 def v8i16: LoadXFormVec<v8i16>;
133 def v4i32: LoadXFormVec<v4i32>;
134 def v2i64: LoadXFormVec<v2i64>;
135 def v4f32: LoadXFormVec<v4f32>;
136 def v2f64: LoadXFormVec<v2f64>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000137
Scott Michelf9f42e62008-01-29 02:16:57 +0000138 def r128: LoadXForm<GPRC>;
139 def r64: LoadXForm<R64C>;
140 def r32: LoadXForm<R32C>;
141 def f32: LoadXForm<R32FP>;
142 def f64: LoadXForm<R64FP>;
143 def r16: LoadXForm<R16C>;
144 def r8: LoadXForm<R8C>;
145 }
Scott Michel8b6b4202007-12-04 22:35:58 +0000146
Scott Michelf9f42e62008-01-29 02:16:57 +0000147 defm LQA : LoadAForms;
148 defm LQD : LoadDForms;
149 defm LQX : LoadXForms;
Scott Michel438be252007-12-17 22:32:34 +0000150
Scott Michel8b6b4202007-12-04 22:35:58 +0000151/* Load quadword, PC relative: Not much use at this point in time.
Scott Michelf9f42e62008-01-29 02:16:57 +0000152 Might be of use later for relocatable code. It's effectively the
153 same as LQA, but uses PC-relative addressing.
Scott Michel8b6b4202007-12-04 22:35:58 +0000154 def LQR : RI16Form<0b111001100, (outs VECREG:$rT), (ins s16imm:$disp),
155 "lqr\t$rT, $disp", LoadStore,
156 [(set VECREG:$rT, (load iaddr:$disp))]>;
157 */
Scott Michel8b6b4202007-12-04 22:35:58 +0000158}
159
160//===----------------------------------------------------------------------===//
161// Stores:
162//===----------------------------------------------------------------------===//
Scott Michelf9f42e62008-01-29 02:16:57 +0000163class StoreDFormVec<ValueType vectype>
164 : RI10Form<0b00100100, (outs), (ins VECREG:$rT, memri10:$src),
165 "stqd\t$rT, $src",
166 LoadStore,
167 [(store (vectype VECREG:$rT), dform_addr:$src)]>
168{ }
Scott Michel8b6b4202007-12-04 22:35:58 +0000169
Scott Michelf9f42e62008-01-29 02:16:57 +0000170class StoreDForm<RegisterClass rclass>
171 : RI10Form<0b00100100, (outs), (ins rclass:$rT, memri10:$src),
172 "stqd\t$rT, $src",
173 LoadStore,
174 [(store rclass:$rT, dform_addr:$src)]>
175{ }
Scott Michel8b6b4202007-12-04 22:35:58 +0000176
Scott Michelf9f42e62008-01-29 02:16:57 +0000177multiclass StoreDForms
178{
179 def v16i8: StoreDFormVec<v16i8>;
180 def v8i16: StoreDFormVec<v8i16>;
181 def v4i32: StoreDFormVec<v4i32>;
182 def v2i64: StoreDFormVec<v2i64>;
183 def v4f32: StoreDFormVec<v4f32>;
184 def v2f64: StoreDFormVec<v2f64>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000185
Scott Michelf9f42e62008-01-29 02:16:57 +0000186 def r128: StoreDForm<GPRC>;
187 def r64: StoreDForm<R64C>;
188 def r32: StoreDForm<R32C>;
189 def f32: StoreDForm<R32FP>;
190 def f64: StoreDForm<R64FP>;
191 def r16: StoreDForm<R16C>;
192 def r8: StoreDForm<R8C>;
193}
Scott Michel8b6b4202007-12-04 22:35:58 +0000194
Scott Michelf9f42e62008-01-29 02:16:57 +0000195class StoreAFormVec<ValueType vectype>
196 : RI16Form<0b0010010, (outs), (ins VECREG:$rT, addr256k:$src),
Scott Michel5a6f17b2008-01-30 02:55:46 +0000197 "stqa\t$rT, $src",
198 LoadStore,
Scott Michel6baba072008-03-05 23:02:02 +0000199 [(store (vectype VECREG:$rT), aform_addr:$src)]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000200
Scott Michelf9f42e62008-01-29 02:16:57 +0000201class StoreAForm<RegisterClass rclass>
202 : RI16Form<0b001001, (outs), (ins rclass:$rT, addr256k:$src),
Scott Michel5a6f17b2008-01-30 02:55:46 +0000203 "stqa\t$rT, $src",
204 LoadStore,
Scott Michel6baba072008-03-05 23:02:02 +0000205 [(store rclass:$rT, aform_addr:$src)]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000206
Scott Michelf9f42e62008-01-29 02:16:57 +0000207multiclass StoreAForms
208{
209 def v16i8: StoreAFormVec<v16i8>;
210 def v8i16: StoreAFormVec<v8i16>;
211 def v4i32: StoreAFormVec<v4i32>;
212 def v2i64: StoreAFormVec<v2i64>;
213 def v4f32: StoreAFormVec<v4f32>;
214 def v2f64: StoreAFormVec<v2f64>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000215
Scott Michelf9f42e62008-01-29 02:16:57 +0000216 def r128: StoreAForm<GPRC>;
217 def r64: StoreAForm<R64C>;
218 def r32: StoreAForm<R32C>;
219 def f32: StoreAForm<R32FP>;
220 def f64: StoreAForm<R64FP>;
221 def r16: StoreAForm<R16C>;
222 def r8: StoreAForm<R8C>;
223}
Scott Michel8b6b4202007-12-04 22:35:58 +0000224
Scott Michelf9f42e62008-01-29 02:16:57 +0000225class StoreXFormVec<ValueType vectype>
226 : RRForm<0b00100100, (outs), (ins VECREG:$rT, memrr:$src),
Scott Michel5a6f17b2008-01-30 02:55:46 +0000227 "stqx\t$rT, $src",
228 LoadStore,
229 [(store (vectype VECREG:$rT), xform_addr:$src)]>
Scott Michelf9f42e62008-01-29 02:16:57 +0000230{ }
Scott Michel8b6b4202007-12-04 22:35:58 +0000231
Scott Michelf9f42e62008-01-29 02:16:57 +0000232class StoreXForm<RegisterClass rclass>
233 : RRForm<0b00100100, (outs), (ins rclass:$rT, memrr:$src),
Scott Michel5a6f17b2008-01-30 02:55:46 +0000234 "stqx\t$rT, $src",
235 LoadStore,
236 [(store rclass:$rT, xform_addr:$src)]>
Scott Michelf9f42e62008-01-29 02:16:57 +0000237{ }
Scott Michel8b6b4202007-12-04 22:35:58 +0000238
Scott Michelf9f42e62008-01-29 02:16:57 +0000239multiclass StoreXForms
240{
241 def v16i8: StoreXFormVec<v16i8>;
242 def v8i16: StoreXFormVec<v8i16>;
243 def v4i32: StoreXFormVec<v4i32>;
244 def v2i64: StoreXFormVec<v2i64>;
245 def v4f32: StoreXFormVec<v4f32>;
246 def v2f64: StoreXFormVec<v2f64>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000247
Scott Michelf9f42e62008-01-29 02:16:57 +0000248 def r128: StoreXForm<GPRC>;
249 def r64: StoreXForm<R64C>;
250 def r32: StoreXForm<R32C>;
251 def f32: StoreXForm<R32FP>;
252 def f64: StoreXForm<R64FP>;
253 def r16: StoreXForm<R16C>;
254 def r8: StoreXForm<R8C>;
255}
Scott Michel8b6b4202007-12-04 22:35:58 +0000256
Scott Michelf9f42e62008-01-29 02:16:57 +0000257defm STQD : StoreDForms;
258defm STQA : StoreAForms;
259defm STQX : StoreXForms;
Scott Michel8b6b4202007-12-04 22:35:58 +0000260
261/* Store quadword, PC relative: Not much use at this point in time. Might
Scott Michelf9f42e62008-01-29 02:16:57 +0000262 be useful for relocatable code.
Chris Lattneref8d6082008-01-06 06:44:58 +0000263def STQR : RI16Form<0b111000100, (outs), (ins VECREG:$rT, s16imm:$disp),
264 "stqr\t$rT, $disp", LoadStore,
265 [(store VECREG:$rT, iaddr:$disp)]>;
266*/
Scott Michel8b6b4202007-12-04 22:35:58 +0000267
268//===----------------------------------------------------------------------===//
269// Generate Controls for Insertion:
270//===----------------------------------------------------------------------===//
271
Scott Michel0718cd82008-12-01 17:56:02 +0000272def CBD: RI7Form<0b10101111100, (outs VECREG:$rT), (ins memri7:$src),
273 "cbd\t$rT, $src", ShuffleOp,
274 [(set (v16i8 VECREG:$rT), (SPUshufmask dform2_addr:$src))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000275
Scott Michel0718cd82008-12-01 17:56:02 +0000276def CBX: RRForm<0b00101011100, (outs VECREG:$rT), (ins memrr:$src),
Scott Michel8b6b4202007-12-04 22:35:58 +0000277 "cbx\t$rT, $src", ShuffleOp,
Scott Michel56a125e2008-11-22 23:50:42 +0000278 [(set (v16i8 VECREG:$rT), (SPUshufmask xform_addr:$src))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000279
Scott Michel0718cd82008-12-01 17:56:02 +0000280def CHD: RI7Form<0b10101111100, (outs VECREG:$rT), (ins memri7:$src),
Scott Michel8b6b4202007-12-04 22:35:58 +0000281 "chd\t$rT, $src", ShuffleOp,
Scott Michel56a125e2008-11-22 23:50:42 +0000282 [(set (v8i16 VECREG:$rT), (SPUshufmask dform2_addr:$src))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000283
Scott Michel0718cd82008-12-01 17:56:02 +0000284def CHX: RRForm<0b10101011100, (outs VECREG:$rT), (ins memrr:$src),
Scott Michel8b6b4202007-12-04 22:35:58 +0000285 "chx\t$rT, $src", ShuffleOp,
Scott Michel56a125e2008-11-22 23:50:42 +0000286 [(set (v8i16 VECREG:$rT), (SPUshufmask xform_addr:$src))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000287
Scott Michel0718cd82008-12-01 17:56:02 +0000288def CWD: RI7Form<0b01101111100, (outs VECREG:$rT), (ins memri7:$src),
Scott Michel8b6b4202007-12-04 22:35:58 +0000289 "cwd\t$rT, $src", ShuffleOp,
Scott Michel56a125e2008-11-22 23:50:42 +0000290 [(set (v4i32 VECREG:$rT), (SPUshufmask dform2_addr:$src))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000291
Scott Michel0718cd82008-12-01 17:56:02 +0000292def CWX: RRForm<0b01101011100, (outs VECREG:$rT), (ins memrr:$src),
Scott Michel8b6b4202007-12-04 22:35:58 +0000293 "cwx\t$rT, $src", ShuffleOp,
Scott Michel56a125e2008-11-22 23:50:42 +0000294 [(set (v4i32 VECREG:$rT), (SPUshufmask xform_addr:$src))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000295
Scott Michel0718cd82008-12-01 17:56:02 +0000296def CWDf32: RI7Form<0b01101111100, (outs VECREG:$rT), (ins memri7:$src),
297 "cwd\t$rT, $src", ShuffleOp,
298 [(set (v4f32 VECREG:$rT), (SPUshufmask dform2_addr:$src))]>;
299
300def CWXf32: RRForm<0b01101011100, (outs VECREG:$rT), (ins memrr:$src),
Scott Michelbc5fbc12008-04-30 00:30:08 +0000301 "cwx\t$rT, $src", ShuffleOp,
Scott Michel56a125e2008-11-22 23:50:42 +0000302 [(set (v4f32 VECREG:$rT), (SPUshufmask xform_addr:$src))]>;
Scott Michelbc5fbc12008-04-30 00:30:08 +0000303
Scott Michel0718cd82008-12-01 17:56:02 +0000304def CDD: RI7Form<0b11101111100, (outs VECREG:$rT), (ins memri7:$src),
Scott Michel8b6b4202007-12-04 22:35:58 +0000305 "cdd\t$rT, $src", ShuffleOp,
Scott Michel56a125e2008-11-22 23:50:42 +0000306 [(set (v2i64 VECREG:$rT), (SPUshufmask dform2_addr:$src))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000307
Scott Michel0718cd82008-12-01 17:56:02 +0000308def CDX: RRForm<0b11101011100, (outs VECREG:$rT), (ins memrr:$src),
Scott Michel8b6b4202007-12-04 22:35:58 +0000309 "cdx\t$rT, $src", ShuffleOp,
Scott Michel56a125e2008-11-22 23:50:42 +0000310 [(set (v2i64 VECREG:$rT), (SPUshufmask xform_addr:$src))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000311
Scott Michel0718cd82008-12-01 17:56:02 +0000312def CDDf64: RI7Form<0b11101111100, (outs VECREG:$rT), (ins memri7:$src),
313 "cdd\t$rT, $src", ShuffleOp,
314 [(set (v2f64 VECREG:$rT), (SPUshufmask dform2_addr:$src))]>;
315
316def CDXf64: RRForm<0b11101011100, (outs VECREG:$rT), (ins memrr:$src),
Scott Michelbc5fbc12008-04-30 00:30:08 +0000317 "cdx\t$rT, $src", ShuffleOp,
Scott Michel56a125e2008-11-22 23:50:42 +0000318 [(set (v2f64 VECREG:$rT), (SPUshufmask xform_addr:$src))]>;
Scott Michelbc5fbc12008-04-30 00:30:08 +0000319
Scott Michel8b6b4202007-12-04 22:35:58 +0000320//===----------------------------------------------------------------------===//
321// Constant formation:
322//===----------------------------------------------------------------------===//
323
324def ILHv8i16:
325 RI16Form<0b110000010, (outs VECREG:$rT), (ins s16imm:$val),
326 "ilh\t$rT, $val", ImmLoad,
327 [(set (v8i16 VECREG:$rT), (v8i16 v8i16SExt16Imm:$val))]>;
328
329def ILHr16:
330 RI16Form<0b110000010, (outs R16C:$rT), (ins s16imm:$val),
331 "ilh\t$rT, $val", ImmLoad,
332 [(set R16C:$rT, immSExt16:$val)]>;
333
Scott Michel438be252007-12-17 22:32:34 +0000334// Cell SPU doesn't have a native 8-bit immediate load, but ILH works ("with
335// the right constant")
336def ILHr8:
337 RI16Form<0b110000010, (outs R8C:$rT), (ins s16imm_i8:$val),
338 "ilh\t$rT, $val", ImmLoad,
339 [(set R8C:$rT, immSExt8:$val)]>;
340
Scott Michel8b6b4202007-12-04 22:35:58 +0000341// IL does sign extension!
Scott Michel8b6b4202007-12-04 22:35:58 +0000342
Scott Michel6baba072008-03-05 23:02:02 +0000343class ILInst<dag OOL, dag IOL, list<dag> pattern>:
344 RI16Form<0b100000010, OOL, IOL, "il\t$rT, $val",
345 ImmLoad, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000346
Scott Michel6baba072008-03-05 23:02:02 +0000347class ILVecInst<ValueType vectype, Operand immtype, PatLeaf xform>:
348 ILInst<(outs VECREG:$rT), (ins immtype:$val),
349 [(set (vectype VECREG:$rT), (vectype xform:$val))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000350
Scott Michel6baba072008-03-05 23:02:02 +0000351class ILRegInst<RegisterClass rclass, Operand immtype, PatLeaf xform>:
352 ILInst<(outs rclass:$rT), (ins immtype:$val),
353 [(set rclass:$rT, xform:$val)]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000354
Scott Michel6baba072008-03-05 23:02:02 +0000355multiclass ImmediateLoad
356{
357 def v2i64: ILVecInst<v2i64, s16imm_i64, v2i64SExt16Imm>;
358 def v4i32: ILVecInst<v4i32, s16imm_i32, v4i32SExt16Imm>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000359
Scott Michel6baba072008-03-05 23:02:02 +0000360 // TODO: Need v2f64, v4f32
Scott Michel8b6b4202007-12-04 22:35:58 +0000361
Scott Michel6baba072008-03-05 23:02:02 +0000362 def r64: ILRegInst<R64C, s16imm_i64, immSExt16>;
363 def r32: ILRegInst<R32C, s16imm_i32, immSExt16>;
364 def f32: ILRegInst<R32FP, s16imm_f32, fpimmSExt16>;
365 def f64: ILRegInst<R64FP, s16imm_f64, fpimmSExt16>;
366}
Scott Michel8b6b4202007-12-04 22:35:58 +0000367
Scott Michel6baba072008-03-05 23:02:02 +0000368defm IL : ImmediateLoad;
Scott Michel8b6b4202007-12-04 22:35:58 +0000369
Scott Michel6baba072008-03-05 23:02:02 +0000370class ILHUInst<dag OOL, dag IOL, list<dag> pattern>:
371 RI16Form<0b010000010, OOL, IOL, "ilhu\t$rT, $val",
372 ImmLoad, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000373
Scott Michel6baba072008-03-05 23:02:02 +0000374class ILHUVecInst<ValueType vectype, Operand immtype, PatLeaf xform>:
375 ILHUInst<(outs VECREG:$rT), (ins immtype:$val),
376 [(set (vectype VECREG:$rT), (vectype xform:$val))]>;
377
378class ILHURegInst<RegisterClass rclass, Operand immtype, PatLeaf xform>:
379 ILHUInst<(outs rclass:$rT), (ins immtype:$val),
380 [(set rclass:$rT, xform:$val)]>;
381
382multiclass ImmLoadHalfwordUpper
383{
384 def v2i64: ILHUVecInst<v2i64, u16imm_i64, immILHUvec_i64>;
Scott Michelbc5fbc12008-04-30 00:30:08 +0000385 def v4i32: ILHUVecInst<v4i32, u16imm_i32, immILHUvec>;
Scott Michel6baba072008-03-05 23:02:02 +0000386
387 def r64: ILHURegInst<R64C, u16imm_i64, hi16>;
Scott Michelbc5fbc12008-04-30 00:30:08 +0000388 def r32: ILHURegInst<R32C, u16imm_i32, hi16>;
Scott Michel6baba072008-03-05 23:02:02 +0000389
390 // Loads the high portion of an address
391 def hi: ILHURegInst<R32C, symbolHi, hi16>;
392
393 // Used in custom lowering constant SFP loads:
394 def f32: ILHURegInst<R32FP, f16imm, hi16_f32>;
395}
396
397defm ILHU : ImmLoadHalfwordUpper;
Scott Michel8b6b4202007-12-04 22:35:58 +0000398
399// Immediate load address (can also be used to load 18-bit unsigned constants,
400// see the zext 16->32 pattern)
Scott Michel6baba072008-03-05 23:02:02 +0000401
Scott Michel97872d32008-02-23 18:41:37 +0000402class ILAInst<dag OOL, dag IOL, list<dag> pattern>:
403 RI18Form<0b1000010, OOL, IOL, "ila\t$rT, $val",
404 LoadNOP, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000405
Scott Michel6baba072008-03-05 23:02:02 +0000406class ILAVecInst<ValueType vectype, Operand immtype, PatLeaf xform>:
407 ILAInst<(outs VECREG:$rT), (ins immtype:$val),
408 [(set (vectype VECREG:$rT), (vectype xform:$val))]>;
409
410class ILARegInst<RegisterClass rclass, Operand immtype, PatLeaf xform>:
411 ILAInst<(outs rclass:$rT), (ins immtype:$val),
412 [(set rclass:$rT, xform:$val)]>;
413
Scott Michel97872d32008-02-23 18:41:37 +0000414multiclass ImmLoadAddress
415{
Scott Michel6baba072008-03-05 23:02:02 +0000416 def v2i64: ILAVecInst<v2i64, u18imm, v2i64Uns18Imm>;
417 def v4i32: ILAVecInst<v4i32, u18imm, v4i32Uns18Imm>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000418
Scott Michel6baba072008-03-05 23:02:02 +0000419 def r64: ILARegInst<R64C, u18imm_i64, imm18>;
420 def r32: ILARegInst<R32C, u18imm, imm18>;
421 def f32: ILARegInst<R32FP, f18imm, fpimm18>;
422 def f64: ILARegInst<R64FP, f18imm_f64, fpimm18>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000423
Scott Michel6baba072008-03-05 23:02:02 +0000424 def lo: ILARegInst<R32C, symbolLo, imm18>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000425
Scott Michel97872d32008-02-23 18:41:37 +0000426 def lsa: ILAInst<(outs R32C:$rT), (ins symbolLSA:$val),
427 [/* no pattern */]>;
428}
429
430defm ILA : ImmLoadAddress;
Scott Michel8b6b4202007-12-04 22:35:58 +0000431
432// Immediate OR, Halfword Lower: The "other" part of loading large constants
433// into 32-bit registers. See the anonymous pattern Pat<(i32 imm:$imm), ...>
434// Note that these are really two operand instructions, but they're encoded
435// as three operands with the first two arguments tied-to each other.
436
Scott Michel6baba072008-03-05 23:02:02 +0000437class IOHLInst<dag OOL, dag IOL, list<dag> pattern>:
438 RI16Form<0b100000110, OOL, IOL, "iohl\t$rT, $val",
439 ImmLoad, pattern>,
440 RegConstraint<"$rS = $rT">,
441 NoEncode<"$rS">;
Scott Michel8b6b4202007-12-04 22:35:58 +0000442
Scott Michel6baba072008-03-05 23:02:02 +0000443class IOHLVecInst<ValueType vectype, Operand immtype /* , PatLeaf xform */>:
444 IOHLInst<(outs VECREG:$rT), (ins VECREG:$rS, immtype:$val),
445 [/* no pattern */]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000446
Scott Michel6baba072008-03-05 23:02:02 +0000447class IOHLRegInst<RegisterClass rclass, Operand immtype /* , PatLeaf xform */>:
448 IOHLInst<(outs rclass:$rT), (ins rclass:$rS, immtype:$val),
449 [/* no pattern */]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000450
Scott Michel6baba072008-03-05 23:02:02 +0000451multiclass ImmOrHalfwordLower
452{
453 def v2i64: IOHLVecInst<v2i64, u16imm_i64>;
Scott Michelbc5fbc12008-04-30 00:30:08 +0000454 def v4i32: IOHLVecInst<v4i32, u16imm_i32>;
Scott Michel6baba072008-03-05 23:02:02 +0000455
456 def r32: IOHLRegInst<R32C, i32imm>;
457 def f32: IOHLRegInst<R32FP, f32imm>;
458
459 def lo: IOHLRegInst<R32C, symbolLo>;
460}
461
462defm IOHL: ImmOrHalfwordLower;
Scott Micheldbac4cf2008-01-11 02:53:15 +0000463
Scott Michel8b6b4202007-12-04 22:35:58 +0000464// Form select mask for bytes using immediate, used in conjunction with the
465// SELB instruction:
466
Scott Michel6baba072008-03-05 23:02:02 +0000467class FSMBIVec<ValueType vectype>:
468 RI16Form<0b101001100, (outs VECREG:$rT), (ins u16imm:$val),
469 "fsmbi\t$rT, $val",
470 SelectOp,
Scott Michel67224b22008-06-02 22:18:03 +0000471 [(set (vectype VECREG:$rT), (SPUselmask (i16 immU16:$val)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000472
Scott Michel97872d32008-02-23 18:41:37 +0000473multiclass FormSelectMaskBytesImm
Scott Michelf9f42e62008-01-29 02:16:57 +0000474{
475 def v16i8: FSMBIVec<v16i8>;
476 def v8i16: FSMBIVec<v8i16>;
477 def v4i32: FSMBIVec<v4i32>;
478 def v2i64: FSMBIVec<v2i64>;
479}
Scott Michel8b6b4202007-12-04 22:35:58 +0000480
Scott Michel97872d32008-02-23 18:41:37 +0000481defm FSMBI : FormSelectMaskBytesImm;
482
483// fsmb: Form select mask for bytes. N.B. Input operand, $rA, is 16-bits
484def FSMB:
485 RRForm_1<0b01101101100, (outs VECREG:$rT), (ins R16C:$rA),
Scott Michel6baba072008-03-05 23:02:02 +0000486 "fsmb\t$rT, $rA", SelectOp,
Scott Michel67224b22008-06-02 22:18:03 +0000487 [(set (v16i8 VECREG:$rT), (SPUselmask R16C:$rA))]>;
Scott Michel97872d32008-02-23 18:41:37 +0000488
489// fsmh: Form select mask for halfwords. N.B., Input operand, $rA, is
490// only 8-bits wide (even though it's input as 16-bits here)
491def FSMH:
492 RRForm_1<0b10101101100, (outs VECREG:$rT), (ins R16C:$rA),
493 "fsmh\t$rT, $rA", SelectOp,
Scott Michel67224b22008-06-02 22:18:03 +0000494 [(set (v8i16 VECREG:$rT), (SPUselmask R16C:$rA))]>;
Scott Michel97872d32008-02-23 18:41:37 +0000495
496// fsm: Form select mask for words. Like the other fsm* instructions,
497// only the lower 4 bits of $rA are significant.
Scott Michel67224b22008-06-02 22:18:03 +0000498class FSMInst<ValueType vectype, RegisterClass rclass>:
499 RRForm_1<0b00101101100, (outs VECREG:$rT), (ins rclass:$rA),
500 "fsm\t$rT, $rA",
501 SelectOp,
502 [(set (vectype VECREG:$rT), (SPUselmask rclass:$rA))]>;
503
504multiclass FormSelectMaskWord {
505 def r32 : FSMInst<v4i32, R32C>;
506 def r16 : FSMInst<v4i32, R16C>;
507}
508
509defm FSM : FormSelectMaskWord;
510
511// Special case when used for i64 math operations
512multiclass FormSelectMaskWord64 {
513 def r32 : FSMInst<v2i64, R32C>;
514 def r16 : FSMInst<v2i64, R16C>;
515}
516
517defm FSM64 : FormSelectMaskWord64;
Scott Michel8b6b4202007-12-04 22:35:58 +0000518
519//===----------------------------------------------------------------------===//
520// Integer and Logical Operations:
521//===----------------------------------------------------------------------===//
522
523def AHv8i16:
524 RRForm<0b00010011000, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
525 "ah\t$rT, $rA, $rB", IntegerOp,
526 [(set (v8i16 VECREG:$rT), (int_spu_si_ah VECREG:$rA, VECREG:$rB))]>;
527
528def : Pat<(add (v8i16 VECREG:$rA), (v8i16 VECREG:$rB)),
529 (AHv8i16 VECREG:$rA, VECREG:$rB)>;
530
Scott Michel8b6b4202007-12-04 22:35:58 +0000531def AHr16:
532 RRForm<0b00010011000, (outs R16C:$rT), (ins R16C:$rA, R16C:$rB),
533 "ah\t$rT, $rA, $rB", IntegerOp,
534 [(set R16C:$rT, (add R16C:$rA, R16C:$rB))]>;
535
536def AHIvec:
537 RI10Form<0b10111000, (outs VECREG:$rT), (ins VECREG:$rA, s10imm:$val),
538 "ahi\t$rT, $rA, $val", IntegerOp,
539 [(set (v8i16 VECREG:$rT), (add (v8i16 VECREG:$rA),
540 v8i16SExt10Imm:$val))]>;
541
Scott Michel97872d32008-02-23 18:41:37 +0000542def AHIr16:
543 RI10Form<0b10111000, (outs R16C:$rT), (ins R16C:$rA, s10imm:$val),
544 "ahi\t$rT, $rA, $val", IntegerOp,
545 [(set R16C:$rT, (add R16C:$rA, v8i16SExt10Imm:$val))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000546
Scott Michel97872d32008-02-23 18:41:37 +0000547def Avec:
548 RRForm<0b00000011000, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
549 "a\t$rT, $rA, $rB", IntegerOp,
550 [(set (v4i32 VECREG:$rT), (add (v4i32 VECREG:$rA), (v4i32 VECREG:$rB)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000551
552def : Pat<(add (v16i8 VECREG:$rA), (v16i8 VECREG:$rB)),
553 (Avec VECREG:$rA, VECREG:$rB)>;
554
Scott Michel97872d32008-02-23 18:41:37 +0000555def Ar32:
556 RRForm<0b00000011000, (outs R32C:$rT), (ins R32C:$rA, R32C:$rB),
557 "a\t$rT, $rA, $rB", IntegerOp,
558 [(set R32C:$rT, (add R32C:$rA, R32C:$rB))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000559
Scott Michel438be252007-12-17 22:32:34 +0000560def Ar8:
561 RRForm<0b00000011000, (outs R8C:$rT), (ins R8C:$rA, R8C:$rB),
562 "a\t$rT, $rA, $rB", IntegerOp,
Scott Michel67224b22008-06-02 22:18:03 +0000563 [/* no pattern */]>;
Scott Michel438be252007-12-17 22:32:34 +0000564
Scott Michel8b6b4202007-12-04 22:35:58 +0000565def AIvec:
566 RI10Form<0b00111000, (outs VECREG:$rT), (ins VECREG:$rA, s10imm:$val),
567 "ai\t$rT, $rA, $val", IntegerOp,
568 [(set (v4i32 VECREG:$rT), (add (v4i32 VECREG:$rA),
569 v4i32SExt10Imm:$val))]>;
570
Scott Michel438be252007-12-17 22:32:34 +0000571def AIr32:
572 RI10Form<0b00111000, (outs R32C:$rT), (ins R32C:$rA, s10imm_i32:$val),
573 "ai\t$rT, $rA, $val", IntegerOp,
574 [(set R32C:$rT, (add R32C:$rA, i32ImmSExt10:$val))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000575
Scott Michel438be252007-12-17 22:32:34 +0000576def SFHvec:
577 RRForm<0b00010010000, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
578 "sfh\t$rT, $rA, $rB", IntegerOp,
579 [(set (v8i16 VECREG:$rT), (sub (v8i16 VECREG:$rA),
580 (v8i16 VECREG:$rB)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000581
Scott Michel438be252007-12-17 22:32:34 +0000582def SFHr16:
583 RRForm<0b00010010000, (outs R16C:$rT), (ins R16C:$rA, R16C:$rB),
584 "sfh\t$rT, $rA, $rB", IntegerOp,
585 [(set R16C:$rT, (sub R16C:$rA, R16C:$rB))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000586
587def SFHIvec:
588 RI10Form<0b10110000, (outs VECREG:$rT), (ins VECREG:$rA, s10imm:$val),
589 "sfhi\t$rT, $rA, $val", IntegerOp,
590 [(set (v8i16 VECREG:$rT), (sub v8i16SExt10Imm:$val,
591 (v8i16 VECREG:$rA)))]>;
592
593def SFHIr16 : RI10Form<0b10110000, (outs R16C:$rT), (ins R16C:$rA, s10imm:$val),
594 "sfhi\t$rT, $rA, $val", IntegerOp,
595 [(set R16C:$rT, (sub i16ImmSExt10:$val, R16C:$rA))]>;
596
597def SFvec : RRForm<0b00000010000, (outs VECREG:$rT),
598 (ins VECREG:$rA, VECREG:$rB),
599 "sf\t$rT, $rA, $rB", IntegerOp,
600 [(set (v4i32 VECREG:$rT), (sub (v4i32 VECREG:$rA), (v4i32 VECREG:$rB)))]>;
601
602def SFr32 : RRForm<0b00000010000, (outs R32C:$rT), (ins R32C:$rA, R32C:$rB),
603 "sf\t$rT, $rA, $rB", IntegerOp,
604 [(set R32C:$rT, (sub R32C:$rA, R32C:$rB))]>;
605
606def SFIvec:
607 RI10Form<0b00110000, (outs VECREG:$rT), (ins VECREG:$rA, s10imm:$val),
608 "sfi\t$rT, $rA, $val", IntegerOp,
609 [(set (v4i32 VECREG:$rT), (sub v4i32SExt10Imm:$val,
610 (v4i32 VECREG:$rA)))]>;
611
612def SFIr32 : RI10Form<0b00110000, (outs R32C:$rT),
613 (ins R32C:$rA, s10imm_i32:$val),
614 "sfi\t$rT, $rA, $val", IntegerOp,
615 [(set R32C:$rT, (sub i32ImmSExt10:$val, R32C:$rA))]>;
616
617// ADDX: only available in vector form, doesn't match a pattern.
Scott Michel67224b22008-06-02 22:18:03 +0000618class ADDXInst<dag OOL, dag IOL, list<dag> pattern>:
619 RRForm<0b00000010110, OOL, IOL,
620 "addx\t$rT, $rA, $rB",
621 IntegerOp, pattern>;
622
623class ADDXVecInst<ValueType vectype>:
624 ADDXInst<(outs VECREG:$rT),
625 (ins VECREG:$rA, VECREG:$rB, VECREG:$rCarry),
626 [(set (vectype VECREG:$rT),
627 (SPUaddx (vectype VECREG:$rA), (vectype VECREG:$rB),
628 (vectype VECREG:$rCarry)))]>,
Scott Michel8b6b4202007-12-04 22:35:58 +0000629 RegConstraint<"$rCarry = $rT">,
630 NoEncode<"$rCarry">;
631
Scott Michel67224b22008-06-02 22:18:03 +0000632class ADDXRegInst<RegisterClass rclass>:
633 ADDXInst<(outs rclass:$rT),
634 (ins rclass:$rA, rclass:$rB, rclass:$rCarry),
635 [(set rclass:$rT,
636 (SPUaddx rclass:$rA, rclass:$rB, rclass:$rCarry))]>,
Scott Michel8b6b4202007-12-04 22:35:58 +0000637 RegConstraint<"$rCarry = $rT">,
638 NoEncode<"$rCarry">;
639
Scott Michel67224b22008-06-02 22:18:03 +0000640multiclass AddExtended {
641 def v2i64 : ADDXVecInst<v2i64>;
642 def v4i32 : ADDXVecInst<v4i32>;
643 def r64 : ADDXRegInst<R64C>;
644 def r32 : ADDXRegInst<R32C>;
645}
646
647defm ADDX : AddExtended;
648
649// CG: Generate carry for add
650class CGInst<dag OOL, dag IOL, list<dag> pattern>:
651 RRForm<0b01000011000, OOL, IOL,
652 "cg\t$rT, $rA, $rB",
653 IntegerOp, pattern>;
654
655class CGVecInst<ValueType vectype>:
656 CGInst<(outs VECREG:$rT),
657 (ins VECREG:$rA, VECREG:$rB),
658 [(set (vectype VECREG:$rT),
659 (SPUcarry_gen (vectype VECREG:$rA), (vectype VECREG:$rB)))]>;
660
661class CGRegInst<RegisterClass rclass>:
662 CGInst<(outs rclass:$rT),
663 (ins rclass:$rA, rclass:$rB),
664 [(set rclass:$rT,
665 (SPUcarry_gen rclass:$rA, rclass:$rB))]>;
666
667multiclass CarryGenerate {
668 def v2i64 : CGVecInst<v2i64>;
669 def v4i32 : CGVecInst<v4i32>;
670 def r64 : CGRegInst<R64C>;
671 def r32 : CGRegInst<R32C>;
672}
673
674defm CG : CarryGenerate;
675
676// SFX: Subract from, extended. This is used in conjunction with BG to subtract
677// with carry (borrow, in this case)
678class SFXInst<dag OOL, dag IOL, list<dag> pattern>:
679 RRForm<0b10000010110, OOL, IOL,
680 "sfx\t$rT, $rA, $rB",
681 IntegerOp, pattern>;
682
683class SFXVecInst<ValueType vectype>:
684 SFXInst<(outs VECREG:$rT),
685 (ins VECREG:$rA, VECREG:$rB, VECREG:$rCarry),
686 [(set (vectype VECREG:$rT),
687 (SPUsubx (vectype VECREG:$rA), (vectype VECREG:$rB),
688 (vectype VECREG:$rCarry)))]>,
Scott Michel8b6b4202007-12-04 22:35:58 +0000689 RegConstraint<"$rCarry = $rT">,
690 NoEncode<"$rCarry">;
691
Scott Michel67224b22008-06-02 22:18:03 +0000692class SFXRegInst<RegisterClass rclass>:
693 SFXInst<(outs rclass:$rT),
694 (ins rclass:$rA, rclass:$rB, rclass:$rCarry),
695 [(set rclass:$rT,
696 (SPUsubx rclass:$rA, rclass:$rB, rclass:$rCarry))]>,
697 RegConstraint<"$rCarry = $rT">,
698 NoEncode<"$rCarry">;
699
700multiclass SubtractExtended {
701 def v2i64 : SFXVecInst<v2i64>;
702 def v4i32 : SFXVecInst<v4i32>;
703 def r64 : SFXRegInst<R64C>;
704 def r32 : SFXRegInst<R32C>;
705}
706
707defm SFX : SubtractExtended;
708
Scott Michel8b6b4202007-12-04 22:35:58 +0000709// BG: only available in vector form, doesn't match a pattern.
Scott Michel67224b22008-06-02 22:18:03 +0000710class BGInst<dag OOL, dag IOL, list<dag> pattern>:
711 RRForm<0b01000010000, OOL, IOL,
712 "bg\t$rT, $rA, $rB",
713 IntegerOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000714
Scott Michel67224b22008-06-02 22:18:03 +0000715class BGVecInst<ValueType vectype>:
716 BGInst<(outs VECREG:$rT),
717 (ins VECREG:$rA, VECREG:$rB),
718 [(set (vectype VECREG:$rT),
719 (SPUborrow_gen (vectype VECREG:$rA), (vectype VECREG:$rB)))]>;
720
721class BGRegInst<RegisterClass rclass>:
722 BGInst<(outs rclass:$rT),
723 (ins rclass:$rA, rclass:$rB),
724 [(set rclass:$rT,
725 (SPUborrow_gen rclass:$rA, rclass:$rB))]>;
726
727multiclass BorrowGenerate {
728 def v4i32 : BGVecInst<v4i32>;
729 def v2i64 : BGVecInst<v2i64>;
730 def r64 : BGRegInst<R64C>;
731 def r32 : BGRegInst<R32C>;
732}
733
734defm BG : BorrowGenerate;
735
736// BGX: Borrow generate, extended.
Scott Michel8b6b4202007-12-04 22:35:58 +0000737def BGXvec:
738 RRForm<0b11000010110, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB,
739 VECREG:$rCarry),
740 "bgx\t$rT, $rA, $rB", IntegerOp,
741 []>,
742 RegConstraint<"$rCarry = $rT">,
743 NoEncode<"$rCarry">;
744
745// Halfword multiply variants:
746// N.B: These can be used to build up larger quantities (16x16 -> 32)
747
748def MPYv8i16:
749 RRForm<0b00100011110, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
750 "mpy\t$rT, $rA, $rB", IntegerMulDiv,
751 [(set (v8i16 VECREG:$rT), (SPUmpy_v8i16 (v8i16 VECREG:$rA),
752 (v8i16 VECREG:$rB)))]>;
753
754def MPYr16:
755 RRForm<0b00100011110, (outs R16C:$rT), (ins R16C:$rA, R16C:$rB),
756 "mpy\t$rT, $rA, $rB", IntegerMulDiv,
757 [(set R16C:$rT, (mul R16C:$rA, R16C:$rB))]>;
758
759def MPYUv4i32:
760 RRForm<0b00110011110, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
761 "mpyu\t$rT, $rA, $rB", IntegerMulDiv,
762 [(set (v4i32 VECREG:$rT),
763 (SPUmpyu_v4i32 (v4i32 VECREG:$rA), (v4i32 VECREG:$rB)))]>;
764
765def MPYUr16:
766 RRForm<0b00110011110, (outs R32C:$rT), (ins R16C:$rA, R16C:$rB),
767 "mpyu\t$rT, $rA, $rB", IntegerMulDiv,
768 [(set R32C:$rT, (mul (zext R16C:$rA),
769 (zext R16C:$rB)))]>;
770
771def MPYUr32:
772 RRForm<0b00110011110, (outs R32C:$rT), (ins R32C:$rA, R32C:$rB),
773 "mpyu\t$rT, $rA, $rB", IntegerMulDiv,
774 [(set R32C:$rT, (SPUmpyu_i32 R32C:$rA, R32C:$rB))]>;
775
776// mpyi: multiply 16 x s10imm -> 32 result (custom lowering for 32 bit result,
777// this only produces the lower 16 bits)
778def MPYIvec:
779 RI10Form<0b00101110, (outs VECREG:$rT), (ins VECREG:$rA, s10imm:$val),
780 "mpyi\t$rT, $rA, $val", IntegerMulDiv,
781 [(set (v8i16 VECREG:$rT), (mul (v8i16 VECREG:$rA), v8i16SExt10Imm:$val))]>;
782
783def MPYIr16:
784 RI10Form<0b00101110, (outs R16C:$rT), (ins R16C:$rA, s10imm:$val),
785 "mpyi\t$rT, $rA, $val", IntegerMulDiv,
786 [(set R16C:$rT, (mul R16C:$rA, i16ImmSExt10:$val))]>;
787
788// mpyui: same issues as other multiplies, plus, this doesn't match a
789// pattern... but may be used during target DAG selection or lowering
790def MPYUIvec:
791 RI10Form<0b10101110, (outs VECREG:$rT), (ins VECREG:$rA, s10imm:$val),
792 "mpyui\t$rT, $rA, $val", IntegerMulDiv,
793 []>;
794
795def MPYUIr16:
796 RI10Form<0b10101110, (outs R16C:$rT), (ins R16C:$rA, s10imm:$val),
797 "mpyui\t$rT, $rA, $val", IntegerMulDiv,
798 []>;
799
800// mpya: 16 x 16 + 16 -> 32 bit result
801def MPYAvec:
802 RRRForm<0b0011, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB, VECREG:$rC),
803 "mpya\t$rT, $rA, $rB, $rC", IntegerMulDiv,
804 [(set (v4i32 VECREG:$rT), (add (v4i32 (bitconvert (mul (v8i16 VECREG:$rA),
805 (v8i16 VECREG:$rB)))),
806 (v4i32 VECREG:$rC)))]>;
807
808def MPYAr32:
809 RRRForm<0b0011, (outs R32C:$rT), (ins R16C:$rA, R16C:$rB, R32C:$rC),
810 "mpya\t$rT, $rA, $rB, $rC", IntegerMulDiv,
811 [(set R32C:$rT, (add (sext (mul R16C:$rA, R16C:$rB)),
812 R32C:$rC))]>;
813
814def : Pat<(add (mul (sext R16C:$rA), (sext R16C:$rB)), R32C:$rC),
815 (MPYAr32 R16C:$rA, R16C:$rB, R32C:$rC)>;
816
817def MPYAr32_sextinreg:
818 RRRForm<0b0011, (outs R32C:$rT), (ins R32C:$rA, R32C:$rB, R32C:$rC),
819 "mpya\t$rT, $rA, $rB, $rC", IntegerMulDiv,
820 [(set R32C:$rT, (add (mul (sext_inreg R32C:$rA, i16),
821 (sext_inreg R32C:$rB, i16)),
822 R32C:$rC))]>;
823
824//def MPYAr32:
825// RRRForm<0b0011, (outs R32C:$rT), (ins R16C:$rA, R16C:$rB, R32C:$rC),
826// "mpya\t$rT, $rA, $rB, $rC", IntegerMulDiv,
827// [(set R32C:$rT, (add (sext (mul R16C:$rA, R16C:$rB)),
828// R32C:$rC))]>;
829
830// mpyh: multiply high, used to synthesize 32-bit multiplies
831def MPYHv4i32:
832 RRForm<0b10100011110, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
833 "mpyh\t$rT, $rA, $rB", IntegerMulDiv,
834 [(set (v4i32 VECREG:$rT),
835 (SPUmpyh_v4i32 (v4i32 VECREG:$rA), (v4i32 VECREG:$rB)))]>;
836
837def MPYHr32:
838 RRForm<0b10100011110, (outs R32C:$rT), (ins R32C:$rA, R32C:$rB),
839 "mpyh\t$rT, $rA, $rB", IntegerMulDiv,
840 [(set R32C:$rT, (SPUmpyh_i32 R32C:$rA, R32C:$rB))]>;
841
842// mpys: multiply high and shift right (returns the top half of
843// a 16-bit multiply, sign extended to 32 bits.)
844def MPYSvec:
845 RRForm<0b11100011110, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
846 "mpys\t$rT, $rA, $rB", IntegerMulDiv,
847 []>;
848
849def MPYSr16:
850 RRForm<0b11100011110, (outs R32C:$rT), (ins R16C:$rA, R16C:$rB),
851 "mpys\t$rT, $rA, $rB", IntegerMulDiv,
852 []>;
853
854// mpyhh: multiply high-high (returns the 32-bit result from multiplying
855// the top 16 bits of the $rA, $rB)
856def MPYHHv8i16:
857 RRForm<0b01100011110, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
858 "mpyhh\t$rT, $rA, $rB", IntegerMulDiv,
859 [(set (v8i16 VECREG:$rT),
860 (SPUmpyhh_v8i16 (v8i16 VECREG:$rA), (v8i16 VECREG:$rB)))]>;
861
862def MPYHHr32:
863 RRForm<0b01100011110, (outs R32C:$rT), (ins R32C:$rA, R32C:$rB),
864 "mpyhh\t$rT, $rA, $rB", IntegerMulDiv,
865 []>;
866
867// mpyhha: Multiply high-high, add to $rT:
868def MPYHHAvec:
869 RRForm<0b01100010110, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
870 "mpyhha\t$rT, $rA, $rB", IntegerMulDiv,
871 []>;
872
873def MPYHHAr32:
874 RRForm<0b01100010110, (outs R32C:$rT), (ins R32C:$rA, R32C:$rB),
875 "mpyhha\t$rT, $rA, $rB", IntegerMulDiv,
876 []>;
877
878// mpyhhu: Multiply high-high, unsigned
879def MPYHHUvec:
880 RRForm<0b01110011110, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
881 "mpyhhu\t$rT, $rA, $rB", IntegerMulDiv,
882 []>;
883
884def MPYHHUr32:
885 RRForm<0b01110011110, (outs R32C:$rT), (ins R32C:$rA, R32C:$rB),
886 "mpyhhu\t$rT, $rA, $rB", IntegerMulDiv,
887 []>;
888
889// mpyhhau: Multiply high-high, unsigned
890def MPYHHAUvec:
891 RRForm<0b01110010110, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
892 "mpyhhau\t$rT, $rA, $rB", IntegerMulDiv,
893 []>;
894
895def MPYHHAUr32:
896 RRForm<0b01110010110, (outs R32C:$rT), (ins R32C:$rA, R32C:$rB),
897 "mpyhhau\t$rT, $rA, $rB", IntegerMulDiv,
898 []>;
899
900// clz: Count leading zeroes
901def CLZv4i32:
902 RRForm_1<0b10100101010, (outs VECREG:$rT), (ins VECREG:$rA),
903 "clz\t$rT, $rA", IntegerOp,
904 [/* intrinsic */]>;
905
906def CLZr32:
907 RRForm_1<0b10100101010, (outs R32C:$rT), (ins R32C:$rA),
908 "clz\t$rT, $rA", IntegerOp,
909 [(set R32C:$rT, (ctlz R32C:$rA))]>;
910
911// cntb: Count ones in bytes (aka "population count")
912// NOTE: This instruction is really a vector instruction, but the custom
913// lowering code uses it in unorthodox ways to support CTPOP for other
914// data types!
915def CNTBv16i8:
916 RRForm_1<0b00101101010, (outs VECREG:$rT), (ins VECREG:$rA),
917 "cntb\t$rT, $rA", IntegerOp,
Scott Michel67224b22008-06-02 22:18:03 +0000918 [(set (v16i8 VECREG:$rT), (SPUcntb (v16i8 VECREG:$rA)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000919
920def CNTBv8i16 :
921 RRForm_1<0b00101101010, (outs VECREG:$rT), (ins VECREG:$rA),
922 "cntb\t$rT, $rA", IntegerOp,
Scott Michel67224b22008-06-02 22:18:03 +0000923 [(set (v8i16 VECREG:$rT), (SPUcntb (v8i16 VECREG:$rA)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000924
925def CNTBv4i32 :
926 RRForm_1<0b00101101010, (outs VECREG:$rT), (ins VECREG:$rA),
927 "cntb\t$rT, $rA", IntegerOp,
Scott Michel67224b22008-06-02 22:18:03 +0000928 [(set (v4i32 VECREG:$rT), (SPUcntb (v4i32 VECREG:$rA)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000929
Scott Michel8b6b4202007-12-04 22:35:58 +0000930// gbb: Gather all low order bits from each byte in $rA into a single 16-bit
931// quantity stored into $rT
932def GBB:
933 RRForm_1<0b01001101100, (outs R16C:$rT), (ins VECREG:$rA),
934 "gbb\t$rT, $rA", GatherOp,
935 []>;
936
937// gbh: Gather all low order bits from each halfword in $rA into a single
938// 8-bit quantity stored in $rT
939def GBH:
940 RRForm_1<0b10001101100, (outs R16C:$rT), (ins VECREG:$rA),
941 "gbh\t$rT, $rA", GatherOp,
942 []>;
943
944// gb: Gather all low order bits from each word in $rA into a single
945// 4-bit quantity stored in $rT
946def GB:
947 RRForm_1<0b00001101100, (outs R16C:$rT), (ins VECREG:$rA),
948 "gb\t$rT, $rA", GatherOp,
949 []>;
950
951// avgb: average bytes
952def AVGB:
953 RRForm<0b11001011000, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
954 "avgb\t$rT, $rA, $rB", ByteOp,
955 []>;
956
957// absdb: absolute difference of bytes
958def ABSDB:
959 RRForm<0b11001010000, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
960 "absdb\t$rT, $rA, $rB", ByteOp,
961 []>;
962
963// sumb: sum bytes into halfwords
964def SUMB:
965 RRForm<0b11001010010, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
966 "sumb\t$rT, $rA, $rB", ByteOp,
967 []>;
968
969// Sign extension operations:
Scott Michel67224b22008-06-02 22:18:03 +0000970class XSBHInst<dag OOL, dag IOL, list<dag> pattern>:
971 RRForm_1<0b01101101010, OOL, IOL,
972 "xsbh\t$rDst, $rSrc",
973 IntegerOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000974
Scott Michel67224b22008-06-02 22:18:03 +0000975class XSBHVecInst<ValueType vectype>:
976 XSBHInst<(outs VECREG:$rDst), (ins VECREG:$rSrc),
977 [(set (v8i16 VECREG:$rDst), (sext (vectype VECREG:$rSrc)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +0000978
Scott Michel67224b22008-06-02 22:18:03 +0000979class XSBHRegInst<RegisterClass rclass>:
980 XSBHInst<(outs rclass:$rDst), (ins rclass:$rSrc),
981 [(set rclass:$rDst, (sext_inreg rclass:$rSrc, i8))]>;
982
983multiclass ExtendByteHalfword {
984 def v16i8: XSBHVecInst<v8i16>;
985 def r16: XSBHRegInst<R16C>;
986
987 // 32-bit form for XSBH: used to sign extend 8-bit quantities to 16-bit
988 // quantities to 32-bit quantities via a 32-bit register (see the sext 8->32
989 // pattern below). Intentionally doesn't match a pattern because we want the
990 // sext 8->32 pattern to do the work for us, namely because we need the extra
991 // XSHWr32.
992 def r32: XSBHRegInst<R32C>;
993}
994
995defm XSBH : ExtendByteHalfword;
996
997// Sign-extend, but take an 8-bit register to a 16-bit register (not done as
998// sext_inreg)
Scott Michel438be252007-12-17 22:32:34 +0000999def XSBHr8:
Scott Michel67224b22008-06-02 22:18:03 +00001000 XSBHInst<(outs R16C:$rDst), (ins R8C:$rSrc),
1001 [(set R16C:$rDst, (sext R8C:$rSrc))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001002
1003// Sign extend halfwords to words:
1004def XSHWvec:
1005 RRForm_1<0b01101101010, (outs VECREG:$rDest), (ins VECREG:$rSrc),
1006 "xshw\t$rDest, $rSrc", IntegerOp,
1007 [(set (v4i32 VECREG:$rDest), (sext (v8i16 VECREG:$rSrc)))]>;
1008
1009def XSHWr32:
1010 RRForm_1<0b01101101010, (outs R32C:$rDst), (ins R32C:$rSrc),
1011 "xshw\t$rDst, $rSrc", IntegerOp,
1012 [(set R32C:$rDst, (sext_inreg R32C:$rSrc, i16))]>;
1013
1014def XSHWr16:
1015 RRForm_1<0b01101101010, (outs R32C:$rDst), (ins R16C:$rSrc),
1016 "xshw\t$rDst, $rSrc", IntegerOp,
1017 [(set R32C:$rDst, (sext R16C:$rSrc))]>;
1018
1019def XSWDvec:
1020 RRForm_1<0b01100101010, (outs VECREG:$rDst), (ins VECREG:$rSrc),
1021 "xswd\t$rDst, $rSrc", IntegerOp,
1022 [(set (v2i64 VECREG:$rDst), (sext (v4i32 VECREG:$rSrc)))]>;
1023
1024def XSWDr64:
1025 RRForm_1<0b01100101010, (outs R64C:$rDst), (ins R64C:$rSrc),
1026 "xswd\t$rDst, $rSrc", IntegerOp,
1027 [(set R64C:$rDst, (sext_inreg R64C:$rSrc, i32))]>;
1028
1029def XSWDr32:
1030 RRForm_1<0b01100101010, (outs R64C:$rDst), (ins R32C:$rSrc),
1031 "xswd\t$rDst, $rSrc", IntegerOp,
1032 [(set R64C:$rDst, (SPUsext32_to_64 R32C:$rSrc))]>;
1033
1034def : Pat<(sext R32C:$inp),
1035 (XSWDr32 R32C:$inp)>;
1036
1037// AND operations
Scott Michel8b6b4202007-12-04 22:35:58 +00001038
Scott Michel97872d32008-02-23 18:41:37 +00001039class ANDInst<dag OOL, dag IOL, list<dag> pattern> :
1040 RRForm<0b10000011000, OOL, IOL, "and\t$rT, $rA, $rB",
1041 IntegerOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001042
Scott Michel97872d32008-02-23 18:41:37 +00001043class ANDVecInst<ValueType vectype>:
1044 ANDInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1045 [(set (vectype VECREG:$rT), (and (vectype VECREG:$rA),
1046 (vectype VECREG:$rB)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001047
Scott Michel6baba072008-03-05 23:02:02 +00001048class ANDRegInst<RegisterClass rclass>:
1049 ANDInst<(outs rclass:$rT), (ins rclass:$rA, rclass:$rB),
1050 [(set rclass:$rT, (and rclass:$rA, rclass:$rB))]>;
1051
Scott Michel97872d32008-02-23 18:41:37 +00001052multiclass BitwiseAnd
1053{
1054 def v16i8: ANDVecInst<v16i8>;
1055 def v8i16: ANDVecInst<v8i16>;
1056 def v4i32: ANDVecInst<v4i32>;
1057 def v2i64: ANDVecInst<v2i64>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001058
Scott Michel6baba072008-03-05 23:02:02 +00001059 def r128: ANDRegInst<GPRC>;
1060 def r64: ANDRegInst<R64C>;
1061 def r32: ANDRegInst<R32C>;
1062 def r16: ANDRegInst<R16C>;
1063 def r8: ANDRegInst<R8C>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001064
Scott Michel97872d32008-02-23 18:41:37 +00001065 //===---------------------------------------------
1066 // Special instructions to perform the fabs instruction
1067 def fabs32: ANDInst<(outs R32FP:$rT), (ins R32FP:$rA, R32C:$rB),
1068 [/* Intentionally does not match a pattern */]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001069
Scott Michel97872d32008-02-23 18:41:37 +00001070 def fabs64: ANDInst<(outs R64FP:$rT), (ins R64FP:$rA, VECREG:$rB),
1071 [/* Intentionally does not match a pattern */]>;
Scott Michel438be252007-12-17 22:32:34 +00001072
Scott Michel97872d32008-02-23 18:41:37 +00001073 // Could use v4i32, but won't for clarity
1074 def fabsvec: ANDInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1075 [/* Intentionally does not match a pattern */]>;
1076
1077 //===---------------------------------------------
1078
1079 // Hacked form of AND to zero-extend 16-bit quantities to 32-bit
1080 // quantities -- see 16->32 zext pattern.
1081 //
1082 // This pattern is somewhat artificial, since it might match some
1083 // compiler generated pattern but it is unlikely to do so.
1084
1085 def i16i32: ANDInst<(outs R32C:$rT), (ins R16C:$rA, R32C:$rB),
1086 [(set R32C:$rT, (and (zext R16C:$rA), R32C:$rB))]>;
1087}
1088
1089defm AND : BitwiseAnd;
Scott Michel8b6b4202007-12-04 22:35:58 +00001090
1091// N.B.: vnot_conv is one of those special target selection pattern fragments,
1092// in which we expect there to be a bit_convert on the constant. Bear in mind
1093// that llvm translates "not <reg>" to "xor <reg>, -1" (or in this case, a
1094// constant -1 vector.)
Scott Michel8b6b4202007-12-04 22:35:58 +00001095
Scott Michel97872d32008-02-23 18:41:37 +00001096class ANDCInst<dag OOL, dag IOL, list<dag> pattern>:
1097 RRForm<0b10000011010, OOL, IOL, "andc\t$rT, $rA, $rB",
1098 IntegerOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001099
Scott Michel97872d32008-02-23 18:41:37 +00001100class ANDCVecInst<ValueType vectype>:
1101 ANDCInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1102 [(set (vectype VECREG:$rT), (and (vectype VECREG:$rA),
1103 (vnot (vectype VECREG:$rB))))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001104
Scott Michel97872d32008-02-23 18:41:37 +00001105class ANDCRegInst<RegisterClass rclass>:
1106 ANDCInst<(outs rclass:$rT), (ins rclass:$rA, rclass:$rB),
1107 [(set rclass:$rT, (and rclass:$rA, (not rclass:$rB)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001108
Scott Michel97872d32008-02-23 18:41:37 +00001109multiclass AndComplement
1110{
1111 def v16i8: ANDCVecInst<v16i8>;
1112 def v8i16: ANDCVecInst<v8i16>;
1113 def v4i32: ANDCVecInst<v4i32>;
1114 def v2i64: ANDCVecInst<v2i64>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001115
Scott Michel97872d32008-02-23 18:41:37 +00001116 def r128: ANDCRegInst<GPRC>;
1117 def r64: ANDCRegInst<R64C>;
1118 def r32: ANDCRegInst<R32C>;
1119 def r16: ANDCRegInst<R16C>;
1120 def r8: ANDCRegInst<R8C>;
1121}
Scott Michel438be252007-12-17 22:32:34 +00001122
Scott Michel97872d32008-02-23 18:41:37 +00001123defm ANDC : AndComplement;
Scott Michel8b6b4202007-12-04 22:35:58 +00001124
Scott Michel97872d32008-02-23 18:41:37 +00001125class ANDBIInst<dag OOL, dag IOL, list<dag> pattern>:
1126 RI10Form<0b01101000, OOL, IOL, "andbi\t$rT, $rA, $val",
1127 IntegerOp, pattern>;
Scott Michel438be252007-12-17 22:32:34 +00001128
Scott Michel97872d32008-02-23 18:41:37 +00001129multiclass AndByteImm
1130{
1131 def v16i8: ANDBIInst<(outs VECREG:$rT), (ins VECREG:$rA, u10imm:$val),
1132 [(set (v16i8 VECREG:$rT),
1133 (and (v16i8 VECREG:$rA),
1134 (v16i8 v16i8U8Imm:$val)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001135
Scott Michel97872d32008-02-23 18:41:37 +00001136 def r8: ANDBIInst<(outs R8C:$rT), (ins R8C:$rA, u10imm_i8:$val),
1137 [(set R8C:$rT, (and R8C:$rA, immU8:$val))]>;
1138}
Scott Michel438be252007-12-17 22:32:34 +00001139
Scott Michel97872d32008-02-23 18:41:37 +00001140defm ANDBI : AndByteImm;
Scott Michel8b6b4202007-12-04 22:35:58 +00001141
Scott Michel97872d32008-02-23 18:41:37 +00001142class ANDHIInst<dag OOL, dag IOL, list<dag> pattern> :
1143 RI10Form<0b10101000, OOL, IOL, "andhi\t$rT, $rA, $val",
1144 IntegerOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001145
Scott Michel97872d32008-02-23 18:41:37 +00001146multiclass AndHalfwordImm
1147{
1148 def v8i16: ANDHIInst<(outs VECREG:$rT), (ins VECREG:$rA, s10imm:$val),
1149 [(set (v8i16 VECREG:$rT),
1150 (and (v8i16 VECREG:$rA), v8i16SExt10Imm:$val))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001151
Scott Michel97872d32008-02-23 18:41:37 +00001152 def r16: ANDHIInst<(outs R16C:$rT), (ins R16C:$rA, u10imm:$val),
1153 [(set R16C:$rT, (and R16C:$rA, i16ImmUns10:$val))]>;
Scott Michel438be252007-12-17 22:32:34 +00001154
Scott Michel97872d32008-02-23 18:41:37 +00001155 // Zero-extend i8 to i16:
1156 def i8i16: ANDHIInst<(outs R16C:$rT), (ins R8C:$rA, u10imm:$val),
1157 [(set R16C:$rT, (and (zext R8C:$rA), i16ImmUns10:$val))]>;
1158}
Scott Michel8b6b4202007-12-04 22:35:58 +00001159
Scott Michel97872d32008-02-23 18:41:37 +00001160defm ANDHI : AndHalfwordImm;
1161
1162class ANDIInst<dag OOL, dag IOL, list<dag> pattern> :
1163 RI10Form<0b00101000, OOL, IOL, "andi\t$rT, $rA, $val",
1164 IntegerOp, pattern>;
1165
1166multiclass AndWordImm
1167{
1168 def v4i32: ANDIInst<(outs VECREG:$rT), (ins VECREG:$rA, s10imm:$val),
1169 [(set (v4i32 VECREG:$rT),
1170 (and (v4i32 VECREG:$rA), v4i32SExt10Imm:$val))]>;
1171
1172 def r32: ANDIInst<(outs R32C:$rT), (ins R32C:$rA, s10imm_i32:$val),
1173 [(set R32C:$rT, (and R32C:$rA, i32ImmSExt10:$val))]>;
1174
1175 // Hacked form of ANDI to zero-extend i8 quantities to i32. See the zext 8->32
1176 // pattern below.
1177 def i8i32: ANDIInst<(outs R32C:$rT), (ins R8C:$rA, s10imm_i32:$val),
1178 [(set R32C:$rT,
1179 (and (zext R8C:$rA), i32ImmSExt10:$val))]>;
1180
1181 // Hacked form of ANDI to zero-extend i16 quantities to i32. See the
1182 // zext 16->32 pattern below.
1183 //
1184 // Note that this pattern is somewhat artificial, since it might match
1185 // something the compiler generates but is unlikely to occur in practice.
1186 def i16i32: ANDIInst<(outs R32C:$rT), (ins R16C:$rA, s10imm_i32:$val),
1187 [(set R32C:$rT,
1188 (and (zext R16C:$rA), i32ImmSExt10:$val))]>;
1189}
1190
1191defm ANDI : AndWordImm;
1192
1193//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
Scott Michel8b6b4202007-12-04 22:35:58 +00001194// Bitwise OR group:
Scott Michel97872d32008-02-23 18:41:37 +00001195//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
1196
Scott Michel8b6b4202007-12-04 22:35:58 +00001197// Bitwise "or" (N.B.: These are also register-register copy instructions...)
Scott Michel97872d32008-02-23 18:41:37 +00001198class ORInst<dag OOL, dag IOL, list<dag> pattern>:
1199 RRForm<0b10000010000, OOL, IOL, "or\t$rT, $rA, $rB",
1200 IntegerOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001201
Scott Michel97872d32008-02-23 18:41:37 +00001202class ORVecInst<ValueType vectype>:
1203 ORInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1204 [(set (vectype VECREG:$rT), (or (vectype VECREG:$rA),
1205 (vectype VECREG:$rB)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001206
Scott Michel97872d32008-02-23 18:41:37 +00001207class ORRegInst<RegisterClass rclass>:
1208 ORInst<(outs rclass:$rT), (ins rclass:$rA, rclass:$rB),
1209 [(set rclass:$rT, (or rclass:$rA, rclass:$rB))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001210
Scott Michel97872d32008-02-23 18:41:37 +00001211class ORPromoteScalar<RegisterClass rclass>:
1212 ORInst<(outs VECREG:$rT), (ins rclass:$rA, rclass:$rB),
1213 [/* no pattern */]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001214
Scott Michel97872d32008-02-23 18:41:37 +00001215class ORExtractElt<RegisterClass rclass>:
1216 ORInst<(outs rclass:$rT), (ins VECREG:$rA, VECREG:$rB),
1217 [/* no pattern */]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001218
Scott Michel97872d32008-02-23 18:41:37 +00001219multiclass BitwiseOr
1220{
1221 def v16i8: ORVecInst<v16i8>;
1222 def v8i16: ORVecInst<v8i16>;
1223 def v4i32: ORVecInst<v4i32>;
1224 def v2i64: ORVecInst<v2i64>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001225
Scott Michel97872d32008-02-23 18:41:37 +00001226 def v4f32: ORInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1227 [(set (v4f32 VECREG:$rT),
1228 (v4f32 (bitconvert (or (v4i32 VECREG:$rA),
1229 (v4i32 VECREG:$rB)))))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001230
Scott Michel97872d32008-02-23 18:41:37 +00001231 def v2f64: ORInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1232 [(set (v2f64 VECREG:$rT),
1233 (v2f64 (bitconvert (or (v2i64 VECREG:$rA),
1234 (v2i64 VECREG:$rB)))))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001235
Scott Michel97872d32008-02-23 18:41:37 +00001236 def r64: ORRegInst<R64C>;
1237 def r32: ORRegInst<R32C>;
1238 def r16: ORRegInst<R16C>;
1239 def r8: ORRegInst<R8C>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001240
Scott Michel97872d32008-02-23 18:41:37 +00001241 // OR instructions used to copy f32 and f64 registers.
1242 def f32: ORInst<(outs R32FP:$rT), (ins R32FP:$rA, R32FP:$rB),
1243 [/* no pattern */]>;
Scott Michel438be252007-12-17 22:32:34 +00001244
Scott Michel97872d32008-02-23 18:41:37 +00001245 def f64: ORInst<(outs R64FP:$rT), (ins R64FP:$rA, R64FP:$rB),
1246 [/* no pattern */]>;
Scott Michel754d8662007-12-20 00:44:13 +00001247
Scott Michel97872d32008-02-23 18:41:37 +00001248 // scalar->vector promotion:
1249 def v16i8_i8: ORPromoteScalar<R8C>;
1250 def v8i16_i16: ORPromoteScalar<R16C>;
1251 def v4i32_i32: ORPromoteScalar<R32C>;
1252 def v2i64_i64: ORPromoteScalar<R64C>;
1253 def v4f32_f32: ORPromoteScalar<R32FP>;
1254 def v2f64_f64: ORPromoteScalar<R64FP>;
Scott Michel754d8662007-12-20 00:44:13 +00001255
Scott Michel97872d32008-02-23 18:41:37 +00001256 // extract element 0:
1257 def i8_v16i8: ORExtractElt<R8C>;
1258 def i16_v8i16: ORExtractElt<R16C>;
1259 def i32_v4i32: ORExtractElt<R32C>;
1260 def i64_v2i64: ORExtractElt<R64C>;
1261 def f32_v4f32: ORExtractElt<R32FP>;
1262 def f64_v2f64: ORExtractElt<R64FP>;
1263}
Scott Michel438be252007-12-17 22:32:34 +00001264
Scott Michel97872d32008-02-23 18:41:37 +00001265defm OR : BitwiseOr;
1266
1267// scalar->vector promotion patterns:
Scott Michel438be252007-12-17 22:32:34 +00001268def : Pat<(v16i8 (SPUpromote_scalar R8C:$rA)),
Scott Michel5a6f17b2008-01-30 02:55:46 +00001269 (ORv16i8_i8 R8C:$rA, R8C:$rA)>;
Scott Michel438be252007-12-17 22:32:34 +00001270
Scott Michel8b6b4202007-12-04 22:35:58 +00001271def : Pat<(v8i16 (SPUpromote_scalar R16C:$rA)),
1272 (ORv8i16_i16 R16C:$rA, R16C:$rA)>;
1273
Scott Michel8b6b4202007-12-04 22:35:58 +00001274def : Pat<(v4i32 (SPUpromote_scalar R32C:$rA)),
1275 (ORv4i32_i32 R32C:$rA, R32C:$rA)>;
1276
Scott Michel8b6b4202007-12-04 22:35:58 +00001277def : Pat<(v2i64 (SPUpromote_scalar R64C:$rA)),
1278 (ORv2i64_i64 R64C:$rA, R64C:$rA)>;
1279
Scott Michel8b6b4202007-12-04 22:35:58 +00001280def : Pat<(v4f32 (SPUpromote_scalar R32FP:$rA)),
1281 (ORv4f32_f32 R32FP:$rA, R32FP:$rA)>;
1282
Scott Michel8b6b4202007-12-04 22:35:58 +00001283def : Pat<(v2f64 (SPUpromote_scalar R64FP:$rA)),
1284 (ORv2f64_f64 R64FP:$rA, R64FP:$rA)>;
1285
1286// ORi*_v*: Used to extract vector element 0 (the preferred slot)
Scott Michel438be252007-12-17 22:32:34 +00001287
Scott Michelc630c412008-11-24 17:11:17 +00001288def : Pat<(SPUvec2prefslot (v16i8 VECREG:$rA)),
Scott Michel5a6f17b2008-01-30 02:55:46 +00001289 (ORi8_v16i8 VECREG:$rA, VECREG:$rA)>;
Scott Michel438be252007-12-17 22:32:34 +00001290
Scott Michelc630c412008-11-24 17:11:17 +00001291def : Pat<(SPUvec2prefslot_chained (v16i8 VECREG:$rA)),
Scott Michel5a6f17b2008-01-30 02:55:46 +00001292 (ORi8_v16i8 VECREG:$rA, VECREG:$rA)>;
Scott Michel394e26d2008-01-17 20:38:41 +00001293
Scott Michelc630c412008-11-24 17:11:17 +00001294def : Pat<(SPUvec2prefslot (v8i16 VECREG:$rA)),
Scott Michel8b6b4202007-12-04 22:35:58 +00001295 (ORi16_v8i16 VECREG:$rA, VECREG:$rA)>;
1296
Scott Michelc630c412008-11-24 17:11:17 +00001297def : Pat<(SPUvec2prefslot_chained (v8i16 VECREG:$rA)),
Scott Michel8b6b4202007-12-04 22:35:58 +00001298 (ORi16_v8i16 VECREG:$rA, VECREG:$rA)>;
1299
Scott Michelc630c412008-11-24 17:11:17 +00001300def : Pat<(SPUvec2prefslot (v4i32 VECREG:$rA)),
Scott Michel8b6b4202007-12-04 22:35:58 +00001301 (ORi32_v4i32 VECREG:$rA, VECREG:$rA)>;
1302
Scott Michelc630c412008-11-24 17:11:17 +00001303def : Pat<(SPUvec2prefslot_chained (v4i32 VECREG:$rA)),
Scott Michel8b6b4202007-12-04 22:35:58 +00001304 (ORi32_v4i32 VECREG:$rA, VECREG:$rA)>;
1305
Scott Michelc630c412008-11-24 17:11:17 +00001306def : Pat<(SPUvec2prefslot (v2i64 VECREG:$rA)),
Scott Michel8b6b4202007-12-04 22:35:58 +00001307 (ORi64_v2i64 VECREG:$rA, VECREG:$rA)>;
1308
Scott Michelc630c412008-11-24 17:11:17 +00001309def : Pat<(SPUvec2prefslot_chained (v2i64 VECREG:$rA)),
Scott Michel8b6b4202007-12-04 22:35:58 +00001310 (ORi64_v2i64 VECREG:$rA, VECREG:$rA)>;
1311
Scott Michelc630c412008-11-24 17:11:17 +00001312def : Pat<(SPUvec2prefslot (v4f32 VECREG:$rA)),
Scott Michel8b6b4202007-12-04 22:35:58 +00001313 (ORf32_v4f32 VECREG:$rA, VECREG:$rA)>;
1314
Scott Michelc630c412008-11-24 17:11:17 +00001315def : Pat<(SPUvec2prefslot_chained (v4f32 VECREG:$rA)),
Scott Michel8b6b4202007-12-04 22:35:58 +00001316 (ORf32_v4f32 VECREG:$rA, VECREG:$rA)>;
1317
Scott Michelc630c412008-11-24 17:11:17 +00001318def : Pat<(SPUvec2prefslot (v2f64 VECREG:$rA)),
Scott Michel8b6b4202007-12-04 22:35:58 +00001319 (ORf64_v2f64 VECREG:$rA, VECREG:$rA)>;
1320
Scott Michelc630c412008-11-24 17:11:17 +00001321def : Pat<(SPUvec2prefslot_chained (v2f64 VECREG:$rA)),
Scott Michel8b6b4202007-12-04 22:35:58 +00001322 (ORf64_v2f64 VECREG:$rA, VECREG:$rA)>;
1323
Scott Michel97872d32008-02-23 18:41:37 +00001324// ORC: Bitwise "or" with complement (c = a | ~b)
Scott Michel8b6b4202007-12-04 22:35:58 +00001325
Scott Michel97872d32008-02-23 18:41:37 +00001326class ORCInst<dag OOL, dag IOL, list<dag> pattern>:
1327 RRForm<0b10010010000, OOL, IOL, "orc\t$rT, $rA, $rB",
1328 IntegerOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001329
Scott Michel97872d32008-02-23 18:41:37 +00001330class ORCVecInst<ValueType vectype>:
1331 ORCInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1332 [(set (vectype VECREG:$rT), (or (vectype VECREG:$rA),
1333 (vnot (vectype VECREG:$rB))))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001334
Scott Michel97872d32008-02-23 18:41:37 +00001335class ORCRegInst<RegisterClass rclass>:
1336 ORCInst<(outs rclass:$rT), (ins rclass:$rA, rclass:$rB),
1337 [(set rclass:$rT, (or rclass:$rA, (not rclass:$rB)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001338
Scott Michel97872d32008-02-23 18:41:37 +00001339multiclass BitwiseOrComplement
1340{
1341 def v16i8: ORCVecInst<v16i8>;
1342 def v8i16: ORCVecInst<v8i16>;
1343 def v4i32: ORCVecInst<v4i32>;
1344 def v2i64: ORCVecInst<v2i64>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001345
Scott Michel97872d32008-02-23 18:41:37 +00001346 def r64: ORCRegInst<R64C>;
1347 def r32: ORCRegInst<R32C>;
1348 def r16: ORCRegInst<R16C>;
1349 def r8: ORCRegInst<R8C>;
1350}
1351
1352defm ORC : BitwiseOrComplement;
Scott Michel438be252007-12-17 22:32:34 +00001353
Scott Michel8b6b4202007-12-04 22:35:58 +00001354// OR byte immediate
Scott Michel97872d32008-02-23 18:41:37 +00001355class ORBIInst<dag OOL, dag IOL, list<dag> pattern>:
1356 RI10Form<0b01100000, OOL, IOL, "orbi\t$rT, $rA, $val",
1357 IntegerOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001358
Scott Michel97872d32008-02-23 18:41:37 +00001359class ORBIVecInst<ValueType vectype, PatLeaf immpred>:
1360 ORBIInst<(outs VECREG:$rT), (ins VECREG:$rA, u10imm:$val),
1361 [(set (v16i8 VECREG:$rT), (or (vectype VECREG:$rA),
1362 (vectype immpred:$val)))]>;
1363
1364multiclass BitwiseOrByteImm
1365{
1366 def v16i8: ORBIVecInst<v16i8, v16i8U8Imm>;
1367
1368 def r8: ORBIInst<(outs R8C:$rT), (ins R8C:$rA, u10imm_i8:$val),
1369 [(set R8C:$rT, (or R8C:$rA, immU8:$val))]>;
1370}
1371
1372defm ORBI : BitwiseOrByteImm;
Scott Michel438be252007-12-17 22:32:34 +00001373
Scott Michel6e2d68b2008-11-10 23:43:06 +00001374// Truncate i16 -> i8
1375def ORBItrunc : ORBIInst<(outs R8C:$rT), (ins R16C:$rA, u10imm:$val),
1376 [/* empty */]>;
1377
1378def : Pat<(trunc R16C:$rSrc),
1379 (ORBItrunc R16C:$rSrc, 0)>;
1380
Scott Michel8b6b4202007-12-04 22:35:58 +00001381// OR halfword immediate
Scott Michel97872d32008-02-23 18:41:37 +00001382class ORHIInst<dag OOL, dag IOL, list<dag> pattern>:
1383 RI10Form<0b10100000, OOL, IOL, "orhi\t$rT, $rA, $val",
1384 IntegerOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001385
Scott Michel97872d32008-02-23 18:41:37 +00001386class ORHIVecInst<ValueType vectype, PatLeaf immpred>:
1387 ORHIInst<(outs VECREG:$rT), (ins VECREG:$rA, u10imm:$val),
1388 [(set (vectype VECREG:$rT), (or (vectype VECREG:$rA),
1389 immpred:$val))]>;
Scott Michel438be252007-12-17 22:32:34 +00001390
Scott Michel97872d32008-02-23 18:41:37 +00001391multiclass BitwiseOrHalfwordImm
1392{
1393 def v8i16: ORHIVecInst<v8i16, v8i16Uns10Imm>;
1394
1395 def r16: ORHIInst<(outs R16C:$rT), (ins R16C:$rA, u10imm:$val),
1396 [(set R16C:$rT, (or R16C:$rA, i16ImmUns10:$val))]>;
1397
1398 // Specialized ORHI form used to promote 8-bit registers to 16-bit
1399 def i8i16: ORHIInst<(outs R16C:$rT), (ins R8C:$rA, s10imm:$val),
1400 [(set R16C:$rT, (or (anyext R8C:$rA),
1401 i16ImmSExt10:$val))]>;
1402}
1403
1404defm ORHI : BitwiseOrHalfwordImm;
1405
Scott Michel6e2d68b2008-11-10 23:43:06 +00001406// Truncate i32 -> i16
1407def ORHItrunc : ORHIInst<(outs R16C:$rT), (ins R32C:$rA, u10imm:$val),
1408 [/* empty */]>;
1409
1410def : Pat<(trunc R32C:$rSrc),
1411 (ORHItrunc R32C:$rSrc, 0)>;
1412
Scott Michel97872d32008-02-23 18:41:37 +00001413class ORIInst<dag OOL, dag IOL, list<dag> pattern>:
1414 RI10Form<0b00100000, OOL, IOL, "ori\t$rT, $rA, $val",
1415 IntegerOp, pattern>;
1416
1417class ORIVecInst<ValueType vectype, PatLeaf immpred>:
1418 ORIInst<(outs VECREG:$rT), (ins VECREG:$rA, u10imm:$val),
1419 [(set (vectype VECREG:$rT), (or (vectype VECREG:$rA),
1420 immpred:$val))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001421
1422// Bitwise "or" with immediate
Scott Michel97872d32008-02-23 18:41:37 +00001423multiclass BitwiseOrImm
1424{
1425 def v4i32: ORIVecInst<v4i32, v4i32Uns10Imm>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001426
Scott Michel97872d32008-02-23 18:41:37 +00001427 def r32: ORIInst<(outs R32C:$rT), (ins R32C:$rA, u10imm_i32:$val),
1428 [(set R32C:$rT, (or R32C:$rA, i32ImmUns10:$val))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001429
Scott Michel97872d32008-02-23 18:41:37 +00001430 // i16i32: hacked version of the ori instruction to extend 16-bit quantities
1431 // to 32-bit quantities. used exclusively to match "anyext" conversions (vide
1432 // infra "anyext 16->32" pattern.)
1433 def i16i32: ORIInst<(outs R32C:$rT), (ins R16C:$rA, s10imm_i32:$val),
1434 [(set R32C:$rT, (or (anyext R16C:$rA),
1435 i32ImmSExt10:$val))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001436
Scott Michel97872d32008-02-23 18:41:37 +00001437 // i8i32: Hacked version of the ORI instruction to extend 16-bit quantities
1438 // to 32-bit quantities. Used exclusively to match "anyext" conversions (vide
1439 // infra "anyext 16->32" pattern.)
1440 def i8i32: ORIInst<(outs R32C:$rT), (ins R8C:$rA, s10imm_i32:$val),
1441 [(set R32C:$rT, (or (anyext R8C:$rA),
1442 i32ImmSExt10:$val))]>;
1443}
Scott Michel8b6b4202007-12-04 22:35:58 +00001444
Scott Michel97872d32008-02-23 18:41:37 +00001445defm ORI : BitwiseOrImm;
Scott Michel438be252007-12-17 22:32:34 +00001446
Scott Michel6e2d68b2008-11-10 23:43:06 +00001447// Truncate i64 -> i32
1448def ORItrunc : ORIInst<(outs R32C:$rT), (ins R64C:$rA, u10imm_i32:$val),
1449 [/* empty */]>;
1450
1451def : Pat<(trunc R64C:$rSrc),
1452 (ORItrunc R64C:$rSrc, 0)>;
1453
Scott Michel8b6b4202007-12-04 22:35:58 +00001454// ORX: "or" across the vector: or's $rA's word slots leaving the result in
1455// $rT[0], slots 1-3 are zeroed.
1456//
Scott Michel438be252007-12-17 22:32:34 +00001457// FIXME: Needs to match an intrinsic pattern.
Scott Michel8b6b4202007-12-04 22:35:58 +00001458def ORXv4i32:
1459 RRForm<0b10010010000, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1460 "orx\t$rT, $rA, $rB", IntegerOp,
1461 []>;
1462
Scott Michel438be252007-12-17 22:32:34 +00001463// XOR:
Scott Michel8b6b4202007-12-04 22:35:58 +00001464
Scott Michel6baba072008-03-05 23:02:02 +00001465class XORInst<dag OOL, dag IOL, list<dag> pattern> :
1466 RRForm<0b10010010000, OOL, IOL, "xor\t$rT, $rA, $rB",
1467 IntegerOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001468
Scott Michel6baba072008-03-05 23:02:02 +00001469class XORVecInst<ValueType vectype>:
1470 XORInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1471 [(set (vectype VECREG:$rT), (xor (vectype VECREG:$rA),
1472 (vectype VECREG:$rB)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001473
Scott Michel6baba072008-03-05 23:02:02 +00001474class XORRegInst<RegisterClass rclass>:
1475 XORInst<(outs rclass:$rT), (ins rclass:$rA, rclass:$rB),
1476 [(set rclass:$rT, (xor rclass:$rA, rclass:$rB))]>;
1477
1478multiclass BitwiseExclusiveOr
1479{
1480 def v16i8: XORVecInst<v16i8>;
1481 def v8i16: XORVecInst<v8i16>;
1482 def v4i32: XORVecInst<v4i32>;
1483 def v2i64: XORVecInst<v2i64>;
1484
1485 def r128: XORRegInst<GPRC>;
1486 def r64: XORRegInst<R64C>;
1487 def r32: XORRegInst<R32C>;
1488 def r16: XORRegInst<R16C>;
1489 def r8: XORRegInst<R8C>;
1490
1491 // Special forms for floating point instructions.
1492 // fneg and fabs require bitwise logical ops to manipulate the sign bit.
1493
1494 def fneg32: XORInst<(outs R32FP:$rT), (ins R32FP:$rA, R32C:$rB),
1495 [/* no pattern */]>;
1496
1497 def fneg64: XORInst<(outs R64FP:$rT), (ins R64FP:$rA, VECREG:$rB),
1498 [/* no pattern */]>;
1499
1500 def fnegvec: XORInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1501 [/* no pattern, see fneg{32,64} */]>;
1502}
1503
1504defm XOR : BitwiseExclusiveOr;
Scott Michel8b6b4202007-12-04 22:35:58 +00001505
1506//==----------------------------------------------------------
Scott Michel438be252007-12-17 22:32:34 +00001507
Scott Michel97872d32008-02-23 18:41:37 +00001508class XORBIInst<dag OOL, dag IOL, list<dag> pattern>:
1509 RI10Form<0b01100000, OOL, IOL, "xorbi\t$rT, $rA, $val",
1510 IntegerOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001511
Scott Michel97872d32008-02-23 18:41:37 +00001512multiclass XorByteImm
1513{
1514 def v16i8:
1515 XORBIInst<(outs VECREG:$rT), (ins VECREG:$rA, u10imm:$val),
1516 [(set (v16i8 VECREG:$rT), (xor (v16i8 VECREG:$rA), v16i8U8Imm:$val))]>;
1517
1518 def r8:
1519 XORBIInst<(outs R8C:$rT), (ins R8C:$rA, u10imm_i8:$val),
1520 [(set R8C:$rT, (xor R8C:$rA, immU8:$val))]>;
1521}
1522
1523defm XORBI : XorByteImm;
Scott Michel438be252007-12-17 22:32:34 +00001524
Scott Michel8b6b4202007-12-04 22:35:58 +00001525def XORHIv8i16:
Scott Michel97872d32008-02-23 18:41:37 +00001526 RI10Form<0b10100000, (outs VECREG:$rT), (ins VECREG:$rA, u10imm:$val),
Scott Michel8b6b4202007-12-04 22:35:58 +00001527 "xorhi\t$rT, $rA, $val", IntegerOp,
1528 [(set (v8i16 VECREG:$rT), (xor (v8i16 VECREG:$rA),
1529 v8i16SExt10Imm:$val))]>;
1530
1531def XORHIr16:
1532 RI10Form<0b10100000, (outs R16C:$rT), (ins R16C:$rA, s10imm:$val),
1533 "xorhi\t$rT, $rA, $val", IntegerOp,
1534 [(set R16C:$rT, (xor R16C:$rA, i16ImmSExt10:$val))]>;
1535
1536def XORIv4i32:
Scott Michel53ab7792008-03-10 16:58:52 +00001537 RI10Form<0b00100000, (outs VECREG:$rT), (ins VECREG:$rA, s10imm_i32:$val),
Scott Michel8b6b4202007-12-04 22:35:58 +00001538 "xori\t$rT, $rA, $val", IntegerOp,
1539 [(set (v4i32 VECREG:$rT), (xor (v4i32 VECREG:$rA),
1540 v4i32SExt10Imm:$val))]>;
1541
1542def XORIr32:
1543 RI10Form<0b00100000, (outs R32C:$rT), (ins R32C:$rA, s10imm_i32:$val),
1544 "xori\t$rT, $rA, $val", IntegerOp,
1545 [(set R32C:$rT, (xor R32C:$rA, i32ImmSExt10:$val))]>;
1546
1547// NAND:
1548def NANDv16i8:
1549 RRForm<0b10010010000, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1550 "nand\t$rT, $rA, $rB", IntegerOp,
1551 [(set (v16i8 VECREG:$rT), (vnot (and (v16i8 VECREG:$rA),
1552 (v16i8 VECREG:$rB))))]>;
1553
1554def NANDv8i16:
1555 RRForm<0b10010010000, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1556 "nand\t$rT, $rA, $rB", IntegerOp,
1557 [(set (v8i16 VECREG:$rT), (vnot (and (v8i16 VECREG:$rA),
1558 (v8i16 VECREG:$rB))))]>;
1559
1560def NANDv4i32:
1561 RRForm<0b10010010000, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1562 "nand\t$rT, $rA, $rB", IntegerOp,
1563 [(set (v4i32 VECREG:$rT), (vnot (and (v4i32 VECREG:$rA),
1564 (v4i32 VECREG:$rB))))]>;
1565
1566def NANDr32:
1567 RRForm<0b10010010000, (outs R32C:$rT), (ins R32C:$rA, R32C:$rB),
1568 "nand\t$rT, $rA, $rB", IntegerOp,
1569 [(set R32C:$rT, (not (and R32C:$rA, R32C:$rB)))]>;
1570
1571def NANDr16:
1572 RRForm<0b10010010000, (outs R16C:$rT), (ins R16C:$rA, R16C:$rB),
1573 "nand\t$rT, $rA, $rB", IntegerOp,
1574 [(set R16C:$rT, (not (and R16C:$rA, R16C:$rB)))]>;
1575
Scott Michel438be252007-12-17 22:32:34 +00001576def NANDr8:
1577 RRForm<0b10010010000, (outs R8C:$rT), (ins R8C:$rA, R8C:$rB),
1578 "nand\t$rT, $rA, $rB", IntegerOp,
1579 [(set R8C:$rT, (not (and R8C:$rA, R8C:$rB)))]>;
1580
Scott Michel8b6b4202007-12-04 22:35:58 +00001581// NOR:
1582def NORv16i8:
1583 RRForm<0b10010010000, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1584 "nor\t$rT, $rA, $rB", IntegerOp,
1585 [(set (v16i8 VECREG:$rT), (vnot (or (v16i8 VECREG:$rA),
1586 (v16i8 VECREG:$rB))))]>;
1587
1588def NORv8i16:
1589 RRForm<0b10010010000, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1590 "nor\t$rT, $rA, $rB", IntegerOp,
1591 [(set (v8i16 VECREG:$rT), (vnot (or (v8i16 VECREG:$rA),
1592 (v8i16 VECREG:$rB))))]>;
1593
1594def NORv4i32:
1595 RRForm<0b10010010000, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1596 "nor\t$rT, $rA, $rB", IntegerOp,
1597 [(set (v4i32 VECREG:$rT), (vnot (or (v4i32 VECREG:$rA),
1598 (v4i32 VECREG:$rB))))]>;
1599
1600def NORr32:
1601 RRForm<0b10010010000, (outs R32C:$rT), (ins R32C:$rA, R32C:$rB),
1602 "nor\t$rT, $rA, $rB", IntegerOp,
1603 [(set R32C:$rT, (not (or R32C:$rA, R32C:$rB)))]>;
1604
1605def NORr16:
1606 RRForm<0b10010010000, (outs R16C:$rT), (ins R16C:$rA, R16C:$rB),
1607 "nor\t$rT, $rA, $rB", IntegerOp,
1608 [(set R16C:$rT, (not (or R16C:$rA, R16C:$rB)))]>;
1609
Scott Michel438be252007-12-17 22:32:34 +00001610def NORr8:
1611 RRForm<0b10010010000, (outs R8C:$rT), (ins R8C:$rA, R8C:$rB),
1612 "nor\t$rT, $rA, $rB", IntegerOp,
1613 [(set R8C:$rT, (not (or R8C:$rA, R8C:$rB)))]>;
1614
Scott Michel8b6b4202007-12-04 22:35:58 +00001615// Select bits:
Scott Michel6baba072008-03-05 23:02:02 +00001616class SELBInst<dag OOL, dag IOL, list<dag> pattern>:
1617 RRRForm<0b1000, OOL, IOL, "selb\t$rT, $rA, $rB, $rC",
1618 IntegerOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001619
Scott Michel6baba072008-03-05 23:02:02 +00001620class SELBVecInst<ValueType vectype>:
1621 SELBInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB, VECREG:$rC),
1622 [(set (vectype VECREG:$rT),
1623 (or (and (vectype VECREG:$rC), (vectype VECREG:$rB)),
1624 (and (vnot (vectype VECREG:$rC)),
1625 (vectype VECREG:$rA))))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001626
Scott Michel6baba072008-03-05 23:02:02 +00001627class SELBRegInst<RegisterClass rclass>:
1628 SELBInst<(outs rclass:$rT), (ins rclass:$rA, rclass:$rB, rclass:$rC),
1629 [(set rclass:$rT,
1630 (or (and rclass:$rA, rclass:$rC),
1631 (and rclass:$rB, (not rclass:$rC))))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001632
Scott Michel6baba072008-03-05 23:02:02 +00001633multiclass SelectBits
1634{
1635 def v16i8: SELBVecInst<v16i8>;
1636 def v8i16: SELBVecInst<v8i16>;
1637 def v4i32: SELBVecInst<v4i32>;
1638 def v2i64: SELBVecInst<v2i64>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001639
Scott Michel6baba072008-03-05 23:02:02 +00001640 def r128: SELBRegInst<GPRC>;
1641 def r64: SELBRegInst<R64C>;
1642 def r32: SELBRegInst<R32C>;
1643 def r16: SELBRegInst<R16C>;
1644 def r8: SELBRegInst<R8C>;
1645}
Scott Michel8b6b4202007-12-04 22:35:58 +00001646
Scott Michel6baba072008-03-05 23:02:02 +00001647defm SELB : SelectBits;
Scott Michel8b6b4202007-12-04 22:35:58 +00001648
Scott Michel56a125e2008-11-22 23:50:42 +00001649class SPUselbPatVec<ValueType vectype, SPUInstr inst>:
Scott Michel6baba072008-03-05 23:02:02 +00001650 Pat<(SPUselb (vectype VECREG:$rA), (vectype VECREG:$rB), (vectype VECREG:$rC)),
1651 (inst VECREG:$rA, VECREG:$rB, VECREG:$rC)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001652
Scott Michel56a125e2008-11-22 23:50:42 +00001653def : SPUselbPatVec<v16i8, SELBv16i8>;
1654def : SPUselbPatVec<v8i16, SELBv8i16>;
1655def : SPUselbPatVec<v4i32, SELBv4i32>;
1656def : SPUselbPatVec<v2i64, SELBv2i64>;
1657
1658class SPUselbPatReg<RegisterClass rclass, SPUInstr inst>:
1659 Pat<(SPUselb rclass:$rA, rclass:$rB, rclass:$rC),
1660 (inst rclass:$rA, rclass:$rB, rclass:$rC)>;
1661
1662def : SPUselbPatReg<R8C, SELBr8>;
1663def : SPUselbPatReg<R16C, SELBr16>;
1664def : SPUselbPatReg<R32C, SELBr32>;
1665def : SPUselbPatReg<R64C, SELBr64>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001666
Scott Michel6baba072008-03-05 23:02:02 +00001667class SelectConditional<RegisterClass rclass, SPUInstr inst>:
1668 Pat<(select rclass:$rCond, rclass:$rTrue, rclass:$rFalse),
Scott Michel53ab7792008-03-10 16:58:52 +00001669 (inst rclass:$rFalse, rclass:$rTrue, rclass:$rCond)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001670
Scott Michel6baba072008-03-05 23:02:02 +00001671def : SelectConditional<R32C, SELBr32>;
1672def : SelectConditional<R16C, SELBr16>;
1673def : SelectConditional<R8C, SELBr8>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001674
Scott Michel6baba072008-03-05 23:02:02 +00001675// EQV: Equivalence (1 for each same bit, otherwise 0)
1676//
1677// Note: There are a lot of ways to match this bit operator and these patterns
1678// attempt to be as exhaustive as possible.
Scott Michel8b6b4202007-12-04 22:35:58 +00001679
Scott Michel6baba072008-03-05 23:02:02 +00001680class EQVInst<dag OOL, dag IOL, list<dag> pattern>:
1681 RRForm<0b10010010000, OOL, IOL, "eqv\t$rT, $rA, $rB",
1682 IntegerOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001683
Scott Michel6baba072008-03-05 23:02:02 +00001684class EQVVecInst<ValueType vectype>:
1685 EQVInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1686 [(set (vectype VECREG:$rT),
1687 (or (and (vectype VECREG:$rA), (vectype VECREG:$rB)),
1688 (and (vnot (vectype VECREG:$rA)),
1689 (vnot (vectype VECREG:$rB)))))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001690
Scott Michel6baba072008-03-05 23:02:02 +00001691class EQVRegInst<RegisterClass rclass>:
1692 EQVInst<(outs rclass:$rT), (ins rclass:$rA, rclass:$rB),
1693 [(set rclass:$rT, (or (and rclass:$rA, rclass:$rB),
1694 (and (not rclass:$rA), (not rclass:$rB))))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001695
Scott Michel6baba072008-03-05 23:02:02 +00001696class EQVVecPattern1<ValueType vectype>:
1697 EQVInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1698 [(set (vectype VECREG:$rT),
1699 (xor (vectype VECREG:$rA), (vnot (vectype VECREG:$rB))))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001700
Scott Michel6baba072008-03-05 23:02:02 +00001701class EQVRegPattern1<RegisterClass rclass>:
1702 EQVInst<(outs rclass:$rT), (ins rclass:$rA, rclass:$rB),
1703 [(set rclass:$rT, (xor rclass:$rA, (not rclass:$rB)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001704
Scott Michel6baba072008-03-05 23:02:02 +00001705class EQVVecPattern2<ValueType vectype>:
1706 EQVInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1707 [(set (vectype VECREG:$rT),
1708 (or (and (vectype VECREG:$rA), (vectype VECREG:$rB)),
1709 (vnot (or (vectype VECREG:$rA), (vectype VECREG:$rB)))))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001710
Scott Michel6baba072008-03-05 23:02:02 +00001711class EQVRegPattern2<RegisterClass rclass>:
1712 EQVInst<(outs rclass:$rT), (ins rclass:$rA, rclass:$rB),
1713 [(set rclass:$rT,
1714 (or (and rclass:$rA, rclass:$rB),
1715 (not (or rclass:$rA, rclass:$rB))))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001716
Scott Michel6baba072008-03-05 23:02:02 +00001717class EQVVecPattern3<ValueType vectype>:
1718 EQVInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
1719 [(set (vectype VECREG:$rT),
1720 (not (xor (vectype VECREG:$rA), (vectype VECREG:$rB))))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001721
Scott Michel6baba072008-03-05 23:02:02 +00001722class EQVRegPattern3<RegisterClass rclass>:
1723 EQVInst<(outs rclass:$rT), (ins rclass:$rA, rclass:$rB),
1724 [(set rclass:$rT, (not (xor rclass:$rA, rclass:$rB)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001725
Scott Michel6baba072008-03-05 23:02:02 +00001726multiclass BitEquivalence
1727{
1728 def v16i8: EQVVecInst<v16i8>;
1729 def v8i16: EQVVecInst<v8i16>;
1730 def v4i32: EQVVecInst<v4i32>;
1731 def v2i64: EQVVecInst<v2i64>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001732
Scott Michel6baba072008-03-05 23:02:02 +00001733 def v16i8_1: EQVVecPattern1<v16i8>;
1734 def v8i16_1: EQVVecPattern1<v8i16>;
1735 def v4i32_1: EQVVecPattern1<v4i32>;
1736 def v2i64_1: EQVVecPattern1<v2i64>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001737
Scott Michel6baba072008-03-05 23:02:02 +00001738 def v16i8_2: EQVVecPattern2<v16i8>;
1739 def v8i16_2: EQVVecPattern2<v8i16>;
1740 def v4i32_2: EQVVecPattern2<v4i32>;
1741 def v2i64_2: EQVVecPattern2<v2i64>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001742
Scott Michel6baba072008-03-05 23:02:02 +00001743 def v16i8_3: EQVVecPattern3<v16i8>;
1744 def v8i16_3: EQVVecPattern3<v8i16>;
1745 def v4i32_3: EQVVecPattern3<v4i32>;
1746 def v2i64_3: EQVVecPattern3<v2i64>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001747
Scott Michel6baba072008-03-05 23:02:02 +00001748 def r128: EQVRegInst<GPRC>;
1749 def r64: EQVRegInst<R64C>;
1750 def r32: EQVRegInst<R32C>;
1751 def r16: EQVRegInst<R16C>;
1752 def r8: EQVRegInst<R8C>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001753
Scott Michel6baba072008-03-05 23:02:02 +00001754 def r128_1: EQVRegPattern1<GPRC>;
1755 def r64_1: EQVRegPattern1<R64C>;
1756 def r32_1: EQVRegPattern1<R32C>;
1757 def r16_1: EQVRegPattern1<R16C>;
1758 def r8_1: EQVRegPattern1<R8C>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001759
Scott Michel6baba072008-03-05 23:02:02 +00001760 def r128_2: EQVRegPattern2<GPRC>;
1761 def r64_2: EQVRegPattern2<R64C>;
1762 def r32_2: EQVRegPattern2<R32C>;
1763 def r16_2: EQVRegPattern2<R16C>;
1764 def r8_2: EQVRegPattern2<R8C>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001765
Scott Michel6baba072008-03-05 23:02:02 +00001766 def r128_3: EQVRegPattern3<GPRC>;
1767 def r64_3: EQVRegPattern3<R64C>;
1768 def r32_3: EQVRegPattern3<R32C>;
1769 def r16_3: EQVRegPattern3<R16C>;
1770 def r8_3: EQVRegPattern3<R8C>;
1771}
Scott Michel438be252007-12-17 22:32:34 +00001772
Scott Michel6baba072008-03-05 23:02:02 +00001773defm EQV: BitEquivalence;
Scott Michel8b6b4202007-12-04 22:35:58 +00001774
1775//===----------------------------------------------------------------------===//
1776// Vector shuffle...
1777//===----------------------------------------------------------------------===//
Scott Michel8b6b4202007-12-04 22:35:58 +00001778// SPUshuffle is generated in LowerVECTOR_SHUFFLE and gets replaced with SHUFB.
1779// See the SPUshuffle SDNode operand above, which sets up the DAG pattern
1780// matcher to emit something when the LowerVECTOR_SHUFFLE generates a node with
1781// the SPUISD::SHUFB opcode.
Scott Michel97872d32008-02-23 18:41:37 +00001782//===----------------------------------------------------------------------===//
Scott Michel8b6b4202007-12-04 22:35:58 +00001783
Scott Michel97872d32008-02-23 18:41:37 +00001784class SHUFBInst<dag OOL, dag IOL, list<dag> pattern>:
1785 RRRForm<0b1000, OOL, IOL, "shufb\t$rT, $rA, $rB, $rC",
1786 IntegerOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001787
Scott Michel0718cd82008-12-01 17:56:02 +00001788class SHUFBVecInst<ValueType resultvec, ValueType maskvec>:
Scott Michel97872d32008-02-23 18:41:37 +00001789 SHUFBInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB, VECREG:$rC),
Scott Michel0718cd82008-12-01 17:56:02 +00001790 [(set (resultvec VECREG:$rT),
1791 (SPUshuffle (resultvec VECREG:$rA),
1792 (resultvec VECREG:$rB),
1793 (maskvec VECREG:$rC)))]>;
Scott Michel754d8662007-12-20 00:44:13 +00001794
Scott Michel97872d32008-02-23 18:41:37 +00001795multiclass ShuffleBytes
1796{
Scott Michel0718cd82008-12-01 17:56:02 +00001797 def v16i8 : SHUFBVecInst<v16i8, v16i8>;
1798 def v16i8_m32 : SHUFBVecInst<v16i8, v4i32>;
1799 def v8i16 : SHUFBVecInst<v8i16, v16i8>;
1800 def v8i16_m32 : SHUFBVecInst<v8i16, v4i32>;
1801 def v4i32 : SHUFBVecInst<v4i32, v16i8>;
1802 def v4i32_m32 : SHUFBVecInst<v4i32, v4i32>;
1803 def v2i64 : SHUFBVecInst<v2i64, v16i8>;
1804 def v2i64_m32 : SHUFBVecInst<v2i64, v4i32>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001805
Scott Michel0718cd82008-12-01 17:56:02 +00001806 def v4f32 : SHUFBVecInst<v4f32, v16i8>;
1807 def v4f32_m32 : SHUFBVecInst<v4f32, v4i32>;
1808
1809 def v2f64 : SHUFBVecInst<v2f64, v16i8>;
1810 def v2f64_m32 : SHUFBVecInst<v2f64, v4i32>;
Scott Michel97872d32008-02-23 18:41:37 +00001811}
1812
1813defm SHUFB : ShuffleBytes;
1814
Scott Michel8b6b4202007-12-04 22:35:58 +00001815//===----------------------------------------------------------------------===//
1816// Shift and rotate group:
1817//===----------------------------------------------------------------------===//
1818
Scott Michel97872d32008-02-23 18:41:37 +00001819class SHLHInst<dag OOL, dag IOL, list<dag> pattern>:
1820 RRForm<0b11111010000, OOL, IOL, "shlh\t$rT, $rA, $rB",
1821 RotateShift, pattern>;
1822
1823class SHLHVecInst<ValueType vectype>:
1824 SHLHInst<(outs VECREG:$rT), (ins VECREG:$rA, R16C:$rB),
1825 [(set (vectype VECREG:$rT),
1826 (SPUvec_shl (vectype VECREG:$rA), R16C:$rB))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001827
1828// $rB gets promoted to 32-bit register type when confronted with
1829// this llvm assembly code:
1830//
1831// define i16 @shlh_i16_1(i16 %arg1, i16 %arg2) {
1832// %A = shl i16 %arg1, %arg2
1833// ret i16 %A
1834// }
Scott Michel8b6b4202007-12-04 22:35:58 +00001835
Scott Michel97872d32008-02-23 18:41:37 +00001836multiclass ShiftLeftHalfword
1837{
1838 def v8i16: SHLHVecInst<v8i16>;
1839 def r16: SHLHInst<(outs R16C:$rT), (ins R16C:$rA, R16C:$rB),
1840 [(set R16C:$rT, (shl R16C:$rA, R16C:$rB))]>;
1841 def r16_r32: SHLHInst<(outs R16C:$rT), (ins R16C:$rA, R32C:$rB),
1842 [(set R16C:$rT, (shl R16C:$rA, R32C:$rB))]>;
1843}
Scott Michel8b6b4202007-12-04 22:35:58 +00001844
Scott Michel97872d32008-02-23 18:41:37 +00001845defm SHLH : ShiftLeftHalfword;
Scott Michel8b6b4202007-12-04 22:35:58 +00001846
Scott Michel97872d32008-02-23 18:41:37 +00001847//===----------------------------------------------------------------------===//
Scott Michel438be252007-12-17 22:32:34 +00001848
Scott Michel97872d32008-02-23 18:41:37 +00001849class SHLHIInst<dag OOL, dag IOL, list<dag> pattern>:
1850 RI7Form<0b11111010000, OOL, IOL, "shlhi\t$rT, $rA, $val",
1851 RotateShift, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001852
Scott Michel97872d32008-02-23 18:41:37 +00001853class SHLHIVecInst<ValueType vectype>:
1854 SHLHIInst<(outs VECREG:$rT), (ins VECREG:$rA, u7imm:$val),
1855 [(set (vectype VECREG:$rT),
1856 (SPUvec_shl (vectype VECREG:$rA), (i16 uimm7:$val)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001857
Scott Michel97872d32008-02-23 18:41:37 +00001858multiclass ShiftLeftHalfwordImm
1859{
1860 def v8i16: SHLHIVecInst<v8i16>;
1861 def r16: SHLHIInst<(outs R16C:$rT), (ins R16C:$rA, u7imm:$val),
1862 [(set R16C:$rT, (shl R16C:$rA, (i16 uimm7:$val)))]>;
1863}
1864
1865defm SHLHI : ShiftLeftHalfwordImm;
1866
1867def : Pat<(SPUvec_shl (v8i16 VECREG:$rA), (i32 uimm7:$val)),
1868 (SHLHIv8i16 VECREG:$rA, uimm7:$val)>;
1869
1870def : Pat<(shl R16C:$rA, (i32 uimm7:$val)),
Scott Michel438be252007-12-17 22:32:34 +00001871 (SHLHIr16 R16C:$rA, uimm7:$val)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001872
Scott Michel97872d32008-02-23 18:41:37 +00001873//===----------------------------------------------------------------------===//
Scott Michel8b6b4202007-12-04 22:35:58 +00001874
Scott Michel97872d32008-02-23 18:41:37 +00001875class SHLInst<dag OOL, dag IOL, list<dag> pattern>:
1876 RRForm<0b11111010000, OOL, IOL, "shl\t$rT, $rA, $rB",
1877 RotateShift, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001878
Scott Michel97872d32008-02-23 18:41:37 +00001879multiclass ShiftLeftWord
1880{
1881 def v4i32:
1882 SHLInst<(outs VECREG:$rT), (ins VECREG:$rA, R16C:$rB),
1883 [(set (v4i32 VECREG:$rT),
1884 (SPUvec_shl (v4i32 VECREG:$rA), R16C:$rB))]>;
1885 def r32:
1886 SHLInst<(outs R32C:$rT), (ins R32C:$rA, R32C:$rB),
1887 [(set R32C:$rT, (shl R32C:$rA, R32C:$rB))]>;
1888}
Scott Michel8b6b4202007-12-04 22:35:58 +00001889
Scott Michel97872d32008-02-23 18:41:37 +00001890defm SHL: ShiftLeftWord;
Scott Michel438be252007-12-17 22:32:34 +00001891
Scott Michel97872d32008-02-23 18:41:37 +00001892//===----------------------------------------------------------------------===//
Scott Michel8b6b4202007-12-04 22:35:58 +00001893
Scott Michel97872d32008-02-23 18:41:37 +00001894class SHLIInst<dag OOL, dag IOL, list<dag> pattern>:
1895 RI7Form<0b11111010000, OOL, IOL, "shli\t$rT, $rA, $val",
1896 RotateShift, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001897
Scott Michel97872d32008-02-23 18:41:37 +00001898multiclass ShiftLeftWordImm
1899{
1900 def v4i32:
1901 SHLIInst<(outs VECREG:$rT), (ins VECREG:$rA, u7imm_i32:$val),
1902 [(set (v4i32 VECREG:$rT),
1903 (SPUvec_shl (v4i32 VECREG:$rA), (i32 uimm7:$val)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001904
Scott Michel97872d32008-02-23 18:41:37 +00001905 def r32:
1906 SHLIInst<(outs R32C:$rT), (ins R32C:$rA, u7imm_i32:$val),
1907 [(set R32C:$rT, (shl R32C:$rA, (i32 uimm7:$val)))]>;
1908}
Scott Michel8b6b4202007-12-04 22:35:58 +00001909
Scott Michel97872d32008-02-23 18:41:37 +00001910defm SHLI : ShiftLeftWordImm;
Scott Michel438be252007-12-17 22:32:34 +00001911
Scott Michel97872d32008-02-23 18:41:37 +00001912//===----------------------------------------------------------------------===//
Scott Michel8b6b4202007-12-04 22:35:58 +00001913// SHLQBI vec form: Note that this will shift the entire vector (the 128-bit
1914// register) to the left. Vector form is here to ensure type correctness.
Scott Michel97872d32008-02-23 18:41:37 +00001915//
1916// The shift count is in the lowest 3 bits (29-31) of $rB, so only a bit shift
1917// of 7 bits is actually possible.
1918//
1919// Note also that SHLQBI/SHLQBII are used in conjunction with SHLQBY/SHLQBYI
1920// to shift i64 and i128. SHLQBI is the residual left over after shifting by
1921// bytes with SHLQBY.
Scott Michel8b6b4202007-12-04 22:35:58 +00001922
Scott Michel97872d32008-02-23 18:41:37 +00001923class SHLQBIInst<dag OOL, dag IOL, list<dag> pattern>:
1924 RRForm<0b11011011100, OOL, IOL, "shlqbi\t$rT, $rA, $rB",
1925 RotateShift, pattern>;
1926
1927class SHLQBIVecInst<ValueType vectype>:
1928 SHLQBIInst<(outs VECREG:$rT), (ins VECREG:$rA, R32C:$rB),
1929 [(set (vectype VECREG:$rT),
1930 (SPUshlquad_l_bits (vectype VECREG:$rA), R32C:$rB))]>;
1931
1932multiclass ShiftLeftQuadByBits
1933{
1934 def v16i8: SHLQBIVecInst<v16i8>;
1935 def v8i16: SHLQBIVecInst<v8i16>;
1936 def v4i32: SHLQBIVecInst<v4i32>;
Scott Michel56a125e2008-11-22 23:50:42 +00001937 def v4f32: SHLQBIVecInst<v4f32>;
Scott Michel97872d32008-02-23 18:41:37 +00001938 def v2i64: SHLQBIVecInst<v2i64>;
Scott Michel56a125e2008-11-22 23:50:42 +00001939 def v2f64: SHLQBIVecInst<v2f64>;
Scott Michel97872d32008-02-23 18:41:37 +00001940}
1941
1942defm SHLQBI : ShiftLeftQuadByBits;
1943
1944// See note above on SHLQBI. In this case, the predicate actually does then
1945// enforcement, whereas with SHLQBI, we have to "take it on faith."
1946class SHLQBIIInst<dag OOL, dag IOL, list<dag> pattern>:
1947 RI7Form<0b11011111100, OOL, IOL, "shlqbii\t$rT, $rA, $val",
1948 RotateShift, pattern>;
1949
1950class SHLQBIIVecInst<ValueType vectype>:
1951 SHLQBIIInst<(outs VECREG:$rT), (ins VECREG:$rA, u7imm_i32:$val),
1952 [(set (vectype VECREG:$rT),
1953 (SPUshlquad_l_bits (vectype VECREG:$rA), (i32 bitshift:$val)))]>;
1954
1955multiclass ShiftLeftQuadByBitsImm
1956{
1957 def v16i8 : SHLQBIIVecInst<v16i8>;
1958 def v8i16 : SHLQBIIVecInst<v8i16>;
1959 def v4i32 : SHLQBIIVecInst<v4i32>;
Scott Michel56a125e2008-11-22 23:50:42 +00001960 def v4f32 : SHLQBIIVecInst<v4f32>;
Scott Michel97872d32008-02-23 18:41:37 +00001961 def v2i64 : SHLQBIIVecInst<v2i64>;
Scott Michel56a125e2008-11-22 23:50:42 +00001962 def v2f64 : SHLQBIIVecInst<v2f64>;
Scott Michel97872d32008-02-23 18:41:37 +00001963}
1964
1965defm SHLQBII : ShiftLeftQuadByBitsImm;
Scott Michel8b6b4202007-12-04 22:35:58 +00001966
1967// SHLQBY, SHLQBYI vector forms: Shift the entire vector to the left by bytes,
Scott Michel97872d32008-02-23 18:41:37 +00001968// not by bits. See notes above on SHLQBI.
Scott Michel8b6b4202007-12-04 22:35:58 +00001969
Scott Michel97872d32008-02-23 18:41:37 +00001970class SHLQBYInst<dag OOL, dag IOL, list<dag> pattern>:
Scott Michelfa888632008-11-25 00:23:16 +00001971 RI7Form<0b11111011100, OOL, IOL, "shlqby\t$rT, $rA, $rB",
Scott Michel97872d32008-02-23 18:41:37 +00001972 RotateShift, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001973
Scott Michel97872d32008-02-23 18:41:37 +00001974class SHLQBYVecInst<ValueType vectype>:
1975 SHLQBYInst<(outs VECREG:$rT), (ins VECREG:$rA, R32C:$rB),
1976 [(set (vectype VECREG:$rT),
1977 (SPUshlquad_l_bytes (vectype VECREG:$rA), R32C:$rB))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00001978
Scott Michel97872d32008-02-23 18:41:37 +00001979multiclass ShiftLeftQuadBytes
1980{
1981 def v16i8: SHLQBYVecInst<v16i8>;
1982 def v8i16: SHLQBYVecInst<v8i16>;
1983 def v4i32: SHLQBYVecInst<v4i32>;
Scott Michel56a125e2008-11-22 23:50:42 +00001984 def v4f32: SHLQBYVecInst<v4f32>;
Scott Michel97872d32008-02-23 18:41:37 +00001985 def v2i64: SHLQBYVecInst<v2i64>;
Scott Michel56a125e2008-11-22 23:50:42 +00001986 def v2f64: SHLQBYVecInst<v2f64>;
Scott Michel97872d32008-02-23 18:41:37 +00001987 def r128: SHLQBYInst<(outs GPRC:$rT), (ins GPRC:$rA, R32C:$rB),
1988 [(set GPRC:$rT, (SPUshlquad_l_bytes GPRC:$rA, R32C:$rB))]>;
1989}
Scott Michel8b6b4202007-12-04 22:35:58 +00001990
Scott Michel97872d32008-02-23 18:41:37 +00001991defm SHLQBY: ShiftLeftQuadBytes;
Scott Michel8b6b4202007-12-04 22:35:58 +00001992
Scott Michel97872d32008-02-23 18:41:37 +00001993class SHLQBYIInst<dag OOL, dag IOL, list<dag> pattern>:
1994 RI7Form<0b11111111100, OOL, IOL, "shlqbyi\t$rT, $rA, $val",
1995 RotateShift, pattern>;
Scott Michel438be252007-12-17 22:32:34 +00001996
Scott Michel97872d32008-02-23 18:41:37 +00001997class SHLQBYIVecInst<ValueType vectype>:
1998 SHLQBYIInst<(outs VECREG:$rT), (ins VECREG:$rA, u7imm_i32:$val),
1999 [(set (vectype VECREG:$rT),
2000 (SPUshlquad_l_bytes (vectype VECREG:$rA), (i32 uimm7:$val)))]>;
Scott Michel438be252007-12-17 22:32:34 +00002001
Scott Michel97872d32008-02-23 18:41:37 +00002002multiclass ShiftLeftQuadBytesImm
2003{
2004 def v16i8: SHLQBYIVecInst<v16i8>;
2005 def v8i16: SHLQBYIVecInst<v8i16>;
2006 def v4i32: SHLQBYIVecInst<v4i32>;
Scott Michel56a125e2008-11-22 23:50:42 +00002007 def v4f32: SHLQBYIVecInst<v4f32>;
Scott Michel97872d32008-02-23 18:41:37 +00002008 def v2i64: SHLQBYIVecInst<v2i64>;
Scott Michel56a125e2008-11-22 23:50:42 +00002009 def v2f64: SHLQBYIVecInst<v2f64>;
Scott Michel97872d32008-02-23 18:41:37 +00002010 def r128: SHLQBYIInst<(outs GPRC:$rT), (ins GPRC:$rA, u7imm_i32:$val),
2011 [(set GPRC:$rT,
2012 (SPUshlquad_l_bytes GPRC:$rA, (i32 uimm7:$val)))]>;
2013}
Scott Michel438be252007-12-17 22:32:34 +00002014
Scott Michel97872d32008-02-23 18:41:37 +00002015defm SHLQBYI : ShiftLeftQuadBytesImm;
Scott Michel438be252007-12-17 22:32:34 +00002016
Scott Michel97872d32008-02-23 18:41:37 +00002017// Special form for truncating i64 to i32:
2018def SHLQBYItrunc64: SHLQBYIInst<(outs R32C:$rT), (ins R64C:$rA, u7imm_i32:$val),
2019 [/* no pattern, see below */]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002020
Scott Michel97872d32008-02-23 18:41:37 +00002021def : Pat<(trunc R64C:$rSrc),
2022 (SHLQBYItrunc64 R64C:$rSrc, 4)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002023
Scott Michel97872d32008-02-23 18:41:37 +00002024//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
2025// Rotate halfword:
2026//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
2027class ROTHInst<dag OOL, dag IOL, list<dag> pattern>:
2028 RRForm<0b00111010000, OOL, IOL, "roth\t$rT, $rA, $rB",
2029 RotateShift, pattern>;
2030
2031class ROTHVecInst<ValueType vectype>:
2032 ROTHInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
2033 [(set (vectype VECREG:$rT),
2034 (SPUvec_rotl VECREG:$rA, VECREG:$rB))]>;
2035
2036class ROTHRegInst<RegisterClass rclass>:
2037 ROTHInst<(outs rclass:$rT), (ins rclass:$rA, rclass:$rB),
2038 [(set rclass:$rT, (rotl rclass:$rA, rclass:$rB))]>;
2039
2040multiclass RotateLeftHalfword
2041{
2042 def v8i16: ROTHVecInst<v8i16>;
2043 def r16: ROTHRegInst<R16C>;
2044}
2045
2046defm ROTH: RotateLeftHalfword;
2047
2048def ROTHr16_r32: ROTHInst<(outs R16C:$rT), (ins R16C:$rA, R32C:$rB),
2049 [(set R16C:$rT, (rotl R16C:$rA, R32C:$rB))]>;
2050
2051//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
2052// Rotate halfword, immediate:
2053//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
2054class ROTHIInst<dag OOL, dag IOL, list<dag> pattern>:
2055 RI7Form<0b00111110000, OOL, IOL, "rothi\t$rT, $rA, $val",
2056 RotateShift, pattern>;
2057
2058class ROTHIVecInst<ValueType vectype>:
2059 ROTHIInst<(outs VECREG:$rT), (ins VECREG:$rA, u7imm:$val),
2060 [(set (vectype VECREG:$rT),
2061 (SPUvec_rotl VECREG:$rA, (i16 uimm7:$val)))]>;
2062
2063multiclass RotateLeftHalfwordImm
2064{
2065 def v8i16: ROTHIVecInst<v8i16>;
2066 def r16: ROTHIInst<(outs R16C:$rT), (ins R16C:$rA, u7imm:$val),
2067 [(set R16C:$rT, (rotl R16C:$rA, (i16 uimm7:$val)))]>;
2068 def r16_r32: ROTHIInst<(outs R16C:$rT), (ins R16C:$rA, u7imm_i32:$val),
2069 [(set R16C:$rT, (rotl R16C:$rA, (i32 uimm7:$val)))]>;
2070}
2071
2072defm ROTHI: RotateLeftHalfwordImm;
2073
2074def : Pat<(SPUvec_rotl VECREG:$rA, (i32 uimm7:$val)),
Scott Michel8b6b4202007-12-04 22:35:58 +00002075 (ROTHIv8i16 VECREG:$rA, imm:$val)>;
2076
Scott Michel97872d32008-02-23 18:41:37 +00002077//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
2078// Rotate word:
2079//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
Scott Michel8b6b4202007-12-04 22:35:58 +00002080
Scott Michel97872d32008-02-23 18:41:37 +00002081class ROTInst<dag OOL, dag IOL, list<dag> pattern>:
2082 RRForm<0b00011010000, OOL, IOL, "rot\t$rT, $rA, $rB",
2083 RotateShift, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002084
Scott Michel97872d32008-02-23 18:41:37 +00002085class ROTVecInst<ValueType vectype>:
2086 ROTInst<(outs VECREG:$rT), (ins VECREG:$rA, R32C:$rB),
2087 [(set (vectype VECREG:$rT),
2088 (SPUvec_rotl (vectype VECREG:$rA), R32C:$rB))]>;
Scott Michel438be252007-12-17 22:32:34 +00002089
Scott Michel97872d32008-02-23 18:41:37 +00002090class ROTRegInst<RegisterClass rclass>:
2091 ROTInst<(outs rclass:$rT), (ins rclass:$rA, R32C:$rB),
2092 [(set rclass:$rT,
2093 (rotl rclass:$rA, R32C:$rB))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002094
Scott Michel97872d32008-02-23 18:41:37 +00002095multiclass RotateLeftWord
2096{
2097 def v4i32: ROTVecInst<v4i32>;
2098 def r32: ROTRegInst<R32C>;
2099}
2100
2101defm ROT: RotateLeftWord;
Scott Michel8b6b4202007-12-04 22:35:58 +00002102
Scott Michel438be252007-12-17 22:32:34 +00002103// The rotate amount is in the same bits whether we've got an 8-bit, 16-bit or
2104// 32-bit register
2105def ROTr32_r16_anyext:
Scott Michel97872d32008-02-23 18:41:37 +00002106 ROTInst<(outs R32C:$rT), (ins R32C:$rA, R16C:$rB),
2107 [(set R32C:$rT, (rotl R32C:$rA, (i32 (anyext R16C:$rB))))]>;
Scott Michel438be252007-12-17 22:32:34 +00002108
2109def : Pat<(rotl R32C:$rA, (i32 (zext R16C:$rB))),
2110 (ROTr32_r16_anyext R32C:$rA, R16C:$rB)>;
2111
2112def : Pat<(rotl R32C:$rA, (i32 (sext R16C:$rB))),
2113 (ROTr32_r16_anyext R32C:$rA, R16C:$rB)>;
2114
2115def ROTr32_r8_anyext:
Scott Michel97872d32008-02-23 18:41:37 +00002116 ROTInst<(outs R32C:$rT), (ins R32C:$rA, R8C:$rB),
2117 [(set R32C:$rT, (rotl R32C:$rA, (i32 (anyext R8C:$rB))))]>;
Scott Michel438be252007-12-17 22:32:34 +00002118
2119def : Pat<(rotl R32C:$rA, (i32 (zext R8C:$rB))),
2120 (ROTr32_r8_anyext R32C:$rA, R8C:$rB)>;
2121
2122def : Pat<(rotl R32C:$rA, (i32 (sext R8C:$rB))),
2123 (ROTr32_r8_anyext R32C:$rA, R8C:$rB)>;
2124
Scott Michel97872d32008-02-23 18:41:37 +00002125//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
2126// Rotate word, immediate
2127//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
Scott Michel8b6b4202007-12-04 22:35:58 +00002128
Scott Michel97872d32008-02-23 18:41:37 +00002129class ROTIInst<dag OOL, dag IOL, list<dag> pattern>:
2130 RI7Form<0b00011110000, OOL, IOL, "roti\t$rT, $rA, $val",
2131 RotateShift, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002132
Scott Michel97872d32008-02-23 18:41:37 +00002133class ROTIVecInst<ValueType vectype, Operand optype, ValueType inttype, PatLeaf pred>:
2134 ROTIInst<(outs VECREG:$rT), (ins VECREG:$rA, optype:$val),
2135 [(set (vectype VECREG:$rT),
2136 (SPUvec_rotl (vectype VECREG:$rA), (inttype pred:$val)))]>;
Scott Michel438be252007-12-17 22:32:34 +00002137
Scott Michel97872d32008-02-23 18:41:37 +00002138class ROTIRegInst<RegisterClass rclass, Operand optype, ValueType inttype, PatLeaf pred>:
2139 ROTIInst<(outs rclass:$rT), (ins rclass:$rA, optype:$val),
2140 [(set rclass:$rT, (rotl rclass:$rA, (inttype pred:$val)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002141
Scott Michel97872d32008-02-23 18:41:37 +00002142multiclass RotateLeftWordImm
2143{
2144 def v4i32: ROTIVecInst<v4i32, u7imm_i32, i32, uimm7>;
2145 def v4i32_i16: ROTIVecInst<v4i32, u7imm, i16, uimm7>;
2146 def v4i32_i8: ROTIVecInst<v4i32, u7imm_i8, i8, uimm7>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002147
Scott Michel97872d32008-02-23 18:41:37 +00002148 def r32: ROTIRegInst<R32C, u7imm_i32, i32, uimm7>;
2149 def r32_i16: ROTIRegInst<R32C, u7imm, i16, uimm7>;
2150 def r32_i8: ROTIRegInst<R32C, u7imm_i8, i8, uimm7>;
2151}
Scott Michel438be252007-12-17 22:32:34 +00002152
Scott Michel97872d32008-02-23 18:41:37 +00002153defm ROTI : RotateLeftWordImm;
2154
2155//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
2156// Rotate quad by byte (count)
2157//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
2158
2159class ROTQBYInst<dag OOL, dag IOL, list<dag> pattern>:
2160 RRForm<0b00111011100, OOL, IOL, "rotqby\t$rT, $rA, $rB",
2161 RotateShift, pattern>;
2162
2163class ROTQBYVecInst<ValueType vectype>:
2164 ROTQBYInst<(outs VECREG:$rT), (ins VECREG:$rA, R32C:$rB),
2165 [(set (vectype VECREG:$rT),
2166 (SPUrotbytes_left (vectype VECREG:$rA), R32C:$rB))]>;
2167
2168multiclass RotateQuadLeftByBytes
2169{
2170 def v16i8: ROTQBYVecInst<v16i8>;
2171 def v8i16: ROTQBYVecInst<v8i16>;
2172 def v4i32: ROTQBYVecInst<v4i32>;
2173 def v2i64: ROTQBYVecInst<v2i64>;
2174}
2175
2176defm ROTQBY: RotateQuadLeftByBytes;
Scott Michel8b6b4202007-12-04 22:35:58 +00002177
Scott Micheldbac4cf2008-01-11 02:53:15 +00002178def : Pat<(SPUrotbytes_left_chained (v16i8 VECREG:$rA), R32C:$rB),
Scott Michel97872d32008-02-23 18:41:37 +00002179 (ROTQBYv16i8 VECREG:$rA, R32C:$rB)>;
2180def : Pat<(SPUrotbytes_left_chained (v8i16 VECREG:$rA), R32C:$rB),
2181 (ROTQBYv8i16 VECREG:$rA, R32C:$rB)>;
2182def : Pat<(SPUrotbytes_left_chained (v4i32 VECREG:$rA), R32C:$rB),
2183 (ROTQBYv4i32 VECREG:$rA, R32C:$rB)>;
2184def : Pat<(SPUrotbytes_left_chained (v2i64 VECREG:$rA), R32C:$rB),
2185 (ROTQBYv2i64 VECREG:$rA, R32C:$rB)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002186
Scott Michel97872d32008-02-23 18:41:37 +00002187//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
2188// Rotate quad by byte (count), immediate
2189//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
2190
2191class ROTQBYIInst<dag OOL, dag IOL, list<dag> pattern>:
2192 RI7Form<0b00111111100, OOL, IOL, "rotqbyi\t$rT, $rA, $val",
2193 RotateShift, pattern>;
2194
2195class ROTQBYIVecInst<ValueType vectype>:
2196 ROTQBYIInst<(outs VECREG:$rT), (ins VECREG:$rA, u7imm:$val),
2197 [(set (vectype VECREG:$rT),
2198 (SPUrotbytes_left (vectype VECREG:$rA), (i16 uimm7:$val)))]>;
2199
2200multiclass RotateQuadByBytesImm
2201{
2202 def v16i8: ROTQBYIVecInst<v16i8>;
2203 def v8i16: ROTQBYIVecInst<v8i16>;
2204 def v4i32: ROTQBYIVecInst<v4i32>;
2205 def v2i64: ROTQBYIVecInst<v2i64>;
2206}
2207
2208defm ROTQBYI: RotateQuadByBytesImm;
Scott Michel8b6b4202007-12-04 22:35:58 +00002209
2210def : Pat<(SPUrotbytes_left_chained (v16i8 VECREG:$rA), (i16 uimm7:$val)),
Scott Michel97872d32008-02-23 18:41:37 +00002211 (ROTQBYIv16i8 VECREG:$rA, uimm7:$val)>;
2212def : Pat<(SPUrotbytes_left_chained (v8i16 VECREG:$rA), (i16 uimm7:$val)),
2213 (ROTQBYIv8i16 VECREG:$rA, uimm7:$val)>;
2214def : Pat<(SPUrotbytes_left_chained (v4i32 VECREG:$rA), (i16 uimm7:$val)),
2215 (ROTQBYIv4i32 VECREG:$rA, uimm7:$val)>;
2216def : Pat<(SPUrotbytes_left_chained (v2i64 VECREG:$rA), (i16 uimm7:$val)),
2217 (ROTQBYIv2i64 VECREG:$rA, uimm7:$val)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002218
2219// See ROTQBY note above.
Scott Michel67224b22008-06-02 22:18:03 +00002220class ROTQBYBIInst<dag OOL, dag IOL, list<dag> pattern>:
2221 RI7Form<0b00110011100, OOL, IOL,
2222 "rotqbybi\t$rT, $rA, $shift",
2223 RotateShift, pattern>;
2224
2225class ROTQBYBIVecInst<ValueType vectype, RegisterClass rclass>:
2226 ROTQBYBIInst<(outs VECREG:$rT), (ins VECREG:$rA, rclass:$shift),
2227 [(set (vectype VECREG:$rT),
2228 (SPUrotbytes_left_bits (vectype VECREG:$rA), rclass:$shift))]>;
2229
2230multiclass RotateQuadByBytesByBitshift {
2231 def v16i8_r32: ROTQBYBIVecInst<v16i8, R32C>;
2232 def v8i16_r32: ROTQBYBIVecInst<v8i16, R32C>;
2233 def v4i32_r32: ROTQBYBIVecInst<v4i32, R32C>;
2234 def v2i64_r32: ROTQBYBIVecInst<v2i64, R32C>;
2235}
2236
2237defm ROTQBYBI : RotateQuadByBytesByBitshift;
Scott Michel8b6b4202007-12-04 22:35:58 +00002238
Scott Michel97872d32008-02-23 18:41:37 +00002239//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
Scott Michel8b6b4202007-12-04 22:35:58 +00002240// See ROTQBY note above.
2241//
2242// Assume that the user of this instruction knows to shift the rotate count
2243// into bit 29
Scott Michel97872d32008-02-23 18:41:37 +00002244//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
Scott Michel8b6b4202007-12-04 22:35:58 +00002245
Scott Michel97872d32008-02-23 18:41:37 +00002246class ROTQBIInst<dag OOL, dag IOL, list<dag> pattern>:
2247 RRForm<0b00011011100, OOL, IOL, "rotqbi\t$rT, $rA, $rB",
2248 RotateShift, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002249
Scott Michel97872d32008-02-23 18:41:37 +00002250class ROTQBIVecInst<ValueType vectype>:
2251 ROTQBIInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
2252 [/* no pattern yet */]>;
2253
2254class ROTQBIRegInst<RegisterClass rclass>:
2255 ROTQBIInst<(outs rclass:$rT), (ins rclass:$rA, rclass:$rB),
2256 [/* no pattern yet */]>;
2257
2258multiclass RotateQuadByBitCount
2259{
2260 def v16i8: ROTQBIVecInst<v16i8>;
2261 def v8i16: ROTQBIVecInst<v8i16>;
2262 def v4i32: ROTQBIVecInst<v4i32>;
2263 def v2i64: ROTQBIVecInst<v2i64>;
2264
2265 def r128: ROTQBIRegInst<GPRC>;
2266 def r64: ROTQBIRegInst<R64C>;
2267}
2268
2269defm ROTQBI: RotateQuadByBitCount;
2270
2271class ROTQBIIInst<dag OOL, dag IOL, list<dag> pattern>:
2272 RI7Form<0b00011111100, OOL, IOL, "rotqbii\t$rT, $rA, $val",
2273 RotateShift, pattern>;
2274
2275class ROTQBIIVecInst<ValueType vectype, Operand optype, ValueType inttype,
2276 PatLeaf pred>:
2277 ROTQBIIInst<(outs VECREG:$rT), (ins VECREG:$rA, optype:$val),
2278 [/* no pattern yet */]>;
2279
2280class ROTQBIIRegInst<RegisterClass rclass, Operand optype, ValueType inttype,
2281 PatLeaf pred>:
2282 ROTQBIIInst<(outs rclass:$rT), (ins rclass:$rA, optype:$val),
2283 [/* no pattern yet */]>;
2284
2285multiclass RotateQuadByBitCountImm
2286{
2287 def v16i8: ROTQBIIVecInst<v16i8, u7imm_i32, i32, uimm7>;
2288 def v8i16: ROTQBIIVecInst<v8i16, u7imm_i32, i32, uimm7>;
2289 def v4i32: ROTQBIIVecInst<v4i32, u7imm_i32, i32, uimm7>;
2290 def v2i64: ROTQBIIVecInst<v2i64, u7imm_i32, i32, uimm7>;
2291
2292 def r128: ROTQBIIRegInst<GPRC, u7imm_i32, i32, uimm7>;
2293 def r64: ROTQBIIRegInst<R64C, u7imm_i32, i32, uimm7>;
2294}
2295
2296defm ROTQBII : RotateQuadByBitCountImm;
2297
2298//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
Scott Michel8b6b4202007-12-04 22:35:58 +00002299// ROTHM v8i16 form:
2300// NOTE(1): No vector rotate is generated by the C/C++ frontend (today),
2301// so this only matches a synthetically generated/lowered code
2302// fragment.
2303// NOTE(2): $rB must be negated before the right rotate!
Scott Michel97872d32008-02-23 18:41:37 +00002304//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
Scott Michel8b6b4202007-12-04 22:35:58 +00002305
Scott Michel97872d32008-02-23 18:41:37 +00002306class ROTHMInst<dag OOL, dag IOL, list<dag> pattern>:
2307 RRForm<0b10111010000, OOL, IOL, "rothm\t$rT, $rA, $rB",
2308 RotateShift, pattern>;
2309
2310def ROTHMv8i16:
2311 ROTHMInst<(outs VECREG:$rT), (ins VECREG:$rA, R32C:$rB),
2312 [/* see patterns below - $rB must be negated */]>;
2313
2314def : Pat<(SPUvec_srl (v8i16 VECREG:$rA), R32C:$rB),
Scott Michel8b6b4202007-12-04 22:35:58 +00002315 (ROTHMv8i16 VECREG:$rA, (SFIr32 R32C:$rB, 0))>;
2316
Scott Michel97872d32008-02-23 18:41:37 +00002317def : Pat<(SPUvec_srl (v8i16 VECREG:$rA), R16C:$rB),
Scott Michel8b6b4202007-12-04 22:35:58 +00002318 (ROTHMv8i16 VECREG:$rA,
2319 (SFIr32 (XSHWr16 R16C:$rB), 0))>;
2320
Scott Michel97872d32008-02-23 18:41:37 +00002321def : Pat<(SPUvec_srl (v8i16 VECREG:$rA), R8C:$rB),
Scott Michel8b6b4202007-12-04 22:35:58 +00002322 (ROTHMv8i16 VECREG:$rA,
Scott Michel438be252007-12-17 22:32:34 +00002323 (SFIr32 (XSHWr16 (XSBHr8 R8C:$rB) ), 0))>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002324
2325// ROTHM r16 form: Rotate 16-bit quantity to right, zero fill at the left
2326// Note: This instruction doesn't match a pattern because rB must be negated
2327// for the instruction to work. Thus, the pattern below the instruction!
Scott Michel97872d32008-02-23 18:41:37 +00002328
Scott Michel8b6b4202007-12-04 22:35:58 +00002329def ROTHMr16:
Scott Michel97872d32008-02-23 18:41:37 +00002330 ROTHMInst<(outs R16C:$rT), (ins R16C:$rA, R32C:$rB),
2331 [/* see patterns below - $rB must be negated! */]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002332
2333def : Pat<(srl R16C:$rA, R32C:$rB),
2334 (ROTHMr16 R16C:$rA, (SFIr32 R32C:$rB, 0))>;
2335
2336def : Pat<(srl R16C:$rA, R16C:$rB),
2337 (ROTHMr16 R16C:$rA,
2338 (SFIr32 (XSHWr16 R16C:$rB), 0))>;
2339
Scott Michel438be252007-12-17 22:32:34 +00002340def : Pat<(srl R16C:$rA, R8C:$rB),
Scott Michel8b6b4202007-12-04 22:35:58 +00002341 (ROTHMr16 R16C:$rA,
Scott Michel438be252007-12-17 22:32:34 +00002342 (SFIr32 (XSHWr16 (XSBHr8 R8C:$rB) ), 0))>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002343
2344// ROTHMI v8i16 form: See the comment for ROTHM v8i16. The difference here is
2345// that the immediate can be complemented, so that the user doesn't have to
2346// worry about it.
Scott Michel8b6b4202007-12-04 22:35:58 +00002347
Scott Michel97872d32008-02-23 18:41:37 +00002348class ROTHMIInst<dag OOL, dag IOL, list<dag> pattern>:
2349 RI7Form<0b10111110000, OOL, IOL, "rothmi\t$rT, $rA, $val",
2350 RotateShift, pattern>;
2351
2352def ROTHMIv8i16:
2353 ROTHMIInst<(outs VECREG:$rT), (ins VECREG:$rA, rothNeg7imm:$val),
2354 [/* no pattern */]>;
2355
2356def : Pat<(SPUvec_srl (v8i16 VECREG:$rA), (i32 imm:$val)),
2357 (ROTHMIv8i16 VECREG:$rA, imm:$val)>;
2358
2359def: Pat<(SPUvec_srl (v8i16 VECREG:$rA), (i16 imm:$val)),
Scott Michel8b6b4202007-12-04 22:35:58 +00002360 (ROTHMIv8i16 VECREG:$rA, imm:$val)>;
Scott Michel438be252007-12-17 22:32:34 +00002361
Scott Michel97872d32008-02-23 18:41:37 +00002362def: Pat<(SPUvec_srl (v8i16 VECREG:$rA), (i8 imm:$val)),
Scott Michel5a6f17b2008-01-30 02:55:46 +00002363 (ROTHMIv8i16 VECREG:$rA, imm:$val)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002364
2365def ROTHMIr16:
Scott Michel97872d32008-02-23 18:41:37 +00002366 ROTHMIInst<(outs R16C:$rT), (ins R16C:$rA, rothNeg7imm:$val),
2367 [/* no pattern */]>;
2368
2369def: Pat<(srl R16C:$rA, (i32 uimm7:$val)),
2370 (ROTHMIr16 R16C:$rA, uimm7:$val)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002371
2372def: Pat<(srl R16C:$rA, (i16 uimm7:$val)),
2373 (ROTHMIr16 R16C:$rA, uimm7:$val)>;
2374
Scott Michel438be252007-12-17 22:32:34 +00002375def: Pat<(srl R16C:$rA, (i8 uimm7:$val)),
2376 (ROTHMIr16 R16C:$rA, uimm7:$val)>;
2377
Scott Michel8b6b4202007-12-04 22:35:58 +00002378// ROTM v4i32 form: See the ROTHM v8i16 comments.
Scott Michel97872d32008-02-23 18:41:37 +00002379class ROTMInst<dag OOL, dag IOL, list<dag> pattern>:
2380 RRForm<0b10011010000, OOL, IOL, "rotm\t$rT, $rA, $rB",
2381 RotateShift, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002382
Scott Michel97872d32008-02-23 18:41:37 +00002383def ROTMv4i32:
2384 ROTMInst<(outs VECREG:$rT), (ins VECREG:$rA, R32C:$rB),
2385 [/* see patterns below - $rB must be negated */]>;
2386
2387def : Pat<(SPUvec_srl VECREG:$rA, R32C:$rB),
Scott Michel8b6b4202007-12-04 22:35:58 +00002388 (ROTMv4i32 VECREG:$rA, (SFIr32 R32C:$rB, 0))>;
2389
Scott Michel97872d32008-02-23 18:41:37 +00002390def : Pat<(SPUvec_srl VECREG:$rA, R16C:$rB),
Scott Michel8b6b4202007-12-04 22:35:58 +00002391 (ROTMv4i32 VECREG:$rA,
2392 (SFIr32 (XSHWr16 R16C:$rB), 0))>;
2393
Scott Michel97872d32008-02-23 18:41:37 +00002394def : Pat<(SPUvec_srl VECREG:$rA, R8C:$rB),
Scott Michel8b6b4202007-12-04 22:35:58 +00002395 (ROTMv4i32 VECREG:$rA,
Scott Michel97872d32008-02-23 18:41:37 +00002396 (SFIr32 (XSHWr16 (XSBHr8 R8C:$rB)), 0))>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002397
2398def ROTMr32:
Scott Michel97872d32008-02-23 18:41:37 +00002399 ROTMInst<(outs R32C:$rT), (ins R32C:$rA, R32C:$rB),
2400 [/* see patterns below - $rB must be negated */]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002401
2402def : Pat<(srl R32C:$rA, R32C:$rB),
2403 (ROTMr32 R32C:$rA, (SFIr32 R32C:$rB, 0))>;
2404
2405def : Pat<(srl R32C:$rA, R16C:$rB),
2406 (ROTMr32 R32C:$rA,
2407 (SFIr32 (XSHWr16 R16C:$rB), 0))>;
2408
Scott Michel438be252007-12-17 22:32:34 +00002409def : Pat<(srl R32C:$rA, R8C:$rB),
2410 (ROTMr32 R32C:$rA,
2411 (SFIr32 (XSHWr16 (XSBHr8 R8C:$rB)), 0))>;
2412
Scott Michel8b6b4202007-12-04 22:35:58 +00002413// ROTMI v4i32 form: See the comment for ROTHM v8i16.
2414def ROTMIv4i32:
2415 RI7Form<0b10011110000, (outs VECREG:$rT), (ins VECREG:$rA, rotNeg7imm:$val),
2416 "rotmi\t$rT, $rA, $val", RotateShift,
2417 [(set (v4i32 VECREG:$rT),
Scott Michel97872d32008-02-23 18:41:37 +00002418 (SPUvec_srl VECREG:$rA, (i32 uimm7:$val)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002419
Scott Michel97872d32008-02-23 18:41:37 +00002420def : Pat<(SPUvec_srl VECREG:$rA, (i16 uimm7:$val)),
Scott Michel8b6b4202007-12-04 22:35:58 +00002421 (ROTMIv4i32 VECREG:$rA, uimm7:$val)>;
Scott Michel438be252007-12-17 22:32:34 +00002422
Scott Michel97872d32008-02-23 18:41:37 +00002423def : Pat<(SPUvec_srl VECREG:$rA, (i8 uimm7:$val)),
Scott Michel438be252007-12-17 22:32:34 +00002424 (ROTMIv4i32 VECREG:$rA, uimm7:$val)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002425
2426// ROTMI r32 form: know how to complement the immediate value.
2427def ROTMIr32:
2428 RI7Form<0b10011110000, (outs R32C:$rT), (ins R32C:$rA, rotNeg7imm:$val),
2429 "rotmi\t$rT, $rA, $val", RotateShift,
2430 [(set R32C:$rT, (srl R32C:$rA, (i32 uimm7:$val)))]>;
2431
2432def : Pat<(srl R32C:$rA, (i16 imm:$val)),
2433 (ROTMIr32 R32C:$rA, uimm7:$val)>;
2434
Scott Michel438be252007-12-17 22:32:34 +00002435def : Pat<(srl R32C:$rA, (i8 imm:$val)),
2436 (ROTMIr32 R32C:$rA, uimm7:$val)>;
2437
Scott Michel97872d32008-02-23 18:41:37 +00002438//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
Scott Michel8b6b4202007-12-04 22:35:58 +00002439// ROTQMBYvec: This is a vector form merely so that when used in an
2440// instruction pattern, type checking will succeed. This instruction assumes
Scott Michel97872d32008-02-23 18:41:37 +00002441// that the user knew to negate $rB.
2442//
2443// Using the SPUrotquad_rz_bytes target-specific DAG node, the patterns
2444// ensure that $rB is negated.
2445//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
Scott Michel8b6b4202007-12-04 22:35:58 +00002446
Scott Michel97872d32008-02-23 18:41:37 +00002447class ROTQMBYInst<dag OOL, dag IOL, list<dag> pattern>:
2448 RRForm<0b10111011100, OOL, IOL, "rotqmby\t$rT, $rA, $rB",
2449 RotateShift, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002450
Scott Michel97872d32008-02-23 18:41:37 +00002451class ROTQMBYVecInst<ValueType vectype>:
2452 ROTQMBYInst<(outs VECREG:$rT), (ins VECREG:$rA, R32C:$rB),
2453 [/* no pattern, $rB must be negated */]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002454
Scott Michel97872d32008-02-23 18:41:37 +00002455class ROTQMBYRegInst<RegisterClass rclass>:
2456 ROTQMBYInst<(outs rclass:$rT), (ins rclass:$rA, R32C:$rB),
2457 [(set rclass:$rT,
2458 (SPUrotquad_rz_bytes rclass:$rA, R32C:$rB))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002459
Scott Michel97872d32008-02-23 18:41:37 +00002460multiclass RotateQuadBytes
2461{
2462 def v16i8: ROTQMBYVecInst<v16i8>;
2463 def v8i16: ROTQMBYVecInst<v8i16>;
2464 def v4i32: ROTQMBYVecInst<v4i32>;
2465 def v2i64: ROTQMBYVecInst<v2i64>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002466
Scott Michel97872d32008-02-23 18:41:37 +00002467 def r128: ROTQMBYRegInst<GPRC>;
2468 def r64: ROTQMBYRegInst<R64C>;
2469}
2470
2471defm ROTQMBY : RotateQuadBytes;
2472
2473def : Pat<(SPUrotquad_rz_bytes (v16i8 VECREG:$rA), R32C:$rB),
2474 (ROTQMBYv16i8 VECREG:$rA, (SFIr32 R32C:$rB, 0))>;
2475def : Pat<(SPUrotquad_rz_bytes (v8i16 VECREG:$rA), R32C:$rB),
2476 (ROTQMBYv8i16 VECREG:$rA, (SFIr32 R32C:$rB, 0))>;
2477def : Pat<(SPUrotquad_rz_bytes (v4i32 VECREG:$rA), R32C:$rB),
2478 (ROTQMBYv4i32 VECREG:$rA, (SFIr32 R32C:$rB, 0))>;
2479def : Pat<(SPUrotquad_rz_bytes (v2i64 VECREG:$rA), R32C:$rB),
2480 (ROTQMBYv2i64 VECREG:$rA, (SFIr32 R32C:$rB, 0))>;
2481def : Pat<(SPUrotquad_rz_bytes GPRC:$rA, R32C:$rB),
2482 (ROTQMBYr128 GPRC:$rA, (SFIr32 R32C:$rB, 0))>;
2483def : Pat<(SPUrotquad_rz_bytes R64C:$rA, R32C:$rB),
2484 (ROTQMBYr64 R64C:$rA, (SFIr32 R32C:$rB, 0))>;
2485
2486class ROTQMBYIInst<dag OOL, dag IOL, list<dag> pattern>:
2487 RI7Form<0b10111111100, OOL, IOL, "rotqmbyi\t$rT, $rA, $val",
2488 RotateShift, pattern>;
2489
2490class ROTQMBYIVecInst<ValueType vectype>:
2491 ROTQMBYIInst<(outs VECREG:$rT), (ins VECREG:$rA, rotNeg7imm:$val),
2492 [(set (vectype VECREG:$rT),
2493 (SPUrotquad_rz_bytes (vectype VECREG:$rA), (i32 uimm7:$val)))]>;
2494
2495class ROTQMBYIRegInst<RegisterClass rclass, Operand optype, ValueType inttype, PatLeaf pred>:
2496 ROTQMBYIInst<(outs rclass:$rT), (ins rclass:$rA, optype:$val),
2497 [(set rclass:$rT,
2498 (SPUrotquad_rz_bytes rclass:$rA, (inttype pred:$val)))]>;
2499
2500multiclass RotateQuadBytesImm
2501{
2502 def v16i8: ROTQMBYIVecInst<v16i8>;
2503 def v8i16: ROTQMBYIVecInst<v8i16>;
2504 def v4i32: ROTQMBYIVecInst<v4i32>;
2505 def v2i64: ROTQMBYIVecInst<v2i64>;
2506
2507 def r128: ROTQMBYIRegInst<GPRC, rotNeg7imm, i32, uimm7>;
2508 def r64: ROTQMBYIRegInst<R64C, rotNeg7imm, i32, uimm7>;
2509}
2510
2511defm ROTQMBYI : RotateQuadBytesImm;
2512
Scott Michel97872d32008-02-23 18:41:37 +00002513//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
2514// Rotate right and mask by bit count
2515//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
2516
2517class ROTQMBYBIInst<dag OOL, dag IOL, list<dag> pattern>:
2518 RRForm<0b10110011100, OOL, IOL, "rotqmbybi\t$rT, $rA, $rB",
2519 RotateShift, pattern>;
2520
2521class ROTQMBYBIVecInst<ValueType vectype>:
2522 ROTQMBYBIInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
2523 [/* no pattern, intrinsic? */]>;
2524
2525multiclass RotateMaskQuadByBitCount
2526{
2527 def v16i8: ROTQMBYBIVecInst<v16i8>;
2528 def v8i16: ROTQMBYBIVecInst<v8i16>;
2529 def v4i32: ROTQMBYBIVecInst<v4i32>;
2530 def v2i64: ROTQMBYBIVecInst<v2i64>;
2531}
2532
2533defm ROTQMBYBI: RotateMaskQuadByBitCount;
2534
2535//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
2536// Rotate quad and mask by bits
2537// Note that the rotate amount has to be negated
2538//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
2539
2540class ROTQMBIInst<dag OOL, dag IOL, list<dag> pattern>:
2541 RRForm<0b10011011100, OOL, IOL, "rotqmbi\t$rT, $rA, $rB",
2542 RotateShift, pattern>;
2543
2544class ROTQMBIVecInst<ValueType vectype>:
2545 ROTQMBIInst<(outs VECREG:$rT), (ins VECREG:$rA, R32C:$rB),
2546 [/* no pattern */]>;
2547
2548class ROTQMBIRegInst<RegisterClass rclass>:
2549 ROTQMBIInst<(outs rclass:$rT), (ins rclass:$rA, R32C:$rB),
2550 [/* no pattern */]>;
2551
2552multiclass RotateMaskQuadByBits
2553{
2554 def v16i8: ROTQMBIVecInst<v16i8>;
2555 def v8i16: ROTQMBIVecInst<v8i16>;
2556 def v4i32: ROTQMBIVecInst<v4i32>;
2557 def v2i64: ROTQMBIVecInst<v2i64>;
2558
2559 def r128: ROTQMBIRegInst<GPRC>;
2560 def r64: ROTQMBIRegInst<R64C>;
2561}
2562
2563defm ROTQMBI: RotateMaskQuadByBits;
2564
2565def : Pat<(SPUrotquad_rz_bits (v16i8 VECREG:$rA), R32C:$rB),
2566 (ROTQMBIv16i8 VECREG:$rA, (SFIr32 R32C:$rB, 0))>;
2567def : Pat<(SPUrotquad_rz_bits (v8i16 VECREG:$rA), R32C:$rB),
2568 (ROTQMBIv8i16 VECREG:$rA, (SFIr32 R32C:$rB, 0))>;
2569def : Pat<(SPUrotquad_rz_bits (v4i32 VECREG:$rA), R32C:$rB),
2570 (ROTQMBIv4i32 VECREG:$rA, (SFIr32 R32C:$rB, 0))>;
2571def : Pat<(SPUrotquad_rz_bits (v2i64 VECREG:$rA), R32C:$rB),
2572 (ROTQMBIv2i64 VECREG:$rA, (SFIr32 R32C:$rB, 0))>;
2573def : Pat<(SPUrotquad_rz_bits GPRC:$rA, R32C:$rB),
2574 (ROTQMBIr128 GPRC:$rA, (SFIr32 R32C:$rB, 0))>;
2575def : Pat<(SPUrotquad_rz_bits R64C:$rA, R32C:$rB),
2576 (ROTQMBIr64 R64C:$rA, (SFIr32 R32C:$rB, 0))>;
2577
2578//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
2579// Rotate quad and mask by bits, immediate
2580//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
2581
2582class ROTQMBIIInst<dag OOL, dag IOL, list<dag> pattern>:
2583 RI7Form<0b10011111100, OOL, IOL, "rotqmbii\t$rT, $rA, $val",
2584 RotateShift, pattern>;
2585
2586class ROTQMBIIVecInst<ValueType vectype>:
2587 ROTQMBIIInst<(outs VECREG:$rT), (ins VECREG:$rA, rotNeg7imm:$val),
2588 [(set (vectype VECREG:$rT),
2589 (SPUrotquad_rz_bits (vectype VECREG:$rA), (i32 uimm7:$val)))]>;
2590
2591class ROTQMBIIRegInst<RegisterClass rclass>:
2592 ROTQMBIIInst<(outs rclass:$rT), (ins rclass:$rA, rotNeg7imm:$val),
2593 [(set rclass:$rT,
2594 (SPUrotquad_rz_bits rclass:$rA, (i32 uimm7:$val)))]>;
2595
2596multiclass RotateMaskQuadByBitsImm
2597{
2598 def v16i8: ROTQMBIIVecInst<v16i8>;
2599 def v8i16: ROTQMBIIVecInst<v8i16>;
2600 def v4i32: ROTQMBIIVecInst<v4i32>;
2601 def v2i64: ROTQMBIIVecInst<v2i64>;
2602
2603 def r128: ROTQMBIIRegInst<GPRC>;
2604 def r64: ROTQMBIIRegInst<R64C>;
2605}
2606
2607defm ROTQMBII: RotateMaskQuadByBitsImm;
2608
2609//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
2610//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
Scott Michel8b6b4202007-12-04 22:35:58 +00002611
2612def ROTMAHv8i16:
2613 RRForm<0b01111010000, (outs VECREG:$rT), (ins VECREG:$rA, R32C:$rB),
2614 "rotmah\t$rT, $rA, $rB", RotateShift,
2615 [/* see patterns below - $rB must be negated */]>;
2616
Scott Michel97872d32008-02-23 18:41:37 +00002617def : Pat<(SPUvec_sra VECREG:$rA, R32C:$rB),
Scott Michel8b6b4202007-12-04 22:35:58 +00002618 (ROTMAHv8i16 VECREG:$rA, (SFIr32 R32C:$rB, 0))>;
2619
Scott Michel97872d32008-02-23 18:41:37 +00002620def : Pat<(SPUvec_sra VECREG:$rA, R16C:$rB),
Scott Michel8b6b4202007-12-04 22:35:58 +00002621 (ROTMAHv8i16 VECREG:$rA,
2622 (SFIr32 (XSHWr16 R16C:$rB), 0))>;
2623
Scott Michel97872d32008-02-23 18:41:37 +00002624def : Pat<(SPUvec_sra VECREG:$rA, R8C:$rB),
Scott Michel438be252007-12-17 22:32:34 +00002625 (ROTMAHv8i16 VECREG:$rA,
2626 (SFIr32 (XSHWr16 (XSBHr8 R8C:$rB)), 0))>;
2627
Scott Michel8b6b4202007-12-04 22:35:58 +00002628def ROTMAHr16:
2629 RRForm<0b01111010000, (outs R16C:$rT), (ins R16C:$rA, R32C:$rB),
2630 "rotmah\t$rT, $rA, $rB", RotateShift,
2631 [/* see patterns below - $rB must be negated */]>;
2632
2633def : Pat<(sra R16C:$rA, R32C:$rB),
2634 (ROTMAHr16 R16C:$rA, (SFIr32 R32C:$rB, 0))>;
2635
2636def : Pat<(sra R16C:$rA, R16C:$rB),
2637 (ROTMAHr16 R16C:$rA,
2638 (SFIr32 (XSHWr16 R16C:$rB), 0))>;
2639
Scott Michel438be252007-12-17 22:32:34 +00002640def : Pat<(sra R16C:$rA, R8C:$rB),
2641 (ROTMAHr16 R16C:$rA,
2642 (SFIr32 (XSHWr16 (XSBHr8 R8C:$rB)), 0))>;
2643
Scott Michel8b6b4202007-12-04 22:35:58 +00002644def ROTMAHIv8i16:
2645 RRForm<0b01111110000, (outs VECREG:$rT), (ins VECREG:$rA, rothNeg7imm:$val),
2646 "rotmahi\t$rT, $rA, $val", RotateShift,
2647 [(set (v8i16 VECREG:$rT),
Scott Michel97872d32008-02-23 18:41:37 +00002648 (SPUvec_sra (v8i16 VECREG:$rA), (i32 uimm7:$val)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002649
Scott Michel97872d32008-02-23 18:41:37 +00002650def : Pat<(SPUvec_sra (v8i16 VECREG:$rA), (i16 uimm7:$val)),
Scott Michel8b6b4202007-12-04 22:35:58 +00002651 (ROTMAHIv8i16 (v8i16 VECREG:$rA), (i32 uimm7:$val))>;
2652
Scott Michel97872d32008-02-23 18:41:37 +00002653def : Pat<(SPUvec_sra (v8i16 VECREG:$rA), (i8 uimm7:$val)),
Scott Michel438be252007-12-17 22:32:34 +00002654 (ROTMAHIv8i16 (v8i16 VECREG:$rA), (i32 uimm7:$val))>;
2655
Scott Michel8b6b4202007-12-04 22:35:58 +00002656def ROTMAHIr16:
2657 RRForm<0b01111110000, (outs R16C:$rT), (ins R16C:$rA, rothNeg7imm_i16:$val),
2658 "rotmahi\t$rT, $rA, $val", RotateShift,
2659 [(set R16C:$rT, (sra R16C:$rA, (i16 uimm7:$val)))]>;
2660
2661def : Pat<(sra R16C:$rA, (i32 imm:$val)),
2662 (ROTMAHIr16 R16C:$rA, uimm7:$val)>;
2663
Scott Michel438be252007-12-17 22:32:34 +00002664def : Pat<(sra R16C:$rA, (i8 imm:$val)),
2665 (ROTMAHIr16 R16C:$rA, uimm7:$val)>;
2666
Scott Michel8b6b4202007-12-04 22:35:58 +00002667def ROTMAv4i32:
2668 RRForm<0b01011010000, (outs VECREG:$rT), (ins VECREG:$rA, R32C:$rB),
2669 "rotma\t$rT, $rA, $rB", RotateShift,
2670 [/* see patterns below - $rB must be negated */]>;
2671
Scott Michel97872d32008-02-23 18:41:37 +00002672def : Pat<(SPUvec_sra VECREG:$rA, R32C:$rB),
Scott Michel8b6b4202007-12-04 22:35:58 +00002673 (ROTMAv4i32 (v4i32 VECREG:$rA), (SFIr32 R32C:$rB, 0))>;
2674
Scott Michel97872d32008-02-23 18:41:37 +00002675def : Pat<(SPUvec_sra VECREG:$rA, R16C:$rB),
Scott Michel8b6b4202007-12-04 22:35:58 +00002676 (ROTMAv4i32 (v4i32 VECREG:$rA),
2677 (SFIr32 (XSHWr16 R16C:$rB), 0))>;
2678
Scott Michel97872d32008-02-23 18:41:37 +00002679def : Pat<(SPUvec_sra VECREG:$rA, R8C:$rB),
Scott Michel438be252007-12-17 22:32:34 +00002680 (ROTMAv4i32 (v4i32 VECREG:$rA),
2681 (SFIr32 (XSHWr16 (XSBHr8 R8C:$rB)), 0))>;
2682
Scott Michel8b6b4202007-12-04 22:35:58 +00002683def ROTMAr32:
2684 RRForm<0b01011010000, (outs R32C:$rT), (ins R32C:$rA, R32C:$rB),
2685 "rotma\t$rT, $rA, $rB", RotateShift,
2686 [/* see patterns below - $rB must be negated */]>;
2687
2688def : Pat<(sra R32C:$rA, R32C:$rB),
2689 (ROTMAr32 R32C:$rA, (SFIr32 R32C:$rB, 0))>;
2690
2691def : Pat<(sra R32C:$rA, R16C:$rB),
2692 (ROTMAr32 R32C:$rA,
2693 (SFIr32 (XSHWr16 R16C:$rB), 0))>;
2694
Scott Michel438be252007-12-17 22:32:34 +00002695def : Pat<(sra R32C:$rA, R8C:$rB),
2696 (ROTMAr32 R32C:$rA,
2697 (SFIr32 (XSHWr16 (XSBHr8 R8C:$rB)), 0))>;
2698
Scott Michel67224b22008-06-02 22:18:03 +00002699class ROTMAIInst<dag OOL, dag IOL, list<dag> pattern>:
2700 RRForm<0b01011110000, OOL, IOL,
2701 "rotmai\t$rT, $rA, $val",
2702 RotateShift, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002703
Scott Michel67224b22008-06-02 22:18:03 +00002704class ROTMAIVecInst<ValueType vectype, Operand intop, ValueType inttype>:
2705 ROTMAIInst<(outs VECREG:$rT), (ins VECREG:$rA, intop:$val),
2706 [(set (vectype VECREG:$rT),
2707 (SPUvec_sra VECREG:$rA, (inttype uimm7:$val)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002708
Scott Michel67224b22008-06-02 22:18:03 +00002709class ROTMAIRegInst<RegisterClass rclass, Operand intop, ValueType inttype>:
2710 ROTMAIInst<(outs rclass:$rT), (ins rclass:$rA, intop:$val),
2711 [(set rclass:$rT, (sra rclass:$rA, (inttype uimm7:$val)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002712
Scott Michel67224b22008-06-02 22:18:03 +00002713multiclass RotateMaskAlgebraicImm {
2714 def v2i64_i32 : ROTMAIVecInst<v2i64, rotNeg7imm, i32>;
2715 def v4i32_i32 : ROTMAIVecInst<v4i32, rotNeg7imm, i32>;
2716 def r64_i32 : ROTMAIRegInst<R64C, rotNeg7imm, i32>;
2717 def r32_i32 : ROTMAIRegInst<R32C, rotNeg7imm, i32>;
2718}
Scott Michel8b6b4202007-12-04 22:35:58 +00002719
Scott Michel67224b22008-06-02 22:18:03 +00002720defm ROTMAI : RotateMaskAlgebraicImm;
Scott Michel438be252007-12-17 22:32:34 +00002721
Scott Michel8b6b4202007-12-04 22:35:58 +00002722//===----------------------------------------------------------------------===//
2723// Branch and conditionals:
2724//===----------------------------------------------------------------------===//
2725
2726let isTerminator = 1, isBarrier = 1 in {
2727 // Halt If Equal (r32 preferred slot only, no vector form)
2728 def HEQr32:
2729 RRForm_3<0b00011011110, (outs), (ins R32C:$rA, R32C:$rB),
2730 "heq\t$rA, $rB", BranchResolv,
2731 [/* no pattern to match */]>;
2732
2733 def HEQIr32 :
2734 RI10Form_2<0b11111110, (outs), (ins R32C:$rA, s10imm:$val),
2735 "heqi\t$rA, $val", BranchResolv,
2736 [/* no pattern to match */]>;
2737
2738 // HGT/HGTI: These instructions use signed arithmetic for the comparison,
2739 // contrasting with HLGT/HLGTI, which use unsigned comparison:
2740 def HGTr32:
2741 RRForm_3<0b00011010010, (outs), (ins R32C:$rA, R32C:$rB),
2742 "hgt\t$rA, $rB", BranchResolv,
2743 [/* no pattern to match */]>;
2744
2745 def HGTIr32:
2746 RI10Form_2<0b11110010, (outs), (ins R32C:$rA, s10imm:$val),
2747 "hgti\t$rA, $val", BranchResolv,
2748 [/* no pattern to match */]>;
2749
2750 def HLGTr32:
2751 RRForm_3<0b00011011010, (outs), (ins R32C:$rA, R32C:$rB),
2752 "hlgt\t$rA, $rB", BranchResolv,
2753 [/* no pattern to match */]>;
2754
2755 def HLGTIr32:
2756 RI10Form_2<0b11111010, (outs), (ins R32C:$rA, s10imm:$val),
2757 "hlgti\t$rA, $val", BranchResolv,
2758 [/* no pattern to match */]>;
2759}
2760
Scott Michel97872d32008-02-23 18:41:37 +00002761//------------------------------------------------------------------------
Scott Michel8b6b4202007-12-04 22:35:58 +00002762// Comparison operators:
Scott Michel97872d32008-02-23 18:41:37 +00002763//------------------------------------------------------------------------
Scott Michel8b6b4202007-12-04 22:35:58 +00002764
Scott Michel97872d32008-02-23 18:41:37 +00002765class CEQBInst<dag OOL, dag IOL, list<dag> pattern> :
2766 RRForm<0b00001011110, OOL, IOL, "ceqb\t$rT, $rA, $rB",
2767 ByteOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002768
Scott Michel97872d32008-02-23 18:41:37 +00002769multiclass CmpEqualByte
2770{
2771 def v16i8 :
2772 CEQBInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
2773 [(set (v16i8 VECREG:$rT), (seteq (v8i16 VECREG:$rA),
2774 (v8i16 VECREG:$rB)))]>;
Scott Michel438be252007-12-17 22:32:34 +00002775
Scott Michel97872d32008-02-23 18:41:37 +00002776 def r8 :
2777 CEQBInst<(outs R8C:$rT), (ins R8C:$rA, R8C:$rB),
2778 [(set R8C:$rT, (seteq R8C:$rA, R8C:$rB))]>;
2779}
Scott Michel8b6b4202007-12-04 22:35:58 +00002780
Scott Michel97872d32008-02-23 18:41:37 +00002781class CEQBIInst<dag OOL, dag IOL, list<dag> pattern> :
2782 RI10Form<0b01111110, OOL, IOL, "ceqbi\t$rT, $rA, $val",
2783 ByteOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002784
Scott Michel97872d32008-02-23 18:41:37 +00002785multiclass CmpEqualByteImm
2786{
2787 def v16i8 :
2788 CEQBIInst<(outs VECREG:$rT), (ins VECREG:$rA, s10imm_i8:$val),
2789 [(set (v16i8 VECREG:$rT), (seteq (v16i8 VECREG:$rA),
2790 v16i8SExt8Imm:$val))]>;
2791 def r8:
2792 CEQBIInst<(outs R8C:$rT), (ins R8C:$rA, s10imm_i8:$val),
2793 [(set R8C:$rT, (seteq R8C:$rA, immSExt8:$val))]>;
2794}
Scott Michel8b6b4202007-12-04 22:35:58 +00002795
Scott Michel97872d32008-02-23 18:41:37 +00002796class CEQHInst<dag OOL, dag IOL, list<dag> pattern> :
2797 RRForm<0b00010011110, OOL, IOL, "ceqh\t$rT, $rA, $rB",
2798 ByteOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002799
Scott Michel97872d32008-02-23 18:41:37 +00002800multiclass CmpEqualHalfword
2801{
2802 def v8i16 : CEQHInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
2803 [(set (v8i16 VECREG:$rT), (seteq (v8i16 VECREG:$rA),
2804 (v8i16 VECREG:$rB)))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002805
Scott Michel97872d32008-02-23 18:41:37 +00002806 def r16 : CEQHInst<(outs R16C:$rT), (ins R16C:$rA, R16C:$rB),
2807 [(set R16C:$rT, (seteq R16C:$rA, R16C:$rB))]>;
2808}
Scott Michel8b6b4202007-12-04 22:35:58 +00002809
Scott Michel97872d32008-02-23 18:41:37 +00002810class CEQHIInst<dag OOL, dag IOL, list<dag> pattern> :
2811 RI10Form<0b10111110, OOL, IOL, "ceqhi\t$rT, $rA, $val",
2812 ByteOp, pattern>;
Scott Michel8b6b4202007-12-04 22:35:58 +00002813
Scott Michel97872d32008-02-23 18:41:37 +00002814multiclass CmpEqualHalfwordImm
2815{
2816 def v8i16 : CEQHIInst<(outs VECREG:$rT), (ins VECREG:$rA, s10imm:$val),
2817 [(set (v8i16 VECREG:$rT),
2818 (seteq (v8i16 VECREG:$rA),
2819 (v8i16 v8i16SExt10Imm:$val)))]>;
2820 def r16 : CEQHIInst<(outs R16C:$rT), (ins R16C:$rA, s10imm:$val),
2821 [(set R16C:$rT, (seteq R16C:$rA, i16ImmSExt10:$val))]>;
2822}
Scott Michel8b6b4202007-12-04 22:35:58 +00002823
Scott Michel97872d32008-02-23 18:41:37 +00002824class CEQInst<dag OOL, dag IOL, list<dag> pattern> :
2825 RRForm<0b00000011110, OOL, IOL, "ceq\t$rT, $rA, $rB",
2826 ByteOp, pattern>;
2827
2828multiclass CmpEqualWord
2829{
2830 def v4i32 : CEQInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
2831 [(set (v4i32 VECREG:$rT),
2832 (seteq (v4i32 VECREG:$rA), (v4i32 VECREG:$rB)))]>;
2833
2834 def r32 : CEQInst<(outs R32C:$rT), (ins R32C:$rA, R32C:$rB),
2835 [(set R32C:$rT, (seteq R32C:$rA, R32C:$rB))]>;
2836}
2837
2838class CEQIInst<dag OOL, dag IOL, list<dag> pattern> :
2839 RI10Form<0b00111110, OOL, IOL, "ceqi\t$rT, $rA, $val",
2840 ByteOp, pattern>;
2841
2842multiclass CmpEqualWordImm
2843{
2844 def v4i32 : CEQIInst<(outs VECREG:$rT), (ins VECREG:$rA, s10imm:$val),
2845 [(set (v4i32 VECREG:$rT),
2846 (seteq (v4i32 VECREG:$rA),
2847 (v4i32 v4i32SExt16Imm:$val)))]>;
2848
2849 def r32: CEQIInst<(outs R32C:$rT), (ins R32C:$rA, s10imm_i32:$val),
2850 [(set R32C:$rT, (seteq R32C:$rA, i32ImmSExt10:$val))]>;
2851}
2852
2853class CGTBInst<dag OOL, dag IOL, list<dag> pattern> :
2854 RRForm<0b00001010010, OOL, IOL, "cgtb\t$rT, $rA, $rB",
2855 ByteOp, pattern>;
2856
2857multiclass CmpGtrByte
2858{
2859 def v16i8 :
2860 CGTBInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
2861 [(set (v16i8 VECREG:$rT), (setgt (v8i16 VECREG:$rA),
2862 (v8i16 VECREG:$rB)))]>;
2863
2864 def r8 :
2865 CGTBInst<(outs R8C:$rT), (ins R8C:$rA, R8C:$rB),
2866 [(set R8C:$rT, (setgt R8C:$rA, R8C:$rB))]>;
2867}
2868
2869class CGTBIInst<dag OOL, dag IOL, list<dag> pattern> :
2870 RI10Form<0b01110010, OOL, IOL, "cgtbi\t$rT, $rA, $val",
2871 ByteOp, pattern>;
2872
2873multiclass CmpGtrByteImm
2874{
2875 def v16i8 :
2876 CGTBIInst<(outs VECREG:$rT), (ins VECREG:$rA, s10imm_i8:$val),
2877 [(set (v16i8 VECREG:$rT), (setgt (v16i8 VECREG:$rA),
2878 v16i8SExt8Imm:$val))]>;
2879 def r8:
2880 CGTBIInst<(outs R8C:$rT), (ins R8C:$rA, s10imm_i8:$val),
Scott Michel7833d472008-03-20 00:51:36 +00002881 [(set R8C:$rT, (setgt R8C:$rA, immSExt8:$val))]>;
Scott Michel97872d32008-02-23 18:41:37 +00002882}
2883
2884class CGTHInst<dag OOL, dag IOL, list<dag> pattern> :
2885 RRForm<0b00010010010, OOL, IOL, "cgth\t$rT, $rA, $rB",
2886 ByteOp, pattern>;
2887
2888multiclass CmpGtrHalfword
2889{
2890 def v8i16 : CGTHInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
2891 [(set (v8i16 VECREG:$rT), (setgt (v8i16 VECREG:$rA),
2892 (v8i16 VECREG:$rB)))]>;
2893
2894 def r16 : CGTHInst<(outs R16C:$rT), (ins R16C:$rA, R16C:$rB),
2895 [(set R16C:$rT, (setgt R16C:$rA, R16C:$rB))]>;
2896}
2897
2898class CGTHIInst<dag OOL, dag IOL, list<dag> pattern> :
2899 RI10Form<0b10110010, OOL, IOL, "cgthi\t$rT, $rA, $val",
2900 ByteOp, pattern>;
2901
2902multiclass CmpGtrHalfwordImm
2903{
2904 def v8i16 : CGTHIInst<(outs VECREG:$rT), (ins VECREG:$rA, s10imm:$val),
2905 [(set (v8i16 VECREG:$rT),
2906 (setgt (v8i16 VECREG:$rA),
2907 (v8i16 v8i16SExt10Imm:$val)))]>;
2908 def r16 : CGTHIInst<(outs R16C:$rT), (ins R16C:$rA, s10imm:$val),
2909 [(set R16C:$rT, (setgt R16C:$rA, i16ImmSExt10:$val))]>;
2910}
2911
2912class CGTInst<dag OOL, dag IOL, list<dag> pattern> :
2913 RRForm<0b00000010010, OOL, IOL, "cgt\t$rT, $rA, $rB",
2914 ByteOp, pattern>;
2915
2916multiclass CmpGtrWord
2917{
2918 def v4i32 : CGTInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
2919 [(set (v4i32 VECREG:$rT),
2920 (setgt (v4i32 VECREG:$rA), (v4i32 VECREG:$rB)))]>;
2921
2922 def r32 : CGTInst<(outs R32C:$rT), (ins R32C:$rA, R32C:$rB),
2923 [(set R32C:$rT, (setgt R32C:$rA, R32C:$rB))]>;
2924}
2925
2926class CGTIInst<dag OOL, dag IOL, list<dag> pattern> :
2927 RI10Form<0b00110010, OOL, IOL, "cgti\t$rT, $rA, $val",
2928 ByteOp, pattern>;
2929
2930multiclass CmpGtrWordImm
2931{
2932 def v4i32 : CGTIInst<(outs VECREG:$rT), (ins VECREG:$rA, s10imm:$val),
2933 [(set (v4i32 VECREG:$rT),
2934 (setgt (v4i32 VECREG:$rA),
2935 (v4i32 v4i32SExt16Imm:$val)))]>;
2936
2937 def r32: CGTIInst<(outs R32C:$rT), (ins R32C:$rA, s10imm_i32:$val),
2938 [(set R32C:$rT, (setgt R32C:$rA, i32ImmSExt10:$val))]>;
2939}
2940
2941class CLGTBInst<dag OOL, dag IOL, list<dag> pattern> :
Scott Michel6baba072008-03-05 23:02:02 +00002942 RRForm<0b00001011010, OOL, IOL, "clgtb\t$rT, $rA, $rB",
Scott Michel97872d32008-02-23 18:41:37 +00002943 ByteOp, pattern>;
2944
2945multiclass CmpLGtrByte
2946{
2947 def v16i8 :
2948 CLGTBInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
2949 [(set (v16i8 VECREG:$rT), (setugt (v8i16 VECREG:$rA),
2950 (v8i16 VECREG:$rB)))]>;
2951
2952 def r8 :
2953 CLGTBInst<(outs R8C:$rT), (ins R8C:$rA, R8C:$rB),
2954 [(set R8C:$rT, (setugt R8C:$rA, R8C:$rB))]>;
2955}
2956
2957class CLGTBIInst<dag OOL, dag IOL, list<dag> pattern> :
Scott Michel6baba072008-03-05 23:02:02 +00002958 RI10Form<0b01111010, OOL, IOL, "clgtbi\t$rT, $rA, $val",
Scott Michel97872d32008-02-23 18:41:37 +00002959 ByteOp, pattern>;
2960
2961multiclass CmpLGtrByteImm
2962{
2963 def v16i8 :
2964 CLGTBIInst<(outs VECREG:$rT), (ins VECREG:$rA, s10imm_i8:$val),
2965 [(set (v16i8 VECREG:$rT), (setugt (v16i8 VECREG:$rA),
2966 v16i8SExt8Imm:$val))]>;
2967 def r8:
2968 CLGTBIInst<(outs R8C:$rT), (ins R8C:$rA, s10imm_i8:$val),
2969 [(set R8C:$rT, (setugt R8C:$rA, immSExt8:$val))]>;
2970}
2971
2972class CLGTHInst<dag OOL, dag IOL, list<dag> pattern> :
Scott Michel6baba072008-03-05 23:02:02 +00002973 RRForm<0b00010011010, OOL, IOL, "clgth\t$rT, $rA, $rB",
Scott Michel97872d32008-02-23 18:41:37 +00002974 ByteOp, pattern>;
2975
2976multiclass CmpLGtrHalfword
2977{
2978 def v8i16 : CLGTHInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
2979 [(set (v8i16 VECREG:$rT), (setugt (v8i16 VECREG:$rA),
2980 (v8i16 VECREG:$rB)))]>;
2981
2982 def r16 : CLGTHInst<(outs R16C:$rT), (ins R16C:$rA, R16C:$rB),
2983 [(set R16C:$rT, (setugt R16C:$rA, R16C:$rB))]>;
2984}
2985
2986class CLGTHIInst<dag OOL, dag IOL, list<dag> pattern> :
Scott Michel6baba072008-03-05 23:02:02 +00002987 RI10Form<0b10111010, OOL, IOL, "clgthi\t$rT, $rA, $val",
Scott Michel97872d32008-02-23 18:41:37 +00002988 ByteOp, pattern>;
2989
2990multiclass CmpLGtrHalfwordImm
2991{
2992 def v8i16 : CLGTHIInst<(outs VECREG:$rT), (ins VECREG:$rA, s10imm:$val),
2993 [(set (v8i16 VECREG:$rT),
2994 (setugt (v8i16 VECREG:$rA),
2995 (v8i16 v8i16SExt10Imm:$val)))]>;
2996 def r16 : CLGTHIInst<(outs R16C:$rT), (ins R16C:$rA, s10imm:$val),
2997 [(set R16C:$rT, (setugt R16C:$rA, i16ImmSExt10:$val))]>;
2998}
2999
3000class CLGTInst<dag OOL, dag IOL, list<dag> pattern> :
Scott Michel6baba072008-03-05 23:02:02 +00003001 RRForm<0b00000011010, OOL, IOL, "clgt\t$rT, $rA, $rB",
Scott Michel97872d32008-02-23 18:41:37 +00003002 ByteOp, pattern>;
3003
3004multiclass CmpLGtrWord
3005{
3006 def v4i32 : CLGTInst<(outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
3007 [(set (v4i32 VECREG:$rT),
3008 (setugt (v4i32 VECREG:$rA), (v4i32 VECREG:$rB)))]>;
3009
3010 def r32 : CLGTInst<(outs R32C:$rT), (ins R32C:$rA, R32C:$rB),
3011 [(set R32C:$rT, (setugt R32C:$rA, R32C:$rB))]>;
3012}
3013
3014class CLGTIInst<dag OOL, dag IOL, list<dag> pattern> :
Scott Michel6baba072008-03-05 23:02:02 +00003015 RI10Form<0b00111010, OOL, IOL, "clgti\t$rT, $rA, $val",
Scott Michel97872d32008-02-23 18:41:37 +00003016 ByteOp, pattern>;
3017
3018multiclass CmpLGtrWordImm
3019{
3020 def v4i32 : CLGTIInst<(outs VECREG:$rT), (ins VECREG:$rA, s10imm:$val),
3021 [(set (v4i32 VECREG:$rT),
3022 (setugt (v4i32 VECREG:$rA),
3023 (v4i32 v4i32SExt16Imm:$val)))]>;
3024
3025 def r32: CLGTIInst<(outs R32C:$rT), (ins R32C:$rA, s10imm_i32:$val),
Scott Michel6baba072008-03-05 23:02:02 +00003026 [(set R32C:$rT, (setugt R32C:$rA, i32ImmSExt10:$val))]>;
Scott Michel97872d32008-02-23 18:41:37 +00003027}
3028
3029defm CEQB : CmpEqualByte;
3030defm CEQBI : CmpEqualByteImm;
3031defm CEQH : CmpEqualHalfword;
3032defm CEQHI : CmpEqualHalfwordImm;
3033defm CEQ : CmpEqualWord;
3034defm CEQI : CmpEqualWordImm;
3035defm CGTB : CmpGtrByte;
3036defm CGTBI : CmpGtrByteImm;
3037defm CGTH : CmpGtrHalfword;
3038defm CGTHI : CmpGtrHalfwordImm;
3039defm CGT : CmpGtrWord;
3040defm CGTI : CmpGtrWordImm;
3041defm CLGTB : CmpLGtrByte;
3042defm CLGTBI : CmpLGtrByteImm;
3043defm CLGTH : CmpLGtrHalfword;
3044defm CLGTHI : CmpLGtrHalfwordImm;
3045defm CLGT : CmpLGtrWord;
3046defm CLGTI : CmpLGtrWordImm;
3047
Scott Michel53ab7792008-03-10 16:58:52 +00003048//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
Scott Michel97872d32008-02-23 18:41:37 +00003049// For SETCC primitives not supported above (setlt, setle, setge, etc.)
3050// define a pattern to generate the right code, as a binary operator
3051// (in a manner of speaking.)
Scott Michel53ab7792008-03-10 16:58:52 +00003052//
3053// N.B.: This only matches the setcc set of conditionals. Special pattern
3054// matching is used for select conditionals.
3055//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
Scott Michel97872d32008-02-23 18:41:37 +00003056
Scott Michel53ab7792008-03-10 16:58:52 +00003057class SETCCNegCondReg<PatFrag cond, RegisterClass rclass, ValueType inttype,
3058 SPUInstr xorinst, SPUInstr cmpare>:
3059 Pat<(cond rclass:$rA, rclass:$rB),
3060 (xorinst (cmpare rclass:$rA, rclass:$rB), (inttype -1))>;
3061
3062class SETCCNegCondImm<PatFrag cond, RegisterClass rclass, ValueType inttype,
3063 PatLeaf immpred, SPUInstr xorinst, SPUInstr cmpare>:
3064 Pat<(cond rclass:$rA, (inttype immpred:$imm)),
3065 (xorinst (cmpare rclass:$rA, (inttype immpred:$imm)), (inttype -1))>;
3066
3067def : SETCCNegCondReg<setne, R8C, i8, XORBIr8, CEQBr8>;
3068def : SETCCNegCondImm<setne, R8C, i8, immSExt8, XORBIr8, CEQBIr8>;
3069
3070def : SETCCNegCondReg<setne, R16C, i16, XORHIr16, CEQHr16>;
3071def : SETCCNegCondImm<setne, R16C, i16, i16ImmSExt10, XORHIr16, CEQHIr16>;
3072
3073def : SETCCNegCondReg<setne, R32C, i32, XORIr32, CEQr32>;
3074def : SETCCNegCondImm<setne, R32C, i32, i32ImmSExt10, XORIr32, CEQIr32>;
Scott Michel97872d32008-02-23 18:41:37 +00003075
3076class SETCCBinOpReg<PatFrag cond, RegisterClass rclass,
3077 SPUInstr binop, SPUInstr cmpOp1, SPUInstr cmpOp2>:
3078 Pat<(cond rclass:$rA, rclass:$rB),
3079 (binop (cmpOp1 rclass:$rA, rclass:$rB),
3080 (cmpOp2 rclass:$rA, rclass:$rB))>;
3081
3082class SETCCBinOpImm<PatFrag cond, RegisterClass rclass, PatLeaf immpred,
3083 ValueType immtype,
3084 SPUInstr binop, SPUInstr cmpOp1, SPUInstr cmpOp2>:
3085 Pat<(cond rclass:$rA, (immtype immpred:$imm)),
3086 (binop (cmpOp1 rclass:$rA, (immtype immpred:$imm)),
3087 (cmpOp2 rclass:$rA, (immtype immpred:$imm)))>;
3088
Scott Michel53ab7792008-03-10 16:58:52 +00003089def : SETCCBinOpReg<setge, R8C, ORr8, CGTBr8, CEQBr8>;
3090def : SETCCBinOpImm<setge, R8C, immSExt8, i8, ORr8, CGTBIr8, CEQBIr8>;
3091def : SETCCBinOpReg<setlt, R8C, NORr8, CGTBr8, CEQBr8>;
3092def : SETCCBinOpImm<setlt, R8C, immSExt8, i8, NORr8, CGTBIr8, CEQBIr8>;
3093def : Pat<(setle R8C:$rA, R8C:$rB),
3094 (XORBIr8 (CGTBr8 R8C:$rA, R8C:$rB), 0xff)>;
3095def : Pat<(setle R8C:$rA, immU8:$imm),
3096 (XORBIr8 (CGTBIr8 R8C:$rA, immU8:$imm), 0xff)>;
Scott Michel97872d32008-02-23 18:41:37 +00003097
Scott Michel53ab7792008-03-10 16:58:52 +00003098def : SETCCBinOpReg<setge, R16C, ORr16, CGTHr16, CEQHr16>;
3099def : SETCCBinOpImm<setge, R16C, i16ImmSExt10, i16,
3100 ORr16, CGTHIr16, CEQHIr16>;
3101def : SETCCBinOpReg<setlt, R16C, NORr16, CGTHr16, CEQHr16>;
3102def : SETCCBinOpImm<setlt, R16C, i16ImmSExt10, i16, NORr16, CGTHIr16, CEQHIr16>;
3103def : Pat<(setle R16C:$rA, R16C:$rB),
3104 (XORHIr16 (CGTHr16 R16C:$rA, R16C:$rB), 0xffff)>;
3105def : Pat<(setle R16C:$rA, i16ImmSExt10:$imm),
3106 (XORHIr16 (CGTHIr16 R16C:$rA, i16ImmSExt10:$imm), 0xffff)>;
Scott Michel97872d32008-02-23 18:41:37 +00003107
Scott Michel53ab7792008-03-10 16:58:52 +00003108def : SETCCBinOpReg<setge, R32C, ORr32, CGTr32, CEQr32>;
3109def : SETCCBinOpImm<setge, R32C, i32ImmSExt10, i32,
3110 ORr32, CGTIr32, CEQIr32>;
3111def : SETCCBinOpReg<setlt, R32C, NORr32, CGTr32, CEQr32>;
3112def : SETCCBinOpImm<setlt, R32C, i32ImmSExt10, i32, NORr32, CGTIr32, CEQIr32>;
3113def : Pat<(setle R32C:$rA, R32C:$rB),
3114 (XORIr32 (CGTr32 R32C:$rA, R32C:$rB), 0xffffffff)>;
3115def : Pat<(setle R32C:$rA, i32ImmSExt10:$imm),
3116 (XORIr32 (CGTIr32 R32C:$rA, i32ImmSExt10:$imm), 0xffffffff)>;
Scott Michel97872d32008-02-23 18:41:37 +00003117
Scott Michel53ab7792008-03-10 16:58:52 +00003118def : SETCCBinOpReg<setuge, R8C, ORr8, CLGTBr8, CEQBr8>;
3119def : SETCCBinOpImm<setuge, R8C, immSExt8, i8, ORr8, CLGTBIr8, CEQBIr8>;
3120def : SETCCBinOpReg<setult, R8C, NORr8, CLGTBr8, CEQBr8>;
3121def : SETCCBinOpImm<setult, R8C, immSExt8, i8, NORr8, CLGTBIr8, CEQBIr8>;
3122def : Pat<(setule R8C:$rA, R8C:$rB),
3123 (XORBIr8 (CLGTBr8 R8C:$rA, R8C:$rB), 0xff)>;
3124def : Pat<(setule R8C:$rA, immU8:$imm),
3125 (XORBIr8 (CLGTBIr8 R8C:$rA, immU8:$imm), 0xff)>;
Scott Michel97872d32008-02-23 18:41:37 +00003126
Scott Michel53ab7792008-03-10 16:58:52 +00003127def : SETCCBinOpReg<setuge, R16C, ORr16, CLGTHr16, CEQHr16>;
3128def : SETCCBinOpImm<setuge, R16C, i16ImmSExt10, i16,
3129 ORr16, CLGTHIr16, CEQHIr16>;
3130def : SETCCBinOpReg<setult, R16C, NORr16, CLGTHr16, CEQHr16>;
3131def : SETCCBinOpImm<setult, R16C, i16ImmSExt10, i16, NORr16,
3132 CLGTHIr16, CEQHIr16>;
3133def : Pat<(setule R16C:$rA, R16C:$rB),
3134 (XORHIr16 (CLGTHr16 R16C:$rA, R16C:$rB), 0xffff)>;
Scott Michel7833d472008-03-20 00:51:36 +00003135def : Pat<(setule R16C:$rA, i16ImmSExt10:$imm),
Scott Michel53ab7792008-03-10 16:58:52 +00003136 (XORHIr16 (CLGTHIr16 R16C:$rA, i16ImmSExt10:$imm), 0xffff)>;
Scott Michel97872d32008-02-23 18:41:37 +00003137
Scott Michel53ab7792008-03-10 16:58:52 +00003138def : SETCCBinOpReg<setuge, R32C, ORr32, CLGTr32, CEQr32>;
Scott Michel7833d472008-03-20 00:51:36 +00003139def : SETCCBinOpImm<setuge, R32C, i32ImmSExt10, i32,
Scott Michel53ab7792008-03-10 16:58:52 +00003140 ORr32, CLGTIr32, CEQIr32>;
3141def : SETCCBinOpReg<setult, R32C, NORr32, CLGTr32, CEQr32>;
Scott Michel7833d472008-03-20 00:51:36 +00003142def : SETCCBinOpImm<setult, R32C, i32ImmSExt10, i32, NORr32, CLGTIr32, CEQIr32>;
Scott Michel53ab7792008-03-10 16:58:52 +00003143def : Pat<(setule R32C:$rA, R32C:$rB),
3144 (XORIr32 (CLGTr32 R32C:$rA, R32C:$rB), 0xffffffff)>;
3145def : Pat<(setule R32C:$rA, i32ImmSExt10:$imm),
3146 (XORIr32 (CLGTIr32 R32C:$rA, i32ImmSExt10:$imm), 0xffffffff)>;
Scott Michel97872d32008-02-23 18:41:37 +00003147
Scott Michel53ab7792008-03-10 16:58:52 +00003148//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
3149// select conditional patterns:
3150//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
3151
3152class SELECTNegCondReg<PatFrag cond, RegisterClass rclass, ValueType inttype,
3153 SPUInstr selinstr, SPUInstr cmpare>:
3154 Pat<(select (inttype (cond rclass:$rA, rclass:$rB)),
3155 rclass:$rTrue, rclass:$rFalse),
3156 (selinstr rclass:$rTrue, rclass:$rFalse,
Bill Wendling8f6608b2008-07-22 08:50:44 +00003157 (cmpare rclass:$rA, rclass:$rB))>;
Scott Michel53ab7792008-03-10 16:58:52 +00003158
3159class SELECTNegCondImm<PatFrag cond, RegisterClass rclass, ValueType inttype,
3160 PatLeaf immpred, SPUInstr selinstr, SPUInstr cmpare>:
3161 Pat<(select (inttype (cond rclass:$rA, immpred:$imm)),
Bill Wendling8f6608b2008-07-22 08:50:44 +00003162 rclass:$rTrue, rclass:$rFalse),
Scott Michel53ab7792008-03-10 16:58:52 +00003163 (selinstr rclass:$rTrue, rclass:$rFalse,
3164 (cmpare rclass:$rA, immpred:$imm))>;
3165
3166def : SELECTNegCondReg<setne, R8C, i8, SELBr8, CEQBr8>;
3167def : SELECTNegCondImm<setne, R8C, i8, immSExt8, SELBr8, CEQBIr8>;
3168def : SELECTNegCondReg<setle, R8C, i8, SELBr8, CGTBr8>;
3169def : SELECTNegCondImm<setle, R8C, i8, immSExt8, SELBr8, CGTBr8>;
3170def : SELECTNegCondReg<setule, R8C, i8, SELBr8, CLGTBr8>;
3171def : SELECTNegCondImm<setule, R8C, i8, immU8, SELBr8, CLGTBIr8>;
3172
3173def : SELECTNegCondReg<setne, R16C, i16, SELBr16, CEQHr16>;
3174def : SELECTNegCondImm<setne, R16C, i16, i16ImmSExt10, SELBr16, CEQHIr16>;
3175def : SELECTNegCondReg<setle, R16C, i16, SELBr16, CGTHr16>;
3176def : SELECTNegCondImm<setle, R16C, i16, i16ImmSExt10, SELBr16, CGTHIr16>;
3177def : SELECTNegCondReg<setule, R16C, i16, SELBr16, CLGTHr16>;
3178def : SELECTNegCondImm<setule, R16C, i16, i16ImmSExt10, SELBr16, CLGTHIr16>;
3179
3180def : SELECTNegCondReg<setne, R32C, i32, SELBr32, CEQr32>;
3181def : SELECTNegCondImm<setne, R32C, i32, i32ImmSExt10, SELBr32, CEQIr32>;
3182def : SELECTNegCondReg<setle, R32C, i32, SELBr32, CGTr32>;
3183def : SELECTNegCondImm<setle, R32C, i32, i32ImmSExt10, SELBr32, CGTIr32>;
3184def : SELECTNegCondReg<setule, R32C, i32, SELBr32, CLGTr32>;
3185def : SELECTNegCondImm<setule, R32C, i32, i32ImmSExt10, SELBr32, CLGTIr32>;
3186
3187class SELECTBinOpReg<PatFrag cond, RegisterClass rclass, ValueType inttype,
3188 SPUInstr selinstr, SPUInstr binop, SPUInstr cmpOp1,
3189 SPUInstr cmpOp2>:
3190 Pat<(select (inttype (cond rclass:$rA, rclass:$rB)),
3191 rclass:$rFalse, rclass:$rTrue),
3192 (selinstr rclass:$rTrue, rclass:$rFalse,
3193 (binop (cmpOp1 rclass:$rA, rclass:$rB),
3194 (cmpOp2 rclass:$rA, rclass:$rB)))>;
3195
3196class SELECTBinOpImm<PatFrag cond, RegisterClass rclass, PatLeaf immpred,
3197 ValueType inttype,
3198 SPUInstr selinstr, SPUInstr binop, SPUInstr cmpOp1,
3199 SPUInstr cmpOp2>:
3200 Pat<(select (inttype (cond rclass:$rA, (inttype immpred:$imm))),
Bill Wendling8f6608b2008-07-22 08:50:44 +00003201 rclass:$rTrue, rclass:$rFalse),
Scott Michel53ab7792008-03-10 16:58:52 +00003202 (selinstr rclass:$rFalse, rclass:$rTrue,
3203 (binop (cmpOp1 rclass:$rA, (inttype immpred:$imm)),
3204 (cmpOp2 rclass:$rA, (inttype immpred:$imm))))>;
3205
3206def : SELECTBinOpReg<setge, R8C, i8, SELBr8, ORr8, CGTBr8, CEQBr8>;
3207def : SELECTBinOpImm<setge, R8C, immSExt8, i8,
3208 SELBr8, ORr8, CGTBIr8, CEQBIr8>;
3209
3210def : SELECTBinOpReg<setge, R16C, i16, SELBr16, ORr16, CGTHr16, CEQHr16>;
3211def : SELECTBinOpImm<setge, R16C, i16ImmSExt10, i16,
3212 SELBr16, ORr16, CGTHIr16, CEQHIr16>;
3213
3214def : SELECTBinOpReg<setge, R32C, i32, SELBr32, ORr32, CGTr32, CEQr32>;
3215def : SELECTBinOpImm<setge, R32C, i32ImmSExt10, i32,
3216 SELBr32, ORr32, CGTIr32, CEQIr32>;
3217
3218def : SELECTBinOpReg<setuge, R8C, i8, SELBr8, ORr8, CLGTBr8, CEQBr8>;
3219def : SELECTBinOpImm<setuge, R8C, immSExt8, i8,
3220 SELBr8, ORr8, CLGTBIr8, CEQBIr8>;
3221
3222def : SELECTBinOpReg<setuge, R16C, i16, SELBr16, ORr16, CLGTHr16, CEQHr16>;
3223def : SELECTBinOpImm<setuge, R16C, i16ImmUns10, i16,
3224 SELBr16, ORr16, CLGTHIr16, CEQHIr16>;
3225
3226def : SELECTBinOpReg<setuge, R32C, i32, SELBr32, ORr32, CLGTr32, CEQr32>;
3227def : SELECTBinOpImm<setuge, R32C, i32ImmUns10, i32,
3228 SELBr32, ORr32, CLGTIr32, CEQIr32>;
Scott Michel97872d32008-02-23 18:41:37 +00003229
3230//-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~-~
Scott Michel8b6b4202007-12-04 22:35:58 +00003231
3232let isCall = 1,
3233 // All calls clobber the non-callee-saved registers:
3234 Defs = [R0, R1, R2, R3, R4, R5, R6, R7, R8, R9,
3235 R10,R11,R12,R13,R14,R15,R16,R17,R18,R19,
3236 R20,R21,R22,R23,R24,R25,R26,R27,R28,R29,
3237 R30,R31,R32,R33,R34,R35,R36,R37,R38,R39,
3238 R40,R41,R42,R43,R44,R45,R46,R47,R48,R49,
3239 R50,R51,R52,R53,R54,R55,R56,R57,R58,R59,
3240 R60,R61,R62,R63,R64,R65,R66,R67,R68,R69,
3241 R70,R71,R72,R73,R74,R75,R76,R77,R78,R79],
3242 // All of these instructions use $lr (aka $0)
3243 Uses = [R0] in {
3244 // Branch relative and set link: Used if we actually know that the target
3245 // is within [-32768, 32767] bytes of the target
3246 def BRSL:
3247 BranchSetLink<0b011001100, (outs), (ins relcalltarget:$func, variable_ops),
3248 "brsl\t$$lr, $func",
3249 [(SPUcall (SPUpcrel tglobaladdr:$func, 0))]>;
3250
3251 // Branch absolute and set link: Used if we actually know that the target
3252 // is an absolute address
3253 def BRASL:
3254 BranchSetLink<0b011001100, (outs), (ins calltarget:$func, variable_ops),
3255 "brasl\t$$lr, $func",
Scott Micheldbac4cf2008-01-11 02:53:15 +00003256 [(SPUcall (SPUaform tglobaladdr:$func, 0))]>;
Scott Michel8b6b4202007-12-04 22:35:58 +00003257
3258 // Branch indirect and set link if external data. These instructions are not
3259 // actually generated, matched by an intrinsic:
3260 def BISLED_00: BISLEDForm<0b11, "bisled\t$$lr, $func", [/* empty pattern */]>;
3261 def BISLED_E0: BISLEDForm<0b10, "bisled\t$$lr, $func", [/* empty pattern */]>;
3262 def BISLED_0D: BISLEDForm<0b01, "bisled\t$$lr, $func", [/* empty pattern */]>;
3263 def BISLED_ED: BISLEDForm<0b00, "bisled\t$$lr, $func", [/* empty pattern */]>;
3264
3265 // Branch indirect and set link. This is the "X-form" address version of a
3266 // function call
3267 def BISL:
3268 BIForm<0b10010101100, "bisl\t$$lr, $func", [(SPUcall R32C:$func)]>;
3269}
3270
3271// Unconditional branches:
3272let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, isBarrier = 1 in {
3273 def BR :
3274 UncondBranch<0b001001100, (outs), (ins brtarget:$dest),
3275 "br\t$dest",
3276 [(br bb:$dest)]>;
3277
3278 // Unconditional, absolute address branch
3279 def BRA:
3280 UncondBranch<0b001100000, (outs), (ins brtarget:$dest),
3281 "bra\t$dest",
3282 [/* no pattern */]>;
3283
3284 // Indirect branch
3285 def BI:
3286 BIForm<0b00010101100, "bi\t$func", [(brind R32C:$func)]>;
3287
3288 // Various branches:
3289 def BRNZ:
3290 RI16Form<0b010000100, (outs), (ins R32C:$rCond, brtarget:$dest),
3291 "brnz\t$rCond,$dest",
3292 BranchResolv,
3293 [(brcond R32C:$rCond, bb:$dest)]>;
3294
3295 def BRZ:
3296 RI16Form<0b000000100, (outs), (ins R32C:$rT, brtarget:$dest),
3297 "brz\t$rT,$dest",
3298 BranchResolv,
3299 [/* no pattern */]>;
3300
3301 def BRHNZ:
3302 RI16Form<0b011000100, (outs), (ins R16C:$rCond, brtarget:$dest),
3303 "brhnz\t$rCond,$dest",
3304 BranchResolv,
3305 [(brcond R16C:$rCond, bb:$dest)]>;
3306
3307 def BRHZ:
3308 RI16Form<0b001000100, (outs), (ins R16C:$rT, brtarget:$dest),
3309 "brhz\t$rT,$dest",
3310 BranchResolv,
3311 [/* no pattern */]>;
3312
3313/*
3314 def BINZ:
3315 BICondForm<0b10010100100, "binz\t$rA, $func",
3316 [(SPUbinz R32C:$rA, R32C:$func)]>;
3317
3318 def BIZ:
3319 BICondForm<0b00010100100, "biz\t$rA, $func",
3320 [(SPUbiz R32C:$rA, R32C:$func)]>;
3321*/
3322}
3323
Scott Michel394e26d2008-01-17 20:38:41 +00003324//===----------------------------------------------------------------------===//
Scott Michelf9f42e62008-01-29 02:16:57 +00003325// setcc and brcond patterns:
Scott Michel394e26d2008-01-17 20:38:41 +00003326//===----------------------------------------------------------------------===//
Scott Michelf9f42e62008-01-29 02:16:57 +00003327
Scott Michel8b6b4202007-12-04 22:35:58 +00003328def : Pat<(brcond (i16 (seteq R16C:$rA, 0)), bb:$dest),
3329 (BRHZ R16C:$rA, bb:$dest)>;
Scott Michelf9f42e62008-01-29 02:16:57 +00003330def : Pat<(brcond (i16 (setne R16C:$rA, 0)), bb:$dest),
3331 (BRHNZ R16C:$rA, bb:$dest)>;
Scott Michel97872d32008-02-23 18:41:37 +00003332
3333def : Pat<(brcond (i32 (seteq R32C:$rA, 0)), bb:$dest),
3334 (BRZ R32C:$rA, bb:$dest)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00003335def : Pat<(brcond (i32 (setne R32C:$rA, 0)), bb:$dest),
Scott Michel394e26d2008-01-17 20:38:41 +00003336 (BRNZ R32C:$rA, bb:$dest)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00003337
Scott Michel97872d32008-02-23 18:41:37 +00003338multiclass BranchCondEQ<PatFrag cond, SPUInstr brinst16, SPUInstr brinst32>
3339{
3340 def r16imm: Pat<(brcond (i16 (cond R16C:$rA, i16ImmSExt10:$val)), bb:$dest),
3341 (brinst16 (CEQHIr16 R16C:$rA, i16ImmSExt10:$val), bb:$dest)>;
Scott Michelf9f42e62008-01-29 02:16:57 +00003342
Scott Michel97872d32008-02-23 18:41:37 +00003343 def r16 : Pat<(brcond (i16 (cond R16C:$rA, R16C:$rB)), bb:$dest),
3344 (brinst16 (CEQHr16 R16C:$rA, R16:$rB), bb:$dest)>;
3345
3346 def r32imm : Pat<(brcond (i32 (cond R32C:$rA, i32ImmSExt10:$val)), bb:$dest),
3347 (brinst32 (CEQIr32 R32C:$rA, i32ImmSExt10:$val), bb:$dest)>;
3348
3349 def r32 : Pat<(brcond (i32 (cond R32C:$rA, R32C:$rB)), bb:$dest),
3350 (brinst32 (CEQr32 R32C:$rA, R32C:$rB), bb:$dest)>;
3351}
3352
3353defm BRCONDeq : BranchCondEQ<seteq, BRHZ, BRZ>;
3354defm BRCONDne : BranchCondEQ<setne, BRHNZ, BRNZ>;
3355
3356multiclass BranchCondLGT<PatFrag cond, SPUInstr brinst16, SPUInstr brinst32>
3357{
3358 def r16imm : Pat<(brcond (i16 (cond R16C:$rA, i16ImmSExt10:$val)), bb:$dest),
3359 (brinst16 (CLGTHIr16 R16C:$rA, i16ImmSExt10:$val), bb:$dest)>;
3360
3361 def r16 : Pat<(brcond (i16 (cond R16C:$rA, R16C:$rB)), bb:$dest),
3362 (brinst16 (CLGTHr16 R16C:$rA, R16:$rB), bb:$dest)>;
3363
3364 def r32imm : Pat<(brcond (i32 (cond R32C:$rA, i32ImmSExt10:$val)), bb:$dest),
3365 (brinst32 (CLGTIr32 R32C:$rA, i32ImmSExt10:$val), bb:$dest)>;
3366
3367 def r32 : Pat<(brcond (i32 (cond R32C:$rA, R32C:$rB)), bb:$dest),
3368 (brinst32 (CLGTr32 R32C:$rA, R32C:$rB), bb:$dest)>;
3369}
3370
3371defm BRCONDugt : BranchCondLGT<setugt, BRHNZ, BRNZ>;
3372defm BRCONDule : BranchCondLGT<setule, BRHZ, BRZ>;
3373
3374multiclass BranchCondLGTEQ<PatFrag cond, SPUInstr orinst16, SPUInstr brinst16,
3375 SPUInstr orinst32, SPUInstr brinst32>
3376{
3377 def r16imm: Pat<(brcond (i16 (cond R16C:$rA, i16ImmSExt10:$val)), bb:$dest),
3378 (brinst16 (orinst16 (CLGTHIr16 R16C:$rA, i16ImmSExt10:$val),
3379 (CEQHIr16 R16C:$rA, i16ImmSExt10:$val)),
3380 bb:$dest)>;
3381
3382 def r16: Pat<(brcond (i16 (cond R16C:$rA, R16C:$rB)), bb:$dest),
3383 (brinst16 (orinst16 (CLGTHr16 R16C:$rA, R16:$rB),
3384 (CEQHr16 R16C:$rA, R16:$rB)),
3385 bb:$dest)>;
3386
3387 def r32imm : Pat<(brcond (i32 (cond R32C:$rA, i32ImmSExt10:$val)), bb:$dest),
3388 (brinst32 (orinst32 (CLGTIr32 R32C:$rA, i32ImmSExt10:$val),
3389 (CEQIr32 R32C:$rA, i32ImmSExt10:$val)),
3390 bb:$dest)>;
3391
3392 def r32 : Pat<(brcond (i32 (cond R32C:$rA, R32C:$rB)), bb:$dest),
3393 (brinst32 (orinst32 (CLGTr32 R32C:$rA, R32C:$rB),
3394 (CEQr32 R32C:$rA, R32C:$rB)),
3395 bb:$dest)>;
3396}
3397
3398defm BRCONDuge : BranchCondLGTEQ<setuge, ORr16, BRHNZ, ORr32, BRNZ>;
3399defm BRCONDult : BranchCondLGTEQ<setult, ORr16, BRHZ, ORr32, BRZ>;
3400
3401multiclass BranchCondGT<PatFrag cond, SPUInstr brinst16, SPUInstr brinst32>
3402{
3403 def r16imm : Pat<(brcond (i16 (cond R16C:$rA, i16ImmSExt10:$val)), bb:$dest),
3404 (brinst16 (CGTHIr16 R16C:$rA, i16ImmSExt10:$val), bb:$dest)>;
3405
3406 def r16 : Pat<(brcond (i16 (cond R16C:$rA, R16C:$rB)), bb:$dest),
3407 (brinst16 (CGTHr16 R16C:$rA, R16:$rB), bb:$dest)>;
3408
3409 def r32imm : Pat<(brcond (i32 (cond R32C:$rA, i32ImmSExt10:$val)), bb:$dest),
3410 (brinst32 (CGTIr32 R32C:$rA, i32ImmSExt10:$val), bb:$dest)>;
3411
3412 def r32 : Pat<(brcond (i32 (cond R32C:$rA, R32C:$rB)), bb:$dest),
3413 (brinst32 (CGTr32 R32C:$rA, R32C:$rB), bb:$dest)>;
3414}
3415
3416defm BRCONDgt : BranchCondGT<setgt, BRHNZ, BRNZ>;
3417defm BRCONDle : BranchCondGT<setle, BRHZ, BRZ>;
3418
3419multiclass BranchCondGTEQ<PatFrag cond, SPUInstr orinst16, SPUInstr brinst16,
3420 SPUInstr orinst32, SPUInstr brinst32>
3421{
3422 def r16imm: Pat<(brcond (i16 (cond R16C:$rA, i16ImmSExt10:$val)), bb:$dest),
3423 (brinst16 (orinst16 (CGTHIr16 R16C:$rA, i16ImmSExt10:$val),
3424 (CEQHIr16 R16C:$rA, i16ImmSExt10:$val)),
3425 bb:$dest)>;
3426
3427 def r16: Pat<(brcond (i16 (cond R16C:$rA, R16C:$rB)), bb:$dest),
3428 (brinst16 (orinst16 (CGTHr16 R16C:$rA, R16:$rB),
3429 (CEQHr16 R16C:$rA, R16:$rB)),
3430 bb:$dest)>;
3431
3432 def r32imm : Pat<(brcond (i32 (cond R32C:$rA, i32ImmSExt10:$val)), bb:$dest),
3433 (brinst32 (orinst32 (CGTIr32 R32C:$rA, i32ImmSExt10:$val),
3434 (CEQIr32 R32C:$rA, i32ImmSExt10:$val)),
3435 bb:$dest)>;
3436
3437 def r32 : Pat<(brcond (i32 (cond R32C:$rA, R32C:$rB)), bb:$dest),
3438 (brinst32 (orinst32 (CGTr32 R32C:$rA, R32C:$rB),
3439 (CEQr32 R32C:$rA, R32C:$rB)),
3440 bb:$dest)>;
3441}
3442
3443defm BRCONDge : BranchCondGTEQ<setge, ORr16, BRHNZ, ORr32, BRNZ>;
3444defm BRCONDlt : BranchCondGTEQ<setlt, ORr16, BRHZ, ORr32, BRZ>;
Scott Michelf9f42e62008-01-29 02:16:57 +00003445
Scott Michel8b6b4202007-12-04 22:35:58 +00003446let isTerminator = 1, isBarrier = 1 in {
3447 let isReturn = 1 in {
3448 def RET:
3449 RETForm<"bi\t$$lr", [(retflag)]>;
3450 }
3451}
3452
3453//===----------------------------------------------------------------------===//
Scott Michel8b6b4202007-12-04 22:35:58 +00003454// Single precision floating point instructions
3455//===----------------------------------------------------------------------===//
3456
3457def FAv4f32:
3458 RRForm<0b00100011010, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
3459 "fa\t$rT, $rA, $rB", SPrecFP,
3460 [(set (v4f32 VECREG:$rT), (fadd (v4f32 VECREG:$rA), (v4f32 VECREG:$rB)))]>;
3461
3462def FAf32 :
3463 RRForm<0b00100011010, (outs R32FP:$rT), (ins R32FP:$rA, R32FP:$rB),
3464 "fa\t$rT, $rA, $rB", SPrecFP,
3465 [(set R32FP:$rT, (fadd R32FP:$rA, R32FP:$rB))]>;
3466
3467def FSv4f32:
3468 RRForm<0b00100011010, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
3469 "fs\t$rT, $rA, $rB", SPrecFP,
3470 [(set (v4f32 VECREG:$rT), (fsub (v4f32 VECREG:$rA), (v4f32 VECREG:$rB)))]>;
3471
3472def FSf32 :
3473 RRForm<0b10100011010, (outs R32FP:$rT), (ins R32FP:$rA, R32FP:$rB),
3474 "fs\t$rT, $rA, $rB", SPrecFP,
3475 [(set R32FP:$rT, (fsub R32FP:$rA, R32FP:$rB))]>;
3476
3477// Floating point reciprocal estimate
3478def FREv4f32 :
3479 RRForm_1<0b00011101100, (outs VECREG:$rT), (ins VECREG:$rA),
3480 "frest\t$rT, $rA", SPrecFP,
3481 [(set (v4f32 VECREG:$rT), (SPUreciprocalEst (v4f32 VECREG:$rA)))]>;
3482
3483def FREf32 :
3484 RRForm_1<0b00011101100, (outs R32FP:$rT), (ins R32FP:$rA),
3485 "frest\t$rT, $rA", SPrecFP,
3486 [(set R32FP:$rT, (SPUreciprocalEst R32FP:$rA))]>;
3487
3488// Floating point interpolate (used in conjunction with reciprocal estimate)
3489def FIv4f32 :
3490 RRForm<0b00101011110, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
3491 "fi\t$rT, $rA, $rB", SPrecFP,
3492 [(set (v4f32 VECREG:$rT), (SPUinterpolate (v4f32 VECREG:$rA),
3493 (v4f32 VECREG:$rB)))]>;
3494
3495def FIf32 :
3496 RRForm<0b00101011110, (outs R32FP:$rT), (ins R32FP:$rA, R32FP:$rB),
3497 "fi\t$rT, $rA, $rB", SPrecFP,
3498 [(set R32FP:$rT, (SPUinterpolate R32FP:$rA, R32FP:$rB))]>;
3499
Scott Michel33d73eb2008-11-21 02:56:16 +00003500//--------------------------------------------------------------------------
3501// Basic single precision floating point comparisons:
3502//
3503// Note: There is no support on SPU for single precision NaN. Consequently,
3504// ordered and unordered comparisons are the same.
3505//--------------------------------------------------------------------------
3506
Scott Michel8b6b4202007-12-04 22:35:58 +00003507def FCEQf32 :
3508 RRForm<0b01000011110, (outs R32C:$rT), (ins R32FP:$rA, R32FP:$rB),
3509 "fceq\t$rT, $rA, $rB", SPrecFP,
Scott Michel33d73eb2008-11-21 02:56:16 +00003510 [(set R32C:$rT, (setueq R32FP:$rA, R32FP:$rB))]>;
3511
3512def : Pat<(setoeq R32FP:$rA, R32FP:$rB),
3513 (FCEQf32 R32FP:$rA, R32FP:$rB)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00003514
3515def FCMEQf32 :
3516 RRForm<0b01010011110, (outs R32C:$rT), (ins R32FP:$rA, R32FP:$rB),
3517 "fcmeq\t$rT, $rA, $rB", SPrecFP,
Scott Michel33d73eb2008-11-21 02:56:16 +00003518 [(set R32C:$rT, (setueq (fabs R32FP:$rA), (fabs R32FP:$rB)))]>;
3519
3520def : Pat<(setoeq (fabs R32FP:$rA), (fabs R32FP:$rB)),
3521 (FCMEQf32 R32FP:$rA, R32FP:$rB)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00003522
3523def FCGTf32 :
3524 RRForm<0b01000011010, (outs R32C:$rT), (ins R32FP:$rA, R32FP:$rB),
3525 "fcgt\t$rT, $rA, $rB", SPrecFP,
Scott Michel33d73eb2008-11-21 02:56:16 +00003526 [(set R32C:$rT, (setugt R32FP:$rA, R32FP:$rB))]>;
3527
3528def : Pat<(setugt R32FP:$rA, R32FP:$rB),
3529 (FCGTf32 R32FP:$rA, R32FP:$rB)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00003530
3531def FCMGTf32 :
3532 RRForm<0b01010011010, (outs R32C:$rT), (ins R32FP:$rA, R32FP:$rB),
3533 "fcmgt\t$rT, $rA, $rB", SPrecFP,
Scott Michel33d73eb2008-11-21 02:56:16 +00003534 [(set R32C:$rT, (setugt (fabs R32FP:$rA), (fabs R32FP:$rB)))]>;
3535
3536def : Pat<(setugt (fabs R32FP:$rA), (fabs R32FP:$rB)),
3537 (FCMGTf32 R32FP:$rA, R32FP:$rB)>;
3538
3539//--------------------------------------------------------------------------
3540// Single precision floating point comparisons and SETCC equivalents:
3541//--------------------------------------------------------------------------
3542
3543def : SETCCNegCondReg<setune, R32FP, i32, XORIr32, FCEQf32>;
3544def : SETCCNegCondReg<setone, R32FP, i32, XORIr32, FCEQf32>;
3545
3546def : SETCCBinOpReg<setuge, R32FP, ORr32, FCGTf32, FCEQf32>;
3547def : SETCCBinOpReg<setoge, R32FP, ORr32, FCGTf32, FCEQf32>;
3548
3549def : SETCCBinOpReg<setult, R32FP, NORr32, FCGTf32, FCEQf32>;
3550def : SETCCBinOpReg<setolt, R32FP, NORr32, FCGTf32, FCEQf32>;
3551
3552def : Pat<(setule R32FP:$rA, R32FP:$rB),
3553 (XORIr32 (FCGTf32 R32FP:$rA, R32FP:$rB), 0xffffffff)>;
3554def : Pat<(setole R32FP:$rA, R32FP:$rB),
3555 (XORIr32 (FCGTf32 R32FP:$rA, R32FP:$rB), 0xffffffff)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00003556
3557// FP Status and Control Register Write
3558// Why isn't rT a don't care in the ISA?
3559// Should we create a special RRForm_3 for this guy and zero out the rT?
3560def FSCRWf32 :
3561 RRForm_1<0b01011101110, (outs R32FP:$rT), (ins R32FP:$rA),
3562 "fscrwr\t$rA", SPrecFP,
3563 [/* This instruction requires an intrinsic. Note: rT is unused. */]>;
3564
3565// FP Status and Control Register Read
3566def FSCRRf32 :
3567 RRForm_2<0b01011101110, (outs R32FP:$rT), (ins),
3568 "fscrrd\t$rT", SPrecFP,
3569 [/* This instruction requires an intrinsic */]>;
3570
3571// llvm instruction space
3572// How do these map onto cell instructions?
3573// fdiv rA rB
3574// frest rC rB # c = 1/b (both lines)
3575// fi rC rB rC
3576// fm rD rA rC # d = a * 1/b
3577// fnms rB rD rB rA # b = - (d * b - a) --should == 0 in a perfect world
3578// fma rB rB rC rD # b = b * c + d
3579// = -(d *b -a) * c + d
3580// = a * c - c ( a *b *c - a)
3581
3582// fcopysign (???)
3583
3584// Library calls:
3585// These llvm instructions will actually map to library calls.
3586// All that's needed, then, is to check that the appropriate library is
3587// imported and do a brsl to the proper function name.
3588// frem # fmod(x, y): x - (x/y) * y
3589// (Note: fmod(double, double), fmodf(float,float)
3590// fsqrt?
3591// fsin?
3592// fcos?
3593// Unimplemented SPU instruction space
3594// floating reciprocal absolute square root estimate (frsqest)
3595
3596// The following are probably just intrinsics
3597// status and control register write
3598// status and control register read
3599
3600//--------------------------------------
3601// Floating point multiply instructions
3602//--------------------------------------
3603
3604def FMv4f32:
3605 RRForm<0b00100011010, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
3606 "fm\t$rT, $rA, $rB", SPrecFP,
3607 [(set (v4f32 VECREG:$rT), (fmul (v4f32 VECREG:$rA),
3608 (v4f32 VECREG:$rB)))]>;
3609
3610def FMf32 :
3611 RRForm<0b01100011010, (outs R32FP:$rT), (ins R32FP:$rA, R32FP:$rB),
3612 "fm\t$rT, $rA, $rB", SPrecFP,
3613 [(set R32FP:$rT, (fmul R32FP:$rA, R32FP:$rB))]>;
3614
3615// Floating point multiply and add
3616// e.g. d = c + (a * b)
3617def FMAv4f32:
3618 RRRForm<0b0111, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB, VECREG:$rC),
3619 "fma\t$rT, $rA, $rB, $rC", SPrecFP,
3620 [(set (v4f32 VECREG:$rT),
3621 (fadd (v4f32 VECREG:$rC),
3622 (fmul (v4f32 VECREG:$rA), (v4f32 VECREG:$rB))))]>;
3623
3624def FMAf32:
3625 RRRForm<0b0111, (outs R32FP:$rT), (ins R32FP:$rA, R32FP:$rB, R32FP:$rC),
3626 "fma\t$rT, $rA, $rB, $rC", SPrecFP,
3627 [(set R32FP:$rT, (fadd R32FP:$rC, (fmul R32FP:$rA, R32FP:$rB)))]>;
3628
3629// FP multiply and subtract
3630// Subtracts value in rC from product
3631// res = a * b - c
3632def FMSv4f32 :
3633 RRRForm<0b0111, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB, VECREG:$rC),
3634 "fms\t$rT, $rA, $rB, $rC", SPrecFP,
3635 [(set (v4f32 VECREG:$rT),
3636 (fsub (fmul (v4f32 VECREG:$rA), (v4f32 VECREG:$rB)),
3637 (v4f32 VECREG:$rC)))]>;
3638
3639def FMSf32 :
3640 RRRForm<0b0111, (outs R32FP:$rT), (ins R32FP:$rA, R32FP:$rB, R32FP:$rC),
3641 "fms\t$rT, $rA, $rB, $rC", SPrecFP,
3642 [(set R32FP:$rT,
3643 (fsub (fmul R32FP:$rA, R32FP:$rB), R32FP:$rC))]>;
3644
3645// Floating Negative Mulitply and Subtract
3646// Subtracts product from value in rC
3647// res = fneg(fms a b c)
3648// = - (a * b - c)
3649// = c - a * b
3650// NOTE: subtraction order
3651// fsub a b = a - b
3652// fs a b = b - a?
3653def FNMSf32 :
3654 RRRForm<0b1101, (outs R32FP:$rT), (ins R32FP:$rA, R32FP:$rB, R32FP:$rC),
3655 "fnms\t$rT, $rA, $rB, $rC", SPrecFP,
3656 [(set R32FP:$rT, (fsub R32FP:$rC, (fmul R32FP:$rA, R32FP:$rB)))]>;
3657
3658def FNMSv4f32 :
3659 RRRForm<0b1101, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB, VECREG:$rC),
3660 "fnms\t$rT, $rA, $rB, $rC", SPrecFP,
3661 [(set (v4f32 VECREG:$rT),
3662 (fsub (v4f32 VECREG:$rC),
3663 (fmul (v4f32 VECREG:$rA),
3664 (v4f32 VECREG:$rB))))]>;
3665
3666//--------------------------------------
3667// Floating Point Conversions
3668// Signed conversions:
3669def CSiFv4f32:
3670 CVTIntFPForm<0b0101101110, (outs VECREG:$rT), (ins VECREG:$rA),
3671 "csflt\t$rT, $rA, 0", SPrecFP,
3672 [(set (v4f32 VECREG:$rT), (sint_to_fp (v4i32 VECREG:$rA)))]>;
3673
3674// Convert signed integer to floating point
3675def CSiFf32 :
3676 CVTIntFPForm<0b0101101110, (outs R32FP:$rT), (ins R32C:$rA),
3677 "csflt\t$rT, $rA, 0", SPrecFP,
3678 [(set R32FP:$rT, (sint_to_fp R32C:$rA))]>;
3679
3680// Convert unsigned into to float
3681def CUiFv4f32 :
3682 CVTIntFPForm<0b1101101110, (outs VECREG:$rT), (ins VECREG:$rA),
3683 "cuflt\t$rT, $rA, 0", SPrecFP,
3684 [(set (v4f32 VECREG:$rT), (uint_to_fp (v4i32 VECREG:$rA)))]>;
3685
3686def CUiFf32 :
3687 CVTIntFPForm<0b1101101110, (outs R32FP:$rT), (ins R32C:$rA),
3688 "cuflt\t$rT, $rA, 0", SPrecFP,
3689 [(set R32FP:$rT, (uint_to_fp R32C:$rA))]>;
3690
3691// Convert float to unsigned int
3692// Assume that scale = 0
3693
3694def CFUiv4f32 :
3695 CVTIntFPForm<0b1101101110, (outs VECREG:$rT), (ins VECREG:$rA),
3696 "cfltu\t$rT, $rA, 0", SPrecFP,
3697 [(set (v4i32 VECREG:$rT), (fp_to_uint (v4f32 VECREG:$rA)))]>;
3698
3699def CFUif32 :
3700 CVTIntFPForm<0b1101101110, (outs R32C:$rT), (ins R32FP:$rA),
3701 "cfltu\t$rT, $rA, 0", SPrecFP,
3702 [(set R32C:$rT, (fp_to_uint R32FP:$rA))]>;
3703
3704// Convert float to signed int
3705// Assume that scale = 0
3706
3707def CFSiv4f32 :
3708 CVTIntFPForm<0b1101101110, (outs VECREG:$rT), (ins VECREG:$rA),
3709 "cflts\t$rT, $rA, 0", SPrecFP,
3710 [(set (v4i32 VECREG:$rT), (fp_to_sint (v4f32 VECREG:$rA)))]>;
3711
3712def CFSif32 :
3713 CVTIntFPForm<0b1101101110, (outs R32C:$rT), (ins R32FP:$rA),
3714 "cflts\t$rT, $rA, 0", SPrecFP,
3715 [(set R32C:$rT, (fp_to_sint R32FP:$rA))]>;
3716
3717//===----------------------------------------------------------------------==//
3718// Single<->Double precision conversions
3719//===----------------------------------------------------------------------==//
3720
3721// NOTE: We use "vec" name suffix here to avoid confusion (e.g. input is a
3722// v4f32, output is v2f64--which goes in the name?)
3723
3724// Floating point extend single to double
3725// NOTE: Not sure if passing in v4f32 to FESDvec is correct since it
3726// operates on two double-word slots (i.e. 1st and 3rd fp numbers
3727// are ignored).
3728def FESDvec :
3729 RRForm_1<0b00011101110, (outs VECREG:$rT), (ins VECREG:$rA),
3730 "fesd\t$rT, $rA", SPrecFP,
3731 [(set (v2f64 VECREG:$rT), (fextend (v4f32 VECREG:$rA)))]>;
3732
3733def FESDf32 :
3734 RRForm_1<0b00011101110, (outs R64FP:$rT), (ins R32FP:$rA),
3735 "fesd\t$rT, $rA", SPrecFP,
3736 [(set R64FP:$rT, (fextend R32FP:$rA))]>;
3737
3738// Floating point round double to single
3739//def FRDSvec :
3740// RRForm_1<0b10011101110, (outs VECREG:$rT), (ins VECREG:$rA),
3741// "frds\t$rT, $rA,", SPrecFP,
3742// [(set (v4f32 R32FP:$rT), (fround (v2f64 R64FP:$rA)))]>;
3743
3744def FRDSf64 :
3745 RRForm_1<0b10011101110, (outs R32FP:$rT), (ins R64FP:$rA),
3746 "frds\t$rT, $rA", SPrecFP,
3747 [(set R32FP:$rT, (fround R64FP:$rA))]>;
3748
3749//ToDo include anyextend?
3750
3751//===----------------------------------------------------------------------==//
3752// Double precision floating point instructions
3753//===----------------------------------------------------------------------==//
3754def FAf64 :
3755 RRForm<0b00110011010, (outs R64FP:$rT), (ins R64FP:$rA, R64FP:$rB),
3756 "dfa\t$rT, $rA, $rB", DPrecFP,
3757 [(set R64FP:$rT, (fadd R64FP:$rA, R64FP:$rB))]>;
3758
3759def FAv2f64 :
3760 RRForm<0b00110011010, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
3761 "dfa\t$rT, $rA, $rB", DPrecFP,
3762 [(set (v2f64 VECREG:$rT), (fadd (v2f64 VECREG:$rA), (v2f64 VECREG:$rB)))]>;
3763
3764def FSf64 :
3765 RRForm<0b10100011010, (outs R64FP:$rT), (ins R64FP:$rA, R64FP:$rB),
3766 "dfs\t$rT, $rA, $rB", DPrecFP,
3767 [(set R64FP:$rT, (fsub R64FP:$rA, R64FP:$rB))]>;
3768
3769def FSv2f64 :
3770 RRForm<0b10100011010, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
3771 "dfs\t$rT, $rA, $rB", DPrecFP,
3772 [(set (v2f64 VECREG:$rT),
3773 (fsub (v2f64 VECREG:$rA), (v2f64 VECREG:$rB)))]>;
3774
3775def FMf64 :
3776 RRForm<0b01100011010, (outs R64FP:$rT), (ins R64FP:$rA, R64FP:$rB),
3777 "dfm\t$rT, $rA, $rB", DPrecFP,
3778 [(set R64FP:$rT, (fmul R64FP:$rA, R64FP:$rB))]>;
3779
3780def FMv2f64:
3781 RRForm<0b00100011010, (outs VECREG:$rT), (ins VECREG:$rA, VECREG:$rB),
3782 "dfm\t$rT, $rA, $rB", DPrecFP,
3783 [(set (v2f64 VECREG:$rT),
3784 (fmul (v2f64 VECREG:$rA), (v2f64 VECREG:$rB)))]>;
3785
3786def FMAf64:
3787 RRForm<0b00111010110, (outs R64FP:$rT),
3788 (ins R64FP:$rA, R64FP:$rB, R64FP:$rC),
3789 "dfma\t$rT, $rA, $rB", DPrecFP,
3790 [(set R64FP:$rT, (fadd R64FP:$rC, (fmul R64FP:$rA, R64FP:$rB)))]>,
3791 RegConstraint<"$rC = $rT">,
3792 NoEncode<"$rC">;
3793
3794def FMAv2f64:
3795 RRForm<0b00111010110, (outs VECREG:$rT),
3796 (ins VECREG:$rA, VECREG:$rB, VECREG:$rC),
3797 "dfma\t$rT, $rA, $rB", DPrecFP,
3798 [(set (v2f64 VECREG:$rT),
3799 (fadd (v2f64 VECREG:$rC),
3800 (fmul (v2f64 VECREG:$rA), (v2f64 VECREG:$rB))))]>,
3801 RegConstraint<"$rC = $rT">,
3802 NoEncode<"$rC">;
3803
3804def FMSf64 :
3805 RRForm<0b10111010110, (outs R64FP:$rT),
3806 (ins R64FP:$rA, R64FP:$rB, R64FP:$rC),
3807 "dfms\t$rT, $rA, $rB", DPrecFP,
3808 [(set R64FP:$rT, (fsub (fmul R64FP:$rA, R64FP:$rB), R64FP:$rC))]>,
3809 RegConstraint<"$rC = $rT">,
3810 NoEncode<"$rC">;
3811
3812def FMSv2f64 :
3813 RRForm<0b10111010110, (outs VECREG:$rT),
3814 (ins VECREG:$rA, VECREG:$rB, VECREG:$rC),
3815 "dfms\t$rT, $rA, $rB", DPrecFP,
3816 [(set (v2f64 VECREG:$rT),
3817 (fsub (fmul (v2f64 VECREG:$rA), (v2f64 VECREG:$rB)),
3818 (v2f64 VECREG:$rC)))]>;
3819
3820// FNMS: - (a * b - c)
3821// - (a * b) + c => c - (a * b)
3822def FNMSf64 :
3823 RRForm<0b01111010110, (outs R64FP:$rT),
3824 (ins R64FP:$rA, R64FP:$rB, R64FP:$rC),
3825 "dfnms\t$rT, $rA, $rB", DPrecFP,
3826 [(set R64FP:$rT, (fsub R64FP:$rC, (fmul R64FP:$rA, R64FP:$rB)))]>,
3827 RegConstraint<"$rC = $rT">,
3828 NoEncode<"$rC">;
3829
3830def : Pat<(fneg (fsub (fmul R64FP:$rA, R64FP:$rB), R64FP:$rC)),
3831 (FNMSf64 R64FP:$rA, R64FP:$rB, R64FP:$rC)>;
3832
3833def FNMSv2f64 :
3834 RRForm<0b01111010110, (outs VECREG:$rT),
3835 (ins VECREG:$rA, VECREG:$rB, VECREG:$rC),
3836 "dfnms\t$rT, $rA, $rB", DPrecFP,
3837 [(set (v2f64 VECREG:$rT),
3838 (fsub (v2f64 VECREG:$rC),
3839 (fmul (v2f64 VECREG:$rA),
3840 (v2f64 VECREG:$rB))))]>,
3841 RegConstraint<"$rC = $rT">,
3842 NoEncode<"$rC">;
3843
3844def : Pat<(fneg (fsub (fmul (v2f64 VECREG:$rA), (v2f64 VECREG:$rB)),
3845 (v2f64 VECREG:$rC))),
3846 (FNMSv2f64 VECREG:$rA, VECREG:$rB, VECREG:$rC)>;
3847
3848// - (a * b + c)
3849// - (a * b) - c
3850def FNMAf64 :
3851 RRForm<0b11111010110, (outs R64FP:$rT),
3852 (ins R64FP:$rA, R64FP:$rB, R64FP:$rC),
3853 "dfnma\t$rT, $rA, $rB", DPrecFP,
3854 [(set R64FP:$rT, (fneg (fadd R64FP:$rC, (fmul R64FP:$rA, R64FP:$rB))))]>,
3855 RegConstraint<"$rC = $rT">,
3856 NoEncode<"$rC">;
3857
3858def FNMAv2f64 :
3859 RRForm<0b11111010110, (outs VECREG:$rT),
3860 (ins VECREG:$rA, VECREG:$rB, VECREG:$rC),
3861 "dfnma\t$rT, $rA, $rB", DPrecFP,
3862 [(set (v2f64 VECREG:$rT),
3863 (fneg (fadd (v2f64 VECREG:$rC),
3864 (fmul (v2f64 VECREG:$rA),
3865 (v2f64 VECREG:$rB)))))]>,
3866 RegConstraint<"$rC = $rT">,
3867 NoEncode<"$rC">;
3868
3869//===----------------------------------------------------------------------==//
3870// Floating point negation and absolute value
3871//===----------------------------------------------------------------------==//
3872
3873def : Pat<(fneg (v4f32 VECREG:$rA)),
3874 (XORfnegvec (v4f32 VECREG:$rA),
3875 (v4f32 (ILHUv4i32 0x8000)))>;
3876
3877def : Pat<(fneg R32FP:$rA),
3878 (XORfneg32 R32FP:$rA, (ILHUr32 0x8000))>;
3879
3880def : Pat<(fneg (v2f64 VECREG:$rA)),
3881 (XORfnegvec (v2f64 VECREG:$rA),
3882 (v2f64 (ANDBIv16i8 (FSMBIv16i8 0x8080), 0x80)))>;
3883
3884def : Pat<(fneg R64FP:$rA),
3885 (XORfneg64 R64FP:$rA,
3886 (ANDBIv16i8 (FSMBIv16i8 0x8080), 0x80))>;
3887
3888// Floating point absolute value
3889
3890def : Pat<(fabs R32FP:$rA),
3891 (ANDfabs32 R32FP:$rA, (IOHLr32 (ILHUr32 0x7fff), 0xffff))>;
3892
3893def : Pat<(fabs (v4f32 VECREG:$rA)),
3894 (ANDfabsvec (v4f32 VECREG:$rA),
3895 (v4f32 (ANDBIv16i8 (FSMBIv16i8 0xffff), 0x7f)))>;
3896
3897def : Pat<(fabs R64FP:$rA),
3898 (ANDfabs64 R64FP:$rA, (ANDBIv16i8 (FSMBIv16i8 0xffff), 0x7f))>;
3899
3900def : Pat<(fabs (v2f64 VECREG:$rA)),
3901 (ANDfabsvec (v2f64 VECREG:$rA),
3902 (v2f64 (ANDBIv16i8 (FSMBIv16i8 0xffff), 0x7f)))>;
3903
3904//===----------------------------------------------------------------------===//
3905// Execution, Load NOP (execute NOPs belong in even pipeline, load NOPs belong
3906// in the odd pipeline)
3907//===----------------------------------------------------------------------===//
3908
Scott Michel97872d32008-02-23 18:41:37 +00003909def ENOP : SPUInstr<(outs), (ins), "enop", ExecNOP> {
Scott Michel8b6b4202007-12-04 22:35:58 +00003910 let Pattern = [];
3911
3912 let Inst{0-10} = 0b10000000010;
3913 let Inst{11-17} = 0;
3914 let Inst{18-24} = 0;
3915 let Inst{25-31} = 0;
3916}
3917
Scott Michel97872d32008-02-23 18:41:37 +00003918def LNOP : SPUInstr<(outs), (ins), "lnop", LoadNOP> {
Scott Michel8b6b4202007-12-04 22:35:58 +00003919 let Pattern = [];
3920
3921 let Inst{0-10} = 0b10000000000;
3922 let Inst{11-17} = 0;
3923 let Inst{18-24} = 0;
3924 let Inst{25-31} = 0;
3925}
3926
3927//===----------------------------------------------------------------------===//
3928// Bit conversions (type conversions between vector/packed types)
3929// NOTE: Promotions are handled using the XS* instructions. Truncation
3930// is not handled.
3931//===----------------------------------------------------------------------===//
3932def : Pat<(v16i8 (bitconvert (v8i16 VECREG:$src))), (v16i8 VECREG:$src)>;
3933def : Pat<(v16i8 (bitconvert (v4i32 VECREG:$src))), (v16i8 VECREG:$src)>;
3934def : Pat<(v16i8 (bitconvert (v2i64 VECREG:$src))), (v16i8 VECREG:$src)>;
3935def : Pat<(v16i8 (bitconvert (v4f32 VECREG:$src))), (v16i8 VECREG:$src)>;
3936def : Pat<(v16i8 (bitconvert (v2f64 VECREG:$src))), (v16i8 VECREG:$src)>;
3937
3938def : Pat<(v8i16 (bitconvert (v16i8 VECREG:$src))), (v8i16 VECREG:$src)>;
3939def : Pat<(v8i16 (bitconvert (v4i32 VECREG:$src))), (v8i16 VECREG:$src)>;
3940def : Pat<(v8i16 (bitconvert (v2i64 VECREG:$src))), (v8i16 VECREG:$src)>;
3941def : Pat<(v8i16 (bitconvert (v4f32 VECREG:$src))), (v8i16 VECREG:$src)>;
3942def : Pat<(v8i16 (bitconvert (v2f64 VECREG:$src))), (v8i16 VECREG:$src)>;
3943
3944def : Pat<(v4i32 (bitconvert (v16i8 VECREG:$src))), (v4i32 VECREG:$src)>;
3945def : Pat<(v4i32 (bitconvert (v8i16 VECREG:$src))), (v4i32 VECREG:$src)>;
3946def : Pat<(v4i32 (bitconvert (v2i64 VECREG:$src))), (v4i32 VECREG:$src)>;
3947def : Pat<(v4i32 (bitconvert (v4f32 VECREG:$src))), (v4i32 VECREG:$src)>;
3948def : Pat<(v4i32 (bitconvert (v2f64 VECREG:$src))), (v4i32 VECREG:$src)>;
3949
3950def : Pat<(v2i64 (bitconvert (v16i8 VECREG:$src))), (v2i64 VECREG:$src)>;
3951def : Pat<(v2i64 (bitconvert (v8i16 VECREG:$src))), (v2i64 VECREG:$src)>;
3952def : Pat<(v2i64 (bitconvert (v4i32 VECREG:$src))), (v2i64 VECREG:$src)>;
3953def : Pat<(v2i64 (bitconvert (v4f32 VECREG:$src))), (v2i64 VECREG:$src)>;
3954def : Pat<(v2i64 (bitconvert (v2f64 VECREG:$src))), (v2i64 VECREG:$src)>;
3955
3956def : Pat<(v4f32 (bitconvert (v16i8 VECREG:$src))), (v4f32 VECREG:$src)>;
3957def : Pat<(v4f32 (bitconvert (v8i16 VECREG:$src))), (v4f32 VECREG:$src)>;
3958def : Pat<(v4f32 (bitconvert (v2i64 VECREG:$src))), (v4f32 VECREG:$src)>;
3959def : Pat<(v4f32 (bitconvert (v4i32 VECREG:$src))), (v4f32 VECREG:$src)>;
3960def : Pat<(v4f32 (bitconvert (v2f64 VECREG:$src))), (v4f32 VECREG:$src)>;
3961
3962def : Pat<(v2f64 (bitconvert (v16i8 VECREG:$src))), (v2f64 VECREG:$src)>;
3963def : Pat<(v2f64 (bitconvert (v8i16 VECREG:$src))), (v2f64 VECREG:$src)>;
3964def : Pat<(v2f64 (bitconvert (v4i32 VECREG:$src))), (v2f64 VECREG:$src)>;
3965def : Pat<(v2f64 (bitconvert (v2i64 VECREG:$src))), (v2f64 VECREG:$src)>;
3966def : Pat<(v2f64 (bitconvert (v2f64 VECREG:$src))), (v2f64 VECREG:$src)>;
3967
3968def : Pat<(f32 (bitconvert (i32 R32C:$src))), (f32 R32FP:$src)>;
Scott Michel754d8662007-12-20 00:44:13 +00003969def : Pat<(f64 (bitconvert (i64 R64C:$src))), (f64 R64FP:$src)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00003970
3971//===----------------------------------------------------------------------===//
3972// Instruction patterns:
3973//===----------------------------------------------------------------------===//
3974
3975// General 32-bit constants:
3976def : Pat<(i32 imm:$imm),
3977 (IOHLr32 (ILHUr32 (HI16 imm:$imm)), (LO16 imm:$imm))>;
3978
3979// Single precision float constants:
Nate Begeman78125042008-02-14 18:43:04 +00003980def : Pat<(f32 fpimm:$imm),
Scott Michel8b6b4202007-12-04 22:35:58 +00003981 (IOHLf32 (ILHUf32 (HI16_f32 fpimm:$imm)), (LO16_f32 fpimm:$imm))>;
3982
3983// General constant 32-bit vectors
3984def : Pat<(v4i32 v4i32Imm:$imm),
Scott Michel6baba072008-03-05 23:02:02 +00003985 (IOHLv4i32 (v4i32 (ILHUv4i32 (HI16_vec v4i32Imm:$imm))),
3986 (LO16_vec v4i32Imm:$imm))>;
Scott Michel438be252007-12-17 22:32:34 +00003987
3988// 8-bit constants
3989def : Pat<(i8 imm:$imm),
3990 (ILHr8 imm:$imm)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00003991
3992//===----------------------------------------------------------------------===//
3993// Call instruction patterns:
3994//===----------------------------------------------------------------------===//
3995// Return void
3996def : Pat<(ret),
3997 (RET)>;
3998
3999//===----------------------------------------------------------------------===//
4000// Zero/Any/Sign extensions
4001//===----------------------------------------------------------------------===//
4002
4003// zext 1->32: Zero extend i1 to i32
4004def : Pat<(SPUextract_i1_zext R32C:$rSrc),
4005 (ANDIr32 R32C:$rSrc, 0x1)>;
4006
4007// sext 8->32: Sign extend bytes to words
4008def : Pat<(sext_inreg R32C:$rSrc, i8),
4009 (XSHWr32 (XSBHr32 R32C:$rSrc))>;
4010
Scott Michel438be252007-12-17 22:32:34 +00004011def : Pat<(i32 (sext R8C:$rSrc)),
4012 (XSHWr16 (XSBHr8 R8C:$rSrc))>;
4013
Scott Michel8b6b4202007-12-04 22:35:58 +00004014def : Pat<(SPUextract_i8_sext VECREG:$rSrc),
4015 (XSHWr32 (XSBHr32 (ORi32_v4i32 (v4i32 VECREG:$rSrc),
4016 (v4i32 VECREG:$rSrc))))>;
4017
Scott Michel438be252007-12-17 22:32:34 +00004018// zext 8->16: Zero extend bytes to halfwords
4019def : Pat<(i16 (zext R8C:$rSrc)),
Scott Michel97872d32008-02-23 18:41:37 +00004020 (ANDHIi8i16 R8C:$rSrc, 0xff)>;
Scott Michel438be252007-12-17 22:32:34 +00004021
4022// zext 8->32 from preferred slot in load/store
Scott Michel8b6b4202007-12-04 22:35:58 +00004023def : Pat<(SPUextract_i8_zext VECREG:$rSrc),
4024 (ANDIr32 (ORi32_v4i32 (v4i32 VECREG:$rSrc), (v4i32 VECREG:$rSrc)),
4025 0xff)>;
4026
Scott Michel438be252007-12-17 22:32:34 +00004027// zext 8->32: Zero extend bytes to words
4028def : Pat<(i32 (zext R8C:$rSrc)),
Scott Michel97872d32008-02-23 18:41:37 +00004029 (ANDIi8i32 R8C:$rSrc, 0xff)>;
Scott Michel438be252007-12-17 22:32:34 +00004030
4031// anyext 8->16: Extend 8->16 bits, irrespective of sign
4032def : Pat<(i16 (anyext R8C:$rSrc)),
Scott Michel97872d32008-02-23 18:41:37 +00004033 (ORHIi8i16 R8C:$rSrc, 0)>;
Scott Michel438be252007-12-17 22:32:34 +00004034
4035// anyext 8->32: Extend 8->32 bits, irrespective of sign
4036def : Pat<(i32 (anyext R8C:$rSrc)),
Scott Michel97872d32008-02-23 18:41:37 +00004037 (ORIi8i32 R8C:$rSrc, 0)>;
Scott Michel438be252007-12-17 22:32:34 +00004038
Scott Michel97872d32008-02-23 18:41:37 +00004039// zext 16->32: Zero extend halfwords to words
Scott Michel8b6b4202007-12-04 22:35:58 +00004040def : Pat<(i32 (zext R16C:$rSrc)),
Scott Michel97872d32008-02-23 18:41:37 +00004041 (ANDi16i32 R16C:$rSrc, (ILAr32 0xffff))>;
Scott Michel8b6b4202007-12-04 22:35:58 +00004042
4043def : Pat<(i32 (zext (and R16C:$rSrc, 0xf))),
Scott Michel97872d32008-02-23 18:41:37 +00004044 (ANDIi16i32 R16C:$rSrc, 0xf)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00004045
4046def : Pat<(i32 (zext (and R16C:$rSrc, 0xff))),
Scott Michel97872d32008-02-23 18:41:37 +00004047 (ANDIi16i32 R16C:$rSrc, 0xff)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00004048
4049def : Pat<(i32 (zext (and R16C:$rSrc, 0xfff))),
Scott Michel97872d32008-02-23 18:41:37 +00004050 (ANDIi16i32 R16C:$rSrc, 0xfff)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00004051
4052// anyext 16->32: Extend 16->32 bits, irrespective of sign
4053def : Pat<(i32 (anyext R16C:$rSrc)),
Scott Michel97872d32008-02-23 18:41:37 +00004054 (ORIi16i32 R16C:$rSrc, 0)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00004055
4056//===----------------------------------------------------------------------===//
Scott Michelf9f42e62008-01-29 02:16:57 +00004057// Address generation: SPU, like PPC, has to split addresses into high and
Scott Michel8b6b4202007-12-04 22:35:58 +00004058// low parts in order to load them into a register.
4059//===----------------------------------------------------------------------===//
4060
Scott Michelf9f42e62008-01-29 02:16:57 +00004061def : Pat<(SPUaform tglobaladdr:$in, 0), (ILAlsa tglobaladdr:$in)>;
4062def : Pat<(SPUaform texternalsym:$in, 0), (ILAlsa texternalsym:$in)>;
4063def : Pat<(SPUaform tjumptable:$in, 0), (ILAlsa tjumptable:$in)>;
4064def : Pat<(SPUaform tconstpool:$in, 0), (ILAlsa tconstpool:$in)>;
4065
4066def : Pat<(SPUindirect (SPUhi tglobaladdr:$in, 0),
4067 (SPUlo tglobaladdr:$in, 0)),
Scott Micheldbac4cf2008-01-11 02:53:15 +00004068 (IOHLlo (ILHUhi tglobaladdr:$in), tglobaladdr:$in)>;
Scott Michel394e26d2008-01-17 20:38:41 +00004069
Scott Michelf9f42e62008-01-29 02:16:57 +00004070def : Pat<(SPUindirect (SPUhi texternalsym:$in, 0),
4071 (SPUlo texternalsym:$in, 0)),
4072 (IOHLlo (ILHUhi texternalsym:$in), texternalsym:$in)>;
4073
4074def : Pat<(SPUindirect (SPUhi tjumptable:$in, 0),
4075 (SPUlo tjumptable:$in, 0)),
Scott Micheldbac4cf2008-01-11 02:53:15 +00004076 (IOHLlo (ILHUhi tjumptable:$in), tjumptable:$in)>;
Scott Michel394e26d2008-01-17 20:38:41 +00004077
Scott Michelf9f42e62008-01-29 02:16:57 +00004078def : Pat<(SPUindirect (SPUhi tconstpool:$in, 0),
4079 (SPUlo tconstpool:$in, 0)),
4080 (IOHLlo (ILHUhi tconstpool:$in), tconstpool:$in)>;
4081
Scott Michelbc5fbc12008-04-30 00:30:08 +00004082def : Pat<(SPUindirect R32C:$sp, i32ImmSExt10:$imm),
4083 (AIr32 R32C:$sp, i32ImmSExt10:$imm)>;
4084
4085def : Pat<(SPUindirect R32C:$sp, imm:$imm),
4086 (Ar32 R32C:$sp,
4087 (IOHLr32 (ILHUr32 (HI16 imm:$imm)), (LO16 imm:$imm)))>;
4088
Scott Michelf9f42e62008-01-29 02:16:57 +00004089def : Pat<(add (SPUhi tglobaladdr:$in, 0), (SPUlo tglobaladdr:$in, 0)),
4090 (IOHLlo (ILHUhi tglobaladdr:$in), tglobaladdr:$in)>;
4091
4092def : Pat<(add (SPUhi texternalsym:$in, 0), (SPUlo texternalsym:$in, 0)),
4093 (IOHLlo (ILHUhi texternalsym:$in), texternalsym:$in)>;
4094
4095def : Pat<(add (SPUhi tjumptable:$in, 0), (SPUlo tjumptable:$in, 0)),
4096 (IOHLlo (ILHUhi tjumptable:$in), tjumptable:$in)>;
4097
4098def : Pat<(add (SPUhi tconstpool:$in, 0), (SPUlo tconstpool:$in, 0)),
4099 (IOHLlo (ILHUhi tconstpool:$in), tconstpool:$in)>;
Scott Michel8b6b4202007-12-04 22:35:58 +00004100
Scott Michel8b6b4202007-12-04 22:35:58 +00004101// Instrinsics:
4102include "CellSDKIntrinsics.td"