blob: e4b295d5b77275e92f5640c642c11cf5e665e5e9 [file] [log] [blame]
Wesley Pecka70f28c2010-02-23 19:15:24 +00001//===-- DelaySlotFiller.cpp - MBlaze delay slot filler --------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Wesley Pecka0603832010-10-27 00:23:01 +000010// A pass that attempts to fill instructions with delay slots. If no
11// instructions can be moved into the delay slot then a NOP is placed there.
Wesley Pecka70f28c2010-02-23 19:15:24 +000012//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "delay-slot-filler"
16
17#include "MBlaze.h"
18#include "MBlazeTargetMachine.h"
19#include "llvm/CodeGen/MachineFunctionPass.h"
20#include "llvm/CodeGen/MachineInstrBuilder.h"
21#include "llvm/Target/TargetInstrInfo.h"
22#include "llvm/ADT/Statistic.h"
Wesley Peck4e9141f2010-10-21 03:57:26 +000023#include "llvm/Support/CommandLine.h"
24#include "llvm/Support/Debug.h"
25#include "llvm/Support/ErrorHandling.h"
26#include "llvm/Support/raw_ostream.h"
Wesley Pecka70f28c2010-02-23 19:15:24 +000027
28using namespace llvm;
29
30STATISTIC(FilledSlots, "Number of delay slots filled");
31
Benjamin Kramer0861f572011-11-26 23:01:57 +000032static cl::opt<bool> MBDisableDelaySlotFiller(
Wesley Peck1e8cdd52010-12-06 21:11:01 +000033 "disable-mblaze-delay-filler",
34 cl::init(false),
35 cl::desc("Disable the MBlaze delay slot filter."),
36 cl::Hidden);
Wesley Peck1e8cdd52010-12-06 21:11:01 +000037
Wesley Pecka70f28c2010-02-23 19:15:24 +000038namespace {
39 struct Filler : public MachineFunctionPass {
40
41 TargetMachine &TM;
42 const TargetInstrInfo *TII;
43
44 static char ID;
Wesley Peck0a67d922010-11-08 19:40:01 +000045 Filler(TargetMachine &tm)
Owen Anderson90c579d2010-08-06 18:33:48 +000046 : MachineFunctionPass(ID), TM(tm), TII(tm.getInstrInfo()) { }
Wesley Pecka70f28c2010-02-23 19:15:24 +000047
48 virtual const char *getPassName() const {
49 return "MBlaze Delay Slot Filler";
50 }
51
52 bool runOnMachineBasicBlock(MachineBasicBlock &MBB);
53 bool runOnMachineFunction(MachineFunction &F) {
54 bool Changed = false;
55 for (MachineFunction::iterator FI = F.begin(), FE = F.end();
56 FI != FE; ++FI)
57 Changed |= runOnMachineBasicBlock(*FI);
58 return Changed;
59 }
60
61 };
62 char Filler::ID = 0;
63} // end of anonymous namespace
64
Wesley Peck0a67d922010-11-08 19:40:01 +000065static bool hasImmInstruction(MachineBasicBlock::iterator &candidate) {
Wesley Peck4e9141f2010-10-21 03:57:26 +000066 // Any instruction with an immediate mode operand greater than
67 // 16-bits requires an implicit IMM instruction.
68 unsigned numOper = candidate->getNumOperands();
Wesley Peck0a67d922010-11-08 19:40:01 +000069 for (unsigned op = 0; op < numOper; ++op) {
Wesley Peck1e8cdd52010-12-06 21:11:01 +000070 MachineOperand &mop = candidate->getOperand(op);
71
72 // The operand requires more than 16-bits to represent.
73 if (mop.isImm() && (mop.getImm() < -0x8000 || mop.getImm() > 0x7fff))
74 return true;
75
76 // We must assume that unknown immediate values require more than
77 // 16-bits to represent.
Wesley Peckef9d9fd2011-04-11 22:45:02 +000078 if (mop.isGlobal() || mop.isSymbol() || mop.isJTI() || mop.isCPI())
Wesley Peck1e8cdd52010-12-06 21:11:01 +000079 return true;
Wesley Peck4e9141f2010-10-21 03:57:26 +000080
81 // FIXME: we could probably check to see if the FP value happens
82 // to not need an IMM instruction. For now we just always
Wesley Peck1e8cdd52010-12-06 21:11:01 +000083 // assume that FP values do.
84 if (mop.isFPImm())
85 return true;
Wesley Peck4e9141f2010-10-21 03:57:26 +000086 }
87
88 return false;
89}
90
Wesley Peck025c4582010-12-22 00:22:59 +000091static unsigned getLastRealOperand(MachineBasicBlock::iterator &instr) {
92 switch (instr->getOpcode()) {
93 default: return instr->getNumOperands();
94
95 // These instructions have a variable number of operands but the first two
96 // are the "real" operands that we care about during hazard detection.
97 case MBlaze::BRLID:
98 case MBlaze::BRALID:
99 case MBlaze::BRLD:
100 case MBlaze::BRALD:
101 return 2;
102 }
103}
104
Wesley Peck0a67d922010-11-08 19:40:01 +0000105static bool delayHasHazard(MachineBasicBlock::iterator &candidate,
106 MachineBasicBlock::iterator &slot) {
Wesley Peck1e8cdd52010-12-06 21:11:01 +0000107 // Hazard check
108 MachineBasicBlock::iterator a = candidate;
109 MachineBasicBlock::iterator b = slot;
Evan Chenge837dea2011-06-28 19:10:37 +0000110 MCInstrDesc desc = candidate->getDesc();
Wesley Peck4e9141f2010-10-21 03:57:26 +0000111
Wesley Peck1e8cdd52010-12-06 21:11:01 +0000112 // MBB layout:-
113 // candidate := a0 = operation(a1, a2)
114 // ...middle bit...
115 // slot := b0 = operation(b1, b2)
116
117 // Possible hazards:-/
118 // 1. a1 or a2 was written during the middle bit
119 // 2. a0 was read or written during the middle bit
120 // 3. a0 is one or more of {b0, b1, b2}
121 // 4. b0 is one or more of {a1, a2}
122 // 5. a accesses memory, and the middle bit
123 // contains a store operation.
124 bool a_is_memory = desc.mayLoad() || desc.mayStore();
125
Wesley Peck025c4582010-12-22 00:22:59 +0000126 // Determine the number of operands in the slot instruction and in the
127 // candidate instruction.
128 const unsigned aend = getLastRealOperand(a);
129 const unsigned bend = getLastRealOperand(b);
130
Wesley Peck1e8cdd52010-12-06 21:11:01 +0000131 // Check hazards type 1, 2 and 5 by scanning the middle bit
132 MachineBasicBlock::iterator m = a;
133 for (++m; m != b; ++m) {
Wesley Peck025c4582010-12-22 00:22:59 +0000134 for (unsigned aop = 0; aop<aend; ++aop) {
Wesley Peck1e8cdd52010-12-06 21:11:01 +0000135 bool aop_is_reg = a->getOperand(aop).isReg();
136 if (!aop_is_reg) continue;
137
138 bool aop_is_def = a->getOperand(aop).isDef();
139 unsigned aop_reg = a->getOperand(aop).getReg();
140
Wesley Peck025c4582010-12-22 00:22:59 +0000141 const unsigned mend = getLastRealOperand(m);
142 for (unsigned mop = 0; mop<mend; ++mop) {
Wesley Peck1e8cdd52010-12-06 21:11:01 +0000143 bool mop_is_reg = m->getOperand(mop).isReg();
144 if (!mop_is_reg) continue;
145
146 bool mop_is_def = m->getOperand(mop).isDef();
147 unsigned mop_reg = m->getOperand(mop).getReg();
148
149 if (aop_is_def && (mop_reg == aop_reg))
150 return true; // Hazard type 2, because aop = a0
151 else if (mop_is_def && (mop_reg == aop_reg))
152 return true; // Hazard type 1, because aop in {a1, a2}
153 }
Wesley Peck4e9141f2010-10-21 03:57:26 +0000154 }
155
Wesley Peck1e8cdd52010-12-06 21:11:01 +0000156 // Check hazard type 5
157 if (a_is_memory && m->getDesc().mayStore())
158 return true;
159 }
Wesley Peck4e9141f2010-10-21 03:57:26 +0000160
Wesley Peck1e8cdd52010-12-06 21:11:01 +0000161 // Check hazard type 3 & 4
Wesley Peck025c4582010-12-22 00:22:59 +0000162 for (unsigned aop = 0; aop<aend; ++aop) {
Wesley Peck1e8cdd52010-12-06 21:11:01 +0000163 if (a->getOperand(aop).isReg()) {
164 unsigned aop_reg = a->getOperand(aop).getReg();
165
Wesley Peck025c4582010-12-22 00:22:59 +0000166 for (unsigned bop = 0; bop<bend; ++bop) {
167 if (b->getOperand(bop).isReg() && !b->getOperand(bop).isImplicit()) {
Wesley Peck1e8cdd52010-12-06 21:11:01 +0000168 unsigned bop_reg = b->getOperand(bop).getReg();
169 if (aop_reg == bop_reg)
170 return true;
Wesley Peck4e9141f2010-10-21 03:57:26 +0000171 }
Wesley Peck1e8cdd52010-12-06 21:11:01 +0000172 }
173 }
Wesley Peck4e9141f2010-10-21 03:57:26 +0000174 }
175
176 return false;
177}
178
Wesley Peck5437ba42010-11-21 21:36:12 +0000179static bool isDelayFiller(MachineBasicBlock &MBB,
180 MachineBasicBlock::iterator candidate) {
181 if (candidate == MBB.begin())
182 return false;
Wesley Peck4e9141f2010-10-21 03:57:26 +0000183
Evan Chenge837dea2011-06-28 19:10:37 +0000184 MCInstrDesc brdesc = (--candidate)->getDesc();
Wesley Peck5437ba42010-11-21 21:36:12 +0000185 return (brdesc.hasDelaySlot());
186}
187
Evan Chengc36b7062011-01-07 23:50:32 +0000188static bool hasUnknownSideEffects(MachineBasicBlock::iterator &I) {
189 if (!I->hasUnmodeledSideEffects())
Wesley Peck8f40b242010-12-12 22:22:49 +0000190 return false;
191
192 unsigned op = I->getOpcode();
193 if (op == MBlaze::ADDK || op == MBlaze::ADDIK ||
194 op == MBlaze::ADDC || op == MBlaze::ADDIC ||
195 op == MBlaze::ADDKC || op == MBlaze::ADDIKC ||
196 op == MBlaze::RSUBK || op == MBlaze::RSUBIK ||
197 op == MBlaze::RSUBC || op == MBlaze::RSUBIC ||
198 op == MBlaze::RSUBKC || op == MBlaze::RSUBIKC)
199 return false;
200
201 return true;
202}
203
Wesley Peck5437ba42010-11-21 21:36:12 +0000204static MachineBasicBlock::iterator
205findDelayInstr(MachineBasicBlock &MBB,MachineBasicBlock::iterator slot) {
206 MachineBasicBlock::iterator I = slot;
207 while (true) {
208 if (I == MBB.begin())
209 break;
210
211 --I;
Evan Chenge837dea2011-06-28 19:10:37 +0000212 MCInstrDesc desc = I->getDesc();
Wesley Peck1e8cdd52010-12-06 21:11:01 +0000213 if (desc.hasDelaySlot() || desc.isBranch() || isDelayFiller(MBB,I) ||
214 desc.isCall() || desc.isReturn() || desc.isBarrier() ||
Evan Chengc36b7062011-01-07 23:50:32 +0000215 hasUnknownSideEffects(I))
Wesley Peck5437ba42010-11-21 21:36:12 +0000216 break;
217
Wesley Peck1e8cdd52010-12-06 21:11:01 +0000218 if (hasImmInstruction(I) || delayHasHazard(I,slot))
Wesley Peck5437ba42010-11-21 21:36:12 +0000219 continue;
220
221 return I;
Wesley Peck4e9141f2010-10-21 03:57:26 +0000222 }
223
Wesley Peck5437ba42010-11-21 21:36:12 +0000224 return MBB.end();
Wesley Peck4e9141f2010-10-21 03:57:26 +0000225}
226
Wesley Pecka70f28c2010-02-23 19:15:24 +0000227/// runOnMachineBasicBlock - Fill in delay slots for the given basic block.
228/// Currently, we fill delay slots with NOPs. We assume there is only one
229/// delay slot per delayed instruction.
230bool Filler::runOnMachineBasicBlock(MachineBasicBlock &MBB) {
231 bool Changed = false;
232 for (MachineBasicBlock::iterator I = MBB.begin(); I != MBB.end(); ++I)
233 if (I->getDesc().hasDelaySlot()) {
Wesley Peck1e8cdd52010-12-06 21:11:01 +0000234 MachineBasicBlock::iterator D = MBB.end();
Wesley Peck5437ba42010-11-21 21:36:12 +0000235 MachineBasicBlock::iterator J = I;
Wesley Peck4e9141f2010-10-21 03:57:26 +0000236
Wesley Pecka18f0832011-11-26 21:50:38 +0000237 if (!MBDisableDelaySlotFiller)
Wesley Peck1e8cdd52010-12-06 21:11:01 +0000238 D = findDelayInstr(MBB,I);
239
Wesley Pecka70f28c2010-02-23 19:15:24 +0000240 ++FilledSlots;
241 Changed = true;
Wesley Peck4e9141f2010-10-21 03:57:26 +0000242
Wesley Peck0a67d922010-11-08 19:40:01 +0000243 if (D == MBB.end())
Wesley Peck5437ba42010-11-21 21:36:12 +0000244 BuildMI(MBB, ++J, I->getDebugLoc(), TII->get(MBlaze::NOP));
Wesley Peck4e9141f2010-10-21 03:57:26 +0000245 else
Wesley Peck5437ba42010-11-21 21:36:12 +0000246 MBB.splice(++J, &MBB, D);
Wesley Pecka70f28c2010-02-23 19:15:24 +0000247 }
248 return Changed;
249}
250
251/// createMBlazeDelaySlotFillerPass - Returns a pass that fills in delay
252/// slots in MBlaze MachineFunctions
253FunctionPass *llvm::createMBlazeDelaySlotFillerPass(MBlazeTargetMachine &tm) {
254 return new Filler(tm);
255}
256