blob: 361d35e8a897fcd2784a8289b987fb94dcbb054a [file] [log] [blame]
Lang Hames87e3bca2009-05-06 02:36:21 +00001//===-- llvm/CodeGen/Rewriter.cpp - Rewriter -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#define DEBUG_TYPE "virtregrewriter"
11#include "VirtRegRewriter.h"
Evan Cheng98116f92010-04-06 17:19:55 +000012#include "VirtRegMap.h"
Benjamin Kramercfa6ec92009-08-23 11:37:21 +000013#include "llvm/Function.h"
Evan Cheng98116f92010-04-06 17:19:55 +000014#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Benjamin Kramercfa6ec92009-08-23 11:37:21 +000015#include "llvm/CodeGen/MachineFrameInfo.h"
16#include "llvm/CodeGen/MachineInstrBuilder.h"
17#include "llvm/CodeGen/MachineRegisterInfo.h"
Benjamin Kramercfa6ec92009-08-23 11:37:21 +000018#include "llvm/Support/CommandLine.h"
19#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000020#include "llvm/Support/ErrorHandling.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000021#include "llvm/Support/raw_ostream.h"
Benjamin Kramercfa6ec92009-08-23 11:37:21 +000022#include "llvm/Target/TargetInstrInfo.h"
David Greene2d4e6d32009-07-28 16:49:24 +000023#include "llvm/Target/TargetLowering.h"
Lang Hames87e3bca2009-05-06 02:36:21 +000024#include "llvm/ADT/DepthFirstIterator.h"
25#include "llvm/ADT/Statistic.h"
Lang Hames87e3bca2009-05-06 02:36:21 +000026#include <algorithm>
27using namespace llvm;
28
29STATISTIC(NumDSE , "Number of dead stores elided");
30STATISTIC(NumDSS , "Number of dead spill slots removed");
31STATISTIC(NumCommutes, "Number of instructions commuted");
32STATISTIC(NumDRM , "Number of re-materializable defs elided");
33STATISTIC(NumStores , "Number of stores added");
34STATISTIC(NumPSpills , "Number of physical register spills");
35STATISTIC(NumOmitted , "Number of reloads omited");
36STATISTIC(NumAvoided , "Number of reloads deemed unnecessary");
37STATISTIC(NumCopified, "Number of available reloads turned into copies");
38STATISTIC(NumReMats , "Number of re-materialization");
39STATISTIC(NumLoads , "Number of loads added");
40STATISTIC(NumReused , "Number of values reused");
41STATISTIC(NumDCE , "Number of copies elided");
42STATISTIC(NumSUnfold , "Number of stores unfolded");
43STATISTIC(NumModRefUnfold, "Number of modref unfolded");
44
45namespace {
Lang Hamesac276402009-06-04 18:45:36 +000046 enum RewriterName { local, trivial };
Lang Hames87e3bca2009-05-06 02:36:21 +000047}
48
49static cl::opt<RewriterName>
50RewriterOpt("rewriter",
Duncan Sands18619b22010-02-18 14:37:52 +000051 cl::desc("Rewriter to use (default=local)"),
Lang Hames87e3bca2009-05-06 02:36:21 +000052 cl::Prefix,
Lang Hamesac276402009-06-04 18:45:36 +000053 cl::values(clEnumVal(local, "local rewriter"),
Lang Hamesf41538d2009-06-02 16:53:25 +000054 clEnumVal(trivial, "trivial rewriter"),
Lang Hames87e3bca2009-05-06 02:36:21 +000055 clEnumValEnd),
56 cl::init(local));
57
Dan Gohman7db949d2009-08-07 01:32:21 +000058static cl::opt<bool>
David Greene2d4e6d32009-07-28 16:49:24 +000059ScheduleSpills("schedule-spills",
60 cl::desc("Schedule spill code"),
61 cl::init(false));
62
Lang Hames87e3bca2009-05-06 02:36:21 +000063VirtRegRewriter::~VirtRegRewriter() {}
64
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +000065/// substitutePhysReg - Replace virtual register in MachineOperand with a
66/// physical register. Do the right thing with the sub-register index.
Jakob Stoklund Olesend135f142010-02-13 02:06:10 +000067/// Note that operands may be added, so the MO reference is no longer valid.
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +000068static void substitutePhysReg(MachineOperand &MO, unsigned Reg,
69 const TargetRegisterInfo &TRI) {
70 if (unsigned SubIdx = MO.getSubReg()) {
71 // Insert the physical subreg and reset the subreg field.
72 MO.setReg(TRI.getSubReg(Reg, SubIdx));
73 MO.setSubReg(0);
74
75 // Any def, dead, and kill flags apply to the full virtual register, so they
76 // also apply to the full physical register. Add imp-def/dead and imp-kill
77 // as needed.
78 MachineInstr &MI = *MO.getParent();
79 if (MO.isDef())
80 if (MO.isDead())
81 MI.addRegisterDead(Reg, &TRI, /*AddIfNotFound=*/ true);
82 else
83 MI.addRegisterDefined(Reg, &TRI);
84 else if (!MO.isUndef() &&
85 (MO.isKill() ||
86 MI.isRegTiedToDefOperand(&MO-&MI.getOperand(0))))
87 MI.addRegisterKilled(Reg, &TRI, /*AddIfNotFound=*/ true);
88 } else {
89 MO.setReg(Reg);
90 }
91}
92
Dan Gohman7db949d2009-08-07 01:32:21 +000093namespace {
Lang Hames87e3bca2009-05-06 02:36:21 +000094
Lang Hamesf41538d2009-06-02 16:53:25 +000095/// This class is intended for use with the new spilling framework only. It
96/// rewrites vreg def/uses to use the assigned preg, but does not insert any
97/// spill code.
Nick Lewycky6726b6d2009-10-25 06:33:48 +000098struct TrivialRewriter : public VirtRegRewriter {
Lang Hamesf41538d2009-06-02 16:53:25 +000099
100 bool runOnMachineFunction(MachineFunction &MF, VirtRegMap &VRM,
101 LiveIntervals* LIs) {
David Greene0ee52182010-01-05 01:25:52 +0000102 DEBUG(dbgs() << "********** REWRITE MACHINE CODE **********\n");
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +0000103 DEBUG(dbgs() << "********** Function: "
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000104 << MF.getFunction()->getName() << '\n');
David Greene0ee52182010-01-05 01:25:52 +0000105 DEBUG(dbgs() << "**** Machine Instrs"
Chris Lattner6456d382009-08-23 03:20:44 +0000106 << "(NOTE! Does not include spills and reloads!) ****\n");
David Greene2d4e6d32009-07-28 16:49:24 +0000107 DEBUG(MF.dump());
108
Lang Hamesf41538d2009-06-02 16:53:25 +0000109 MachineRegisterInfo *mri = &MF.getRegInfo();
Lang Hames38283e22009-11-18 20:31:20 +0000110 const TargetRegisterInfo *tri = MF.getTarget().getRegisterInfo();
Lang Hamesf41538d2009-06-02 16:53:25 +0000111
112 bool changed = false;
113
114 for (LiveIntervals::iterator liItr = LIs->begin(), liEnd = LIs->end();
115 liItr != liEnd; ++liItr) {
116
Lang Hames38283e22009-11-18 20:31:20 +0000117 const LiveInterval *li = liItr->second;
118 unsigned reg = li->reg;
119
120 if (TargetRegisterInfo::isPhysicalRegister(reg)) {
121 if (!li->empty())
122 mri->setPhysRegUsed(reg);
123 }
124 else {
125 if (!VRM.hasPhys(reg))
126 continue;
127 unsigned pReg = VRM.getPhys(reg);
128 mri->setPhysRegUsed(pReg);
Jakob Stoklund Olesend135f142010-02-13 02:06:10 +0000129 // Copy the register use-list before traversing it.
130 SmallVector<std::pair<MachineInstr*, unsigned>, 32> reglist;
131 for (MachineRegisterInfo::reg_iterator I = mri->reg_begin(reg),
132 E = mri->reg_end(); I != E; ++I)
133 reglist.push_back(std::make_pair(&*I, I.getOperandNo()));
134 for (unsigned N=0; N != reglist.size(); ++N)
135 substitutePhysReg(reglist[N].first->getOperand(reglist[N].second),
136 pReg, *tri);
137 changed |= !reglist.empty();
Lang Hamesf41538d2009-06-02 16:53:25 +0000138 }
Lang Hamesf41538d2009-06-02 16:53:25 +0000139 }
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +0000140
David Greene0ee52182010-01-05 01:25:52 +0000141 DEBUG(dbgs() << "**** Post Machine Instrs ****\n");
David Greene2d4e6d32009-07-28 16:49:24 +0000142 DEBUG(MF.dump());
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +0000143
Lang Hamesf41538d2009-06-02 16:53:25 +0000144 return changed;
145 }
146
147};
148
Dan Gohman7db949d2009-08-07 01:32:21 +0000149}
150
Lang Hames87e3bca2009-05-06 02:36:21 +0000151// ************************************************************************ //
152
Dan Gohman7db949d2009-08-07 01:32:21 +0000153namespace {
154
Lang Hames87e3bca2009-05-06 02:36:21 +0000155/// AvailableSpills - As the local rewriter is scanning and rewriting an MBB
156/// from top down, keep track of which spill slots or remat are available in
157/// each register.
158///
159/// Note that not all physregs are created equal here. In particular, some
160/// physregs are reloads that we are allowed to clobber or ignore at any time.
161/// Other physregs are values that the register allocated program is using
162/// that we cannot CHANGE, but we can read if we like. We keep track of this
163/// on a per-stack-slot / remat id basis as the low bit in the value of the
164/// SpillSlotsAvailable entries. The predicate 'canClobberPhysReg()' checks
165/// this bit and addAvailable sets it if.
Nick Lewycky6726b6d2009-10-25 06:33:48 +0000166class AvailableSpills {
Lang Hames87e3bca2009-05-06 02:36:21 +0000167 const TargetRegisterInfo *TRI;
168 const TargetInstrInfo *TII;
169
170 // SpillSlotsOrReMatsAvailable - This map keeps track of all of the spilled
171 // or remat'ed virtual register values that are still available, due to
172 // being loaded or stored to, but not invalidated yet.
173 std::map<int, unsigned> SpillSlotsOrReMatsAvailable;
174
175 // PhysRegsAvailable - This is the inverse of SpillSlotsOrReMatsAvailable,
176 // indicating which stack slot values are currently held by a physreg. This
177 // is used to invalidate entries in SpillSlotsOrReMatsAvailable when a
178 // physreg is modified.
179 std::multimap<unsigned, int> PhysRegsAvailable;
180
181 void disallowClobberPhysRegOnly(unsigned PhysReg);
182
183 void ClobberPhysRegOnly(unsigned PhysReg);
184public:
185 AvailableSpills(const TargetRegisterInfo *tri, const TargetInstrInfo *tii)
186 : TRI(tri), TII(tii) {
187 }
188
189 /// clear - Reset the state.
190 void clear() {
191 SpillSlotsOrReMatsAvailable.clear();
192 PhysRegsAvailable.clear();
193 }
194
195 const TargetRegisterInfo *getRegInfo() const { return TRI; }
196
197 /// getSpillSlotOrReMatPhysReg - If the specified stack slot or remat is
198 /// available in a physical register, return that PhysReg, otherwise
199 /// return 0.
200 unsigned getSpillSlotOrReMatPhysReg(int Slot) const {
201 std::map<int, unsigned>::const_iterator I =
202 SpillSlotsOrReMatsAvailable.find(Slot);
203 if (I != SpillSlotsOrReMatsAvailable.end()) {
204 return I->second >> 1; // Remove the CanClobber bit.
205 }
206 return 0;
207 }
208
209 /// addAvailable - Mark that the specified stack slot / remat is available
210 /// in the specified physreg. If CanClobber is true, the physreg can be
211 /// modified at any time without changing the semantics of the program.
212 void addAvailable(int SlotOrReMat, unsigned Reg, bool CanClobber = true) {
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +0000213 // If this stack slot is thought to be available in some other physreg,
Lang Hames87e3bca2009-05-06 02:36:21 +0000214 // remove its record.
215 ModifyStackSlotOrReMat(SlotOrReMat);
216
217 PhysRegsAvailable.insert(std::make_pair(Reg, SlotOrReMat));
218 SpillSlotsOrReMatsAvailable[SlotOrReMat]= (Reg << 1) |
219 (unsigned)CanClobber;
220
221 if (SlotOrReMat > VirtRegMap::MAX_STACK_SLOT)
David Greene0ee52182010-01-05 01:25:52 +0000222 DEBUG(dbgs() << "Remembering RM#"
Chris Lattner6456d382009-08-23 03:20:44 +0000223 << SlotOrReMat-VirtRegMap::MAX_STACK_SLOT-1);
Lang Hames87e3bca2009-05-06 02:36:21 +0000224 else
David Greene0ee52182010-01-05 01:25:52 +0000225 DEBUG(dbgs() << "Remembering SS#" << SlotOrReMat);
226 DEBUG(dbgs() << " in physreg " << TRI->getName(Reg) << "\n");
Lang Hames87e3bca2009-05-06 02:36:21 +0000227 }
228
229 /// canClobberPhysRegForSS - Return true if the spiller is allowed to change
230 /// the value of the specified stackslot register if it desires. The
231 /// specified stack slot must be available in a physreg for this query to
232 /// make sense.
233 bool canClobberPhysRegForSS(int SlotOrReMat) const {
234 assert(SpillSlotsOrReMatsAvailable.count(SlotOrReMat) &&
235 "Value not available!");
236 return SpillSlotsOrReMatsAvailable.find(SlotOrReMat)->second & 1;
237 }
238
239 /// canClobberPhysReg - Return true if the spiller is allowed to clobber the
240 /// physical register where values for some stack slot(s) might be
241 /// available.
242 bool canClobberPhysReg(unsigned PhysReg) const {
243 std::multimap<unsigned, int>::const_iterator I =
244 PhysRegsAvailable.lower_bound(PhysReg);
245 while (I != PhysRegsAvailable.end() && I->first == PhysReg) {
246 int SlotOrReMat = I->second;
247 I++;
248 if (!canClobberPhysRegForSS(SlotOrReMat))
249 return false;
250 }
251 return true;
252 }
253
254 /// disallowClobberPhysReg - Unset the CanClobber bit of the specified
255 /// stackslot register. The register is still available but is no longer
256 /// allowed to be modifed.
257 void disallowClobberPhysReg(unsigned PhysReg);
258
259 /// ClobberPhysReg - This is called when the specified physreg changes
260 /// value. We use this to invalidate any info about stuff that lives in
261 /// it and any of its aliases.
262 void ClobberPhysReg(unsigned PhysReg);
263
264 /// ModifyStackSlotOrReMat - This method is called when the value in a stack
265 /// slot changes. This removes information about which register the
266 /// previous value for this slot lives in (as the previous value is dead
267 /// now).
268 void ModifyStackSlotOrReMat(int SlotOrReMat);
269
270 /// AddAvailableRegsToLiveIn - Availability information is being kept coming
271 /// into the specified MBB. Add available physical registers as potential
272 /// live-in's. If they are reused in the MBB, they will be added to the
273 /// live-in set to make register scavenger and post-allocation scheduler.
274 void AddAvailableRegsToLiveIn(MachineBasicBlock &MBB, BitVector &RegKills,
275 std::vector<MachineOperand*> &KillOps);
276};
277
Dan Gohman7db949d2009-08-07 01:32:21 +0000278}
279
Lang Hames87e3bca2009-05-06 02:36:21 +0000280// ************************************************************************ //
281
David Greene2d4e6d32009-07-28 16:49:24 +0000282// Given a location where a reload of a spilled register or a remat of
283// a constant is to be inserted, attempt to find a safe location to
284// insert the load at an earlier point in the basic-block, to hide
285// latency of the load and to avoid address-generation interlock
286// issues.
287static MachineBasicBlock::iterator
288ComputeReloadLoc(MachineBasicBlock::iterator const InsertLoc,
289 MachineBasicBlock::iterator const Begin,
290 unsigned PhysReg,
291 const TargetRegisterInfo *TRI,
292 bool DoReMat,
293 int SSorRMId,
294 const TargetInstrInfo *TII,
295 const MachineFunction &MF)
296{
297 if (!ScheduleSpills)
298 return InsertLoc;
299
300 // Spill backscheduling is of primary interest to addresses, so
301 // don't do anything if the register isn't in the register class
302 // used for pointers.
303
304 const TargetLowering *TL = MF.getTarget().getTargetLowering();
305
306 if (!TL->isTypeLegal(TL->getPointerTy()))
307 // Believe it or not, this is true on PIC16.
308 return InsertLoc;
309
310 const TargetRegisterClass *ptrRegClass =
311 TL->getRegClassFor(TL->getPointerTy());
312 if (!ptrRegClass->contains(PhysReg))
313 return InsertLoc;
314
315 // Scan upwards through the preceding instructions. If an instruction doesn't
316 // reference the stack slot or the register we're loading, we can
317 // backschedule the reload up past it.
318 MachineBasicBlock::iterator NewInsertLoc = InsertLoc;
319 while (NewInsertLoc != Begin) {
320 MachineBasicBlock::iterator Prev = prior(NewInsertLoc);
321 for (unsigned i = 0; i < Prev->getNumOperands(); ++i) {
322 MachineOperand &Op = Prev->getOperand(i);
323 if (!DoReMat && Op.isFI() && Op.getIndex() == SSorRMId)
324 goto stop;
325 }
326 if (Prev->findRegisterUseOperandIdx(PhysReg) != -1 ||
327 Prev->findRegisterDefOperand(PhysReg))
328 goto stop;
329 for (const unsigned *Alias = TRI->getAliasSet(PhysReg); *Alias; ++Alias)
330 if (Prev->findRegisterUseOperandIdx(*Alias) != -1 ||
331 Prev->findRegisterDefOperand(*Alias))
332 goto stop;
333 NewInsertLoc = Prev;
334 }
335stop:;
336
337 // If we made it to the beginning of the block, turn around and move back
338 // down just past any existing reloads. They're likely to be reloads/remats
339 // for instructions earlier than what our current reload/remat is for, so
340 // they should be scheduled earlier.
341 if (NewInsertLoc == Begin) {
342 int FrameIdx;
343 while (InsertLoc != NewInsertLoc &&
344 (TII->isLoadFromStackSlot(NewInsertLoc, FrameIdx) ||
345 TII->isTriviallyReMaterializable(NewInsertLoc)))
346 ++NewInsertLoc;
347 }
348
349 return NewInsertLoc;
350}
Dan Gohman7db949d2009-08-07 01:32:21 +0000351
352namespace {
353
Lang Hames87e3bca2009-05-06 02:36:21 +0000354// ReusedOp - For each reused operand, we keep track of a bit of information,
355// in case we need to rollback upon processing a new operand. See comments
356// below.
357struct ReusedOp {
358 // The MachineInstr operand that reused an available value.
359 unsigned Operand;
360
361 // StackSlotOrReMat - The spill slot or remat id of the value being reused.
362 unsigned StackSlotOrReMat;
363
364 // PhysRegReused - The physical register the value was available in.
365 unsigned PhysRegReused;
366
367 // AssignedPhysReg - The physreg that was assigned for use by the reload.
368 unsigned AssignedPhysReg;
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +0000369
Lang Hames87e3bca2009-05-06 02:36:21 +0000370 // VirtReg - The virtual register itself.
371 unsigned VirtReg;
372
373 ReusedOp(unsigned o, unsigned ss, unsigned prr, unsigned apr,
374 unsigned vreg)
375 : Operand(o), StackSlotOrReMat(ss), PhysRegReused(prr),
376 AssignedPhysReg(apr), VirtReg(vreg) {}
377};
378
379/// ReuseInfo - This maintains a collection of ReuseOp's for each operand that
380/// is reused instead of reloaded.
Nick Lewycky6726b6d2009-10-25 06:33:48 +0000381class ReuseInfo {
Lang Hames87e3bca2009-05-06 02:36:21 +0000382 MachineInstr &MI;
383 std::vector<ReusedOp> Reuses;
384 BitVector PhysRegsClobbered;
385public:
386 ReuseInfo(MachineInstr &mi, const TargetRegisterInfo *tri) : MI(mi) {
387 PhysRegsClobbered.resize(tri->getNumRegs());
388 }
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +0000389
Lang Hames87e3bca2009-05-06 02:36:21 +0000390 bool hasReuses() const {
391 return !Reuses.empty();
392 }
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +0000393
Lang Hames87e3bca2009-05-06 02:36:21 +0000394 /// addReuse - If we choose to reuse a virtual register that is already
395 /// available instead of reloading it, remember that we did so.
396 void addReuse(unsigned OpNo, unsigned StackSlotOrReMat,
397 unsigned PhysRegReused, unsigned AssignedPhysReg,
398 unsigned VirtReg) {
399 // If the reload is to the assigned register anyway, no undo will be
400 // required.
401 if (PhysRegReused == AssignedPhysReg) return;
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +0000402
Lang Hames87e3bca2009-05-06 02:36:21 +0000403 // Otherwise, remember this.
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +0000404 Reuses.push_back(ReusedOp(OpNo, StackSlotOrReMat, PhysRegReused,
Lang Hames87e3bca2009-05-06 02:36:21 +0000405 AssignedPhysReg, VirtReg));
406 }
407
408 void markClobbered(unsigned PhysReg) {
409 PhysRegsClobbered.set(PhysReg);
410 }
411
412 bool isClobbered(unsigned PhysReg) const {
413 return PhysRegsClobbered.test(PhysReg);
414 }
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +0000415
Lang Hames87e3bca2009-05-06 02:36:21 +0000416 /// GetRegForReload - We are about to emit a reload into PhysReg. If there
417 /// is some other operand that is using the specified register, either pick
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +0000418 /// a new register to use, or evict the previous reload and use this reg.
Evan Cheng5d885022009-07-21 09:15:00 +0000419 unsigned GetRegForReload(const TargetRegisterClass *RC, unsigned PhysReg,
420 MachineFunction &MF, MachineInstr *MI,
Lang Hames87e3bca2009-05-06 02:36:21 +0000421 AvailableSpills &Spills,
422 std::vector<MachineInstr*> &MaybeDeadStores,
423 SmallSet<unsigned, 8> &Rejected,
424 BitVector &RegKills,
425 std::vector<MachineOperand*> &KillOps,
426 VirtRegMap &VRM);
427
428 /// GetRegForReload - Helper for the above GetRegForReload(). Add a
429 /// 'Rejected' set to remember which registers have been considered and
430 /// rejected for the reload. This avoids infinite looping in case like
431 /// this:
432 /// t1 := op t2, t3
433 /// t2 <- assigned r0 for use by the reload but ended up reuse r1
434 /// t3 <- assigned r1 for use by the reload but ended up reuse r0
435 /// t1 <- desires r1
436 /// sees r1 is taken by t2, tries t2's reload register r0
437 /// sees r0 is taken by t3, tries t3's reload register r1
438 /// sees r1 is taken by t2, tries t2's reload register r0 ...
Evan Cheng5d885022009-07-21 09:15:00 +0000439 unsigned GetRegForReload(unsigned VirtReg, unsigned PhysReg, MachineInstr *MI,
Lang Hames87e3bca2009-05-06 02:36:21 +0000440 AvailableSpills &Spills,
441 std::vector<MachineInstr*> &MaybeDeadStores,
442 BitVector &RegKills,
443 std::vector<MachineOperand*> &KillOps,
444 VirtRegMap &VRM) {
445 SmallSet<unsigned, 8> Rejected;
Evan Cheng5d885022009-07-21 09:15:00 +0000446 MachineFunction &MF = *MI->getParent()->getParent();
447 const TargetRegisterClass* RC = MF.getRegInfo().getRegClass(VirtReg);
448 return GetRegForReload(RC, PhysReg, MF, MI, Spills, MaybeDeadStores,
449 Rejected, RegKills, KillOps, VRM);
Lang Hames87e3bca2009-05-06 02:36:21 +0000450 }
451};
452
Dan Gohman7db949d2009-08-07 01:32:21 +0000453}
Lang Hames87e3bca2009-05-06 02:36:21 +0000454
455// ****************** //
456// Utility Functions //
457// ****************** //
458
Lang Hames87e3bca2009-05-06 02:36:21 +0000459/// findSinglePredSuccessor - Return via reference a vector of machine basic
460/// blocks each of which is a successor of the specified BB and has no other
461/// predecessor.
462static void findSinglePredSuccessor(MachineBasicBlock *MBB,
463 SmallVectorImpl<MachineBasicBlock *> &Succs) {
464 for (MachineBasicBlock::succ_iterator SI = MBB->succ_begin(),
465 SE = MBB->succ_end(); SI != SE; ++SI) {
466 MachineBasicBlock *SuccMBB = *SI;
467 if (SuccMBB->pred_size() == 1)
468 Succs.push_back(SuccMBB);
469 }
470}
471
Evan Cheng427a6b62009-05-15 06:48:19 +0000472/// InvalidateKill - Invalidate register kill information for a specific
473/// register. This also unsets the kills marker on the last kill operand.
474static void InvalidateKill(unsigned Reg,
475 const TargetRegisterInfo* TRI,
476 BitVector &RegKills,
477 std::vector<MachineOperand*> &KillOps) {
478 if (RegKills[Reg]) {
479 KillOps[Reg]->setIsKill(false);
Evan Cheng2c48fe62009-06-03 09:00:27 +0000480 // KillOps[Reg] might be a def of a super-register.
481 unsigned KReg = KillOps[Reg]->getReg();
482 KillOps[KReg] = NULL;
483 RegKills.reset(KReg);
484 for (const unsigned *SR = TRI->getSubRegisters(KReg); *SR; ++SR) {
Evan Cheng427a6b62009-05-15 06:48:19 +0000485 if (RegKills[*SR]) {
486 KillOps[*SR]->setIsKill(false);
487 KillOps[*SR] = NULL;
488 RegKills.reset(*SR);
489 }
490 }
491 }
492}
493
Lang Hames87e3bca2009-05-06 02:36:21 +0000494/// InvalidateKills - MI is going to be deleted. If any of its operands are
495/// marked kill, then invalidate the information.
Evan Cheng427a6b62009-05-15 06:48:19 +0000496static void InvalidateKills(MachineInstr &MI,
497 const TargetRegisterInfo* TRI,
498 BitVector &RegKills,
Lang Hames87e3bca2009-05-06 02:36:21 +0000499 std::vector<MachineOperand*> &KillOps,
500 SmallVector<unsigned, 2> *KillRegs = NULL) {
501 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
502 MachineOperand &MO = MI.getOperand(i);
Evan Cheng4784f1f2009-06-30 08:49:04 +0000503 if (!MO.isReg() || !MO.isUse() || !MO.isKill() || MO.isUndef())
Lang Hames87e3bca2009-05-06 02:36:21 +0000504 continue;
505 unsigned Reg = MO.getReg();
506 if (TargetRegisterInfo::isVirtualRegister(Reg))
507 continue;
508 if (KillRegs)
509 KillRegs->push_back(Reg);
510 assert(Reg < KillOps.size());
511 if (KillOps[Reg] == &MO) {
Lang Hames87e3bca2009-05-06 02:36:21 +0000512 KillOps[Reg] = NULL;
Evan Cheng427a6b62009-05-15 06:48:19 +0000513 RegKills.reset(Reg);
514 for (const unsigned *SR = TRI->getSubRegisters(Reg); *SR; ++SR) {
515 if (RegKills[*SR]) {
516 KillOps[*SR] = NULL;
517 RegKills.reset(*SR);
518 }
519 }
Lang Hames87e3bca2009-05-06 02:36:21 +0000520 }
521 }
522}
523
524/// InvalidateRegDef - If the def operand of the specified def MI is now dead
Evan Cheng8fdd84c2009-11-14 02:09:09 +0000525/// (since its spill instruction is removed), mark it isDead. Also checks if
Lang Hames87e3bca2009-05-06 02:36:21 +0000526/// the def MI has other definition operands that are not dead. Returns it by
527/// reference.
528static bool InvalidateRegDef(MachineBasicBlock::iterator I,
529 MachineInstr &NewDef, unsigned Reg,
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +0000530 bool &HasLiveDef,
Evan Cheng8fdd84c2009-11-14 02:09:09 +0000531 const TargetRegisterInfo *TRI) {
Lang Hames87e3bca2009-05-06 02:36:21 +0000532 // Due to remat, it's possible this reg isn't being reused. That is,
533 // the def of this reg (by prev MI) is now dead.
534 MachineInstr *DefMI = I;
535 MachineOperand *DefOp = NULL;
536 for (unsigned i = 0, e = DefMI->getNumOperands(); i != e; ++i) {
537 MachineOperand &MO = DefMI->getOperand(i);
Evan Cheng8fdd84c2009-11-14 02:09:09 +0000538 if (!MO.isReg() || !MO.isDef() || !MO.isKill() || MO.isUndef())
Evan Cheng4784f1f2009-06-30 08:49:04 +0000539 continue;
540 if (MO.getReg() == Reg)
541 DefOp = &MO;
542 else if (!MO.isDead())
543 HasLiveDef = true;
Lang Hames87e3bca2009-05-06 02:36:21 +0000544 }
545 if (!DefOp)
546 return false;
547
548 bool FoundUse = false, Done = false;
549 MachineBasicBlock::iterator E = &NewDef;
550 ++I; ++E;
551 for (; !Done && I != E; ++I) {
552 MachineInstr *NMI = I;
553 for (unsigned j = 0, ee = NMI->getNumOperands(); j != ee; ++j) {
554 MachineOperand &MO = NMI->getOperand(j);
Evan Cheng8fdd84c2009-11-14 02:09:09 +0000555 if (!MO.isReg() || MO.getReg() == 0 ||
556 (MO.getReg() != Reg && !TRI->isSubRegister(Reg, MO.getReg())))
Lang Hames87e3bca2009-05-06 02:36:21 +0000557 continue;
558 if (MO.isUse())
559 FoundUse = true;
560 Done = true; // Stop after scanning all the operands of this MI.
561 }
562 }
563 if (!FoundUse) {
564 // Def is dead!
565 DefOp->setIsDead();
566 return true;
567 }
568 return false;
569}
570
571/// UpdateKills - Track and update kill info. If a MI reads a register that is
572/// marked kill, then it must be due to register reuse. Transfer the kill info
573/// over.
Evan Cheng427a6b62009-05-15 06:48:19 +0000574static void UpdateKills(MachineInstr &MI, const TargetRegisterInfo* TRI,
575 BitVector &RegKills,
576 std::vector<MachineOperand*> &KillOps) {
Dale Johannesen4d12d3b2010-03-26 19:21:26 +0000577 // These do not affect kill info at all.
578 if (MI.isDebugValue())
579 return;
Lang Hames87e3bca2009-05-06 02:36:21 +0000580 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
581 MachineOperand &MO = MI.getOperand(i);
Evan Cheng4784f1f2009-06-30 08:49:04 +0000582 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Lang Hames87e3bca2009-05-06 02:36:21 +0000583 continue;
584 unsigned Reg = MO.getReg();
585 if (Reg == 0)
586 continue;
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +0000587
Lang Hames87e3bca2009-05-06 02:36:21 +0000588 if (RegKills[Reg] && KillOps[Reg]->getParent() != &MI) {
589 // That can't be right. Register is killed but not re-defined and it's
590 // being reused. Let's fix that.
591 KillOps[Reg]->setIsKill(false);
Evan Cheng2c48fe62009-06-03 09:00:27 +0000592 // KillOps[Reg] might be a def of a super-register.
593 unsigned KReg = KillOps[Reg]->getReg();
594 KillOps[KReg] = NULL;
595 RegKills.reset(KReg);
596
597 // Must be a def of a super-register. Its other sub-regsters are no
598 // longer killed as well.
599 for (const unsigned *SR = TRI->getSubRegisters(KReg); *SR; ++SR) {
600 KillOps[*SR] = NULL;
601 RegKills.reset(*SR);
602 }
Evan Cheng8fdd84c2009-11-14 02:09:09 +0000603 } else {
604 // Check for subreg kills as well.
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +0000605 // d4 =
Evan Cheng8fdd84c2009-11-14 02:09:09 +0000606 // store d4, fi#0
607 // ...
608 // = s8<kill>
609 // ...
610 // = d4 <avoiding reload>
611 for (const unsigned *SR = TRI->getSubRegisters(Reg); *SR; ++SR) {
612 unsigned SReg = *SR;
613 if (RegKills[SReg] && KillOps[SReg]->getParent() != &MI) {
614 KillOps[SReg]->setIsKill(false);
615 unsigned KReg = KillOps[SReg]->getReg();
616 KillOps[KReg] = NULL;
617 RegKills.reset(KReg);
Evan Cheng2c48fe62009-06-03 09:00:27 +0000618
Evan Cheng8fdd84c2009-11-14 02:09:09 +0000619 for (const unsigned *SSR = TRI->getSubRegisters(KReg); *SSR; ++SSR) {
620 KillOps[*SSR] = NULL;
621 RegKills.reset(*SSR);
622 }
623 }
624 }
Lang Hames87e3bca2009-05-06 02:36:21 +0000625 }
Evan Cheng8fdd84c2009-11-14 02:09:09 +0000626
Lang Hames87e3bca2009-05-06 02:36:21 +0000627 if (MO.isKill()) {
628 RegKills.set(Reg);
629 KillOps[Reg] = &MO;
Evan Cheng427a6b62009-05-15 06:48:19 +0000630 for (const unsigned *SR = TRI->getSubRegisters(Reg); *SR; ++SR) {
631 RegKills.set(*SR);
632 KillOps[*SR] = &MO;
633 }
Lang Hames87e3bca2009-05-06 02:36:21 +0000634 }
635 }
636
637 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
638 const MachineOperand &MO = MI.getOperand(i);
Evan Chengd57cdd52009-11-14 02:55:43 +0000639 if (!MO.isReg() || !MO.getReg() || !MO.isDef())
Lang Hames87e3bca2009-05-06 02:36:21 +0000640 continue;
641 unsigned Reg = MO.getReg();
642 RegKills.reset(Reg);
643 KillOps[Reg] = NULL;
644 // It also defines (or partially define) aliases.
Evan Cheng427a6b62009-05-15 06:48:19 +0000645 for (const unsigned *SR = TRI->getSubRegisters(Reg); *SR; ++SR) {
646 RegKills.reset(*SR);
647 KillOps[*SR] = NULL;
Lang Hames87e3bca2009-05-06 02:36:21 +0000648 }
Evan Cheng1f6a3c82009-11-13 23:16:41 +0000649 for (const unsigned *SR = TRI->getSuperRegisters(Reg); *SR; ++SR) {
650 RegKills.reset(*SR);
651 KillOps[*SR] = NULL;
652 }
Lang Hames87e3bca2009-05-06 02:36:21 +0000653 }
654}
655
656/// ReMaterialize - Re-materialize definition for Reg targetting DestReg.
657///
658static void ReMaterialize(MachineBasicBlock &MBB,
659 MachineBasicBlock::iterator &MII,
660 unsigned DestReg, unsigned Reg,
661 const TargetInstrInfo *TII,
662 const TargetRegisterInfo *TRI,
663 VirtRegMap &VRM) {
Evan Cheng5f159922009-07-16 20:15:00 +0000664 MachineInstr *ReMatDefMI = VRM.getReMaterializedMI(Reg);
Daniel Dunbar24cd3c42009-07-16 22:08:25 +0000665#ifndef NDEBUG
Evan Cheng5f159922009-07-16 20:15:00 +0000666 const TargetInstrDesc &TID = ReMatDefMI->getDesc();
Evan Chengc1b46f92009-07-17 00:32:06 +0000667 assert(TID.getNumDefs() == 1 &&
Evan Cheng5f159922009-07-16 20:15:00 +0000668 "Don't know how to remat instructions that define > 1 values!");
669#endif
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +0000670 TII->reMaterialize(MBB, MII, DestReg, 0, ReMatDefMI, *TRI);
Lang Hames87e3bca2009-05-06 02:36:21 +0000671 MachineInstr *NewMI = prior(MII);
672 for (unsigned i = 0, e = NewMI->getNumOperands(); i != e; ++i) {
673 MachineOperand &MO = NewMI->getOperand(i);
674 if (!MO.isReg() || MO.getReg() == 0)
675 continue;
676 unsigned VirtReg = MO.getReg();
677 if (TargetRegisterInfo::isPhysicalRegister(VirtReg))
678 continue;
679 assert(MO.isUse());
Lang Hames87e3bca2009-05-06 02:36:21 +0000680 unsigned Phys = VRM.getPhys(VirtReg);
Evan Cheng427c3ba2009-10-25 07:51:47 +0000681 assert(Phys && "Virtual register is not assigned a register?");
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +0000682 substitutePhysReg(MO, Phys, *TRI);
Lang Hames87e3bca2009-05-06 02:36:21 +0000683 }
684 ++NumReMats;
685}
686
687/// findSuperReg - Find the SubReg's super-register of given register class
688/// where its SubIdx sub-register is SubReg.
689static unsigned findSuperReg(const TargetRegisterClass *RC, unsigned SubReg,
690 unsigned SubIdx, const TargetRegisterInfo *TRI) {
691 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
692 I != E; ++I) {
693 unsigned Reg = *I;
694 if (TRI->getSubReg(Reg, SubIdx) == SubReg)
695 return Reg;
696 }
697 return 0;
698}
699
700// ******************************** //
701// Available Spills Implementation //
702// ******************************** //
703
704/// disallowClobberPhysRegOnly - Unset the CanClobber bit of the specified
705/// stackslot register. The register is still available but is no longer
706/// allowed to be modifed.
707void AvailableSpills::disallowClobberPhysRegOnly(unsigned PhysReg) {
708 std::multimap<unsigned, int>::iterator I =
709 PhysRegsAvailable.lower_bound(PhysReg);
710 while (I != PhysRegsAvailable.end() && I->first == PhysReg) {
711 int SlotOrReMat = I->second;
712 I++;
713 assert((SpillSlotsOrReMatsAvailable[SlotOrReMat] >> 1) == PhysReg &&
714 "Bidirectional map mismatch!");
715 SpillSlotsOrReMatsAvailable[SlotOrReMat] &= ~1;
David Greene0ee52182010-01-05 01:25:52 +0000716 DEBUG(dbgs() << "PhysReg " << TRI->getName(PhysReg)
Chris Lattner6456d382009-08-23 03:20:44 +0000717 << " copied, it is available for use but can no longer be modified\n");
Lang Hames87e3bca2009-05-06 02:36:21 +0000718 }
719}
720
721/// disallowClobberPhysReg - Unset the CanClobber bit of the specified
722/// stackslot register and its aliases. The register and its aliases may
723/// still available but is no longer allowed to be modifed.
724void AvailableSpills::disallowClobberPhysReg(unsigned PhysReg) {
725 for (const unsigned *AS = TRI->getAliasSet(PhysReg); *AS; ++AS)
726 disallowClobberPhysRegOnly(*AS);
727 disallowClobberPhysRegOnly(PhysReg);
728}
729
730/// ClobberPhysRegOnly - This is called when the specified physreg changes
731/// value. We use this to invalidate any info about stuff we thing lives in it.
732void AvailableSpills::ClobberPhysRegOnly(unsigned PhysReg) {
733 std::multimap<unsigned, int>::iterator I =
734 PhysRegsAvailable.lower_bound(PhysReg);
735 while (I != PhysRegsAvailable.end() && I->first == PhysReg) {
736 int SlotOrReMat = I->second;
737 PhysRegsAvailable.erase(I++);
738 assert((SpillSlotsOrReMatsAvailable[SlotOrReMat] >> 1) == PhysReg &&
739 "Bidirectional map mismatch!");
740 SpillSlotsOrReMatsAvailable.erase(SlotOrReMat);
David Greene0ee52182010-01-05 01:25:52 +0000741 DEBUG(dbgs() << "PhysReg " << TRI->getName(PhysReg)
Chris Lattner6456d382009-08-23 03:20:44 +0000742 << " clobbered, invalidating ");
Lang Hames87e3bca2009-05-06 02:36:21 +0000743 if (SlotOrReMat > VirtRegMap::MAX_STACK_SLOT)
David Greene0ee52182010-01-05 01:25:52 +0000744 DEBUG(dbgs() << "RM#" << SlotOrReMat-VirtRegMap::MAX_STACK_SLOT-1 <<"\n");
Lang Hames87e3bca2009-05-06 02:36:21 +0000745 else
David Greene0ee52182010-01-05 01:25:52 +0000746 DEBUG(dbgs() << "SS#" << SlotOrReMat << "\n");
Lang Hames87e3bca2009-05-06 02:36:21 +0000747 }
748}
749
750/// ClobberPhysReg - This is called when the specified physreg changes
751/// value. We use this to invalidate any info about stuff we thing lives in
752/// it and any of its aliases.
753void AvailableSpills::ClobberPhysReg(unsigned PhysReg) {
754 for (const unsigned *AS = TRI->getAliasSet(PhysReg); *AS; ++AS)
755 ClobberPhysRegOnly(*AS);
756 ClobberPhysRegOnly(PhysReg);
757}
758
759/// AddAvailableRegsToLiveIn - Availability information is being kept coming
760/// into the specified MBB. Add available physical registers as potential
761/// live-in's. If they are reused in the MBB, they will be added to the
762/// live-in set to make register scavenger and post-allocation scheduler.
763void AvailableSpills::AddAvailableRegsToLiveIn(MachineBasicBlock &MBB,
764 BitVector &RegKills,
765 std::vector<MachineOperand*> &KillOps) {
766 std::set<unsigned> NotAvailable;
767 for (std::multimap<unsigned, int>::iterator
768 I = PhysRegsAvailable.begin(), E = PhysRegsAvailable.end();
769 I != E; ++I) {
770 unsigned Reg = I->first;
771 const TargetRegisterClass* RC = TRI->getPhysicalRegisterRegClass(Reg);
772 // FIXME: A temporary workaround. We can't reuse available value if it's
773 // not safe to move the def of the virtual register's class. e.g.
774 // X86::RFP* register classes. Do not add it as a live-in.
775 if (!TII->isSafeToMoveRegClassDefs(RC))
776 // This is no longer available.
777 NotAvailable.insert(Reg);
778 else {
779 MBB.addLiveIn(Reg);
Evan Cheng427a6b62009-05-15 06:48:19 +0000780 InvalidateKill(Reg, TRI, RegKills, KillOps);
Lang Hames87e3bca2009-05-06 02:36:21 +0000781 }
782
783 // Skip over the same register.
Chris Lattner7896c9f2009-12-03 00:50:42 +0000784 std::multimap<unsigned, int>::iterator NI = llvm::next(I);
Lang Hames87e3bca2009-05-06 02:36:21 +0000785 while (NI != E && NI->first == Reg) {
786 ++I;
787 ++NI;
788 }
789 }
790
791 for (std::set<unsigned>::iterator I = NotAvailable.begin(),
792 E = NotAvailable.end(); I != E; ++I) {
793 ClobberPhysReg(*I);
794 for (const unsigned *SubRegs = TRI->getSubRegisters(*I);
795 *SubRegs; ++SubRegs)
796 ClobberPhysReg(*SubRegs);
797 }
798}
799
800/// ModifyStackSlotOrReMat - This method is called when the value in a stack
801/// slot changes. This removes information about which register the previous
802/// value for this slot lives in (as the previous value is dead now).
803void AvailableSpills::ModifyStackSlotOrReMat(int SlotOrReMat) {
804 std::map<int, unsigned>::iterator It =
805 SpillSlotsOrReMatsAvailable.find(SlotOrReMat);
806 if (It == SpillSlotsOrReMatsAvailable.end()) return;
807 unsigned Reg = It->second >> 1;
808 SpillSlotsOrReMatsAvailable.erase(It);
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +0000809
Lang Hames87e3bca2009-05-06 02:36:21 +0000810 // This register may hold the value of multiple stack slots, only remove this
811 // stack slot from the set of values the register contains.
812 std::multimap<unsigned, int>::iterator I = PhysRegsAvailable.lower_bound(Reg);
813 for (; ; ++I) {
814 assert(I != PhysRegsAvailable.end() && I->first == Reg &&
815 "Map inverse broken!");
816 if (I->second == SlotOrReMat) break;
817 }
818 PhysRegsAvailable.erase(I);
819}
820
821// ************************** //
822// Reuse Info Implementation //
823// ************************** //
824
825/// GetRegForReload - We are about to emit a reload into PhysReg. If there
826/// is some other operand that is using the specified register, either pick
827/// a new register to use, or evict the previous reload and use this reg.
Evan Cheng5d885022009-07-21 09:15:00 +0000828unsigned ReuseInfo::GetRegForReload(const TargetRegisterClass *RC,
829 unsigned PhysReg,
830 MachineFunction &MF,
831 MachineInstr *MI, AvailableSpills &Spills,
Lang Hames87e3bca2009-05-06 02:36:21 +0000832 std::vector<MachineInstr*> &MaybeDeadStores,
833 SmallSet<unsigned, 8> &Rejected,
834 BitVector &RegKills,
835 std::vector<MachineOperand*> &KillOps,
836 VirtRegMap &VRM) {
Evan Cheng5d885022009-07-21 09:15:00 +0000837 const TargetInstrInfo* TII = MF.getTarget().getInstrInfo();
838 const TargetRegisterInfo *TRI = Spills.getRegInfo();
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +0000839
Lang Hames87e3bca2009-05-06 02:36:21 +0000840 if (Reuses.empty()) return PhysReg; // This is most often empty.
841
842 for (unsigned ro = 0, e = Reuses.size(); ro != e; ++ro) {
843 ReusedOp &Op = Reuses[ro];
844 // If we find some other reuse that was supposed to use this register
845 // exactly for its reload, we can change this reload to use ITS reload
846 // register. That is, unless its reload register has already been
847 // considered and subsequently rejected because it has also been reused
848 // by another operand.
849 if (Op.PhysRegReused == PhysReg &&
Evan Cheng5d885022009-07-21 09:15:00 +0000850 Rejected.count(Op.AssignedPhysReg) == 0 &&
851 RC->contains(Op.AssignedPhysReg)) {
Lang Hames87e3bca2009-05-06 02:36:21 +0000852 // Yup, use the reload register that we didn't use before.
853 unsigned NewReg = Op.AssignedPhysReg;
854 Rejected.insert(PhysReg);
Evan Cheng5d885022009-07-21 09:15:00 +0000855 return GetRegForReload(RC, NewReg, MF, MI, Spills, MaybeDeadStores, Rejected,
Lang Hames87e3bca2009-05-06 02:36:21 +0000856 RegKills, KillOps, VRM);
857 } else {
858 // Otherwise, we might also have a problem if a previously reused
Evan Cheng5d885022009-07-21 09:15:00 +0000859 // value aliases the new register. If so, codegen the previous reload
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +0000860 // and use this one.
Lang Hames87e3bca2009-05-06 02:36:21 +0000861 unsigned PRRU = Op.PhysRegReused;
Lang Hames3f2f3f52009-09-03 02:52:02 +0000862 if (TRI->regsOverlap(PRRU, PhysReg)) {
Lang Hames87e3bca2009-05-06 02:36:21 +0000863 // Okay, we found out that an alias of a reused register
864 // was used. This isn't good because it means we have
865 // to undo a previous reuse.
866 MachineBasicBlock *MBB = MI->getParent();
867 const TargetRegisterClass *AliasRC =
868 MBB->getParent()->getRegInfo().getRegClass(Op.VirtReg);
869
870 // Copy Op out of the vector and remove it, we're going to insert an
871 // explicit load for it.
872 ReusedOp NewOp = Op;
873 Reuses.erase(Reuses.begin()+ro);
874
Jakob Stoklund Olesen46ff9692009-08-23 13:01:45 +0000875 // MI may be using only a sub-register of PhysRegUsed.
876 unsigned RealPhysRegUsed = MI->getOperand(NewOp.Operand).getReg();
877 unsigned SubIdx = 0;
878 assert(TargetRegisterInfo::isPhysicalRegister(RealPhysRegUsed) &&
879 "A reuse cannot be a virtual register");
880 if (PRRU != RealPhysRegUsed) {
881 // What was the sub-register index?
Evan Chengfae3e922009-11-14 03:42:17 +0000882 SubIdx = TRI->getSubRegIndex(PRRU, RealPhysRegUsed);
883 assert(SubIdx &&
Jakob Stoklund Olesen46ff9692009-08-23 13:01:45 +0000884 "Operand physreg is not a sub-register of PhysRegUsed");
885 }
886
Lang Hames87e3bca2009-05-06 02:36:21 +0000887 // Ok, we're going to try to reload the assigned physreg into the
888 // slot that we were supposed to in the first place. However, that
889 // register could hold a reuse. Check to see if it conflicts or
890 // would prefer us to use a different register.
Evan Cheng5d885022009-07-21 09:15:00 +0000891 unsigned NewPhysReg = GetRegForReload(RC, NewOp.AssignedPhysReg,
892 MF, MI, Spills, MaybeDeadStores,
893 Rejected, RegKills, KillOps, VRM);
David Greene2d4e6d32009-07-28 16:49:24 +0000894
895 bool DoReMat = NewOp.StackSlotOrReMat > VirtRegMap::MAX_STACK_SLOT;
896 int SSorRMId = DoReMat
John McCall795ee9d2010-04-06 23:35:53 +0000897 ? VRM.getReMatId(NewOp.VirtReg) : (int) NewOp.StackSlotOrReMat;
David Greene2d4e6d32009-07-28 16:49:24 +0000898
899 // Back-schedule reloads and remats.
900 MachineBasicBlock::iterator InsertLoc =
901 ComputeReloadLoc(MI, MBB->begin(), PhysReg, TRI,
902 DoReMat, SSorRMId, TII, MF);
903
904 if (DoReMat) {
905 ReMaterialize(*MBB, InsertLoc, NewPhysReg, NewOp.VirtReg, TII,
906 TRI, VRM);
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +0000907 } else {
David Greene2d4e6d32009-07-28 16:49:24 +0000908 TII->loadRegFromStackSlot(*MBB, InsertLoc, NewPhysReg,
Evan Cheng746ad692010-05-06 19:06:44 +0000909 NewOp.StackSlotOrReMat, AliasRC, TRI);
David Greene2d4e6d32009-07-28 16:49:24 +0000910 MachineInstr *LoadMI = prior(InsertLoc);
Lang Hames87e3bca2009-05-06 02:36:21 +0000911 VRM.addSpillSlotUse(NewOp.StackSlotOrReMat, LoadMI);
912 // Any stores to this stack slot are not dead anymore.
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +0000913 MaybeDeadStores[NewOp.StackSlotOrReMat] = NULL;
Lang Hames87e3bca2009-05-06 02:36:21 +0000914 ++NumLoads;
915 }
916 Spills.ClobberPhysReg(NewPhysReg);
917 Spills.ClobberPhysReg(NewOp.PhysRegReused);
918
Evan Cheng427c3ba2009-10-25 07:51:47 +0000919 unsigned RReg = SubIdx ? TRI->getSubReg(NewPhysReg, SubIdx) :NewPhysReg;
Lang Hames87e3bca2009-05-06 02:36:21 +0000920 MI->getOperand(NewOp.Operand).setReg(RReg);
921 MI->getOperand(NewOp.Operand).setSubReg(0);
922
923 Spills.addAvailable(NewOp.StackSlotOrReMat, NewPhysReg);
David Greene2d4e6d32009-07-28 16:49:24 +0000924 UpdateKills(*prior(InsertLoc), TRI, RegKills, KillOps);
David Greene0ee52182010-01-05 01:25:52 +0000925 DEBUG(dbgs() << '\t' << *prior(InsertLoc));
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +0000926
David Greene0ee52182010-01-05 01:25:52 +0000927 DEBUG(dbgs() << "Reuse undone!\n");
Lang Hames87e3bca2009-05-06 02:36:21 +0000928 --NumReused;
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +0000929
Lang Hames87e3bca2009-05-06 02:36:21 +0000930 // Finally, PhysReg is now available, go ahead and use it.
931 return PhysReg;
932 }
933 }
934 }
935 return PhysReg;
936}
937
938// ************************************************************************ //
939
940/// FoldsStackSlotModRef - Return true if the specified MI folds the specified
941/// stack slot mod/ref. It also checks if it's possible to unfold the
942/// instruction by having it define a specified physical register instead.
943static bool FoldsStackSlotModRef(MachineInstr &MI, int SS, unsigned PhysReg,
944 const TargetInstrInfo *TII,
945 const TargetRegisterInfo *TRI,
946 VirtRegMap &VRM) {
947 if (VRM.hasEmergencySpills(&MI) || VRM.isSpillPt(&MI))
948 return false;
949
950 bool Found = false;
951 VirtRegMap::MI2VirtMapTy::const_iterator I, End;
952 for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ++I) {
953 unsigned VirtReg = I->second.first;
954 VirtRegMap::ModRef MR = I->second.second;
955 if (MR & VirtRegMap::isModRef)
956 if (VRM.getStackSlot(VirtReg) == SS) {
957 Found= TII->getOpcodeAfterMemoryUnfold(MI.getOpcode(), true, true) != 0;
958 break;
959 }
960 }
961 if (!Found)
962 return false;
963
964 // Does the instruction uses a register that overlaps the scratch register?
965 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
966 MachineOperand &MO = MI.getOperand(i);
967 if (!MO.isReg() || MO.getReg() == 0)
968 continue;
969 unsigned Reg = MO.getReg();
970 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
971 if (!VRM.hasPhys(Reg))
972 continue;
973 Reg = VRM.getPhys(Reg);
974 }
975 if (TRI->regsOverlap(PhysReg, Reg))
976 return false;
977 }
978 return true;
979}
980
981/// FindFreeRegister - Find a free register of a given register class by looking
982/// at (at most) the last two machine instructions.
983static unsigned FindFreeRegister(MachineBasicBlock::iterator MII,
984 MachineBasicBlock &MBB,
985 const TargetRegisterClass *RC,
986 const TargetRegisterInfo *TRI,
987 BitVector &AllocatableRegs) {
988 BitVector Defs(TRI->getNumRegs());
989 BitVector Uses(TRI->getNumRegs());
990 SmallVector<unsigned, 4> LocalUses;
991 SmallVector<unsigned, 4> Kills;
992
993 // Take a look at 2 instructions at most.
Evan Cheng28a1e482010-03-30 05:49:07 +0000994 unsigned Count = 0;
995 while (Count < 2) {
Lang Hames87e3bca2009-05-06 02:36:21 +0000996 if (MII == MBB.begin())
997 break;
998 MachineInstr *PrevMI = prior(MII);
Evan Cheng28a1e482010-03-30 05:49:07 +0000999 MII = PrevMI;
1000
1001 if (PrevMI->isDebugValue())
1002 continue; // Skip over dbg_value instructions.
1003 ++Count;
1004
Lang Hames87e3bca2009-05-06 02:36:21 +00001005 for (unsigned i = 0, e = PrevMI->getNumOperands(); i != e; ++i) {
1006 MachineOperand &MO = PrevMI->getOperand(i);
1007 if (!MO.isReg() || MO.getReg() == 0)
1008 continue;
1009 unsigned Reg = MO.getReg();
1010 if (MO.isDef()) {
1011 Defs.set(Reg);
1012 for (const unsigned *AS = TRI->getAliasSet(Reg); *AS; ++AS)
1013 Defs.set(*AS);
1014 } else {
1015 LocalUses.push_back(Reg);
1016 if (MO.isKill() && AllocatableRegs[Reg])
1017 Kills.push_back(Reg);
1018 }
1019 }
1020
1021 for (unsigned i = 0, e = Kills.size(); i != e; ++i) {
1022 unsigned Kill = Kills[i];
1023 if (!Defs[Kill] && !Uses[Kill] &&
1024 TRI->getPhysicalRegisterRegClass(Kill) == RC)
1025 return Kill;
1026 }
1027 for (unsigned i = 0, e = LocalUses.size(); i != e; ++i) {
1028 unsigned Reg = LocalUses[i];
1029 Uses.set(Reg);
1030 for (const unsigned *AS = TRI->getAliasSet(Reg); *AS; ++AS)
1031 Uses.set(*AS);
1032 }
Lang Hames87e3bca2009-05-06 02:36:21 +00001033 }
1034
1035 return 0;
1036}
1037
1038static
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001039void AssignPhysToVirtReg(MachineInstr *MI, unsigned VirtReg, unsigned PhysReg,
1040 const TargetRegisterInfo &TRI) {
Lang Hames87e3bca2009-05-06 02:36:21 +00001041 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1042 MachineOperand &MO = MI->getOperand(i);
1043 if (MO.isReg() && MO.getReg() == VirtReg)
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001044 substitutePhysReg(MO, PhysReg, TRI);
Lang Hames87e3bca2009-05-06 02:36:21 +00001045 }
1046}
1047
Evan Chengeca24fb2009-05-12 23:07:00 +00001048namespace {
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001049
1050struct RefSorter {
1051 bool operator()(const std::pair<MachineInstr*, int> &A,
1052 const std::pair<MachineInstr*, int> &B) {
1053 return A.second < B.second;
1054 }
1055};
Lang Hames87e3bca2009-05-06 02:36:21 +00001056
1057// ***************************** //
1058// Local Spiller Implementation //
1059// ***************************** //
1060
Nick Lewycky6726b6d2009-10-25 06:33:48 +00001061class LocalRewriter : public VirtRegRewriter {
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001062 MachineRegisterInfo *MRI;
Lang Hames87e3bca2009-05-06 02:36:21 +00001063 const TargetRegisterInfo *TRI;
1064 const TargetInstrInfo *TII;
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001065 VirtRegMap *VRM;
Lang Hames87e3bca2009-05-06 02:36:21 +00001066 BitVector AllocatableRegs;
1067 DenseMap<MachineInstr*, unsigned> DistanceMap;
Evan Chengbd6cb4b2010-04-29 18:51:00 +00001068 DenseMap<int, SmallVector<MachineInstr*,4> > Slot2DbgValues;
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001069
1070 MachineBasicBlock *MBB; // Basic block currently being processed.
1071
Lang Hames87e3bca2009-05-06 02:36:21 +00001072public:
1073
1074 bool runOnMachineFunction(MachineFunction &MF, VirtRegMap &VRM,
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001075 LiveIntervals* LIs);
Lang Hames87e3bca2009-05-06 02:36:21 +00001076
1077private:
1078
Lang Hames87e3bca2009-05-06 02:36:21 +00001079 bool OptimizeByUnfold2(unsigned VirtReg, int SS,
Lang Hames87e3bca2009-05-06 02:36:21 +00001080 MachineBasicBlock::iterator &MII,
1081 std::vector<MachineInstr*> &MaybeDeadStores,
1082 AvailableSpills &Spills,
1083 BitVector &RegKills,
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001084 std::vector<MachineOperand*> &KillOps);
Lang Hames87e3bca2009-05-06 02:36:21 +00001085
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001086 bool OptimizeByUnfold(MachineBasicBlock::iterator &MII,
Lang Hames87e3bca2009-05-06 02:36:21 +00001087 std::vector<MachineInstr*> &MaybeDeadStores,
1088 AvailableSpills &Spills,
1089 BitVector &RegKills,
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001090 std::vector<MachineOperand*> &KillOps);
Lang Hames87e3bca2009-05-06 02:36:21 +00001091
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001092 bool CommuteToFoldReload(MachineBasicBlock::iterator &MII,
Lang Hames87e3bca2009-05-06 02:36:21 +00001093 unsigned VirtReg, unsigned SrcReg, int SS,
1094 AvailableSpills &Spills,
1095 BitVector &RegKills,
1096 std::vector<MachineOperand*> &KillOps,
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001097 const TargetRegisterInfo *TRI);
Lang Hames87e3bca2009-05-06 02:36:21 +00001098
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001099 void SpillRegToStackSlot(MachineBasicBlock::iterator &MII,
Lang Hames87e3bca2009-05-06 02:36:21 +00001100 int Idx, unsigned PhysReg, int StackSlot,
1101 const TargetRegisterClass *RC,
1102 bool isAvailable, MachineInstr *&LastStore,
1103 AvailableSpills &Spills,
1104 SmallSet<MachineInstr*, 4> &ReMatDefs,
1105 BitVector &RegKills,
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001106 std::vector<MachineOperand*> &KillOps);
Lang Hames87e3bca2009-05-06 02:36:21 +00001107
Jakob Stoklund Olesen56698802010-03-11 23:04:34 +00001108 void TransferDeadness(unsigned Reg, BitVector &RegKills,
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001109 std::vector<MachineOperand*> &KillOps);
Lang Hames87e3bca2009-05-06 02:36:21 +00001110
Jakob Stoklund Olesen56698802010-03-11 23:04:34 +00001111 bool InsertEmergencySpills(MachineInstr *MI);
1112
1113 bool InsertRestores(MachineInstr *MI,
1114 AvailableSpills &Spills,
1115 BitVector &RegKills,
1116 std::vector<MachineOperand*> &KillOps);
1117
1118 bool InsertSpills(MachineInstr *MI);
1119
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001120 void RewriteMBB(LiveIntervals *LIs,
1121 AvailableSpills &Spills, BitVector &RegKills,
1122 std::vector<MachineOperand*> &KillOps);
1123};
1124}
1125
1126bool LocalRewriter::runOnMachineFunction(MachineFunction &MF, VirtRegMap &vrm,
1127 LiveIntervals* LIs) {
1128 MRI = &MF.getRegInfo();
1129 TRI = MF.getTarget().getRegisterInfo();
1130 TII = MF.getTarget().getInstrInfo();
1131 VRM = &vrm;
1132 AllocatableRegs = TRI->getAllocatableSet(MF);
1133 DEBUG(dbgs() << "\n**** Local spiller rewriting function '"
1134 << MF.getFunction()->getName() << "':\n");
1135 DEBUG(dbgs() << "**** Machine Instrs (NOTE! Does not include spills and"
1136 " reloads!) ****\n");
1137 DEBUG(MF.dump());
1138
1139 // Spills - Keep track of which spilled values are available in physregs
1140 // so that we can choose to reuse the physregs instead of emitting
1141 // reloads. This is usually refreshed per basic block.
1142 AvailableSpills Spills(TRI, TII);
1143
1144 // Keep track of kill information.
1145 BitVector RegKills(TRI->getNumRegs());
1146 std::vector<MachineOperand*> KillOps;
1147 KillOps.resize(TRI->getNumRegs(), NULL);
1148
1149 // SingleEntrySuccs - Successor blocks which have a single predecessor.
1150 SmallVector<MachineBasicBlock*, 4> SinglePredSuccs;
1151 SmallPtrSet<MachineBasicBlock*,16> EarlyVisited;
1152
1153 // Traverse the basic blocks depth first.
1154 MachineBasicBlock *Entry = MF.begin();
1155 SmallPtrSet<MachineBasicBlock*,16> Visited;
1156 for (df_ext_iterator<MachineBasicBlock*,
1157 SmallPtrSet<MachineBasicBlock*,16> >
1158 DFI = df_ext_begin(Entry, Visited), E = df_ext_end(Entry, Visited);
1159 DFI != E; ++DFI) {
1160 MBB = *DFI;
1161 if (!EarlyVisited.count(MBB))
1162 RewriteMBB(LIs, Spills, RegKills, KillOps);
1163
1164 // If this MBB is the only predecessor of a successor. Keep the
1165 // availability information and visit it next.
1166 do {
1167 // Keep visiting single predecessor successor as long as possible.
1168 SinglePredSuccs.clear();
1169 findSinglePredSuccessor(MBB, SinglePredSuccs);
1170 if (SinglePredSuccs.empty())
1171 MBB = 0;
1172 else {
1173 // FIXME: More than one successors, each of which has MBB has
1174 // the only predecessor.
1175 MBB = SinglePredSuccs[0];
1176 if (!Visited.count(MBB) && EarlyVisited.insert(MBB)) {
1177 Spills.AddAvailableRegsToLiveIn(*MBB, RegKills, KillOps);
1178 RewriteMBB(LIs, Spills, RegKills, KillOps);
Lang Hames87e3bca2009-05-06 02:36:21 +00001179 }
1180 }
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001181 } while (MBB);
Lang Hames87e3bca2009-05-06 02:36:21 +00001182
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001183 // Clear the availability info.
1184 Spills.clear();
Lang Hames87e3bca2009-05-06 02:36:21 +00001185 }
1186
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001187 DEBUG(dbgs() << "**** Post Machine Instrs ****\n");
1188 DEBUG(MF.dump());
1189
1190 // Mark unused spill slots.
1191 MachineFrameInfo *MFI = MF.getFrameInfo();
1192 int SS = VRM->getLowSpillSlot();
Evan Chengbd6cb4b2010-04-29 18:51:00 +00001193 if (SS != VirtRegMap::NO_STACK_SLOT) {
1194 for (int e = VRM->getHighSpillSlot(); SS <= e; ++SS) {
1195 SmallVector<MachineInstr*, 4> &DbgValues = Slot2DbgValues[SS];
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001196 if (!VRM->isSpillSlotUsed(SS)) {
1197 MFI->RemoveStackObject(SS);
Evan Chengbd6cb4b2010-04-29 18:51:00 +00001198 for (unsigned j = 0, ee = DbgValues.size(); j != ee; ++j) {
1199 MachineInstr *DVMI = DbgValues[j];
1200 MachineBasicBlock *DVMBB = DVMI->getParent();
1201 DEBUG(dbgs() << "Removing debug info referencing FI#" << SS << '\n');
1202 VRM->RemoveMachineInstrFromMaps(DVMI);
1203 DVMBB->erase(DVMI);
1204 }
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001205 ++NumDSS;
1206 }
Evan Chengbd6cb4b2010-04-29 18:51:00 +00001207 DbgValues.clear();
1208 }
1209 }
1210 Slot2DbgValues.clear();
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001211
1212 return true;
1213}
1214
1215/// OptimizeByUnfold2 - Unfold a series of load / store folding instructions if
1216/// a scratch register is available.
1217/// xorq %r12<kill>, %r13
1218/// addq %rax, -184(%rbp)
1219/// addq %r13, -184(%rbp)
1220/// ==>
1221/// xorq %r12<kill>, %r13
1222/// movq -184(%rbp), %r12
1223/// addq %rax, %r12
1224/// addq %r13, %r12
1225/// movq %r12, -184(%rbp)
1226bool LocalRewriter::
1227OptimizeByUnfold2(unsigned VirtReg, int SS,
1228 MachineBasicBlock::iterator &MII,
1229 std::vector<MachineInstr*> &MaybeDeadStores,
1230 AvailableSpills &Spills,
1231 BitVector &RegKills,
1232 std::vector<MachineOperand*> &KillOps) {
1233
1234 MachineBasicBlock::iterator NextMII = llvm::next(MII);
Evan Cheng28a1e482010-03-30 05:49:07 +00001235 // Skip over dbg_value instructions.
1236 while (NextMII != MBB->end() && NextMII->isDebugValue())
1237 NextMII = llvm::next(NextMII);
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001238 if (NextMII == MBB->end())
1239 return false;
1240
1241 if (TII->getOpcodeAfterMemoryUnfold(MII->getOpcode(), true, true) == 0)
1242 return false;
1243
1244 // Now let's see if the last couple of instructions happens to have freed up
1245 // a register.
1246 const TargetRegisterClass* RC = MRI->getRegClass(VirtReg);
1247 unsigned PhysReg = FindFreeRegister(MII, *MBB, RC, TRI, AllocatableRegs);
1248 if (!PhysReg)
1249 return false;
1250
1251 MachineFunction &MF = *MBB->getParent();
1252 TRI = MF.getTarget().getRegisterInfo();
1253 MachineInstr &MI = *MII;
1254 if (!FoldsStackSlotModRef(MI, SS, PhysReg, TII, TRI, *VRM))
1255 return false;
1256
1257 // If the next instruction also folds the same SS modref and can be unfoled,
1258 // then it's worthwhile to issue a load from SS into the free register and
1259 // then unfold these instructions.
1260 if (!FoldsStackSlotModRef(*NextMII, SS, PhysReg, TII, TRI, *VRM))
1261 return false;
1262
1263 // Back-schedule reloads and remats.
1264 ComputeReloadLoc(MII, MBB->begin(), PhysReg, TRI, false, SS, TII, MF);
1265
1266 // Load from SS to the spare physical register.
Evan Cheng746ad692010-05-06 19:06:44 +00001267 TII->loadRegFromStackSlot(*MBB, MII, PhysReg, SS, RC, TRI);
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001268 // This invalidates Phys.
1269 Spills.ClobberPhysReg(PhysReg);
1270 // Remember it's available.
1271 Spills.addAvailable(SS, PhysReg);
1272 MaybeDeadStores[SS] = NULL;
1273
1274 // Unfold current MI.
1275 SmallVector<MachineInstr*, 4> NewMIs;
1276 if (!TII->unfoldMemoryOperand(MF, &MI, VirtReg, false, false, NewMIs))
1277 llvm_unreachable("Unable unfold the load / store folding instruction!");
1278 assert(NewMIs.size() == 1);
1279 AssignPhysToVirtReg(NewMIs[0], VirtReg, PhysReg, *TRI);
1280 VRM->transferRestorePts(&MI, NewMIs[0]);
1281 MII = MBB->insert(MII, NewMIs[0]);
1282 InvalidateKills(MI, TRI, RegKills, KillOps);
1283 VRM->RemoveMachineInstrFromMaps(&MI);
1284 MBB->erase(&MI);
1285 ++NumModRefUnfold;
1286
1287 // Unfold next instructions that fold the same SS.
1288 do {
1289 MachineInstr &NextMI = *NextMII;
1290 NextMII = llvm::next(NextMII);
1291 NewMIs.clear();
1292 if (!TII->unfoldMemoryOperand(MF, &NextMI, VirtReg, false, false, NewMIs))
1293 llvm_unreachable("Unable unfold the load / store folding instruction!");
1294 assert(NewMIs.size() == 1);
1295 AssignPhysToVirtReg(NewMIs[0], VirtReg, PhysReg, *TRI);
1296 VRM->transferRestorePts(&NextMI, NewMIs[0]);
1297 MBB->insert(NextMII, NewMIs[0]);
1298 InvalidateKills(NextMI, TRI, RegKills, KillOps);
1299 VRM->RemoveMachineInstrFromMaps(&NextMI);
1300 MBB->erase(&NextMI);
1301 ++NumModRefUnfold;
Evan Cheng28a1e482010-03-30 05:49:07 +00001302 // Skip over dbg_value instructions.
1303 while (NextMII != MBB->end() && NextMII->isDebugValue())
1304 NextMII = llvm::next(NextMII);
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001305 if (NextMII == MBB->end())
1306 break;
1307 } while (FoldsStackSlotModRef(*NextMII, SS, PhysReg, TII, TRI, *VRM));
1308
1309 // Store the value back into SS.
Evan Cheng746ad692010-05-06 19:06:44 +00001310 TII->storeRegToStackSlot(*MBB, NextMII, PhysReg, true, SS, RC, TRI);
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001311 MachineInstr *StoreMI = prior(NextMII);
1312 VRM->addSpillSlotUse(SS, StoreMI);
1313 VRM->virtFolded(VirtReg, StoreMI, VirtRegMap::isMod);
1314
1315 return true;
1316}
1317
1318/// OptimizeByUnfold - Turn a store folding instruction into a load folding
1319/// instruction. e.g.
1320/// xorl %edi, %eax
1321/// movl %eax, -32(%ebp)
1322/// movl -36(%ebp), %eax
1323/// orl %eax, -32(%ebp)
1324/// ==>
1325/// xorl %edi, %eax
1326/// orl -36(%ebp), %eax
1327/// mov %eax, -32(%ebp)
1328/// This enables unfolding optimization for a subsequent instruction which will
1329/// also eliminate the newly introduced store instruction.
1330bool LocalRewriter::
1331OptimizeByUnfold(MachineBasicBlock::iterator &MII,
1332 std::vector<MachineInstr*> &MaybeDeadStores,
1333 AvailableSpills &Spills,
1334 BitVector &RegKills,
1335 std::vector<MachineOperand*> &KillOps) {
1336 MachineFunction &MF = *MBB->getParent();
1337 MachineInstr &MI = *MII;
1338 unsigned UnfoldedOpc = 0;
1339 unsigned UnfoldPR = 0;
1340 unsigned UnfoldVR = 0;
1341 int FoldedSS = VirtRegMap::NO_STACK_SLOT;
1342 VirtRegMap::MI2VirtMapTy::const_iterator I, End;
1343 for (tie(I, End) = VRM->getFoldedVirts(&MI); I != End; ) {
1344 // Only transform a MI that folds a single register.
1345 if (UnfoldedOpc)
Dale Johannesen3a6b9eb2009-10-12 18:49:00 +00001346 return false;
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001347 UnfoldVR = I->second.first;
1348 VirtRegMap::ModRef MR = I->second.second;
1349 // MI2VirtMap be can updated which invalidate the iterator.
1350 // Increment the iterator first.
1351 ++I;
1352 if (VRM->isAssignedReg(UnfoldVR))
1353 continue;
1354 // If this reference is not a use, any previous store is now dead.
1355 // Otherwise, the store to this stack slot is not dead anymore.
1356 FoldedSS = VRM->getStackSlot(UnfoldVR);
1357 MachineInstr* DeadStore = MaybeDeadStores[FoldedSS];
1358 if (DeadStore && (MR & VirtRegMap::isModRef)) {
1359 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(FoldedSS);
1360 if (!PhysReg || !DeadStore->readsRegister(PhysReg))
Dale Johannesen3a6b9eb2009-10-12 18:49:00 +00001361 continue;
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001362 UnfoldPR = PhysReg;
1363 UnfoldedOpc = TII->getOpcodeAfterMemoryUnfold(MI.getOpcode(),
1364 false, true);
Dale Johannesen3a6b9eb2009-10-12 18:49:00 +00001365 }
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001366 }
1367
1368 if (!UnfoldedOpc) {
1369 if (!UnfoldVR)
1370 return false;
1371
1372 // Look for other unfolding opportunities.
1373 return OptimizeByUnfold2(UnfoldVR, FoldedSS, MII, MaybeDeadStores, Spills,
1374 RegKills, KillOps);
1375 }
1376
1377 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1378 MachineOperand &MO = MI.getOperand(i);
1379 if (!MO.isReg() || MO.getReg() == 0 || !MO.isUse())
1380 continue;
1381 unsigned VirtReg = MO.getReg();
1382 if (TargetRegisterInfo::isPhysicalRegister(VirtReg) || MO.getSubReg())
1383 continue;
1384 if (VRM->isAssignedReg(VirtReg)) {
1385 unsigned PhysReg = VRM->getPhys(VirtReg);
1386 if (PhysReg && TRI->regsOverlap(PhysReg, UnfoldPR))
1387 return false;
1388 } else if (VRM->isReMaterialized(VirtReg))
1389 continue;
1390 int SS = VRM->getStackSlot(VirtReg);
1391 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
1392 if (PhysReg) {
1393 if (TRI->regsOverlap(PhysReg, UnfoldPR))
1394 return false;
1395 continue;
1396 }
1397 if (VRM->hasPhys(VirtReg)) {
1398 PhysReg = VRM->getPhys(VirtReg);
1399 if (!TRI->regsOverlap(PhysReg, UnfoldPR))
1400 continue;
1401 }
1402
1403 // Ok, we'll need to reload the value into a register which makes
1404 // it impossible to perform the store unfolding optimization later.
1405 // Let's see if it is possible to fold the load if the store is
1406 // unfolded. This allows us to perform the store unfolding
1407 // optimization.
1408 SmallVector<MachineInstr*, 4> NewMIs;
1409 if (TII->unfoldMemoryOperand(MF, &MI, UnfoldVR, false, false, NewMIs)) {
1410 assert(NewMIs.size() == 1);
1411 MachineInstr *NewMI = NewMIs.back();
1412 NewMIs.clear();
1413 int Idx = NewMI->findRegisterUseOperandIdx(VirtReg, false);
1414 assert(Idx != -1);
1415 SmallVector<unsigned, 1> Ops;
1416 Ops.push_back(Idx);
1417 MachineInstr *FoldedMI = TII->foldMemoryOperand(MF, NewMI, Ops, SS);
1418 if (FoldedMI) {
1419 VRM->addSpillSlotUse(SS, FoldedMI);
1420 if (!VRM->hasPhys(UnfoldVR))
1421 VRM->assignVirt2Phys(UnfoldVR, UnfoldPR);
1422 VRM->virtFolded(VirtReg, FoldedMI, VirtRegMap::isRef);
1423 MII = MBB->insert(MII, FoldedMI);
1424 InvalidateKills(MI, TRI, RegKills, KillOps);
1425 VRM->RemoveMachineInstrFromMaps(&MI);
1426 MBB->erase(&MI);
1427 MF.DeleteMachineInstr(NewMI);
1428 return true;
1429 }
1430 MF.DeleteMachineInstr(NewMI);
1431 }
1432 }
1433
1434 return false;
1435}
1436
1437/// CommuteChangesDestination - We are looking for r0 = op r1, r2 and
1438/// where SrcReg is r1 and it is tied to r0. Return true if after
1439/// commuting this instruction it will be r0 = op r2, r1.
1440static bool CommuteChangesDestination(MachineInstr *DefMI,
1441 const TargetInstrDesc &TID,
1442 unsigned SrcReg,
1443 const TargetInstrInfo *TII,
1444 unsigned &DstIdx) {
1445 if (TID.getNumDefs() != 1 && TID.getNumOperands() != 3)
1446 return false;
1447 if (!DefMI->getOperand(1).isReg() ||
1448 DefMI->getOperand(1).getReg() != SrcReg)
1449 return false;
1450 unsigned DefIdx;
1451 if (!DefMI->isRegTiedToDefOperand(1, &DefIdx) || DefIdx != 0)
1452 return false;
1453 unsigned SrcIdx1, SrcIdx2;
1454 if (!TII->findCommutedOpIndices(DefMI, SrcIdx1, SrcIdx2))
1455 return false;
1456 if (SrcIdx1 == 1 && SrcIdx2 == 2) {
1457 DstIdx = 2;
1458 return true;
1459 }
1460 return false;
1461}
1462
1463/// CommuteToFoldReload -
1464/// Look for
1465/// r1 = load fi#1
1466/// r1 = op r1, r2<kill>
1467/// store r1, fi#1
1468///
1469/// If op is commutable and r2 is killed, then we can xform these to
1470/// r2 = op r2, fi#1
1471/// store r2, fi#1
1472bool LocalRewriter::
1473CommuteToFoldReload(MachineBasicBlock::iterator &MII,
1474 unsigned VirtReg, unsigned SrcReg, int SS,
1475 AvailableSpills &Spills,
1476 BitVector &RegKills,
1477 std::vector<MachineOperand*> &KillOps,
1478 const TargetRegisterInfo *TRI) {
1479 if (MII == MBB->begin() || !MII->killsRegister(SrcReg))
1480 return false;
1481
1482 MachineFunction &MF = *MBB->getParent();
1483 MachineInstr &MI = *MII;
1484 MachineBasicBlock::iterator DefMII = prior(MII);
1485 MachineInstr *DefMI = DefMII;
1486 const TargetInstrDesc &TID = DefMI->getDesc();
1487 unsigned NewDstIdx;
1488 if (DefMII != MBB->begin() &&
1489 TID.isCommutable() &&
1490 CommuteChangesDestination(DefMI, TID, SrcReg, TII, NewDstIdx)) {
1491 MachineOperand &NewDstMO = DefMI->getOperand(NewDstIdx);
1492 unsigned NewReg = NewDstMO.getReg();
1493 if (!NewDstMO.isKill() || TRI->regsOverlap(NewReg, SrcReg))
1494 return false;
1495 MachineInstr *ReloadMI = prior(DefMII);
1496 int FrameIdx;
1497 unsigned DestReg = TII->isLoadFromStackSlot(ReloadMI, FrameIdx);
1498 if (DestReg != SrcReg || FrameIdx != SS)
1499 return false;
1500 int UseIdx = DefMI->findRegisterUseOperandIdx(DestReg, false);
1501 if (UseIdx == -1)
1502 return false;
1503 unsigned DefIdx;
1504 if (!MI.isRegTiedToDefOperand(UseIdx, &DefIdx))
1505 return false;
1506 assert(DefMI->getOperand(DefIdx).isReg() &&
1507 DefMI->getOperand(DefIdx).getReg() == SrcReg);
1508
1509 // Now commute def instruction.
1510 MachineInstr *CommutedMI = TII->commuteInstruction(DefMI, true);
1511 if (!CommutedMI)
1512 return false;
1513 SmallVector<unsigned, 1> Ops;
1514 Ops.push_back(NewDstIdx);
1515 MachineInstr *FoldedMI = TII->foldMemoryOperand(MF, CommutedMI, Ops, SS);
1516 // Not needed since foldMemoryOperand returns new MI.
1517 MF.DeleteMachineInstr(CommutedMI);
1518 if (!FoldedMI)
1519 return false;
1520
1521 VRM->addSpillSlotUse(SS, FoldedMI);
1522 VRM->virtFolded(VirtReg, FoldedMI, VirtRegMap::isRef);
1523 // Insert new def MI and spill MI.
1524 const TargetRegisterClass* RC = MRI->getRegClass(VirtReg);
Evan Cheng746ad692010-05-06 19:06:44 +00001525 TII->storeRegToStackSlot(*MBB, &MI, NewReg, true, SS, RC, TRI);
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001526 MII = prior(MII);
1527 MachineInstr *StoreMI = MII;
1528 VRM->addSpillSlotUse(SS, StoreMI);
1529 VRM->virtFolded(VirtReg, StoreMI, VirtRegMap::isMod);
1530 MII = MBB->insert(MII, FoldedMI); // Update MII to backtrack.
1531
1532 // Delete all 3 old instructions.
1533 InvalidateKills(*ReloadMI, TRI, RegKills, KillOps);
1534 VRM->RemoveMachineInstrFromMaps(ReloadMI);
1535 MBB->erase(ReloadMI);
1536 InvalidateKills(*DefMI, TRI, RegKills, KillOps);
1537 VRM->RemoveMachineInstrFromMaps(DefMI);
1538 MBB->erase(DefMI);
1539 InvalidateKills(MI, TRI, RegKills, KillOps);
1540 VRM->RemoveMachineInstrFromMaps(&MI);
1541 MBB->erase(&MI);
1542
1543 // If NewReg was previously holding value of some SS, it's now clobbered.
1544 // This has to be done now because it's a physical register. When this
1545 // instruction is re-visited, it's ignored.
1546 Spills.ClobberPhysReg(NewReg);
1547
1548 ++NumCommutes;
Dale Johannesen3a6b9eb2009-10-12 18:49:00 +00001549 return true;
1550 }
1551
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001552 return false;
1553}
Lang Hames87e3bca2009-05-06 02:36:21 +00001554
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001555/// SpillRegToStackSlot - Spill a register to a specified stack slot. Check if
1556/// the last store to the same slot is now dead. If so, remove the last store.
1557void LocalRewriter::
1558SpillRegToStackSlot(MachineBasicBlock::iterator &MII,
1559 int Idx, unsigned PhysReg, int StackSlot,
1560 const TargetRegisterClass *RC,
1561 bool isAvailable, MachineInstr *&LastStore,
1562 AvailableSpills &Spills,
1563 SmallSet<MachineInstr*, 4> &ReMatDefs,
1564 BitVector &RegKills,
1565 std::vector<MachineOperand*> &KillOps) {
Evan Chengeca24fb2009-05-12 23:07:00 +00001566
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001567 MachineBasicBlock::iterator oldNextMII = llvm::next(MII);
Evan Cheng746ad692010-05-06 19:06:44 +00001568 TII->storeRegToStackSlot(*MBB, llvm::next(MII), PhysReg, true, StackSlot, RC,
1569 TRI);
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001570 MachineInstr *StoreMI = prior(oldNextMII);
1571 VRM->addSpillSlotUse(StackSlot, StoreMI);
1572 DEBUG(dbgs() << "Store:\t" << *StoreMI);
Evan Chengeca24fb2009-05-12 23:07:00 +00001573
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001574 // If there is a dead store to this stack slot, nuke it now.
1575 if (LastStore) {
1576 DEBUG(dbgs() << "Removed dead store:\t" << *LastStore);
1577 ++NumDSE;
1578 SmallVector<unsigned, 2> KillRegs;
1579 InvalidateKills(*LastStore, TRI, RegKills, KillOps, &KillRegs);
1580 MachineBasicBlock::iterator PrevMII = LastStore;
1581 bool CheckDef = PrevMII != MBB->begin();
1582 if (CheckDef)
1583 --PrevMII;
1584 VRM->RemoveMachineInstrFromMaps(LastStore);
1585 MBB->erase(LastStore);
1586 if (CheckDef) {
1587 // Look at defs of killed registers on the store. Mark the defs
1588 // as dead since the store has been deleted and they aren't
1589 // being reused.
1590 for (unsigned j = 0, ee = KillRegs.size(); j != ee; ++j) {
1591 bool HasOtherDef = false;
1592 if (InvalidateRegDef(PrevMII, *MII, KillRegs[j], HasOtherDef, TRI)) {
1593 MachineInstr *DeadDef = PrevMII;
1594 if (ReMatDefs.count(DeadDef) && !HasOtherDef) {
1595 // FIXME: This assumes a remat def does not have side effects.
1596 VRM->RemoveMachineInstrFromMaps(DeadDef);
1597 MBB->erase(DeadDef);
1598 ++NumDRM;
1599 }
Evan Chengeca24fb2009-05-12 23:07:00 +00001600 }
Lang Hames87e3bca2009-05-06 02:36:21 +00001601 }
1602 }
1603 }
1604
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001605 // Allow for multi-instruction spill sequences, as on PPC Altivec. Presume
1606 // the last of multiple instructions is the actual store.
1607 LastStore = prior(oldNextMII);
Lang Hames87e3bca2009-05-06 02:36:21 +00001608
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001609 // If the stack slot value was previously available in some other
1610 // register, change it now. Otherwise, make the register available,
1611 // in PhysReg.
1612 Spills.ModifyStackSlotOrReMat(StackSlot);
1613 Spills.ClobberPhysReg(PhysReg);
1614 Spills.addAvailable(StackSlot, PhysReg, isAvailable);
1615 ++NumStores;
1616}
Lang Hames87e3bca2009-05-06 02:36:21 +00001617
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001618/// isSafeToDelete - Return true if this instruction doesn't produce any side
1619/// effect and all of its defs are dead.
1620static bool isSafeToDelete(MachineInstr &MI) {
1621 const TargetInstrDesc &TID = MI.getDesc();
1622 if (TID.mayLoad() || TID.mayStore() || TID.isCall() || TID.isTerminator() ||
1623 TID.isCall() || TID.isBarrier() || TID.isReturn() ||
1624 TID.hasUnmodeledSideEffects())
1625 return false;
1626 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1627 MachineOperand &MO = MI.getOperand(i);
1628 if (!MO.isReg() || !MO.getReg())
1629 continue;
1630 if (MO.isDef() && !MO.isDead())
1631 return false;
1632 if (MO.isUse() && MO.isKill())
1633 // FIXME: We can't remove kill markers or else the scavenger will assert.
1634 // An alternative is to add a ADD pseudo instruction to replace kill
1635 // markers.
1636 return false;
1637 }
1638 return true;
1639}
Lang Hames87e3bca2009-05-06 02:36:21 +00001640
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001641/// TransferDeadness - A identity copy definition is dead and it's being
1642/// removed. Find the last def or use and mark it as dead / kill.
1643void LocalRewriter::
Jakob Stoklund Olesen56698802010-03-11 23:04:34 +00001644TransferDeadness(unsigned Reg, BitVector &RegKills,
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001645 std::vector<MachineOperand*> &KillOps) {
1646 SmallPtrSet<MachineInstr*, 4> Seens;
1647 SmallVector<std::pair<MachineInstr*, int>,8> Refs;
1648 for (MachineRegisterInfo::reg_iterator RI = MRI->reg_begin(Reg),
1649 RE = MRI->reg_end(); RI != RE; ++RI) {
1650 MachineInstr *UDMI = &*RI;
Evan Cheng28a1e482010-03-30 05:49:07 +00001651 if (UDMI->isDebugValue() || UDMI->getParent() != MBB)
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001652 continue;
1653 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(UDMI);
Jakob Stoklund Olesen56698802010-03-11 23:04:34 +00001654 if (DI == DistanceMap.end())
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001655 continue;
1656 if (Seens.insert(UDMI))
1657 Refs.push_back(std::make_pair(UDMI, DI->second));
1658 }
Lang Hames87e3bca2009-05-06 02:36:21 +00001659
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001660 if (Refs.empty())
1661 return;
1662 std::sort(Refs.begin(), Refs.end(), RefSorter());
Lang Hames87e3bca2009-05-06 02:36:21 +00001663
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001664 while (!Refs.empty()) {
1665 MachineInstr *LastUDMI = Refs.back().first;
1666 Refs.pop_back();
Lang Hames87e3bca2009-05-06 02:36:21 +00001667
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001668 MachineOperand *LastUD = NULL;
1669 for (unsigned i = 0, e = LastUDMI->getNumOperands(); i != e; ++i) {
1670 MachineOperand &MO = LastUDMI->getOperand(i);
1671 if (!MO.isReg() || MO.getReg() != Reg)
1672 continue;
1673 if (!LastUD || (LastUD->isUse() && MO.isDef()))
1674 LastUD = &MO;
1675 if (LastUDMI->isRegTiedToDefOperand(i))
1676 break;
1677 }
1678 if (LastUD->isDef()) {
1679 // If the instruction has no side effect, delete it and propagate
1680 // backward further. Otherwise, mark is dead and we are done.
1681 if (!isSafeToDelete(*LastUDMI)) {
1682 LastUD->setIsDead();
1683 break;
Lang Hames87e3bca2009-05-06 02:36:21 +00001684 }
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001685 VRM->RemoveMachineInstrFromMaps(LastUDMI);
1686 MBB->erase(LastUDMI);
1687 } else {
1688 LastUD->setIsKill();
1689 RegKills.set(Reg);
1690 KillOps[Reg] = LastUD;
1691 break;
1692 }
1693 }
1694}
Lang Hames87e3bca2009-05-06 02:36:21 +00001695
Jakob Stoklund Olesen56698802010-03-11 23:04:34 +00001696/// InsertEmergencySpills - Insert emergency spills before MI if requested by
1697/// VRM. Return true if spills were inserted.
1698bool LocalRewriter::InsertEmergencySpills(MachineInstr *MI) {
1699 if (!VRM->hasEmergencySpills(MI))
1700 return false;
1701 MachineBasicBlock::iterator MII = MI;
1702 SmallSet<int, 4> UsedSS;
1703 std::vector<unsigned> &EmSpills = VRM->getEmergencySpills(MI);
1704 for (unsigned i = 0, e = EmSpills.size(); i != e; ++i) {
1705 unsigned PhysReg = EmSpills[i];
1706 const TargetRegisterClass *RC = TRI->getPhysicalRegisterRegClass(PhysReg);
1707 assert(RC && "Unable to determine register class!");
1708 int SS = VRM->getEmergencySpillSlot(RC);
1709 if (UsedSS.count(SS))
1710 llvm_unreachable("Need to spill more than one physical registers!");
1711 UsedSS.insert(SS);
Evan Cheng746ad692010-05-06 19:06:44 +00001712 TII->storeRegToStackSlot(*MBB, MII, PhysReg, true, SS, RC, TRI);
Jakob Stoklund Olesen56698802010-03-11 23:04:34 +00001713 MachineInstr *StoreMI = prior(MII);
1714 VRM->addSpillSlotUse(SS, StoreMI);
1715
1716 // Back-schedule reloads and remats.
1717 MachineBasicBlock::iterator InsertLoc =
1718 ComputeReloadLoc(llvm::next(MII), MBB->begin(), PhysReg, TRI, false, SS,
1719 TII, *MBB->getParent());
1720
Evan Cheng746ad692010-05-06 19:06:44 +00001721 TII->loadRegFromStackSlot(*MBB, InsertLoc, PhysReg, SS, RC, TRI);
Jakob Stoklund Olesen56698802010-03-11 23:04:34 +00001722
1723 MachineInstr *LoadMI = prior(InsertLoc);
1724 VRM->addSpillSlotUse(SS, LoadMI);
1725 ++NumPSpills;
1726 DistanceMap.insert(std::make_pair(LoadMI, DistanceMap.size()));
1727 }
1728 return true;
1729}
1730
1731/// InsertRestores - Restore registers before MI is requested by VRM. Return
1732/// true is any instructions were inserted.
1733bool LocalRewriter::InsertRestores(MachineInstr *MI,
1734 AvailableSpills &Spills,
1735 BitVector &RegKills,
1736 std::vector<MachineOperand*> &KillOps) {
1737 if (!VRM->isRestorePt(MI))
1738 return false;
1739 MachineBasicBlock::iterator MII = MI;
1740 std::vector<unsigned> &RestoreRegs = VRM->getRestorePtRestores(MI);
1741 for (unsigned i = 0, e = RestoreRegs.size(); i != e; ++i) {
1742 unsigned VirtReg = RestoreRegs[e-i-1]; // Reverse order.
1743 if (!VRM->getPreSplitReg(VirtReg))
1744 continue; // Split interval spilled again.
1745 unsigned Phys = VRM->getPhys(VirtReg);
1746 MRI->setPhysRegUsed(Phys);
1747
1748 // Check if the value being restored if available. If so, it must be
1749 // from a predecessor BB that fallthrough into this BB. We do not
1750 // expect:
1751 // BB1:
1752 // r1 = load fi#1
1753 // ...
1754 // = r1<kill>
1755 // ... # r1 not clobbered
1756 // ...
1757 // = load fi#1
1758 bool DoReMat = VRM->isReMaterialized(VirtReg);
1759 int SSorRMId = DoReMat
1760 ? VRM->getReMatId(VirtReg) : VRM->getStackSlot(VirtReg);
1761 const TargetRegisterClass* RC = MRI->getRegClass(VirtReg);
1762 unsigned InReg = Spills.getSpillSlotOrReMatPhysReg(SSorRMId);
1763 if (InReg == Phys) {
1764 // If the value is already available in the expected register, save
1765 // a reload / remat.
1766 if (SSorRMId)
1767 DEBUG(dbgs() << "Reusing RM#"
1768 << SSorRMId-VirtRegMap::MAX_STACK_SLOT-1);
1769 else
1770 DEBUG(dbgs() << "Reusing SS#" << SSorRMId);
1771 DEBUG(dbgs() << " from physreg "
1772 << TRI->getName(InReg) << " for vreg"
1773 << VirtReg <<" instead of reloading into physreg "
1774 << TRI->getName(Phys) << '\n');
1775 ++NumOmitted;
1776 continue;
1777 } else if (InReg && InReg != Phys) {
1778 if (SSorRMId)
1779 DEBUG(dbgs() << "Reusing RM#"
1780 << SSorRMId-VirtRegMap::MAX_STACK_SLOT-1);
1781 else
1782 DEBUG(dbgs() << "Reusing SS#" << SSorRMId);
1783 DEBUG(dbgs() << " from physreg "
1784 << TRI->getName(InReg) << " for vreg"
1785 << VirtReg <<" by copying it into physreg "
1786 << TRI->getName(Phys) << '\n');
1787
1788 // If the reloaded / remat value is available in another register,
1789 // copy it to the desired register.
1790
1791 // Back-schedule reloads and remats.
1792 MachineBasicBlock::iterator InsertLoc =
1793 ComputeReloadLoc(MII, MBB->begin(), Phys, TRI, DoReMat, SSorRMId, TII,
1794 *MBB->getParent());
1795
Dan Gohman34dcc6f2010-05-06 20:33:48 +00001796 TII->copyRegToReg(*MBB, InsertLoc, Phys, InReg, RC, RC,
1797 MI->getDebugLoc());
Jakob Stoklund Olesen56698802010-03-11 23:04:34 +00001798
1799 // This invalidates Phys.
1800 Spills.ClobberPhysReg(Phys);
1801 // Remember it's available.
1802 Spills.addAvailable(SSorRMId, Phys);
1803
1804 // Mark is killed.
1805 MachineInstr *CopyMI = prior(InsertLoc);
1806 CopyMI->setAsmPrinterFlag(MachineInstr::ReloadReuse);
1807 MachineOperand *KillOpnd = CopyMI->findRegisterUseOperand(InReg);
1808 KillOpnd->setIsKill();
1809 UpdateKills(*CopyMI, TRI, RegKills, KillOps);
1810
1811 DEBUG(dbgs() << '\t' << *CopyMI);
1812 ++NumCopified;
1813 continue;
1814 }
1815
1816 // Back-schedule reloads and remats.
1817 MachineBasicBlock::iterator InsertLoc =
1818 ComputeReloadLoc(MII, MBB->begin(), Phys, TRI, DoReMat, SSorRMId, TII,
1819 *MBB->getParent());
1820
1821 if (VRM->isReMaterialized(VirtReg)) {
1822 ReMaterialize(*MBB, InsertLoc, Phys, VirtReg, TII, TRI, *VRM);
1823 } else {
1824 const TargetRegisterClass* RC = MRI->getRegClass(VirtReg);
Evan Cheng746ad692010-05-06 19:06:44 +00001825 TII->loadRegFromStackSlot(*MBB, InsertLoc, Phys, SSorRMId, RC, TRI);
Jakob Stoklund Olesen56698802010-03-11 23:04:34 +00001826 MachineInstr *LoadMI = prior(InsertLoc);
1827 VRM->addSpillSlotUse(SSorRMId, LoadMI);
1828 ++NumLoads;
1829 DistanceMap.insert(std::make_pair(LoadMI, DistanceMap.size()));
1830 }
1831
1832 // This invalidates Phys.
1833 Spills.ClobberPhysReg(Phys);
1834 // Remember it's available.
1835 Spills.addAvailable(SSorRMId, Phys);
1836
1837 UpdateKills(*prior(InsertLoc), TRI, RegKills, KillOps);
1838 DEBUG(dbgs() << '\t' << *prior(MII));
1839 }
1840 return true;
1841}
1842
1843/// InsertEmergencySpills - Insert spills after MI if requested by VRM. Return
1844/// true if spills were inserted.
1845bool LocalRewriter::InsertSpills(MachineInstr *MI) {
1846 if (!VRM->isSpillPt(MI))
1847 return false;
1848 MachineBasicBlock::iterator MII = MI;
1849 std::vector<std::pair<unsigned,bool> > &SpillRegs =
1850 VRM->getSpillPtSpills(MI);
1851 for (unsigned i = 0, e = SpillRegs.size(); i != e; ++i) {
1852 unsigned VirtReg = SpillRegs[i].first;
1853 bool isKill = SpillRegs[i].second;
1854 if (!VRM->getPreSplitReg(VirtReg))
1855 continue; // Split interval spilled again.
1856 const TargetRegisterClass *RC = MRI->getRegClass(VirtReg);
1857 unsigned Phys = VRM->getPhys(VirtReg);
1858 int StackSlot = VRM->getStackSlot(VirtReg);
1859 MachineBasicBlock::iterator oldNextMII = llvm::next(MII);
1860 TII->storeRegToStackSlot(*MBB, llvm::next(MII), Phys, isKill, StackSlot,
Evan Cheng746ad692010-05-06 19:06:44 +00001861 RC, TRI);
Jakob Stoklund Olesen56698802010-03-11 23:04:34 +00001862 MachineInstr *StoreMI = prior(oldNextMII);
1863 VRM->addSpillSlotUse(StackSlot, StoreMI);
1864 DEBUG(dbgs() << "Store:\t" << *StoreMI);
1865 VRM->virtFolded(VirtReg, StoreMI, VirtRegMap::isMod);
1866 }
1867 return true;
1868}
1869
1870
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001871/// rewriteMBB - Keep track of which spills are available even after the
1872/// register allocator is done with them. If possible, avid reloading vregs.
1873void
1874LocalRewriter::RewriteMBB(LiveIntervals *LIs,
1875 AvailableSpills &Spills, BitVector &RegKills,
1876 std::vector<MachineOperand*> &KillOps) {
Lang Hames87e3bca2009-05-06 02:36:21 +00001877
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001878 DEBUG(dbgs() << "\n**** Local spiller rewriting MBB '"
1879 << MBB->getName() << "':\n");
Lang Hames87e3bca2009-05-06 02:36:21 +00001880
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001881 MachineFunction &MF = *MBB->getParent();
David Greene2d4e6d32009-07-28 16:49:24 +00001882
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001883 // MaybeDeadStores - When we need to write a value back into a stack slot,
1884 // keep track of the inserted store. If the stack slot value is never read
1885 // (because the value was used from some available register, for example), and
1886 // subsequently stored to, the original store is dead. This map keeps track
1887 // of inserted stores that are not used. If we see a subsequent store to the
1888 // same stack slot, the original store is deleted.
1889 std::vector<MachineInstr*> MaybeDeadStores;
1890 MaybeDeadStores.resize(MF.getFrameInfo()->getObjectIndexEnd(), NULL);
David Greene2d4e6d32009-07-28 16:49:24 +00001891
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001892 // ReMatDefs - These are rematerializable def MIs which are not deleted.
1893 SmallSet<MachineInstr*, 4> ReMatDefs;
Lang Hames87e3bca2009-05-06 02:36:21 +00001894
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001895 // Clear kill info.
1896 SmallSet<unsigned, 2> KilledMIRegs;
Jakob Stoklund Olesen2afb7502010-05-21 16:36:13 +00001897
1898 // Keep track of the registers we have already spilled in case there are
1899 // multiple defs of the same register in MI.
1900 SmallSet<unsigned, 8> SpilledMIRegs;
1901
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001902 RegKills.reset();
1903 KillOps.clear();
1904 KillOps.resize(TRI->getNumRegs(), NULL);
Lang Hames87e3bca2009-05-06 02:36:21 +00001905
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001906 DistanceMap.clear();
1907 for (MachineBasicBlock::iterator MII = MBB->begin(), E = MBB->end();
1908 MII != E; ) {
1909 MachineBasicBlock::iterator NextMII = llvm::next(MII);
Lang Hames87e3bca2009-05-06 02:36:21 +00001910
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001911 if (OptimizeByUnfold(MII, MaybeDeadStores, Spills, RegKills, KillOps))
1912 NextMII = llvm::next(MII);
1913
Jakob Stoklund Olesen56698802010-03-11 23:04:34 +00001914 if (InsertEmergencySpills(MII))
1915 NextMII = llvm::next(MII);
1916
1917 InsertRestores(MII, Spills, RegKills, KillOps);
1918
1919 if (InsertSpills(MII))
1920 NextMII = llvm::next(MII);
1921
1922 VirtRegMap::MI2VirtMapTy::const_iterator I, End;
1923 bool Erased = false;
1924 bool BackTracked = false;
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001925 MachineInstr &MI = *MII;
1926
Evan Chengbd6cb4b2010-04-29 18:51:00 +00001927 // Remember DbgValue's which reference stack slots.
1928 if (MI.isDebugValue() && MI.getOperand(0).isFI())
1929 Slot2DbgValues[MI.getOperand(0).getIndex()].push_back(&MI);
1930
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00001931 /// ReusedOperands - Keep track of operand reuse in case we need to undo
1932 /// reuse.
1933 ReuseInfo ReusedOperands(MI, TRI);
1934 SmallVector<unsigned, 4> VirtUseOps;
1935 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1936 MachineOperand &MO = MI.getOperand(i);
1937 if (!MO.isReg() || MO.getReg() == 0)
1938 continue; // Ignore non-register operands.
1939
1940 unsigned VirtReg = MO.getReg();
1941 if (TargetRegisterInfo::isPhysicalRegister(VirtReg)) {
1942 // Ignore physregs for spilling, but remember that it is used by this
1943 // function.
1944 MRI->setPhysRegUsed(VirtReg);
1945 continue;
1946 }
1947
1948 // We want to process implicit virtual register uses first.
1949 if (MO.isImplicit())
1950 // If the virtual register is implicitly defined, emit a implicit_def
1951 // before so scavenger knows it's "defined".
1952 // FIXME: This is a horrible hack done the by register allocator to
1953 // remat a definition with virtual register operand.
1954 VirtUseOps.insert(VirtUseOps.begin(), i);
1955 else
1956 VirtUseOps.push_back(i);
1957 }
1958
1959 // Process all of the spilled uses and all non spilled reg references.
1960 SmallVector<int, 2> PotentialDeadStoreSlots;
1961 KilledMIRegs.clear();
1962 for (unsigned j = 0, e = VirtUseOps.size(); j != e; ++j) {
1963 unsigned i = VirtUseOps[j];
1964 unsigned VirtReg = MI.getOperand(i).getReg();
1965 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
1966 "Not a virtual register?");
1967
1968 unsigned SubIdx = MI.getOperand(i).getSubReg();
1969 if (VRM->isAssignedReg(VirtReg)) {
1970 // This virtual register was assigned a physreg!
1971 unsigned Phys = VRM->getPhys(VirtReg);
1972 MRI->setPhysRegUsed(Phys);
1973 if (MI.getOperand(i).isDef())
1974 ReusedOperands.markClobbered(Phys);
1975 substitutePhysReg(MI.getOperand(i), Phys, *TRI);
1976 if (VRM->isImplicitlyDefined(VirtReg))
1977 // FIXME: Is this needed?
1978 BuildMI(*MBB, &MI, MI.getDebugLoc(),
1979 TII->get(TargetOpcode::IMPLICIT_DEF), Phys);
1980 continue;
1981 }
1982
1983 // This virtual register is now known to be a spilled value.
1984 if (!MI.getOperand(i).isUse())
1985 continue; // Handle defs in the loop below (handle use&def here though)
1986
1987 bool AvoidReload = MI.getOperand(i).isUndef();
1988 // Check if it is defined by an implicit def. It should not be spilled.
1989 // Note, this is for correctness reason. e.g.
1990 // 8 %reg1024<def> = IMPLICIT_DEF
1991 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1992 // The live range [12, 14) are not part of the r1024 live interval since
1993 // it's defined by an implicit def. It will not conflicts with live
1994 // interval of r1025. Now suppose both registers are spilled, you can
1995 // easily see a situation where both registers are reloaded before
1996 // the INSERT_SUBREG and both target registers that would overlap.
1997 bool DoReMat = VRM->isReMaterialized(VirtReg);
1998 int SSorRMId = DoReMat
1999 ? VRM->getReMatId(VirtReg) : VRM->getStackSlot(VirtReg);
2000 int ReuseSlot = SSorRMId;
2001
2002 // Check to see if this stack slot is available.
2003 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SSorRMId);
2004
2005 // If this is a sub-register use, make sure the reuse register is in the
2006 // right register class. For example, for x86 not all of the 32-bit
2007 // registers have accessible sub-registers.
2008 // Similarly so for EXTRACT_SUBREG. Consider this:
2009 // EDI = op
2010 // MOV32_mr fi#1, EDI
2011 // ...
2012 // = EXTRACT_SUBREG fi#1
2013 // fi#1 is available in EDI, but it cannot be reused because it's not in
2014 // the right register file.
2015 if (PhysReg && !AvoidReload && (SubIdx || MI.isExtractSubreg())) {
2016 const TargetRegisterClass* RC = MRI->getRegClass(VirtReg);
2017 if (!RC->contains(PhysReg))
2018 PhysReg = 0;
2019 }
2020
2021 if (PhysReg && !AvoidReload) {
2022 // This spilled operand might be part of a two-address operand. If this
2023 // is the case, then changing it will necessarily require changing the
2024 // def part of the instruction as well. However, in some cases, we
2025 // aren't allowed to modify the reused register. If none of these cases
2026 // apply, reuse it.
2027 bool CanReuse = true;
2028 bool isTied = MI.isRegTiedToDefOperand(i);
2029 if (isTied) {
2030 // Okay, we have a two address operand. We can reuse this physreg as
2031 // long as we are allowed to clobber the value and there isn't an
2032 // earlier def that has already clobbered the physreg.
2033 CanReuse = !ReusedOperands.isClobbered(PhysReg) &&
2034 Spills.canClobberPhysReg(PhysReg);
2035 }
2036
2037 if (CanReuse) {
2038 // If this stack slot value is already available, reuse it!
2039 if (ReuseSlot > VirtRegMap::MAX_STACK_SLOT)
2040 DEBUG(dbgs() << "Reusing RM#"
2041 << ReuseSlot-VirtRegMap::MAX_STACK_SLOT-1);
2042 else
2043 DEBUG(dbgs() << "Reusing SS#" << ReuseSlot);
2044 DEBUG(dbgs() << " from physreg "
2045 << TRI->getName(PhysReg) << " for vreg"
2046 << VirtReg <<" instead of reloading into physreg "
2047 << TRI->getName(VRM->getPhys(VirtReg)) << '\n');
2048 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Lang Hames87e3bca2009-05-06 02:36:21 +00002049 MI.getOperand(i).setReg(RReg);
2050 MI.getOperand(i).setSubReg(0);
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00002051
2052 // The only technical detail we have is that we don't know that
2053 // PhysReg won't be clobbered by a reloaded stack slot that occurs
2054 // later in the instruction. In particular, consider 'op V1, V2'.
2055 // If V1 is available in physreg R0, we would choose to reuse it
2056 // here, instead of reloading it into the register the allocator
2057 // indicated (say R1). However, V2 might have to be reloaded
2058 // later, and it might indicate that it needs to live in R0. When
2059 // this occurs, we need to have information available that
2060 // indicates it is safe to use R1 for the reload instead of R0.
2061 //
2062 // To further complicate matters, we might conflict with an alias,
2063 // or R0 and R1 might not be compatible with each other. In this
2064 // case, we actually insert a reload for V1 in R1, ensuring that
2065 // we can get at R0 or its alias.
2066 ReusedOperands.addReuse(i, ReuseSlot, PhysReg,
2067 VRM->getPhys(VirtReg), VirtReg);
2068 if (isTied)
2069 // Only mark it clobbered if this is a use&def operand.
2070 ReusedOperands.markClobbered(PhysReg);
Lang Hames87e3bca2009-05-06 02:36:21 +00002071 ++NumReused;
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00002072
2073 if (MI.getOperand(i).isKill() &&
2074 ReuseSlot <= VirtRegMap::MAX_STACK_SLOT) {
2075
2076 // The store of this spilled value is potentially dead, but we
2077 // won't know for certain until we've confirmed that the re-use
2078 // above is valid, which means waiting until the other operands
2079 // are processed. For now we just track the spill slot, we'll
2080 // remove it after the other operands are processed if valid.
2081
2082 PotentialDeadStoreSlots.push_back(ReuseSlot);
2083 }
2084
2085 // Mark is isKill if it's there no other uses of the same virtual
2086 // register and it's not a two-address operand. IsKill will be
2087 // unset if reg is reused.
2088 if (!isTied && KilledMIRegs.count(VirtReg) == 0) {
2089 MI.getOperand(i).setIsKill();
2090 KilledMIRegs.insert(VirtReg);
2091 }
2092
Lang Hames87e3bca2009-05-06 02:36:21 +00002093 continue;
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00002094 } // CanReuse
2095
2096 // Otherwise we have a situation where we have a two-address instruction
2097 // whose mod/ref operand needs to be reloaded. This reload is already
2098 // available in some register "PhysReg", but if we used PhysReg as the
2099 // operand to our 2-addr instruction, the instruction would modify
2100 // PhysReg. This isn't cool if something later uses PhysReg and expects
2101 // to get its initial value.
2102 //
2103 // To avoid this problem, and to avoid doing a load right after a store,
2104 // we emit a copy from PhysReg into the designated register for this
2105 // operand.
2106 unsigned DesignatedReg = VRM->getPhys(VirtReg);
2107 assert(DesignatedReg && "Must map virtreg to physreg!");
Lang Hames87e3bca2009-05-06 02:36:21 +00002108
2109 // Note that, if we reused a register for a previous operand, the
2110 // register we want to reload into might not actually be
2111 // available. If this occurs, use the register indicated by the
2112 // reuser.
2113 if (ReusedOperands.hasReuses())
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00002114 DesignatedReg = ReusedOperands.
2115 GetRegForReload(VirtReg, DesignatedReg, &MI, Spills,
2116 MaybeDeadStores, RegKills, KillOps, *VRM);
David Greene2d4e6d32009-07-28 16:49:24 +00002117
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00002118 // If the mapped designated register is actually the physreg we have
2119 // incoming, we don't need to inserted a dead copy.
2120 if (DesignatedReg == PhysReg) {
2121 // If this stack slot value is already available, reuse it!
2122 if (ReuseSlot > VirtRegMap::MAX_STACK_SLOT)
2123 DEBUG(dbgs() << "Reusing RM#"
2124 << ReuseSlot-VirtRegMap::MAX_STACK_SLOT-1);
2125 else
2126 DEBUG(dbgs() << "Reusing SS#" << ReuseSlot);
2127 DEBUG(dbgs() << " from physreg " << TRI->getName(PhysReg)
2128 << " for vreg" << VirtReg
2129 << " instead of reloading into same physreg.\n");
2130 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
2131 MI.getOperand(i).setReg(RReg);
2132 MI.getOperand(i).setSubReg(0);
2133 ReusedOperands.markClobbered(RReg);
2134 ++NumReused;
2135 continue;
Lang Hames87e3bca2009-05-06 02:36:21 +00002136 }
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00002137
2138 const TargetRegisterClass* RC = MRI->getRegClass(VirtReg);
2139 MRI->setPhysRegUsed(DesignatedReg);
2140 ReusedOperands.markClobbered(DesignatedReg);
2141
2142 // Back-schedule reloads and remats.
2143 MachineBasicBlock::iterator InsertLoc =
2144 ComputeReloadLoc(&MI, MBB->begin(), PhysReg, TRI, DoReMat,
2145 SSorRMId, TII, MF);
2146
Dan Gohman34dcc6f2010-05-06 20:33:48 +00002147 TII->copyRegToReg(*MBB, InsertLoc, DesignatedReg, PhysReg, RC, RC,
2148 MI.getDebugLoc());
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00002149
2150 MachineInstr *CopyMI = prior(InsertLoc);
2151 CopyMI->setAsmPrinterFlag(MachineInstr::ReloadReuse);
2152 UpdateKills(*CopyMI, TRI, RegKills, KillOps);
2153
2154 // This invalidates DesignatedReg.
2155 Spills.ClobberPhysReg(DesignatedReg);
2156
2157 Spills.addAvailable(ReuseSlot, DesignatedReg);
2158 unsigned RReg =
2159 SubIdx ? TRI->getSubReg(DesignatedReg, SubIdx) : DesignatedReg;
Lang Hames87e3bca2009-05-06 02:36:21 +00002160 MI.getOperand(i).setReg(RReg);
2161 MI.getOperand(i).setSubReg(0);
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00002162 DEBUG(dbgs() << '\t' << *prior(MII));
2163 ++NumReused;
2164 continue;
2165 } // if (PhysReg)
Lang Hames87e3bca2009-05-06 02:36:21 +00002166
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00002167 // Otherwise, reload it and remember that we have it.
2168 PhysReg = VRM->getPhys(VirtReg);
2169 assert(PhysReg && "Must map virtreg to physreg!");
2170
2171 // Note that, if we reused a register for a previous operand, the
2172 // register we want to reload into might not actually be
2173 // available. If this occurs, use the register indicated by the
2174 // reuser.
2175 if (ReusedOperands.hasReuses())
2176 PhysReg = ReusedOperands.GetRegForReload(VirtReg, PhysReg, &MI,
2177 Spills, MaybeDeadStores, RegKills, KillOps, *VRM);
2178
2179 MRI->setPhysRegUsed(PhysReg);
2180 ReusedOperands.markClobbered(PhysReg);
2181 if (AvoidReload)
2182 ++NumAvoided;
2183 else {
2184 // Back-schedule reloads and remats.
2185 MachineBasicBlock::iterator InsertLoc =
2186 ComputeReloadLoc(MII, MBB->begin(), PhysReg, TRI, DoReMat,
2187 SSorRMId, TII, MF);
2188
2189 if (DoReMat) {
2190 ReMaterialize(*MBB, InsertLoc, PhysReg, VirtReg, TII, TRI, *VRM);
2191 } else {
2192 const TargetRegisterClass* RC = MRI->getRegClass(VirtReg);
Evan Cheng746ad692010-05-06 19:06:44 +00002193 TII->loadRegFromStackSlot(*MBB, InsertLoc, PhysReg, SSorRMId, RC,TRI);
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00002194 MachineInstr *LoadMI = prior(InsertLoc);
2195 VRM->addSpillSlotUse(SSorRMId, LoadMI);
2196 ++NumLoads;
Jakob Stoklund Olesen56698802010-03-11 23:04:34 +00002197 DistanceMap.insert(std::make_pair(LoadMI, DistanceMap.size()));
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00002198 }
2199 // This invalidates PhysReg.
2200 Spills.ClobberPhysReg(PhysReg);
2201
2202 // Any stores to this stack slot are not dead anymore.
2203 if (!DoReMat)
2204 MaybeDeadStores[SSorRMId] = NULL;
2205 Spills.addAvailable(SSorRMId, PhysReg);
2206 // Assumes this is the last use. IsKill will be unset if reg is reused
2207 // unless it's a two-address operand.
2208 if (!MI.isRegTiedToDefOperand(i) &&
2209 KilledMIRegs.count(VirtReg) == 0) {
2210 MI.getOperand(i).setIsKill();
2211 KilledMIRegs.insert(VirtReg);
2212 }
2213
2214 UpdateKills(*prior(InsertLoc), TRI, RegKills, KillOps);
2215 DEBUG(dbgs() << '\t' << *prior(InsertLoc));
2216 }
2217 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
2218 MI.getOperand(i).setReg(RReg);
2219 MI.getOperand(i).setSubReg(0);
2220 }
2221
2222 // Ok - now we can remove stores that have been confirmed dead.
2223 for (unsigned j = 0, e = PotentialDeadStoreSlots.size(); j != e; ++j) {
2224 // This was the last use and the spilled value is still available
2225 // for reuse. That means the spill was unnecessary!
2226 int PDSSlot = PotentialDeadStoreSlots[j];
2227 MachineInstr* DeadStore = MaybeDeadStores[PDSSlot];
2228 if (DeadStore) {
2229 DEBUG(dbgs() << "Removed dead store:\t" << *DeadStore);
2230 InvalidateKills(*DeadStore, TRI, RegKills, KillOps);
2231 VRM->RemoveMachineInstrFromMaps(DeadStore);
2232 MBB->erase(DeadStore);
2233 MaybeDeadStores[PDSSlot] = NULL;
2234 ++NumDSE;
2235 }
2236 }
2237
2238
2239 DEBUG(dbgs() << '\t' << MI);
2240
2241
2242 // If we have folded references to memory operands, make sure we clear all
2243 // physical registers that may contain the value of the spilled virtual
2244 // register
2245 SmallSet<int, 2> FoldedSS;
2246 for (tie(I, End) = VRM->getFoldedVirts(&MI); I != End; ) {
2247 unsigned VirtReg = I->second.first;
2248 VirtRegMap::ModRef MR = I->second.second;
2249 DEBUG(dbgs() << "Folded vreg: " << VirtReg << " MR: " << MR);
2250
2251 // MI2VirtMap be can updated which invalidate the iterator.
2252 // Increment the iterator first.
2253 ++I;
2254 int SS = VRM->getStackSlot(VirtReg);
2255 if (SS == VirtRegMap::NO_STACK_SLOT)
2256 continue;
2257 FoldedSS.insert(SS);
2258 DEBUG(dbgs() << " - StackSlot: " << SS << "\n");
2259
2260 // If this folded instruction is just a use, check to see if it's a
2261 // straight load from the virt reg slot.
2262 if ((MR & VirtRegMap::isRef) && !(MR & VirtRegMap::isMod)) {
2263 int FrameIdx;
2264 unsigned DestReg = TII->isLoadFromStackSlot(&MI, FrameIdx);
2265 if (DestReg && FrameIdx == SS) {
2266 // If this spill slot is available, turn it into a copy (or nothing)
2267 // instead of leaving it as a load!
2268 if (unsigned InReg = Spills.getSpillSlotOrReMatPhysReg(SS)) {
2269 DEBUG(dbgs() << "Promoted Load To Copy: " << MI);
2270 if (DestReg != InReg) {
2271 const TargetRegisterClass *RC = MRI->getRegClass(VirtReg);
Dan Gohman34dcc6f2010-05-06 20:33:48 +00002272 TII->copyRegToReg(*MBB, &MI, DestReg, InReg, RC, RC,
2273 MI.getDebugLoc());
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00002274 MachineOperand *DefMO = MI.findRegisterDefOperand(DestReg);
2275 unsigned SubIdx = DefMO->getSubReg();
2276 // Revisit the copy so we make sure to notice the effects of the
2277 // operation on the destreg (either needing to RA it if it's
2278 // virtual or needing to clobber any values if it's physical).
2279 NextMII = &MI;
2280 --NextMII; // backtrack to the copy.
2281 NextMII->setAsmPrinterFlag(MachineInstr::ReloadReuse);
2282 // Propagate the sub-register index over.
2283 if (SubIdx) {
2284 DefMO = NextMII->findRegisterDefOperand(DestReg);
2285 DefMO->setSubReg(SubIdx);
2286 }
2287
2288 // Mark is killed.
2289 MachineOperand *KillOpnd = NextMII->findRegisterUseOperand(InReg);
2290 KillOpnd->setIsKill();
2291
2292 BackTracked = true;
2293 } else {
2294 DEBUG(dbgs() << "Removing now-noop copy: " << MI);
2295 // Unset last kill since it's being reused.
2296 InvalidateKill(InReg, TRI, RegKills, KillOps);
2297 Spills.disallowClobberPhysReg(InReg);
2298 }
2299
2300 InvalidateKills(MI, TRI, RegKills, KillOps);
2301 VRM->RemoveMachineInstrFromMaps(&MI);
2302 MBB->erase(&MI);
2303 Erased = true;
2304 goto ProcessNextInst;
2305 }
2306 } else {
2307 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
2308 SmallVector<MachineInstr*, 4> NewMIs;
2309 if (PhysReg &&
2310 TII->unfoldMemoryOperand(MF, &MI, PhysReg, false, false, NewMIs)) {
2311 MBB->insert(MII, NewMIs[0]);
2312 InvalidateKills(MI, TRI, RegKills, KillOps);
2313 VRM->RemoveMachineInstrFromMaps(&MI);
2314 MBB->erase(&MI);
2315 Erased = true;
2316 --NextMII; // backtrack to the unfolded instruction.
2317 BackTracked = true;
2318 goto ProcessNextInst;
2319 }
Lang Hames87e3bca2009-05-06 02:36:21 +00002320 }
2321 }
2322
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00002323 // If this reference is not a use, any previous store is now dead.
2324 // Otherwise, the store to this stack slot is not dead anymore.
2325 MachineInstr* DeadStore = MaybeDeadStores[SS];
2326 if (DeadStore) {
2327 bool isDead = !(MR & VirtRegMap::isRef);
2328 MachineInstr *NewStore = NULL;
2329 if (MR & VirtRegMap::isModRef) {
2330 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
2331 SmallVector<MachineInstr*, 4> NewMIs;
2332 // We can reuse this physreg as long as we are allowed to clobber
2333 // the value and there isn't an earlier def that has already clobbered
2334 // the physreg.
2335 if (PhysReg &&
2336 !ReusedOperands.isClobbered(PhysReg) &&
2337 Spills.canClobberPhysReg(PhysReg) &&
2338 !TII->isStoreToStackSlot(&MI, SS)) { // Not profitable!
2339 MachineOperand *KillOpnd =
2340 DeadStore->findRegisterUseOperand(PhysReg, true);
2341 // Note, if the store is storing a sub-register, it's possible the
2342 // super-register is needed below.
2343 if (KillOpnd && !KillOpnd->getSubReg() &&
2344 TII->unfoldMemoryOperand(MF, &MI, PhysReg, false, true,NewMIs)){
2345 MBB->insert(MII, NewMIs[0]);
2346 NewStore = NewMIs[1];
2347 MBB->insert(MII, NewStore);
2348 VRM->addSpillSlotUse(SS, NewStore);
Evan Cheng427a6b62009-05-15 06:48:19 +00002349 InvalidateKills(MI, TRI, RegKills, KillOps);
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00002350 VRM->RemoveMachineInstrFromMaps(&MI);
2351 MBB->erase(&MI);
Lang Hames87e3bca2009-05-06 02:36:21 +00002352 Erased = true;
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00002353 --NextMII;
Lang Hames87e3bca2009-05-06 02:36:21 +00002354 --NextMII; // backtrack to the unfolded instruction.
2355 BackTracked = true;
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00002356 isDead = true;
2357 ++NumSUnfold;
2358 }
2359 }
2360 }
2361
2362 if (isDead) { // Previous store is dead.
2363 // If we get here, the store is dead, nuke it now.
2364 DEBUG(dbgs() << "Removed dead store:\t" << *DeadStore);
2365 InvalidateKills(*DeadStore, TRI, RegKills, KillOps);
2366 VRM->RemoveMachineInstrFromMaps(DeadStore);
2367 MBB->erase(DeadStore);
2368 if (!NewStore)
2369 ++NumDSE;
2370 }
2371
2372 MaybeDeadStores[SS] = NULL;
2373 if (NewStore) {
2374 // Treat this store as a spill merged into a copy. That makes the
2375 // stack slot value available.
2376 VRM->virtFolded(VirtReg, NewStore, VirtRegMap::isMod);
2377 goto ProcessNextInst;
2378 }
2379 }
2380
2381 // If the spill slot value is available, and this is a new definition of
2382 // the value, the value is not available anymore.
2383 if (MR & VirtRegMap::isMod) {
2384 // Notice that the value in this stack slot has been modified.
2385 Spills.ModifyStackSlotOrReMat(SS);
2386
2387 // If this is *just* a mod of the value, check to see if this is just a
2388 // store to the spill slot (i.e. the spill got merged into the copy). If
2389 // so, realize that the vreg is available now, and add the store to the
2390 // MaybeDeadStore info.
2391 int StackSlot;
2392 if (!(MR & VirtRegMap::isRef)) {
2393 if (unsigned SrcReg = TII->isStoreToStackSlot(&MI, StackSlot)) {
2394 assert(TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
2395 "Src hasn't been allocated yet?");
2396
2397 if (CommuteToFoldReload(MII, VirtReg, SrcReg, StackSlot,
2398 Spills, RegKills, KillOps, TRI)) {
2399 NextMII = llvm::next(MII);
2400 BackTracked = true;
Lang Hames87e3bca2009-05-06 02:36:21 +00002401 goto ProcessNextInst;
2402 }
Lang Hames87e3bca2009-05-06 02:36:21 +00002403
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00002404 // Okay, this is certainly a store of SrcReg to [StackSlot]. Mark
2405 // this as a potentially dead store in case there is a subsequent
2406 // store into the stack slot without a read from it.
2407 MaybeDeadStores[StackSlot] = &MI;
Lang Hames87e3bca2009-05-06 02:36:21 +00002408
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00002409 // If the stack slot value was previously available in some other
2410 // register, change it now. Otherwise, make the register
2411 // available in PhysReg.
2412 Spills.addAvailable(StackSlot, SrcReg, MI.killsRegister(SrcReg));
Lang Hames87e3bca2009-05-06 02:36:21 +00002413 }
2414 }
2415 }
Lang Hames87e3bca2009-05-06 02:36:21 +00002416 }
2417
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00002418 // Process all of the spilled defs.
Jakob Stoklund Olesen2afb7502010-05-21 16:36:13 +00002419 SpilledMIRegs.clear();
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00002420 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
2421 MachineOperand &MO = MI.getOperand(i);
2422 if (!(MO.isReg() && MO.getReg() && MO.isDef()))
2423 continue;
Lang Hames87e3bca2009-05-06 02:36:21 +00002424
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00002425 unsigned VirtReg = MO.getReg();
2426 if (!TargetRegisterInfo::isVirtualRegister(VirtReg)) {
2427 // Check to see if this is a noop copy. If so, eliminate the
2428 // instruction before considering the dest reg to be changed.
2429 // Also check if it's copying from an "undef", if so, we can't
2430 // eliminate this or else the undef marker is lost and it will
2431 // confuses the scavenger. This is extremely rare.
2432 unsigned Src, Dst, SrcSR, DstSR;
Evan Cheng31b9c442010-05-11 00:20:03 +00002433 if (TII->isMoveInstr(MI, Src, Dst, SrcSR, DstSR) &&
2434 Src == Dst && SrcSR == DstSR &&
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00002435 !MI.findRegisterUseOperand(Src)->isUndef()) {
2436 ++NumDCE;
2437 DEBUG(dbgs() << "Removing now-noop copy: " << MI);
2438 SmallVector<unsigned, 2> KillRegs;
2439 InvalidateKills(MI, TRI, RegKills, KillOps, &KillRegs);
2440 if (MO.isDead() && !KillRegs.empty()) {
2441 // Source register or an implicit super/sub-register use is killed.
2442 assert(KillRegs[0] == Dst ||
2443 TRI->isSubRegister(KillRegs[0], Dst) ||
2444 TRI->isSuperRegister(KillRegs[0], Dst));
2445 // Last def is now dead.
Jakob Stoklund Olesen56698802010-03-11 23:04:34 +00002446 TransferDeadness(Src, RegKills, KillOps);
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00002447 }
2448 VRM->RemoveMachineInstrFromMaps(&MI);
2449 MBB->erase(&MI);
2450 Erased = true;
2451 Spills.disallowClobberPhysReg(VirtReg);
2452 goto ProcessNextInst;
2453 }
2454
2455 // If it's not a no-op copy, it clobbers the value in the destreg.
2456 Spills.ClobberPhysReg(VirtReg);
2457 ReusedOperands.markClobbered(VirtReg);
2458
2459 // Check to see if this instruction is a load from a stack slot into
2460 // a register. If so, this provides the stack slot value in the reg.
2461 int FrameIdx;
2462 if (unsigned DestReg = TII->isLoadFromStackSlot(&MI, FrameIdx)) {
2463 assert(DestReg == VirtReg && "Unknown load situation!");
2464
2465 // If it is a folded reference, then it's not safe to clobber.
2466 bool Folded = FoldedSS.count(FrameIdx);
2467 // Otherwise, if it wasn't available, remember that it is now!
2468 Spills.addAvailable(FrameIdx, DestReg, !Folded);
2469 goto ProcessNextInst;
2470 }
2471
2472 continue;
2473 }
2474
2475 unsigned SubIdx = MO.getSubReg();
2476 bool DoReMat = VRM->isReMaterialized(VirtReg);
2477 if (DoReMat)
2478 ReMatDefs.insert(&MI);
2479
2480 // The only vregs left are stack slot definitions.
2481 int StackSlot = VRM->getStackSlot(VirtReg);
2482 const TargetRegisterClass *RC = MRI->getRegClass(VirtReg);
2483
2484 // If this def is part of a two-address operand, make sure to execute
2485 // the store from the correct physical register.
2486 unsigned PhysReg;
2487 unsigned TiedOp;
2488 if (MI.isRegTiedToUseOperand(i, &TiedOp)) {
2489 PhysReg = MI.getOperand(TiedOp).getReg();
2490 if (SubIdx) {
2491 unsigned SuperReg = findSuperReg(RC, PhysReg, SubIdx, TRI);
2492 assert(SuperReg && TRI->getSubReg(SuperReg, SubIdx) == PhysReg &&
2493 "Can't find corresponding super-register!");
2494 PhysReg = SuperReg;
2495 }
2496 } else {
2497 PhysReg = VRM->getPhys(VirtReg);
2498 if (ReusedOperands.isClobbered(PhysReg)) {
2499 // Another def has taken the assigned physreg. It must have been a
2500 // use&def which got it due to reuse. Undo the reuse!
2501 PhysReg = ReusedOperands.GetRegForReload(VirtReg, PhysReg, &MI,
2502 Spills, MaybeDeadStores, RegKills, KillOps, *VRM);
2503 }
2504 }
2505
2506 assert(PhysReg && "VR not assigned a physical register?");
2507 MRI->setPhysRegUsed(PhysReg);
2508 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
2509 ReusedOperands.markClobbered(RReg);
2510 MI.getOperand(i).setReg(RReg);
2511 MI.getOperand(i).setSubReg(0);
2512
Jakob Stoklund Olesen2afb7502010-05-21 16:36:13 +00002513 if (!MO.isDead() && SpilledMIRegs.insert(VirtReg)) {
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00002514 MachineInstr *&LastStore = MaybeDeadStores[StackSlot];
2515 SpillRegToStackSlot(MII, -1, PhysReg, StackSlot, RC, true,
2516 LastStore, Spills, ReMatDefs, RegKills, KillOps);
2517 NextMII = llvm::next(MII);
2518
2519 // Check to see if this is a noop copy. If so, eliminate the
2520 // instruction before considering the dest reg to be changed.
2521 {
2522 unsigned Src, Dst, SrcSR, DstSR;
Evan Cheng31b9c442010-05-11 00:20:03 +00002523 if (TII->isMoveInstr(MI, Src, Dst, SrcSR, DstSR) &&
2524 Src == Dst && SrcSR == DstSR) {
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00002525 ++NumDCE;
2526 DEBUG(dbgs() << "Removing now-noop copy: " << MI);
2527 InvalidateKills(MI, TRI, RegKills, KillOps);
2528 VRM->RemoveMachineInstrFromMaps(&MI);
2529 MBB->erase(&MI);
2530 Erased = true;
2531 UpdateKills(*LastStore, TRI, RegKills, KillOps);
2532 goto ProcessNextInst;
2533 }
2534 }
2535 }
2536 }
2537 ProcessNextInst:
2538 // Delete dead instructions without side effects.
2539 if (!Erased && !BackTracked && isSafeToDelete(MI)) {
2540 InvalidateKills(MI, TRI, RegKills, KillOps);
2541 VRM->RemoveMachineInstrFromMaps(&MI);
2542 MBB->erase(&MI);
2543 Erased = true;
2544 }
2545 if (!Erased)
Jakob Stoklund Olesen56698802010-03-11 23:04:34 +00002546 DistanceMap.insert(std::make_pair(&MI, DistanceMap.size()));
Jakob Stoklund Olesen2cb42022010-03-11 00:11:33 +00002547 if (!Erased && !BackTracked) {
2548 for (MachineBasicBlock::iterator II = &MI; II != NextMII; ++II)
2549 UpdateKills(*II, TRI, RegKills, KillOps);
2550 }
2551 MII = NextMII;
2552 }
Lang Hames87e3bca2009-05-06 02:36:21 +00002553
Dan Gohman7db949d2009-08-07 01:32:21 +00002554}
2555
Lang Hames87e3bca2009-05-06 02:36:21 +00002556llvm::VirtRegRewriter* llvm::createVirtRegRewriter() {
2557 switch (RewriterOpt) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002558 default: llvm_unreachable("Unreachable!");
Lang Hames87e3bca2009-05-06 02:36:21 +00002559 case local:
2560 return new LocalRewriter();
Lang Hamesf41538d2009-06-02 16:53:25 +00002561 case trivial:
2562 return new TrivialRewriter();
Lang Hames87e3bca2009-05-06 02:36:21 +00002563 }
2564}