blob: e8da9169bb2615591307b2e743f6b1404a550629 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//====- X86InstrMMX.td - Describe the X86 Instruction Set --*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 MMX instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Dan Gohmanf17a25c2007-07-18 16:29:46 +000016//===----------------------------------------------------------------------===//
17// MMX Pattern Fragments
18//===----------------------------------------------------------------------===//
19
20def load_mmx : PatFrag<(ops node:$ptr), (v1i64 (load node:$ptr))>;
21
22def bc_v8i8 : PatFrag<(ops node:$in), (v8i8 (bitconvert node:$in))>;
23def bc_v4i16 : PatFrag<(ops node:$in), (v4i16 (bitconvert node:$in))>;
24def bc_v2i32 : PatFrag<(ops node:$in), (v2i32 (bitconvert node:$in))>;
25def bc_v1i64 : PatFrag<(ops node:$in), (v1i64 (bitconvert node:$in))>;
26
27//===----------------------------------------------------------------------===//
28// MMX Masks
29//===----------------------------------------------------------------------===//
30
31// MMX_SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to
32// PSHUFW imm.
33def MMX_SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
34 return getI8Imm(X86::getShuffleSHUFImmediate(N));
35}]>;
36
37// Patterns for: vector_shuffle v1, v2, <2, 6, 3, 7, ...>
38def MMX_UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
39 return X86::isUNPCKHMask(N);
40}]>;
41
42// Patterns for: vector_shuffle v1, v2, <0, 4, 2, 5, ...>
43def MMX_UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
44 return X86::isUNPCKLMask(N);
45}]>;
46
47// Patterns for: vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
48def MMX_UNPCKH_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
49 return X86::isUNPCKH_v_undef_Mask(N);
50}]>;
51
52// Patterns for: vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
53def MMX_UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
54 return X86::isUNPCKL_v_undef_Mask(N);
55}]>;
56
57// Patterns for shuffling.
58def MMX_PSHUFW_shuffle_mask : PatLeaf<(build_vector), [{
59 return X86::isPSHUFDMask(N);
60}], MMX_SHUFFLE_get_shuf_imm>;
61
Dan Gohmanf17a25c2007-07-18 16:29:46 +000062//===----------------------------------------------------------------------===//
63// MMX Multiclasses
64//===----------------------------------------------------------------------===//
65
66let isTwoAddress = 1 in {
67 // MMXI_binop_rm - Simple MMX binary operator.
68 multiclass MMXI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
69 ValueType OpVT, bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +000070 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +000071 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000072 [(set VR64:$dst, (OpVT (OpNode VR64:$src1, VR64:$src2)))]> {
73 let isCommutable = Commutable;
74 }
Evan Chengb783fa32007-07-19 01:14:50 +000075 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +000076 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000077 [(set VR64:$dst, (OpVT (OpNode VR64:$src1,
78 (bitconvert
79 (load_mmx addr:$src2)))))]>;
80 }
81
82 multiclass MMXI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
83 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +000084 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +000085 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000086 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2))]> {
87 let isCommutable = Commutable;
88 }
Evan Chengb783fa32007-07-19 01:14:50 +000089 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +000090 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000091 [(set VR64:$dst, (IntId VR64:$src1,
92 (bitconvert (load_mmx addr:$src2))))]>;
93 }
94
95 // MMXI_binop_rm_v1i64 - Simple MMX binary operator whose type is v1i64.
96 //
97 // FIXME: we could eliminate this and use MMXI_binop_rm instead if tblgen knew
98 // to collapse (bitconvert VT to VT) into its operand.
99 //
100 multiclass MMXI_binop_rm_v1i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
101 bit Commutable = 0> {
Evan Cheng7fcccab2008-03-21 00:40:09 +0000102 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst),
103 (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000104 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000105 [(set VR64:$dst, (v1i64 (OpNode VR64:$src1, VR64:$src2)))]> {
106 let isCommutable = Commutable;
107 }
Evan Cheng7fcccab2008-03-21 00:40:09 +0000108 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst),
109 (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000110 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000111 [(set VR64:$dst,
112 (OpNode VR64:$src1,(load_mmx addr:$src2)))]>;
113 }
114
115 multiclass MMXI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
Evan Chengf90f8f82008-05-03 00:52:09 +0000116 string OpcodeStr, Intrinsic IntId,
117 Intrinsic IntId2> {
Evan Cheng7fcccab2008-03-21 00:40:09 +0000118 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst),
119 (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000120 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000121 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2))]>;
Evan Cheng7fcccab2008-03-21 00:40:09 +0000122 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst),
123 (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000124 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000125 [(set VR64:$dst, (IntId VR64:$src1,
126 (bitconvert (load_mmx addr:$src2))))]>;
Evan Cheng7fcccab2008-03-21 00:40:09 +0000127 def ri : MMXIi8<opc2, ImmForm, (outs VR64:$dst),
128 (ins VR64:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000129 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Chengf90f8f82008-05-03 00:52:09 +0000130 [(set VR64:$dst, (IntId2 VR64:$src1, (i32 imm:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000131 }
132}
133
134//===----------------------------------------------------------------------===//
135// MMX EMMS & FEMMS Instructions
136//===----------------------------------------------------------------------===//
137
Evan Chengb783fa32007-07-19 01:14:50 +0000138def MMX_EMMS : MMXI<0x77, RawFrm, (outs), (ins), "emms", [(int_x86_mmx_emms)]>;
139def MMX_FEMMS : MMXI<0x0E, RawFrm, (outs), (ins), "femms", [(int_x86_mmx_femms)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000140
141//===----------------------------------------------------------------------===//
142// MMX Scalar Instructions
143//===----------------------------------------------------------------------===//
144
145// Data Transfer Instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000146def MMX_MOVD64rr : MMXI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR32:$src),
Evan Chengd1045a62008-02-18 23:04:32 +0000147 "movd\t{$src, $dst|$dst, $src}",
148 [(set VR64:$dst, (v2i32 (scalar_to_vector GR32:$src)))]>;
149let isSimpleLoad = 1, isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000150def MMX_MOVD64rm : MMXI<0x6E, MRMSrcMem, (outs VR64:$dst), (ins i32mem:$src),
Evan Chengd1045a62008-02-18 23:04:32 +0000151 "movd\t{$src, $dst|$dst, $src}",
152 [(set VR64:$dst, (v2i32 (scalar_to_vector (loadi32 addr:$src))))]>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000153let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000154def MMX_MOVD64mr : MMXI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000155 "movd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000156
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000157let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000158def MMX_MOVD64to64rr : MMXRI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000159 "movd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000160
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000161let neverHasSideEffects = 1 in
Dan Gohmanf240c5d2008-04-21 19:52:29 +0000162def MMX_MOVD64from64rr : MMXRI<0x7E, MRMSrcReg, (outs GR64:$dst), (ins VR64:$src),
Dan Gohman4535ae32008-04-15 23:55:07 +0000163 "movd\t{$src, $dst|$dst, $src}", []>;
164
165let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000166def MMX_MOVQ64rr : MMXI<0x6F, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000167 "movq\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000168let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000169def MMX_MOVQ64rm : MMXI<0x6F, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000170 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000171 [(set VR64:$dst, (load_mmx addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000172def MMX_MOVQ64mr : MMXI<0x7F, MRMDestMem, (outs), (ins i64mem:$dst, VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000173 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000174 [(store (v1i64 VR64:$src), addr:$dst)]>;
175
Evan Chengb783fa32007-07-19 01:14:50 +0000176def MMX_MOVDQ2Qrr : MMXID<0xD6, MRMDestMem, (outs VR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000177 "movdq2q\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000178 [(set VR64:$dst,
Evan Cheng1428f582008-04-25 20:12:46 +0000179 (v1i64 (bitconvert
180 (i64 (vector_extract (v2i64 VR128:$src),
181 (iPTR 0))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000182
Evan Chengb783fa32007-07-19 01:14:50 +0000183def MMX_MOVQ2DQrr : MMXIS<0xD6, MRMDestMem, (outs VR128:$dst), (ins VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000184 "movq2dq\t{$src, $dst|$dst, $src}",
Evan Cheng5e4d1e72008-04-25 18:19:54 +0000185 [(set VR128:$dst,
186 (v2i64 (vector_shuffle immAllZerosV,
187 (v2i64 (scalar_to_vector (i64 (bitconvert VR64:$src)))),
188 MOVL_shuffle_mask)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000189
Evan Chengb783fa32007-07-19 01:14:50 +0000190def MMX_MOVNTQmr : MMXI<0xE7, MRMDestMem, (outs), (ins i64mem:$dst, VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000191 "movntq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000192 [(int_x86_mmx_movnt_dq addr:$dst, VR64:$src)]>;
193
194let AddedComplexity = 15 in
195// movd to MMX register zero-extends
Anders Carlssona31d51a2008-02-29 01:35:12 +0000196def MMX_MOVZDI2PDIrr : MMXI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000197 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng40ee6e52008-05-08 00:57:18 +0000198 [(set VR64:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +0000199 (v2i32 (X86vzmovl (v2i32 (scalar_to_vector GR32:$src)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000200let AddedComplexity = 20 in
Anders Carlssona31d51a2008-02-29 01:35:12 +0000201def MMX_MOVZDI2PDIrm : MMXI<0x6E, MRMSrcMem, (outs VR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000202 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng40ee6e52008-05-08 00:57:18 +0000203 [(set VR64:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +0000204 (v2i32 (X86vzmovl (v2i32
Evan Cheng40ee6e52008-05-08 00:57:18 +0000205 (scalar_to_vector (loadi32 addr:$src))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000206
207// Arithmetic Instructions
208
209// -- Addition
210defm MMX_PADDB : MMXI_binop_rm<0xFC, "paddb", add, v8i8, 1>;
211defm MMX_PADDW : MMXI_binop_rm<0xFD, "paddw", add, v4i16, 1>;
212defm MMX_PADDD : MMXI_binop_rm<0xFE, "paddd", add, v2i32, 1>;
213defm MMX_PADDQ : MMXI_binop_rm<0xD4, "paddq", add, v1i64, 1>;
214
215defm MMX_PADDSB : MMXI_binop_rm_int<0xEC, "paddsb" , int_x86_mmx_padds_b, 1>;
216defm MMX_PADDSW : MMXI_binop_rm_int<0xED, "paddsw" , int_x86_mmx_padds_w, 1>;
217
218defm MMX_PADDUSB : MMXI_binop_rm_int<0xDC, "paddusb", int_x86_mmx_paddus_b, 1>;
219defm MMX_PADDUSW : MMXI_binop_rm_int<0xDD, "paddusw", int_x86_mmx_paddus_w, 1>;
220
221// -- Subtraction
222defm MMX_PSUBB : MMXI_binop_rm<0xF8, "psubb", sub, v8i8>;
223defm MMX_PSUBW : MMXI_binop_rm<0xF9, "psubw", sub, v4i16>;
224defm MMX_PSUBD : MMXI_binop_rm<0xFA, "psubd", sub, v2i32>;
225defm MMX_PSUBQ : MMXI_binop_rm<0xFB, "psubq", sub, v1i64>;
226
227defm MMX_PSUBSB : MMXI_binop_rm_int<0xE8, "psubsb" , int_x86_mmx_psubs_b>;
228defm MMX_PSUBSW : MMXI_binop_rm_int<0xE9, "psubsw" , int_x86_mmx_psubs_w>;
229
230defm MMX_PSUBUSB : MMXI_binop_rm_int<0xD8, "psubusb", int_x86_mmx_psubus_b>;
231defm MMX_PSUBUSW : MMXI_binop_rm_int<0xD9, "psubusw", int_x86_mmx_psubus_w>;
232
233// -- Multiplication
234defm MMX_PMULLW : MMXI_binop_rm<0xD5, "pmullw", mul, v4i16, 1>;
235
236defm MMX_PMULHW : MMXI_binop_rm_int<0xE5, "pmulhw", int_x86_mmx_pmulh_w, 1>;
237defm MMX_PMULHUW : MMXI_binop_rm_int<0xE4, "pmulhuw", int_x86_mmx_pmulhu_w, 1>;
238defm MMX_PMULUDQ : MMXI_binop_rm_int<0xF4, "pmuludq", int_x86_mmx_pmulu_dq, 1>;
239
240// -- Miscellanea
241defm MMX_PMADDWD : MMXI_binop_rm_int<0xF5, "pmaddwd", int_x86_mmx_pmadd_wd, 1>;
242
243defm MMX_PAVGB : MMXI_binop_rm_int<0xE0, "pavgb", int_x86_mmx_pavg_b, 1>;
244defm MMX_PAVGW : MMXI_binop_rm_int<0xE3, "pavgw", int_x86_mmx_pavg_w, 1>;
245
246defm MMX_PMINUB : MMXI_binop_rm_int<0xDA, "pminub", int_x86_mmx_pminu_b, 1>;
247defm MMX_PMINSW : MMXI_binop_rm_int<0xEA, "pminsw", int_x86_mmx_pmins_w, 1>;
248
249defm MMX_PMAXUB : MMXI_binop_rm_int<0xDE, "pmaxub", int_x86_mmx_pmaxu_b, 1>;
250defm MMX_PMAXSW : MMXI_binop_rm_int<0xEE, "pmaxsw", int_x86_mmx_pmaxs_w, 1>;
251
252defm MMX_PSADBW : MMXI_binop_rm_int<0xE0, "psadbw", int_x86_mmx_psad_bw, 1>;
253
254// Logical Instructions
255defm MMX_PAND : MMXI_binop_rm_v1i64<0xDB, "pand", and, 1>;
256defm MMX_POR : MMXI_binop_rm_v1i64<0xEB, "por" , or, 1>;
257defm MMX_PXOR : MMXI_binop_rm_v1i64<0xEF, "pxor", xor, 1>;
258
259let isTwoAddress = 1 in {
260 def MMX_PANDNrr : MMXI<0xDF, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000261 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000262 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000263 [(set VR64:$dst, (v1i64 (and (vnot VR64:$src1),
264 VR64:$src2)))]>;
265 def MMX_PANDNrm : MMXI<0xDF, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000266 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000267 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000268 [(set VR64:$dst, (v1i64 (and (vnot VR64:$src1),
269 (load addr:$src2))))]>;
270}
271
272// Shift Instructions
273defm MMX_PSRLW : MMXI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
Evan Chengf90f8f82008-05-03 00:52:09 +0000274 int_x86_mmx_psrl_w, int_x86_mmx_psrli_w>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000275defm MMX_PSRLD : MMXI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
Evan Chengf90f8f82008-05-03 00:52:09 +0000276 int_x86_mmx_psrl_d, int_x86_mmx_psrli_d>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000277defm MMX_PSRLQ : MMXI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Chengf90f8f82008-05-03 00:52:09 +0000278 int_x86_mmx_psrl_q, int_x86_mmx_psrli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000279
280defm MMX_PSLLW : MMXI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
Evan Chengf90f8f82008-05-03 00:52:09 +0000281 int_x86_mmx_psll_w, int_x86_mmx_pslli_w>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000282defm MMX_PSLLD : MMXI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
Evan Chengf90f8f82008-05-03 00:52:09 +0000283 int_x86_mmx_psll_d, int_x86_mmx_pslli_d>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000284defm MMX_PSLLQ : MMXI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
Evan Chengf90f8f82008-05-03 00:52:09 +0000285 int_x86_mmx_psll_q, int_x86_mmx_pslli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000286
287defm MMX_PSRAW : MMXI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
Evan Chengf90f8f82008-05-03 00:52:09 +0000288 int_x86_mmx_psra_w, int_x86_mmx_psrai_w>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000289defm MMX_PSRAD : MMXI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Chengf90f8f82008-05-03 00:52:09 +0000290 int_x86_mmx_psra_d, int_x86_mmx_psrai_d>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000291
Evan Chengdea99362008-05-29 08:22:04 +0000292// Shift up / down and insert zero's.
293def : Pat<(v1i64 (X86vshl VR64:$src, (i8 imm:$amt))),
294 (v1i64 (MMX_PSLLQri VR64:$src, imm:$amt))>;
295def : Pat<(v1i64 (X86vshr VR64:$src, (i8 imm:$amt))),
296 (v1i64 (MMX_PSRLQri VR64:$src, imm:$amt))>;
297
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000298// Comparison Instructions
299defm MMX_PCMPEQB : MMXI_binop_rm_int<0x74, "pcmpeqb", int_x86_mmx_pcmpeq_b>;
300defm MMX_PCMPEQW : MMXI_binop_rm_int<0x75, "pcmpeqw", int_x86_mmx_pcmpeq_w>;
301defm MMX_PCMPEQD : MMXI_binop_rm_int<0x76, "pcmpeqd", int_x86_mmx_pcmpeq_d>;
302
303defm MMX_PCMPGTB : MMXI_binop_rm_int<0x64, "pcmpgtb", int_x86_mmx_pcmpgt_b>;
304defm MMX_PCMPGTW : MMXI_binop_rm_int<0x65, "pcmpgtw", int_x86_mmx_pcmpgt_w>;
305defm MMX_PCMPGTD : MMXI_binop_rm_int<0x66, "pcmpgtd", int_x86_mmx_pcmpgt_d>;
306
307// Conversion Instructions
308
309// -- Unpack Instructions
310let isTwoAddress = 1 in {
311 // Unpack High Packed Data Instructions
312 def MMX_PUNPCKHBWrr : MMXI<0x68, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000313 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000314 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000315 [(set VR64:$dst,
316 (v8i8 (vector_shuffle VR64:$src1, VR64:$src2,
317 MMX_UNPCKH_shuffle_mask)))]>;
318 def MMX_PUNPCKHBWrm : MMXI<0x68, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000319 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000320 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000321 [(set VR64:$dst,
322 (v8i8 (vector_shuffle VR64:$src1,
323 (bc_v8i8 (load_mmx addr:$src2)),
324 MMX_UNPCKH_shuffle_mask)))]>;
325
326 def MMX_PUNPCKHWDrr : MMXI<0x69, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000327 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000328 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329 [(set VR64:$dst,
330 (v4i16 (vector_shuffle VR64:$src1, VR64:$src2,
331 MMX_UNPCKH_shuffle_mask)))]>;
332 def MMX_PUNPCKHWDrm : MMXI<0x69, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000333 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000334 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000335 [(set VR64:$dst,
336 (v4i16 (vector_shuffle VR64:$src1,
337 (bc_v4i16 (load_mmx addr:$src2)),
338 MMX_UNPCKH_shuffle_mask)))]>;
339
340 def MMX_PUNPCKHDQrr : MMXI<0x6A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000341 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000342 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000343 [(set VR64:$dst,
344 (v2i32 (vector_shuffle VR64:$src1, VR64:$src2,
345 MMX_UNPCKH_shuffle_mask)))]>;
346 def MMX_PUNPCKHDQrm : MMXI<0x6A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000347 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000348 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000349 [(set VR64:$dst,
350 (v2i32 (vector_shuffle VR64:$src1,
351 (bc_v2i32 (load_mmx addr:$src2)),
352 MMX_UNPCKH_shuffle_mask)))]>;
353
354 // Unpack Low Packed Data Instructions
355 def MMX_PUNPCKLBWrr : MMXI<0x60, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000356 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000357 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000358 [(set VR64:$dst,
359 (v8i8 (vector_shuffle VR64:$src1, VR64:$src2,
360 MMX_UNPCKL_shuffle_mask)))]>;
361 def MMX_PUNPCKLBWrm : MMXI<0x60, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000362 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000363 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000364 [(set VR64:$dst,
365 (v8i8 (vector_shuffle VR64:$src1,
366 (bc_v8i8 (load_mmx addr:$src2)),
367 MMX_UNPCKL_shuffle_mask)))]>;
368
369 def MMX_PUNPCKLWDrr : MMXI<0x61, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000370 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000371 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000372 [(set VR64:$dst,
373 (v4i16 (vector_shuffle VR64:$src1, VR64:$src2,
374 MMX_UNPCKL_shuffle_mask)))]>;
375 def MMX_PUNPCKLWDrm : MMXI<0x61, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000376 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000377 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000378 [(set VR64:$dst,
379 (v4i16 (vector_shuffle VR64:$src1,
380 (bc_v4i16 (load_mmx addr:$src2)),
381 MMX_UNPCKL_shuffle_mask)))]>;
382
383 def MMX_PUNPCKLDQrr : MMXI<0x62, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000384 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000385 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000386 [(set VR64:$dst,
387 (v2i32 (vector_shuffle VR64:$src1, VR64:$src2,
388 MMX_UNPCKL_shuffle_mask)))]>;
389 def MMX_PUNPCKLDQrm : MMXI<0x62, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000390 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000391 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000392 [(set VR64:$dst,
393 (v2i32 (vector_shuffle VR64:$src1,
394 (bc_v2i32 (load_mmx addr:$src2)),
395 MMX_UNPCKL_shuffle_mask)))]>;
396}
397
398// -- Pack Instructions
399defm MMX_PACKSSWB : MMXI_binop_rm_int<0x63, "packsswb", int_x86_mmx_packsswb>;
400defm MMX_PACKSSDW : MMXI_binop_rm_int<0x6B, "packssdw", int_x86_mmx_packssdw>;
401defm MMX_PACKUSWB : MMXI_binop_rm_int<0x67, "packuswb", int_x86_mmx_packuswb>;
402
403// -- Shuffle Instructions
404def MMX_PSHUFWri : MMXIi8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000405 (outs VR64:$dst), (ins VR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000406 "pshufw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000407 [(set VR64:$dst,
408 (v4i16 (vector_shuffle
409 VR64:$src1, (undef),
410 MMX_PSHUFW_shuffle_mask:$src2)))]>;
411def MMX_PSHUFWmi : MMXIi8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000412 (outs VR64:$dst), (ins i64mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000413 "pshufw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000414 [(set VR64:$dst,
415 (v4i16 (vector_shuffle
416 (bc_v4i16 (load_mmx addr:$src1)),
417 (undef),
418 MMX_PSHUFW_shuffle_mask:$src2)))]>;
419
420// -- Conversion Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000421let neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000422def MMX_CVTPD2PIrr : MMX2I<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000423 "cvtpd2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000424let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000425def MMX_CVTPD2PIrm : MMX2I<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000426 "cvtpd2pi\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000427
Evan Chengb783fa32007-07-19 01:14:50 +0000428def MMX_CVTPI2PDrr : MMX2I<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000429 "cvtpi2pd\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000430let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000431def MMX_CVTPI2PDrm : MMX2I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000432 "cvtpi2pd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000433
Evan Chengb783fa32007-07-19 01:14:50 +0000434def MMX_CVTPI2PSrr : MMXI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000435 "cvtpi2ps\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000436let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000437def MMX_CVTPI2PSrm : MMXI<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000438 "cvtpi2ps\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000439
Evan Chengb783fa32007-07-19 01:14:50 +0000440def MMX_CVTPS2PIrr : MMXI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000441 "cvtps2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000442let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000443def MMX_CVTPS2PIrm : MMXI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000444 "cvtps2pi\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000445
Evan Chengb783fa32007-07-19 01:14:50 +0000446def MMX_CVTTPD2PIrr : MMX2I<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000447 "cvttpd2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000448let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000449def MMX_CVTTPD2PIrm : MMX2I<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000450 "cvttpd2pi\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000451
Evan Chengb783fa32007-07-19 01:14:50 +0000452def MMX_CVTTPS2PIrr : MMXI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000453 "cvttps2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000454let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000455def MMX_CVTTPS2PIrm : MMXI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000456 "cvttps2pi\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000457} // end neverHasSideEffects
458
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000459
460// Extract / Insert
461def MMX_X86pextrw : SDNode<"X86ISD::PEXTRW", SDTypeProfile<1, 2, []>, []>;
462def MMX_X86pinsrw : SDNode<"X86ISD::PINSRW", SDTypeProfile<1, 3, []>, []>;
463
464def MMX_PEXTRWri : MMXIi8<0xC5, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000465 (outs GR32:$dst), (ins VR64:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000466 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000467 [(set GR32:$dst, (MMX_X86pextrw (v4i16 VR64:$src1),
468 (iPTR imm:$src2)))]>;
469let isTwoAddress = 1 in {
470 def MMX_PINSRWrri : MMXIi8<0xC4, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000471 (outs VR64:$dst), (ins VR64:$src1, GR32:$src2, i16i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000472 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000473 [(set VR64:$dst, (v4i16 (MMX_X86pinsrw (v4i16 VR64:$src1),
474 GR32:$src2, (iPTR imm:$src3))))]>;
475 def MMX_PINSRWrmi : MMXIi8<0xC4, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000476 (outs VR64:$dst), (ins VR64:$src1, i16mem:$src2, i16i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000477 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000478 [(set VR64:$dst,
479 (v4i16 (MMX_X86pinsrw (v4i16 VR64:$src1),
480 (i32 (anyext (loadi16 addr:$src2))),
481 (iPTR imm:$src3))))]>;
482}
483
484// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +0000485def MMX_PMOVMSKBrr : MMXI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000486 "pmovmskb\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000487 [(set GR32:$dst, (int_x86_mmx_pmovmskb VR64:$src))]>;
488
489// Misc.
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000490let Uses = [EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000491def MMX_MASKMOVQ : MMXI<0xF7, MRMDestMem, (outs), (ins VR64:$src, VR64:$mask),
Dan Gohman91888f02007-07-31 20:11:57 +0000492 "maskmovq\t{$mask, $src|$src, $mask}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000493 [(int_x86_mmx_maskmovq VR64:$src, VR64:$mask, EDI)]>;
Anton Korobeynikov0e70d102008-08-23 15:53:19 +0000494let Uses = [RDI] in
495def MMX_MASKMOVQ64: MMXI64<0xF7, MRMDestMem, (outs), (ins VR64:$src, VR64:$mask),
496 "maskmovq\t{$mask, $src|$src, $mask}",
497 [(int_x86_mmx_maskmovq VR64:$src, VR64:$mask, RDI)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000498
499//===----------------------------------------------------------------------===//
500// Alias Instructions
501//===----------------------------------------------------------------------===//
502
503// Alias instructions that map zero vector to pxor.
Chris Lattner17dab4a2008-01-10 05:45:39 +0000504let isReMaterializable = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000505 def MMX_V_SET0 : MMXI<0xEF, MRMInitReg, (outs VR64:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000506 "pxor\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +0000507 [(set VR64:$dst, (v2i32 immAllZerosV))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000508 def MMX_V_SETALLONES : MMXI<0x76, MRMInitReg, (outs VR64:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000509 "pcmpeqd\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +0000510 [(set VR64:$dst, (v2i32 immAllOnesV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000511}
512
Evan Chenga15896e2008-03-12 07:02:50 +0000513let Predicates = [HasMMX] in {
514 def : Pat<(v1i64 immAllZerosV), (MMX_V_SET0)>;
515 def : Pat<(v4i16 immAllZerosV), (MMX_V_SET0)>;
516 def : Pat<(v8i8 immAllZerosV), (MMX_V_SET0)>;
517}
518
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000519//===----------------------------------------------------------------------===//
520// Non-Instruction Patterns
521//===----------------------------------------------------------------------===//
522
523// Store 64-bit integer vector values.
524def : Pat<(store (v8i8 VR64:$src), addr:$dst),
525 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
526def : Pat<(store (v4i16 VR64:$src), addr:$dst),
527 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
528def : Pat<(store (v2i32 VR64:$src), addr:$dst),
529 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
Dale Johannesena585daf2008-06-24 22:01:44 +0000530def : Pat<(store (v2f32 VR64:$src), addr:$dst),
531 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000532def : Pat<(store (v1i64 VR64:$src), addr:$dst),
533 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
534
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000535// Bit convert.
536def : Pat<(v8i8 (bitconvert (v1i64 VR64:$src))), (v8i8 VR64:$src)>;
537def : Pat<(v8i8 (bitconvert (v2i32 VR64:$src))), (v8i8 VR64:$src)>;
Dale Johannesena585daf2008-06-24 22:01:44 +0000538def : Pat<(v8i8 (bitconvert (v2f32 VR64:$src))), (v8i8 VR64:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000539def : Pat<(v8i8 (bitconvert (v4i16 VR64:$src))), (v8i8 VR64:$src)>;
540def : Pat<(v4i16 (bitconvert (v1i64 VR64:$src))), (v4i16 VR64:$src)>;
541def : Pat<(v4i16 (bitconvert (v2i32 VR64:$src))), (v4i16 VR64:$src)>;
Dale Johannesena585daf2008-06-24 22:01:44 +0000542def : Pat<(v4i16 (bitconvert (v2f32 VR64:$src))), (v4i16 VR64:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000543def : Pat<(v4i16 (bitconvert (v8i8 VR64:$src))), (v4i16 VR64:$src)>;
544def : Pat<(v2i32 (bitconvert (v1i64 VR64:$src))), (v2i32 VR64:$src)>;
Dale Johannesena585daf2008-06-24 22:01:44 +0000545def : Pat<(v2i32 (bitconvert (v2f32 VR64:$src))), (v2i32 VR64:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000546def : Pat<(v2i32 (bitconvert (v4i16 VR64:$src))), (v2i32 VR64:$src)>;
547def : Pat<(v2i32 (bitconvert (v8i8 VR64:$src))), (v2i32 VR64:$src)>;
Dale Johannesena585daf2008-06-24 22:01:44 +0000548def : Pat<(v2f32 (bitconvert (v1i64 VR64:$src))), (v2f32 VR64:$src)>;
549def : Pat<(v2f32 (bitconvert (v2i32 VR64:$src))), (v2f32 VR64:$src)>;
550def : Pat<(v2f32 (bitconvert (v4i16 VR64:$src))), (v2f32 VR64:$src)>;
551def : Pat<(v2f32 (bitconvert (v8i8 VR64:$src))), (v2f32 VR64:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000552def : Pat<(v1i64 (bitconvert (v2i32 VR64:$src))), (v1i64 VR64:$src)>;
Dale Johannesena585daf2008-06-24 22:01:44 +0000553def : Pat<(v1i64 (bitconvert (v2f32 VR64:$src))), (v1i64 VR64:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000554def : Pat<(v1i64 (bitconvert (v4i16 VR64:$src))), (v1i64 VR64:$src)>;
555def : Pat<(v1i64 (bitconvert (v8i8 VR64:$src))), (v1i64 VR64:$src)>;
556
557// 64-bit bit convert.
558def : Pat<(v1i64 (bitconvert (i64 GR64:$src))),
559 (MMX_MOVD64to64rr GR64:$src)>;
560def : Pat<(v2i32 (bitconvert (i64 GR64:$src))),
561 (MMX_MOVD64to64rr GR64:$src)>;
Dale Johannesena585daf2008-06-24 22:01:44 +0000562def : Pat<(v2f32 (bitconvert (i64 GR64:$src))),
563 (MMX_MOVD64to64rr GR64:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000564def : Pat<(v4i16 (bitconvert (i64 GR64:$src))),
565 (MMX_MOVD64to64rr GR64:$src)>;
566def : Pat<(v8i8 (bitconvert (i64 GR64:$src))),
567 (MMX_MOVD64to64rr GR64:$src)>;
Dan Gohman4535ae32008-04-15 23:55:07 +0000568def : Pat<(i64 (bitconvert (v1i64 VR64:$src))),
569 (MMX_MOVD64from64rr VR64:$src)>;
570def : Pat<(i64 (bitconvert (v2i32 VR64:$src))),
571 (MMX_MOVD64from64rr VR64:$src)>;
Dale Johannesena585daf2008-06-24 22:01:44 +0000572def : Pat<(i64 (bitconvert (v2f32 VR64:$src))),
573 (MMX_MOVD64from64rr VR64:$src)>;
Dan Gohman4535ae32008-04-15 23:55:07 +0000574def : Pat<(i64 (bitconvert (v4i16 VR64:$src))),
575 (MMX_MOVD64from64rr VR64:$src)>;
576def : Pat<(i64 (bitconvert (v8i8 VR64:$src))),
577 (MMX_MOVD64from64rr VR64:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000578
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000579// Move scalar to XMM zero-extended
580// movd to XMM register zero-extends
581let AddedComplexity = 15 in {
Evan Chenge9b9c672008-05-09 21:53:03 +0000582 def : Pat<(v8i8 (X86vzmovl (bc_v8i8 (v2i32 (scalar_to_vector GR32:$src))))),
Evan Cheng40ee6e52008-05-08 00:57:18 +0000583 (MMX_MOVZDI2PDIrr GR32:$src)>;
Evan Chenge9b9c672008-05-09 21:53:03 +0000584 def : Pat<(v4i16 (X86vzmovl (bc_v4i16 (v2i32 (scalar_to_vector GR32:$src))))),
Evan Cheng40ee6e52008-05-08 00:57:18 +0000585 (MMX_MOVZDI2PDIrr GR32:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000586}
587
Evan Chengd1045a62008-02-18 23:04:32 +0000588// Scalar to v4i16 / v8i8. The source may be a GR32, but only the lower
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000589// 8 or 16-bits matter.
Evan Chengd1045a62008-02-18 23:04:32 +0000590def : Pat<(bc_v8i8 (v2i32 (scalar_to_vector GR32:$src))),
591 (MMX_MOVD64rr GR32:$src)>;
592def : Pat<(bc_v4i16 (v2i32 (scalar_to_vector GR32:$src))),
593 (MMX_MOVD64rr GR32:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000594
595// Patterns to perform canonical versions of vector shuffling.
596let AddedComplexity = 10 in {
597 def : Pat<(v8i8 (vector_shuffle VR64:$src, (undef),
598 MMX_UNPCKL_v_undef_shuffle_mask)),
599 (MMX_PUNPCKLBWrr VR64:$src, VR64:$src)>;
600 def : Pat<(v4i16 (vector_shuffle VR64:$src, (undef),
601 MMX_UNPCKL_v_undef_shuffle_mask)),
602 (MMX_PUNPCKLWDrr VR64:$src, VR64:$src)>;
603 def : Pat<(v2i32 (vector_shuffle VR64:$src, (undef),
604 MMX_UNPCKL_v_undef_shuffle_mask)),
605 (MMX_PUNPCKLDQrr VR64:$src, VR64:$src)>;
606}
607
608let AddedComplexity = 10 in {
609 def : Pat<(v8i8 (vector_shuffle VR64:$src, (undef),
610 MMX_UNPCKH_v_undef_shuffle_mask)),
611 (MMX_PUNPCKHBWrr VR64:$src, VR64:$src)>;
612 def : Pat<(v4i16 (vector_shuffle VR64:$src, (undef),
613 MMX_UNPCKH_v_undef_shuffle_mask)),
614 (MMX_PUNPCKHWDrr VR64:$src, VR64:$src)>;
615 def : Pat<(v2i32 (vector_shuffle VR64:$src, (undef),
616 MMX_UNPCKH_v_undef_shuffle_mask)),
617 (MMX_PUNPCKHDQrr VR64:$src, VR64:$src)>;
618}
619
620// Patterns to perform vector shuffling with a zeroed out vector.
621let AddedComplexity = 20 in {
622 def : Pat<(bc_v2i32 (vector_shuffle immAllZerosV,
623 (v2i32 (scalar_to_vector (load_mmx addr:$src))),
624 MMX_UNPCKL_shuffle_mask)),
625 (MMX_PUNPCKLDQrm VR64:$src, VR64:$src)>;
626}
627
628// Some special case PANDN patterns.
629// FIXME: Get rid of these.
630def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v2i32 immAllOnesV))),
631 VR64:$src2)),
632 (MMX_PANDNrr VR64:$src1, VR64:$src2)>;
Chris Lattnere6aa3862007-11-25 00:24:49 +0000633def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v4i16 immAllOnesV_bc))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000634 VR64:$src2)),
635 (MMX_PANDNrr VR64:$src1, VR64:$src2)>;
Chris Lattnere6aa3862007-11-25 00:24:49 +0000636def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v8i8 immAllOnesV_bc))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000637 VR64:$src2)),
638 (MMX_PANDNrr VR64:$src1, VR64:$src2)>;
639
640def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v2i32 immAllOnesV))),
641 (load addr:$src2))),
642 (MMX_PANDNrm VR64:$src1, addr:$src2)>;
Chris Lattnere6aa3862007-11-25 00:24:49 +0000643def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v4i16 immAllOnesV_bc))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000644 (load addr:$src2))),
645 (MMX_PANDNrm VR64:$src1, addr:$src2)>;
Chris Lattnere6aa3862007-11-25 00:24:49 +0000646def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v8i8 immAllOnesV_bc))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000647 (load addr:$src2))),
648 (MMX_PANDNrm VR64:$src1, addr:$src2)>;
Evan Cheng2aea0b42008-04-25 19:11:04 +0000649
650// Move MMX to lower 64-bit of XMM
651def : Pat<(v2i64 (scalar_to_vector (i64 (bitconvert VR64:$src)))),
652 (v2i64 (MMX_MOVQ2DQrr VR64:$src))>;
Evan Cheng1428f582008-04-25 20:12:46 +0000653
654// Move lower 64-bit of XMM to MMX.
655def : Pat<(v2i32 (bitconvert (i64 (vector_extract (v2i64 VR128:$src),
656 (iPTR 0))))),
657 (v2i32 (MMX_MOVDQ2Qrr VR128:$src))>;
658def : Pat<(v4i16 (bitconvert (i64 (vector_extract (v2i64 VR128:$src),
659 (iPTR 0))))),
660 (v4i16 (MMX_MOVDQ2Qrr VR128:$src))>;
661def : Pat<(v8i8 (bitconvert (i64 (vector_extract (v2i64 VR128:$src),
662 (iPTR 0))))),
663 (v8i8 (MMX_MOVDQ2Qrr VR128:$src))>;
664