blob: 3e41b425b9c52a92c933f3131db53763c7118535 [file] [log] [blame]
Evan Cheng148b6a42007-07-05 21:15:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
27#include "llvm/CodeGen/MachineCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
31#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000032#include "llvm/ADT/Statistic.h"
33#include "llvm/Support/Compiler.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000034#include "llvm/Support/Debug.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000035using namespace llvm;
36
37STATISTIC(NumEmitted, "Number of machine instructions emitted");
38
39namespace {
Evan Cheng7602e112008-09-02 06:52:38 +000040 class VISIBILITY_HIDDEN ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000041 ARMJITInfo *JTI;
42 const ARMInstrInfo *II;
43 const TargetData *TD;
44 TargetMachine &TM;
45 MachineCodeEmitter &MCE;
Evan Cheng938b9d82008-10-31 19:55:13 +000046 const std::vector<MachineConstantPoolEntry> *MCPEs;
47
Evan Cheng148b6a42007-07-05 21:15:40 +000048 public:
49 static char ID;
Evan Cheng7602e112008-09-02 06:52:38 +000050 explicit ARMCodeEmitter(TargetMachine &tm, MachineCodeEmitter &mce)
Evan Cheng057d0c32008-09-18 07:28:19 +000051 : MachineFunctionPass(&ID), JTI(0), II(0), TD(0), TM(tm),
Evan Cheng938b9d82008-10-31 19:55:13 +000052 MCE(mce), MCPEs(0) {}
Evan Cheng7602e112008-09-02 06:52:38 +000053 ARMCodeEmitter(TargetMachine &tm, MachineCodeEmitter &mce,
Evan Cheng148b6a42007-07-05 21:15:40 +000054 const ARMInstrInfo &ii, const TargetData &td)
Evan Cheng057d0c32008-09-18 07:28:19 +000055 : MachineFunctionPass(&ID), JTI(0), II(&ii), TD(&td), TM(tm),
Evan Cheng938b9d82008-10-31 19:55:13 +000056 MCE(mce), MCPEs(0) {}
Evan Cheng148b6a42007-07-05 21:15:40 +000057
58 bool runOnMachineFunction(MachineFunction &MF);
59
60 virtual const char *getPassName() const {
61 return "ARM Machine Code Emitter";
62 }
63
64 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000065
66 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000067
Evan Cheng83b5cf02008-11-05 23:22:34 +000068 void emitWordLE(unsigned Binary);
69
Evan Cheng057d0c32008-09-18 07:28:19 +000070 void emitConstPoolInstruction(const MachineInstr &MI);
71
Evan Cheng90922132008-11-06 02:25:39 +000072 void emitMOVi2piecesInstruction(const MachineInstr &MI);
73
Evan Cheng83b5cf02008-11-05 23:22:34 +000074 void addPCLabel(unsigned LabelID);
75
Evan Cheng057d0c32008-09-18 07:28:19 +000076 void emitPseudoInstruction(const MachineInstr &MI);
77
Evan Cheng5f1db7b2008-09-12 22:01:15 +000078 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000079 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +000080 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +000081 unsigned OpIdx);
82
Evan Cheng90922132008-11-06 02:25:39 +000083 unsigned getMachineSoImmOpValue(unsigned SoImm);
Evan Chengeb4ed4b2008-10-31 19:10:44 +000084
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +000085 unsigned getAddrModeSBit(const MachineInstr &MI,
86 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +000087
Evan Cheng83b5cf02008-11-05 23:22:34 +000088 void emitDataProcessingInstruction(const MachineInstr &MI,
89 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +000090
Evan Cheng83b5cf02008-11-05 23:22:34 +000091 void emitLoadStoreInstruction(const MachineInstr &MI,
92 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +000093
Evan Cheng83b5cf02008-11-05 23:22:34 +000094 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
95 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +000096
97 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
98
Evan Chengfbc9d412008-11-06 01:21:28 +000099 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000100
101 void emitBranchInstruction(const MachineInstr &MI);
102
103 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000104
105 /// getBinaryCodeForInstr - This function, generated by the
106 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
107 /// machine instructions.
108 ///
Raul Herbster9c1a3822007-08-30 23:29:26 +0000109 unsigned getBinaryCodeForInstr(const MachineInstr &MI);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000110
Evan Cheng7602e112008-09-02 06:52:38 +0000111 /// getMachineOpValue - Return binary encoding of operand. If the machine
112 /// operand requires relocation, record the relocation and return zero.
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000113 unsigned getMachineOpValue(const MachineInstr &MI,const MachineOperand &MO);
Evan Cheng7602e112008-09-02 06:52:38 +0000114 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) {
115 return getMachineOpValue(MI, MI.getOperand(OpIdx));
116 }
Evan Cheng7602e112008-09-02 06:52:38 +0000117
Evan Cheng83b5cf02008-11-05 23:22:34 +0000118 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000119 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000120 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000121
122 /// Routines that handle operands which add machine relocations which are
123 /// fixed up by the JIT fixup stage.
Evan Cheng057d0c32008-09-18 07:28:19 +0000124 void emitGlobalAddress(GlobalValue *GV, unsigned Reloc,
Jim Grosbach016d34c2008-10-03 15:52:42 +0000125 bool NeedStub);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000126 void emitExternalSymbolAddress(const char *ES, unsigned Reloc);
127 void emitConstPoolAddress(unsigned CPI, unsigned Reloc,
128 int Disp = 0, unsigned PCAdj = 0 );
Evan Cheng057d0c32008-09-18 07:28:19 +0000129 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000130 unsigned PCAdj = 0);
Raul Herbster9c1a3822007-08-30 23:29:26 +0000131 void emitGlobalConstant(const Constant *CV);
132 void emitMachineBasicBlock(MachineBasicBlock *BB);
Evan Cheng148b6a42007-07-05 21:15:40 +0000133 };
Evan Cheng7602e112008-09-02 06:52:38 +0000134 char ARMCodeEmitter::ID = 0;
Evan Cheng148b6a42007-07-05 21:15:40 +0000135}
136
137/// createARMCodeEmitterPass - Return a pass that emits the collected ARM code
138/// to the specified MCE object.
139FunctionPass *llvm::createARMCodeEmitterPass(ARMTargetMachine &TM,
140 MachineCodeEmitter &MCE) {
Evan Cheng7602e112008-09-02 06:52:38 +0000141 return new ARMCodeEmitter(TM, MCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000142}
143
Evan Cheng7602e112008-09-02 06:52:38 +0000144bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000145 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
146 MF.getTarget().getRelocationModel() != Reloc::Static) &&
147 "JIT relocation model must be set to static or default!");
148 II = ((ARMTargetMachine&)MF.getTarget()).getInstrInfo();
149 TD = ((ARMTargetMachine&)MF.getTarget()).getTargetData();
Evan Cheng057d0c32008-09-18 07:28:19 +0000150 JTI = ((ARMTargetMachine&)MF.getTarget()).getJITInfo();
Evan Cheng938b9d82008-10-31 19:55:13 +0000151 MCPEs = &MF.getConstantPool()->getConstants();
Evan Cheng25e04782008-11-04 00:50:32 +0000152 JTI->Initialize(MCPEs);
Evan Cheng148b6a42007-07-05 21:15:40 +0000153
154 do {
Evan Cheng42d5ee062008-09-13 01:15:21 +0000155 DOUT << "JITTing function '" << MF.getFunction()->getName() << "'\n";
Evan Cheng148b6a42007-07-05 21:15:40 +0000156 MCE.startFunction(MF);
157 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
158 MBB != E; ++MBB) {
159 MCE.StartMachineBasicBlock(MBB);
160 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
161 I != E; ++I)
162 emitInstruction(*I);
163 }
164 } while (MCE.finishFunction(MF));
165
166 return false;
167}
168
Evan Cheng83b5cf02008-11-05 23:22:34 +0000169/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000170///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000171unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
172 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000173 default: assert(0 && "Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000174 case ARM_AM::asr: return 2;
175 case ARM_AM::lsl: return 0;
176 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000177 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000178 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000179 }
Evan Cheng7602e112008-09-02 06:52:38 +0000180 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000181}
182
Evan Cheng7602e112008-09-02 06:52:38 +0000183/// getMachineOpValue - Return binary encoding of operand. If the machine
184/// operand requires relocation, record the relocation and return zero.
185unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
186 const MachineOperand &MO) {
Dan Gohmand735b802008-10-03 15:45:36 +0000187 if (MO.isReg())
Evan Cheng7602e112008-09-02 06:52:38 +0000188 return ARMRegisterInfo::getRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000189 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000190 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000191 else if (MO.isGlobal())
Jim Grosbach016d34c2008-10-03 15:52:42 +0000192 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true);
Dan Gohmand735b802008-10-03 15:45:36 +0000193 else if (MO.isSymbol())
Raul Herbster9c1a3822007-08-30 23:29:26 +0000194 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000195 else if (MO.isCPI())
Evan Cheng0f282432008-10-29 23:55:43 +0000196 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
Dan Gohmand735b802008-10-03 15:45:36 +0000197 else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000198 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000199 else if (MO.isMBB())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000200 emitMachineBasicBlock(MO.getMBB());
Evan Cheng2aa0e642008-09-13 01:55:59 +0000201 else {
202 cerr << "ERROR: Unknown type of MachineOperand: " << MO << "\n";
203 abort();
204 }
Evan Cheng7602e112008-09-02 06:52:38 +0000205 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000206}
207
Evan Cheng057d0c32008-09-18 07:28:19 +0000208/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000209///
Evan Cheng057d0c32008-09-18 07:28:19 +0000210void ARMCodeEmitter::emitGlobalAddress(GlobalValue *GV,
Jim Grosbach016d34c2008-10-03 15:52:42 +0000211 unsigned Reloc, bool NeedStub) {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000212 MCE.addRelocation(MachineRelocation::getGV(MCE.getCurrentPCOffset(),
Jim Grosbach016d34c2008-10-03 15:52:42 +0000213 Reloc, GV, 0, NeedStub));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000214}
215
216/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
217/// be emitted to the current location in the function, and allow it to be PC
218/// relative.
Evan Cheng7602e112008-09-02 06:52:38 +0000219void ARMCodeEmitter::emitExternalSymbolAddress(const char *ES, unsigned Reloc) {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000220 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
221 Reloc, ES));
222}
223
224/// emitConstPoolAddress - Arrange for the address of an constant pool
225/// to be emitted to the current location in the function, and allow it to be PC
226/// relative.
Evan Cheng7602e112008-09-02 06:52:38 +0000227void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc,
228 int Disp /* = 0 */,
229 unsigned PCAdj /* = 0 */) {
Evan Cheng0f282432008-10-29 23:55:43 +0000230 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000231 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng0f282432008-10-29 23:55:43 +0000232 Reloc, CPI, PCAdj, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000233}
234
235/// emitJumpTableAddress - Arrange for the address of a jump table to
236/// be emitted to the current location in the function, and allow it to be PC
237/// relative.
Evan Cheng057d0c32008-09-18 07:28:19 +0000238void ARMCodeEmitter::emitJumpTableAddress(unsigned JTIndex, unsigned Reloc,
Evan Cheng7602e112008-09-02 06:52:38 +0000239 unsigned PCAdj /* = 0 */) {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000240 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng057d0c32008-09-18 07:28:19 +0000241 Reloc, JTIndex, PCAdj));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000242}
243
Raul Herbster9c1a3822007-08-30 23:29:26 +0000244/// emitMachineBasicBlock - Emit the specified address basic block.
Evan Cheng7602e112008-09-02 06:52:38 +0000245void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB) {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000246 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng7602e112008-09-02 06:52:38 +0000247 ARM::reloc_arm_branch, BB));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000248}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000249
Evan Cheng83b5cf02008-11-05 23:22:34 +0000250void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Evan Cheng12c3a532008-11-06 17:48:05 +0000251 DOUT << " " << (void*)Binary << "\n";
Evan Cheng83b5cf02008-11-05 23:22:34 +0000252 MCE.emitWordLE(Binary);
253}
254
Evan Cheng7602e112008-09-02 06:52:38 +0000255void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Evan Cheng25e04782008-11-04 00:50:32 +0000256 DOUT << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI;
Evan Cheng42d5ee062008-09-13 01:15:21 +0000257
Evan Cheng148b6a42007-07-05 21:15:40 +0000258 NumEmitted++; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000259 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
260 default:
261 assert(0 && "Unhandled instruction encoding format!");
262 break;
263 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000264 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000265 break;
266 case ARMII::DPFrm:
267 case ARMII::DPSoRegFrm:
268 emitDataProcessingInstruction(MI);
269 break;
270 case ARMII::LdFrm:
271 case ARMII::StFrm:
272 emitLoadStoreInstruction(MI);
273 break;
274 case ARMII::LdMiscFrm:
275 case ARMII::StMiscFrm:
276 emitMiscLoadStoreInstruction(MI);
277 break;
278 case ARMII::LdMulFrm:
279 case ARMII::StMulFrm:
280 emitLoadStoreMultipleInstruction(MI);
281 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000282 case ARMII::MulFrm:
283 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000284 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000285 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000286 emitBranchInstruction(MI);
287 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000288 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000289 emitMiscBranchInstruction(MI);
290 break;
291 }
Evan Cheng0ff94f72007-08-07 01:37:15 +0000292}
293
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000294void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
295 unsigned CPI = MI.getOperand(0).getImm();
296 unsigned CPIndex = MI.getOperand(1).getIndex();
Evan Cheng938b9d82008-10-31 19:55:13 +0000297 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000298
299 // Remember the CONSTPOOL_ENTRY address for later relocation.
300 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
301
302 // Emit constpool island entry. In most cases, the actual values will be
303 // resolved and relocated after code emission.
304 if (MCPE.isMachineConstantPoolEntry()) {
305 ARMConstantPoolValue *ACPV =
306 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
307
Evan Cheng12c3a532008-11-06 17:48:05 +0000308 DOUT << " ** ARM constant pool #" << CPI << " @ "
Evan Cheng142c15e2008-11-04 17:58:53 +0000309 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << "\n";
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000310
311 GlobalValue *GV = ACPV->getGV();
312 if (GV) {
313 assert(!ACPV->isStub() && "Don't know how to deal this yet!");
Evan Cheng25e04782008-11-04 00:50:32 +0000314 MCE.addRelocation(MachineRelocation::getGV(MCE.getCurrentPCOffset(),
315 ARM::reloc_arm_machine_cp_entry,
316 GV, CPIndex, false));
317 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000318 assert(!ACPV->isNonLazyPointer() && "Don't know how to deal this yet!");
319 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
320 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000321 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000322 } else {
323 Constant *CV = MCPE.Val.ConstVal;
324
Evan Cheng12c3a532008-11-06 17:48:05 +0000325 DOUT << " ** Constant pool #" << CPI << " @ "
Evan Cheng142c15e2008-11-04 17:58:53 +0000326 << (void*)MCE.getCurrentPCValue() << " " << *CV << "\n";
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000327
328 if (GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
329 emitGlobalAddress(GV, ARM::reloc_arm_absolute, false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000330 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000331 } else {
332 assert(CV->getType()->isInteger() &&
333 "Not expecting non-integer constpool entries yet!");
334 const ConstantInt *CI = dyn_cast<ConstantInt>(CV);
335 uint32_t Val = *(uint32_t*)CI->getValue().getRawData();
Evan Cheng83b5cf02008-11-05 23:22:34 +0000336 emitWordLE(Val);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000337 }
338 }
339}
340
Evan Cheng90922132008-11-06 02:25:39 +0000341void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
342 const MachineOperand &MO0 = MI.getOperand(0);
343 const MachineOperand &MO1 = MI.getOperand(1);
344 assert(MO1.isImm() && "Not a valid so_imm value!");
345 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
346 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
347
348 // Emit the 'mov' instruction.
349 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
350
351 // Set the conditional execution predicate.
352 Binary |= II->getPredicate(&MI) << 28;
353
354 // Encode Rd.
355 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
356
357 // Encode so_imm.
358 // Set bit I(25) to identify this is the immediate form of <shifter_op>
359 Binary |= 1 << ARMII::I_BitShift;
360 Binary |= getMachineSoImmOpValue(ARM_AM::getSOImmVal(V1));
361 emitWordLE(Binary);
362
363 // Now the 'orr' instruction.
364 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
365
366 // Set the conditional execution predicate.
367 Binary |= II->getPredicate(&MI) << 28;
368
369 // Encode Rd.
370 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
371
372 // Encode Rn.
373 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
374
375 // Encode so_imm.
376 // Set bit I(25) to identify this is the immediate form of <shifter_op>
377 Binary |= 1 << ARMII::I_BitShift;
378 Binary |= getMachineSoImmOpValue(ARM_AM::getSOImmVal(V2));
379 emitWordLE(Binary);
380}
381
Evan Cheng83b5cf02008-11-05 23:22:34 +0000382void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Evan Cheng12c3a532008-11-06 17:48:05 +0000383 DOUT << " ** LPC" << LabelID << " @ "
Evan Cheng83b5cf02008-11-05 23:22:34 +0000384 << (void*)MCE.getCurrentPCValue() << '\n';
385 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
386}
387
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000388void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
389 unsigned Opcode = MI.getDesc().Opcode;
390 switch (Opcode) {
391 default:
392 abort(); // FIXME:
393 case ARM::CONSTPOOL_ENTRY:
394 emitConstPoolInstruction(MI);
395 break;
396 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000397 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000398 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000399 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000400 emitDataProcessingInstruction(MI, ARM::PC);
401 break;
402 }
403 case ARM::PICLDR:
404 case ARM::PICLDRB:
405 case ARM::PICSTR:
406 case ARM::PICSTRB: {
407 // Remember of the address of the PC label for relocation later.
408 addPCLabel(MI.getOperand(2).getImm());
409 // These are just load / store instructions that implicitly read pc.
410 emitLoadStoreInstruction(MI, ARM::PC);
411 break;
412 }
413 case ARM::PICLDRH:
414 case ARM::PICLDRSH:
415 case ARM::PICLDRSB:
416 case ARM::PICSTRH: {
417 // Remember of the address of the PC label for relocation later.
418 addPCLabel(MI.getOperand(2).getImm());
419 // These are just load / store instructions that implicitly read pc.
420 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000421 break;
422 }
Evan Cheng90922132008-11-06 02:25:39 +0000423 case ARM::MOVi2pieces:
424 // Two instructions to materialize a constant.
425 emitMOVi2piecesInstruction(MI);
426 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000427 }
428}
429
430
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000431unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000432 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000433 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000434 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000435 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000436
437 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
438 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
439 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
440
441 // Encode the shift opcode.
442 unsigned SBits = 0;
443 unsigned Rs = MO1.getReg();
444 if (Rs) {
445 // Set shift operand (bit[7:4]).
446 // LSL - 0001
447 // LSR - 0011
448 // ASR - 0101
449 // ROR - 0111
450 // RRX - 0110 and bit[11:8] clear.
451 switch (SOpc) {
452 default: assert(0 && "Unknown shift opc!");
453 case ARM_AM::lsl: SBits = 0x1; break;
454 case ARM_AM::lsr: SBits = 0x3; break;
455 case ARM_AM::asr: SBits = 0x5; break;
456 case ARM_AM::ror: SBits = 0x7; break;
457 case ARM_AM::rrx: SBits = 0x6; break;
458 }
459 } else {
460 // Set shift operand (bit[6:4]).
461 // LSL - 000
462 // LSR - 010
463 // ASR - 100
464 // ROR - 110
465 switch (SOpc) {
466 default: assert(0 && "Unknown shift opc!");
467 case ARM_AM::lsl: SBits = 0x0; break;
468 case ARM_AM::lsr: SBits = 0x2; break;
469 case ARM_AM::asr: SBits = 0x4; break;
470 case ARM_AM::ror: SBits = 0x6; break;
471 }
472 }
473 Binary |= SBits << 4;
474 if (SOpc == ARM_AM::rrx)
475 return Binary;
476
477 // Encode the shift operation Rs or shift_imm (except rrx).
478 if (Rs) {
479 // Encode Rs bit[11:8].
480 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
481 return Binary |
482 (ARMRegisterInfo::getRegisterNumbering(Rs) << ARMII::RegRsShift);
483 }
484
485 // Encode shift_imm bit[11:7].
486 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
487}
488
Evan Cheng90922132008-11-06 02:25:39 +0000489unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000490 // Encode rotate_imm.
Evan Cheng90922132008-11-06 02:25:39 +0000491 unsigned Binary = (ARM_AM::getSOImmValRot(SoImm) >> 1) << ARMII::RotImmShift;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000492 // Encode immed_8.
Evan Cheng90922132008-11-06 02:25:39 +0000493 Binary |= ARM_AM::getSOImmValImm(SoImm);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000494 return Binary;
495}
496
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000497unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
498 const TargetInstrDesc &TID) const {
Evan Cheng49a9f292008-09-12 22:45:55 +0000499 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
500 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000501 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000502 return 1 << ARMII::S_BitShift;
503 }
504 return 0;
505}
506
Evan Cheng83b5cf02008-11-05 23:22:34 +0000507void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
508 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000509 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000510
511 // Part of binary is determined by TableGn.
512 unsigned Binary = getBinaryCodeForInstr(MI);
513
Jim Grosbach33412622008-10-07 19:05:35 +0000514 // Set the conditional execution predicate
515 Binary |= II->getPredicate(&MI) << 28;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000516
Evan Cheng49a9f292008-09-12 22:45:55 +0000517 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000518 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000519
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000520 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000521 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000522 unsigned OpIdx = 0;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000523 if (NumDefs) {
524 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdShift;
525 ++OpIdx;
Evan Cheng7602e112008-09-02 06:52:38 +0000526 }
527
Evan Chengd87293c2008-11-06 08:47:38 +0000528 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
529 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
530 ++OpIdx;
531
Jim Grosbachefd30ba2008-10-01 18:16:49 +0000532 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +0000533 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
534 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000535 if (ImplicitRn)
536 // Special handling for implicit use (e.g. PC).
537 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
Evan Chengedda31c2008-11-05 18:35:52 +0000538 << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000539 else {
540 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
541 ++OpIdx;
542 }
Evan Cheng7602e112008-09-02 06:52:38 +0000543 }
544
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000545 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000546 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +0000547 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000548 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000549 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +0000550 return;
551 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000552
Evan Chengedda31c2008-11-05 18:35:52 +0000553 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000554 // Encode register Rm.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000555 emitWordLE(Binary | ARMRegisterInfo::getRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +0000556 return;
557 }
Evan Cheng7602e112008-09-02 06:52:38 +0000558
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000559 // Encode so_imm.
560 // Set bit I(25) to identify this is the immediate form of <shifter_op>
561 Binary |= 1 << ARMII::I_BitShift;
Evan Cheng90922132008-11-06 02:25:39 +0000562 Binary |= getMachineSoImmOpValue(MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +0000563
Evan Cheng83b5cf02008-11-05 23:22:34 +0000564 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000565}
566
Evan Cheng83b5cf02008-11-05 23:22:34 +0000567void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
568 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000569 // Part of binary is determined by TableGn.
570 unsigned Binary = getBinaryCodeForInstr(MI);
571
Jim Grosbach33412622008-10-07 19:05:35 +0000572 // Set the conditional execution predicate
573 Binary |= II->getPredicate(&MI) << 28;
Evan Cheng057d0c32008-09-18 07:28:19 +0000574
Evan Cheng7602e112008-09-02 06:52:38 +0000575 // Set first operand
576 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
577
578 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +0000579 unsigned OpIdx = 1;
580 if (ImplicitRn)
581 // Special handling for implicit use (e.g. PC).
582 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
583 << ARMII::RegRnShift);
584 else {
585 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
586 ++OpIdx;
587 }
Evan Cheng7602e112008-09-02 06:52:38 +0000588
Evan Cheng83b5cf02008-11-05 23:22:34 +0000589 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +0000590 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +0000591 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +0000592
Evan Chenge7de7e32008-09-13 01:44:01 +0000593 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +0000594 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +0000595 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000596 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +0000597 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +0000598 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +0000599 Binary |= ARM_AM::getAM2Offset(AM2Opc);
600 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +0000601 return;
Evan Cheng7602e112008-09-02 06:52:38 +0000602 }
603
604 // Set bit I(25), because this is not in immediate enconding.
605 Binary |= 1 << ARMII::I_BitShift;
606 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
607 // Set bit[3:0] to the corresponding Rm register
608 Binary |= ARMRegisterInfo::getRegisterNumbering(MO2.getReg());
609
610 // if this instr is in scaled register offset/index instruction, set
611 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000612 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
613 Binary |= getShiftOp(AM2Opc) << 5; // shift
614 Binary |= ShImm << 7; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +0000615 }
616
Evan Cheng83b5cf02008-11-05 23:22:34 +0000617 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000618}
619
Evan Cheng83b5cf02008-11-05 23:22:34 +0000620void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
621 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000622 // Part of binary is determined by TableGn.
623 unsigned Binary = getBinaryCodeForInstr(MI);
624
Jim Grosbach33412622008-10-07 19:05:35 +0000625 // Set the conditional execution predicate
626 Binary |= II->getPredicate(&MI) << 28;
Evan Cheng057d0c32008-09-18 07:28:19 +0000627
Evan Cheng7602e112008-09-02 06:52:38 +0000628 // Set first operand
629 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
630
631 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +0000632 unsigned OpIdx = 1;
633 if (ImplicitRn)
634 // Special handling for implicit use (e.g. PC).
635 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
636 << ARMII::RegRnShift);
637 else {
638 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
639 ++OpIdx;
640 }
Evan Cheng7602e112008-09-02 06:52:38 +0000641
Evan Cheng83b5cf02008-11-05 23:22:34 +0000642 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +0000643 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +0000644 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +0000645
Evan Chenge7de7e32008-09-13 01:44:01 +0000646 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +0000647 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +0000648 ARMII::U_BitShift);
649
650 // If this instr is in register offset/index encoding, set bit[3:0]
651 // to the corresponding Rm register.
652 if (MO2.getReg()) {
653 Binary |= ARMRegisterInfo::getRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +0000654 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +0000655 return;
Evan Cheng7602e112008-09-02 06:52:38 +0000656 }
657
Evan Chengd87293c2008-11-06 08:47:38 +0000658 // This instr is in immediate offset/index encoding, set bit 22 to 1.
659 Binary |= 1 << 22;
Evan Cheng83b5cf02008-11-05 23:22:34 +0000660 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +0000661 // Set operands
662 Binary |= (ImmOffs >> 4) << 8; // immedH
663 Binary |= (ImmOffs & ~0xF); // immedL
664 }
665
Evan Cheng83b5cf02008-11-05 23:22:34 +0000666 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000667}
668
Evan Chengedda31c2008-11-05 18:35:52 +0000669void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +0000670 // Part of binary is determined by TableGn.
671 unsigned Binary = getBinaryCodeForInstr(MI);
672
Jim Grosbach33412622008-10-07 19:05:35 +0000673 // Set the conditional execution predicate
674 Binary |= II->getPredicate(&MI) << 28;
Evan Cheng057d0c32008-09-18 07:28:19 +0000675
Evan Cheng7602e112008-09-02 06:52:38 +0000676 // Set first operand
677 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRnShift;
678
679 // Set addressing mode by modifying bits U(23) and P(24)
680 // IA - Increment after - bit U = 1 and bit P = 0
681 // IB - Increment before - bit U = 1 and bit P = 1
682 // DA - Decrement after - bit U = 0 and bit P = 0
683 // DB - Decrement before - bit U = 0 and bit P = 1
684 const MachineOperand &MO = MI.getOperand(1);
685 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO.getImm());
686 switch (Mode) {
687 default: assert(0 && "Unknown addressing sub-mode!");
688 case ARM_AM::da: break;
689 case ARM_AM::db: Binary |= 0x1 << 24; break;
690 case ARM_AM::ia: Binary |= 0x1 << 23; break;
691 case ARM_AM::ib: Binary |= 0x3 << 23; break;
692 }
693
694 // Set bit W(21)
695 if (ARM_AM::getAM4WBFlag(MO.getImm()))
696 Binary |= 0x1 << 21;
697
698 // Set registers
699 for (unsigned i = 4, e = MI.getNumOperands(); i != e; ++i) {
700 const MachineOperand &MO = MI.getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000701 if (MO.isReg() && MO.isImplicit())
Evan Cheng7602e112008-09-02 06:52:38 +0000702 continue;
703 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(MO.getReg());
704 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
705 RegNum < 16);
706 Binary |= 0x1 << RegNum;
707 }
708
Evan Cheng83b5cf02008-11-05 23:22:34 +0000709 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000710}
711
Evan Chengfbc9d412008-11-06 01:21:28 +0000712void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +0000713 const TargetInstrDesc &TID = MI.getDesc();
714
715 // Part of binary is determined by TableGn.
716 unsigned Binary = getBinaryCodeForInstr(MI);
717
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000718 // Set the conditional execution predicate
719 Binary |= II->getPredicate(&MI) << 28;
720
721 // Encode S bit if MI modifies CPSR.
722 Binary |= getAddrModeSBit(MI, TID);
723
724 // 32x32->64bit operations have two destination registers. The number
725 // of register definitions will tell us if that's what we're dealing with.
726 int OpIdx = 0;
727 if (TID.getNumDefs() == 2)
728 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
729
730 // Encode Rd
731 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
732
733 // Encode Rm
734 Binary |= getMachineOpValue(MI, OpIdx++);
735
736 // Encode Rs
737 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
738
Evan Chengfbc9d412008-11-06 01:21:28 +0000739 // Many multiple instructions (e.g. MLA) have three src operands. Encode
740 // it as Rn (for multiply, that's in the same offset as RdLo.
741 if (TID.getNumOperands() - TID.getNumDefs() == 3)
742 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdLoShift;
743
Evan Cheng83b5cf02008-11-05 23:22:34 +0000744 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000745}
746
Evan Chengedda31c2008-11-05 18:35:52 +0000747void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
748 const TargetInstrDesc &TID = MI.getDesc();
749
Evan Cheng12c3a532008-11-06 17:48:05 +0000750 if (TID.Opcode == ARM::TPsoft)
751 abort(); // FIXME
752
Evan Cheng7602e112008-09-02 06:52:38 +0000753 // Part of binary is determined by TableGn.
754 unsigned Binary = getBinaryCodeForInstr(MI);
755
Evan Chengedda31c2008-11-05 18:35:52 +0000756 // Set the conditional execution predicate
757 Binary |= II->getPredicate(&MI) << 28;
758
759 // Set signed_immed_24 field
760 Binary |= getMachineOpValue(MI, 0);
761
762 // if it is a conditional branch, set cond field
763 if (TID.Opcode == ARM::Bcc) {
764 Binary &= 0x0FFFFFFF; // clear conditional field
765 Binary |= getMachineOpValue(MI, 1) << 28; // set conditional field
Evan Cheng0ff94f72007-08-07 01:37:15 +0000766 }
767
Evan Cheng83b5cf02008-11-05 23:22:34 +0000768 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +0000769}
770
771void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
772 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng12c3a532008-11-06 17:48:05 +0000773 if (TID.Opcode == ARM::BX ||
774 TID.Opcode == ARM::BR_JTr ||
775 TID.Opcode == ARM::BR_JTm ||
776 TID.Opcode == ARM::BR_JTadd)
Evan Chengedda31c2008-11-05 18:35:52 +0000777 abort(); // FIXME
778
779 // Part of binary is determined by TableGn.
780 unsigned Binary = getBinaryCodeForInstr(MI);
781
782 // Set the conditional execution predicate
783 Binary |= II->getPredicate(&MI) << 28;
784
785 if (TID.Opcode == ARM::BX_RET)
786 // The return register is LR.
787 Binary |= ARMRegisterInfo::getRegisterNumbering(ARM::LR);
788 else
789 // otherwise, set the return register
790 Binary |= getMachineOpValue(MI, 0);
791
Evan Cheng83b5cf02008-11-05 23:22:34 +0000792 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +0000793}
Evan Cheng7602e112008-09-02 06:52:38 +0000794
795#include "ARMGenCodeEmitter.inc"