blob: 45a65fd6f103d7b43bdf3d9f9642295c2df4ae37 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- ARM.td - Describe the ARM Target Machine -----------*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10//
11//===----------------------------------------------------------------------===//
12
13//===----------------------------------------------------------------------===//
14// Target-independent interfaces which we are implementing
15//===----------------------------------------------------------------------===//
16
Evan Cheng027fdbe2008-11-24 07:34:46 +000017include "llvm/Target/Target.td"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000018
Evan Chengdb068732011-07-07 08:26:46 +000019//===----------------------------------------------------------------------===//
20// ARM Subtarget state.
21//
22
Evan Cheng963b03c2011-07-07 19:05:12 +000023def ModeThumb : SubtargetFeature<"thumb-mode", "InThumbMode", "true",
Evan Chengdb068732011-07-07 08:26:46 +000024 "Thumb mode">;
Jim Grosbach2317e402010-09-30 01:57:53 +000025
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000026//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000027// ARM Subtarget features.
28//
29
Evan Cheng39dfb0f2011-07-07 03:55:05 +000030def FeatureVFP2 : SubtargetFeature<"vfp2", "HasVFPv2", "true",
Anton Korobeynikovd4022c32009-05-29 23:41:08 +000031 "Enable VFP2 instructions">;
Evan Cheng39dfb0f2011-07-07 03:55:05 +000032def FeatureVFP3 : SubtargetFeature<"vfp3", "HasVFPv3", "true",
33 "Enable VFP3 instructions",
34 [FeatureVFP2]>;
35def FeatureNEON : SubtargetFeature<"neon", "HasNEON", "true",
36 "Enable NEON instructions",
37 [FeatureVFP3]>;
Evan Cheng94ca42f2011-07-07 00:08:19 +000038def FeatureThumb2 : SubtargetFeature<"thumb2", "HasThumb2", "true",
Anton Korobeynikovd4022c32009-05-29 23:41:08 +000039 "Enable Thumb2 instructions">;
Evan Cheng7b4d3112010-08-11 07:17:46 +000040def FeatureNoARM : SubtargetFeature<"noarm", "NoARM", "true",
41 "Does not support ARM mode execution">;
Anton Korobeynikov631379e2010-03-14 18:42:38 +000042def FeatureFP16 : SubtargetFeature<"fp16", "HasFP16", "true",
43 "Enable half-precision floating point">;
Bob Wilsoneb1641d2012-09-29 21:43:49 +000044def FeatureVFP4 : SubtargetFeature<"vfp4", "HasVFPv4", "true",
45 "Enable VFP4 instructions",
46 [FeatureVFP3, FeatureFP16]>;
Bob Wilson77f42b52010-10-12 16:22:47 +000047def FeatureD16 : SubtargetFeature<"d16", "HasD16", "true",
48 "Restrict VFP3 to 16 double registers">;
Jim Grosbach29402132010-05-05 23:44:43 +000049def FeatureHWDiv : SubtargetFeature<"hwdiv", "HasHardwareDivide", "true",
50 "Enable divide instructions">;
Bob Wilsoneb1641d2012-09-29 21:43:49 +000051def FeatureHWDivARM : SubtargetFeature<"hwdiv-arm",
52 "HasHardwareDivideInARM", "true",
53 "Enable divide instructions in ARM mode">;
Evan Chengd6b46322010-08-11 06:51:54 +000054def FeatureT2XtPk : SubtargetFeature<"t2xtpk", "HasT2ExtractPack", "true",
Jim Grosbach29402132010-05-05 23:44:43 +000055 "Enable Thumb2 extract and pack instructions">;
Evan Chengd6b46322010-08-11 06:51:54 +000056def FeatureDB : SubtargetFeature<"db", "HasDataBarrier", "true",
57 "Has data barrier (dmb / dsb) instructions">;
Evan Cheng7a415992010-07-13 19:21:50 +000058def FeatureSlowFPBrcc : SubtargetFeature<"slow-fp-brcc", "SlowFPBrcc", "true",
59 "FP compare + branch is slow">;
Jim Grosbachfcba5e62010-08-11 15:44:15 +000060def FeatureVFPOnlySP : SubtargetFeature<"fp-only-sp", "FPOnlySP", "true",
61 "Floating point unit supports single precision only">;
Evan Chenga8e29892007-01-19 07:51:42 +000062
Evan Cheng48575f62010-12-05 22:04:16 +000063// Some processors have FP multiply-accumulate instructions that don't
64// play nicely with other VFP / NEON instructions, and it's generally better
Jim Grosbach6b2e8dc2010-03-25 23:11:16 +000065// to just not use them.
Evan Cheng48575f62010-12-05 22:04:16 +000066def FeatureHasSlowFPVMLx : SubtargetFeature<"slowfpvmlx", "SlowFPVMLx", "true",
67 "Disable VFP / NEON MAC instructions">;
Evan Cheng463d3582011-03-31 19:38:48 +000068
69// Cortex-A8 / A9 Advanced SIMD has multiplier accumulator forwarding.
70def FeatureVMLxForwarding : SubtargetFeature<"vmlx-forwarding",
71 "HasVMLxForwarding", "true",
72 "Has multiplier accumulator forwarding">;
73
Jim Grosbach7ec7a0e2010-03-25 23:47:34 +000074// Some processors benefit from using NEON instructions for scalar
75// single-precision FP operations.
Jim Grosbachc5ed0132010-08-17 18:39:16 +000076def FeatureNEONForFP : SubtargetFeature<"neonfp", "UseNEONForSinglePrecisionFP",
77 "true",
78 "Use NEON for single precision FP">;
Jim Grosbach7ec7a0e2010-03-25 23:47:34 +000079
Evan Chenge44be632010-08-09 18:35:19 +000080// Disable 32-bit to 16-bit narrowing for experimentation.
81def FeaturePref32BitThumb : SubtargetFeature<"32bit", "Pref32BitThumb", "true",
82 "Prefer 32-bit Thumb instrs">;
Jim Grosbach6b2e8dc2010-03-25 23:11:16 +000083
Bob Wilson5dde8932011-04-19 18:11:49 +000084/// Some instructions update CPSR partially, which can add false dependency for
85/// out-of-order implementation, e.g. Cortex-A9, unless each individual bit is
86/// mapped to a separate physical register. Avoid partial CPSR update for these
87/// processors.
88def FeatureAvoidPartialCPSR : SubtargetFeature<"avoid-partial-cpsr",
89 "AvoidCPSRPartialUpdate", "true",
90 "Avoid CPSR partial update for OOO execution">;
91
Evan Cheng139e4072012-12-20 19:59:30 +000092def FeatureAvoidMOVsShOp : SubtargetFeature<"avoid-movs-shop",
93 "AvoidMOVsShifterOperand", "true",
94 "Avoid movs instructions with shifter operand">;
95
Evan Cheng4bfcd4a2012-02-28 18:51:51 +000096// Some processors perform return stack prediction. CodeGen should avoid issue
97// "normal" call instructions to callees which do not return.
98def FeatureHasRAS : SubtargetFeature<"ras", "HasRAS", "true",
99 "Has return address stack">;
100
Jim Grosbacha7603982011-07-01 21:12:19 +0000101/// Some M architectures don't have the DSP extension (v7E-M vs. v7M)
102def FeatureDSPThumb2 : SubtargetFeature<"t2dsp", "Thumb2DSP", "true",
Nick Lewyckyb210cbf2011-08-25 21:46:20 +0000103 "Supports v7 DSP instructions in Thumb2">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000104
Evan Chengdfed19f2010-11-03 06:34:55 +0000105// Multiprocessing extension.
106def FeatureMP : SubtargetFeature<"mp", "HasMPExtension", "true",
107 "Supports Multiprocessing extension">;
Evan Chengd6b46322010-08-11 06:51:54 +0000108
James Molloyacad68d2011-09-28 14:21:38 +0000109// M-series ISA?
110def FeatureMClass : SubtargetFeature<"mclass", "IsMClass", "true",
111 "Is microcontroller profile ('M' series)">;
112
Evan Chengdb068732011-07-07 08:26:46 +0000113// ARM ISAs.
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000114def HasV4TOps : SubtargetFeature<"v4t", "HasV4TOps", "true",
Evan Chengdb068732011-07-07 08:26:46 +0000115 "Support ARM v4T instructions">;
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000116def HasV5TOps : SubtargetFeature<"v5t", "HasV5TOps", "true",
Evan Chengdb068732011-07-07 08:26:46 +0000117 "Support ARM v5T instructions",
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000118 [HasV4TOps]>;
119def HasV5TEOps : SubtargetFeature<"v5te", "HasV5TEOps", "true",
Evan Chengdb068732011-07-07 08:26:46 +0000120 "Support ARM v5TE, v5TEj, and v5TExp instructions",
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000121 [HasV5TOps]>;
122def HasV6Ops : SubtargetFeature<"v6", "HasV6Ops", "true",
Evan Chengdb068732011-07-07 08:26:46 +0000123 "Support ARM v6 instructions",
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000124 [HasV5TEOps]>;
125def HasV6T2Ops : SubtargetFeature<"v6t2", "HasV6T2Ops", "true",
Evan Chengdb068732011-07-07 08:26:46 +0000126 "Support ARM v6t2 instructions",
Evan Cheng0d181742011-09-20 21:38:18 +0000127 [HasV6Ops, FeatureThumb2]>;
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000128def HasV7Ops : SubtargetFeature<"v7", "HasV7Ops", "true",
Evan Chengdb068732011-07-07 08:26:46 +0000129 "Support ARM v7 instructions",
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000130 [HasV6T2Ops]>;
Evan Chengd6b46322010-08-11 06:51:54 +0000131
Evan Chenga8e29892007-01-19 07:51:42 +0000132//===----------------------------------------------------------------------===//
133// ARM Processors supported.
134//
135
Evan Cheng8557c2b2009-06-19 01:51:50 +0000136include "ARMSchedule.td"
137
Evan Cheng3ef1c872010-09-10 01:29:16 +0000138// ARM processor families.
Quentin Colombet8facb9e2012-11-29 19:48:01 +0000139def ProcA5 : SubtargetFeature<"a5", "ARMProcFamily", "CortexA5",
140 "Cortex-A5 ARM processors",
141 [FeatureSlowFPBrcc, FeatureNEONForFP,
142 FeatureHasSlowFPVMLx, FeatureVMLxForwarding,
143 FeatureT2XtPk]>;
Evan Cheng3ef1c872010-09-10 01:29:16 +0000144def ProcA8 : SubtargetFeature<"a8", "ARMProcFamily", "CortexA8",
145 "Cortex-A8 ARM processors",
Evan Cheng167be802010-12-05 23:03:45 +0000146 [FeatureSlowFPBrcc, FeatureNEONForFP,
Evan Cheng463d3582011-03-31 19:38:48 +0000147 FeatureHasSlowFPVMLx, FeatureVMLxForwarding,
148 FeatureT2XtPk]>;
Evan Cheng3ef1c872010-09-10 01:29:16 +0000149def ProcA9 : SubtargetFeature<"a9", "ARMProcFamily", "CortexA9",
Evan Cheng167be802010-12-05 23:03:45 +0000150 "Cortex-A9 ARM processors",
Bob Wilson84c5eed2011-04-19 18:11:57 +0000151 [FeatureVMLxForwarding,
Bob Wilson5dde8932011-04-19 18:11:49 +0000152 FeatureT2XtPk, FeatureFP16,
153 FeatureAvoidPartialCPSR]>;
Bob Wilsoneb1641d2012-09-29 21:43:49 +0000154def ProcSwift : SubtargetFeature<"swift", "ARMProcFamily", "Swift",
155 "Swift ARM processors",
156 [FeatureNEONForFP, FeatureT2XtPk,
157 FeatureVFP4, FeatureMP, FeatureHWDiv,
158 FeatureHWDivARM, FeatureAvoidPartialCPSR,
Evan Cheng139e4072012-12-20 19:59:30 +0000159 FeatureAvoidMOVsShOp,
Bob Wilsoneb1641d2012-09-29 21:43:49 +0000160 FeatureHasSlowFPVMLx]>;
161
Silviu Baranga616471d2012-09-13 15:05:10 +0000162// FIXME: It has not been determined if A15 has these features.
163def ProcA15 : SubtargetFeature<"a15", "ARMProcFamily", "CortexA15",
164 "Cortex-A15 ARM processors",
Silviu Barangac8bf0f82012-09-17 14:10:54 +0000165 [FeatureT2XtPk, FeatureFP16,
Silviu Baranga616471d2012-09-13 15:05:10 +0000166 FeatureAvoidPartialCPSR]>;
Evan Cheng3ef1c872010-09-10 01:29:16 +0000167
Evan Cheng8557c2b2009-06-19 01:51:50 +0000168class ProcNoItin<string Name, list<SubtargetFeature> Features>
Andrew Trickd85934b2012-06-22 03:58:51 +0000169 : Processor<Name, NoItineraries, Features>;
Evan Chenga8e29892007-01-19 07:51:42 +0000170
171// V4 Processors.
Evan Cheng8557c2b2009-06-19 01:51:50 +0000172def : ProcNoItin<"generic", []>;
173def : ProcNoItin<"arm8", []>;
174def : ProcNoItin<"arm810", []>;
175def : ProcNoItin<"strongarm", []>;
176def : ProcNoItin<"strongarm110", []>;
177def : ProcNoItin<"strongarm1100", []>;
178def : ProcNoItin<"strongarm1110", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000179
180// V4T Processors.
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000181def : ProcNoItin<"arm7tdmi", [HasV4TOps]>;
182def : ProcNoItin<"arm7tdmi-s", [HasV4TOps]>;
183def : ProcNoItin<"arm710t", [HasV4TOps]>;
184def : ProcNoItin<"arm720t", [HasV4TOps]>;
185def : ProcNoItin<"arm9", [HasV4TOps]>;
186def : ProcNoItin<"arm9tdmi", [HasV4TOps]>;
187def : ProcNoItin<"arm920", [HasV4TOps]>;
188def : ProcNoItin<"arm920t", [HasV4TOps]>;
189def : ProcNoItin<"arm922t", [HasV4TOps]>;
190def : ProcNoItin<"arm940t", [HasV4TOps]>;
191def : ProcNoItin<"ep9312", [HasV4TOps]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000192
193// V5T Processors.
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000194def : ProcNoItin<"arm10tdmi", [HasV5TOps]>;
195def : ProcNoItin<"arm1020t", [HasV5TOps]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000196
197// V5TE Processors.
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000198def : ProcNoItin<"arm9e", [HasV5TEOps]>;
199def : ProcNoItin<"arm926ej-s", [HasV5TEOps]>;
200def : ProcNoItin<"arm946e-s", [HasV5TEOps]>;
201def : ProcNoItin<"arm966e-s", [HasV5TEOps]>;
202def : ProcNoItin<"arm968e-s", [HasV5TEOps]>;
203def : ProcNoItin<"arm10e", [HasV5TEOps]>;
204def : ProcNoItin<"arm1020e", [HasV5TEOps]>;
205def : ProcNoItin<"arm1022e", [HasV5TEOps]>;
206def : ProcNoItin<"xscale", [HasV5TEOps]>;
207def : ProcNoItin<"iwmmxt", [HasV5TEOps]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000208
209// V6 Processors.
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000210def : Processor<"arm1136j-s", ARMV6Itineraries, [HasV6Ops]>;
211def : Processor<"arm1136jf-s", ARMV6Itineraries, [HasV6Ops, FeatureVFP2,
Evan Cheng48575f62010-12-05 22:04:16 +0000212 FeatureHasSlowFPVMLx]>;
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000213def : Processor<"arm1176jz-s", ARMV6Itineraries, [HasV6Ops]>;
214def : Processor<"arm1176jzf-s", ARMV6Itineraries, [HasV6Ops, FeatureVFP2,
Evan Cheng48575f62010-12-05 22:04:16 +0000215 FeatureHasSlowFPVMLx]>;
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000216def : Processor<"mpcorenovfp", ARMV6Itineraries, [HasV6Ops]>;
217def : Processor<"mpcore", ARMV6Itineraries, [HasV6Ops, FeatureVFP2,
Evan Cheng48575f62010-12-05 22:04:16 +0000218 FeatureHasSlowFPVMLx]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000219
Evan Chengc7569ed2010-08-11 06:30:38 +0000220// V6M Processors.
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000221def : Processor<"cortex-m0", ARMV6Itineraries, [HasV6Ops, FeatureNoARM,
James Molloyacad68d2011-09-28 14:21:38 +0000222 FeatureDB, FeatureMClass]>;
Evan Chengc7569ed2010-08-11 06:30:38 +0000223
Anton Korobeynikovfbbf1ee2009-06-08 21:20:36 +0000224// V6T2 Processors.
Evan Cheng0d181742011-09-20 21:38:18 +0000225def : Processor<"arm1156t2-s", ARMV6Itineraries, [HasV6T2Ops,
226 FeatureDSPThumb2]>;
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000227def : Processor<"arm1156t2f-s", ARMV6Itineraries, [HasV6T2Ops, FeatureVFP2,
Evan Cheng0d181742011-09-20 21:38:18 +0000228 FeatureHasSlowFPVMLx,
229 FeatureDSPThumb2]>;
Anton Korobeynikovd4022c32009-05-29 23:41:08 +0000230
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000231// V7a Processors.
Quentin Colombet8facb9e2012-11-29 19:48:01 +0000232// FIXME: A5 has currently the same Schedule model as A8
233def : ProcessorModel<"cortex-a5", CortexA8Model,
234 [ProcA5, HasV7Ops, FeatureNEON, FeatureDB,
235 FeatureVFP4, FeatureDSPThumb2,
236 FeatureHasRAS]>;
Andrew Trick2661b412012-07-07 04:00:00 +0000237def : ProcessorModel<"cortex-a8", CortexA8Model,
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000238 [ProcA8, HasV7Ops, FeatureNEON, FeatureDB,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +0000239 FeatureDSPThumb2, FeatureHasRAS]>;
Andrew Trick2661b412012-07-07 04:00:00 +0000240def : ProcessorModel<"cortex-a9", CortexA9Model,
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000241 [ProcA9, HasV7Ops, FeatureNEON, FeatureDB,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +0000242 FeatureDSPThumb2, FeatureHasRAS]>;
Andrew Trick2661b412012-07-07 04:00:00 +0000243def : ProcessorModel<"cortex-a9-mp", CortexA9Model,
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000244 [ProcA9, HasV7Ops, FeatureNEON, FeatureDB,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +0000245 FeatureDSPThumb2, FeatureMP,
246 FeatureHasRAS]>;
Silviu Baranga616471d2012-09-13 15:05:10 +0000247// FIXME: A15 has currently the same ProcessorModel as A9.
248def : ProcessorModel<"cortex-a15", CortexA9Model,
249 [ProcA15, HasV7Ops, FeatureNEON, FeatureDB,
250 FeatureDSPThumb2, FeatureHasRAS]>;
Evan Chengc7569ed2010-08-11 06:30:38 +0000251
252// V7M Processors.
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000253def : ProcNoItin<"cortex-m3", [HasV7Ops,
254 FeatureThumb2, FeatureNoARM, FeatureDB,
James Molloyacad68d2011-09-28 14:21:38 +0000255 FeatureHWDiv, FeatureMClass]>;
Evan Cheng39dfb0f2011-07-07 03:55:05 +0000256
257// V7EM Processors.
258def : ProcNoItin<"cortex-m4", [HasV7Ops,
259 FeatureThumb2, FeatureNoARM, FeatureDB,
260 FeatureHWDiv, FeatureDSPThumb2,
Jiangning Liu1c378142012-08-02 08:35:55 +0000261 FeatureT2XtPk, FeatureVFP4,
James Molloyacad68d2011-09-28 14:21:38 +0000262 FeatureVFPOnlySP, FeatureMClass]>;
Anton Korobeynikov6d7d2aa2009-05-23 19:51:43 +0000263
Bob Wilsoneb1641d2012-09-29 21:43:49 +0000264// Swift uArch Processors.
265def : ProcessorModel<"swift", SwiftModel,
266 [ProcSwift, HasV7Ops, FeatureNEON,
267 FeatureDB, FeatureDSPThumb2,
268 FeatureHasRAS]>;
269
Evan Chenga8e29892007-01-19 07:51:42 +0000270//===----------------------------------------------------------------------===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000271// Register File Description
272//===----------------------------------------------------------------------===//
273
274include "ARMRegisterInfo.td"
275
Bob Wilson1f595bb2009-04-17 19:07:39 +0000276include "ARMCallingConv.td"
277
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000278//===----------------------------------------------------------------------===//
279// Instruction Descriptions
280//===----------------------------------------------------------------------===//
281
282include "ARMInstrInfo.td"
283
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000284def ARMInstrInfo : InstrInfo;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000285
Jim Grosbach2317e402010-09-30 01:57:53 +0000286
287//===----------------------------------------------------------------------===//
288// Assembly printer
289//===----------------------------------------------------------------------===//
290// ARM Uses the MC printer for asm output, so make sure the TableGen
291// AsmWriter bits get associated with the correct class.
292def ARMAsmWriter : AsmWriter {
293 string AsmWriterClassName = "InstPrinter";
294 bit isMCAsmWriter = 1;
295}
296
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000297//===----------------------------------------------------------------------===//
298// Declare the target which we are implementing
299//===----------------------------------------------------------------------===//
300
301def ARM : Target {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000302 // Pull in Instruction Info:
303 let InstructionSet = ARMInstrInfo;
Jim Grosbach2317e402010-09-30 01:57:53 +0000304
305 let AssemblyWriters = [ARMAsmWriter];
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000306}