blob: 0e954a8727e2bb12c1a0ec813b75572d16801841 [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsInstrFPU.td - Mips FPU Instruction Information -*- tablegen -*-===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00009//
Eric Christopher49ac3d72011-05-09 18:16:46 +000010// This file describes the Mips FPU instruction set.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000011//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000013
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000014//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +000015// Floating Point Instructions
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000016// ------------------------
17// * 64bit fp:
18// - 32 64-bit registers (default mode)
19// - 16 even 32-bit registers (32-bit compatible mode) for
20// single and double access.
21// * 32bit fp:
22// - 16 even 32-bit registers - single and double (aliased)
23// - 32 32-bit registers (within single-only mode)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000024//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000025
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +000026// Floating Point Compare and Branch
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +000027def SDT_MipsFPBrcond : SDTypeProfile<0, 2, [SDTCisInt<0>,
28 SDTCisVT<1, OtherVT>]>;
29def SDT_MipsFPCmp : SDTypeProfile<0, 3, [SDTCisSameAs<0, 1>, SDTCisFP<1>,
Akira Hatanaka40eda462011-09-22 23:31:54 +000030 SDTCisVT<2, i32>]>;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +000031def SDT_MipsCMovFP : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
32 SDTCisSameAs<1, 2>]>;
Akira Hatanaka99a2e982011-04-15 19:52:08 +000033def SDT_MipsBuildPairF64 : SDTypeProfile<1, 2, [SDTCisVT<0, f64>,
34 SDTCisVT<1, i32>,
35 SDTCisSameAs<1, 2>]>;
36def SDT_MipsExtractElementF64 : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
37 SDTCisVT<1, f64>,
Akira Hatanaka40eda462011-09-22 23:31:54 +000038 SDTCisVT<2, i32>]>;
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +000039
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +000040def MipsFPCmp : SDNode<"MipsISD::FPCmp", SDT_MipsFPCmp, [SDNPOutGlue]>;
41def MipsCMovFP_T : SDNode<"MipsISD::CMovFP_T", SDT_MipsCMovFP, [SDNPInGlue]>;
42def MipsCMovFP_F : SDNode<"MipsISD::CMovFP_F", SDT_MipsCMovFP, [SDNPInGlue]>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000043def MipsFPBrcond : SDNode<"MipsISD::FPBrcond", SDT_MipsFPBrcond,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +000044 [SDNPHasChain, SDNPOptInGlue]>;
Akira Hatanaka99a2e982011-04-15 19:52:08 +000045def MipsBuildPairF64 : SDNode<"MipsISD::BuildPairF64", SDT_MipsBuildPairF64>;
46def MipsExtractElementF64 : SDNode<"MipsISD::ExtractElementF64",
47 SDT_MipsExtractElementF64>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000048
49// Operand for printing out a condition code.
Akira Hatanakaecdc9d52012-04-17 18:03:21 +000050let PrintMethod = "printFCCOperand", DecoderMethod = "DecodeCondCode" in
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000051 def condcode : Operand<i32>;
52
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000053//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000054// Feature predicates.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000055//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000056
Akira Hatanakaecdc9d52012-04-17 18:03:21 +000057def IsFP64bit : Predicate<"Subtarget.isFP64bit()">, AssemblerPredicate<"FeatureFP64Bit">;
58def NotFP64bit : Predicate<"!Subtarget.isFP64bit()">, AssemblerPredicate<"!FeatureFP64Bit">;
59def IsSingleFloat : Predicate<"Subtarget.isSingleFloat()">, AssemblerPredicate<"FeatureSingleFloat">;
60def IsNotSingleFloat : Predicate<"!Subtarget.isSingleFloat()">, AssemblerPredicate<"!FeatureSingleFloat">;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000061
Akira Hatanakae4ea2412012-02-25 00:21:52 +000062// FP immediate patterns.
63def fpimm0 : PatLeaf<(fpimm), [{
64 return N->isExactlyValue(+0.0);
65}]>;
66
67def fpimm0neg : PatLeaf<(fpimm), [{
68 return N->isExactlyValue(-0.0);
69}]>;
70
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000071//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000072// Instruction Class Templates
73//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000074// A set of multiclasses is used to address the register usage.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000075//
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +000076// S32 - single precision in 16 32bit even fp registers
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000077// single precision in 32 32bit fp registers in SingleOnly mode
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +000078// S64 - single precision in 32 64bit fp registers (In64BitMode)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000079// D32 - double precision in 16 32bit even fp registers
80// D64 - double precision in 32 64bit fp registers (In64BitMode)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000081//
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +000082// Only S32 and D32 are supported right now.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000083//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000084
Akira Hatanaka1acb7df2011-10-11 01:12:52 +000085// FP load.
Akira Hatanakaecdc9d52012-04-17 18:03:21 +000086let DecoderMethod = "DecodeFMem" in {
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +000087class FPLoad<bits<6> op, string opstr, RegisterClass RC, Operand MemOpnd>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +000088 FMem<op, (outs RC:$ft), (ins MemOpnd:$addr),
Akira Hatanakadfa27ae2012-03-01 22:12:30 +000089 !strconcat(opstr, "\t$ft, $addr"), [(set RC:$ft, (load_a addr:$addr))],
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +000090 IILoad>;
Akira Hatanaka1acb7df2011-10-11 01:12:52 +000091
92// FP store.
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +000093class FPStore<bits<6> op, string opstr, RegisterClass RC, Operand MemOpnd>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +000094 FMem<op, (outs), (ins RC:$ft, MemOpnd:$addr),
Akira Hatanakadfa27ae2012-03-01 22:12:30 +000095 !strconcat(opstr, "\t$ft, $addr"), [(store_a RC:$ft, addr:$addr)],
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +000096 IIStore>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +000097}
Akira Hatanaka44b6c712012-02-28 02:55:02 +000098// FP indexed load.
99class FPIdxLoad<bits<6> funct, string opstr, RegisterClass DRC,
100 RegisterClass PRC, PatFrag FOp>:
101 FFMemIdx<funct, (outs DRC:$fd), (ins PRC:$base, PRC:$index),
102 !strconcat(opstr, "\t$fd, $index($base)"),
103 [(set DRC:$fd, (FOp (add PRC:$base, PRC:$index)))]> {
104 let fs = 0;
105}
106
107// FP indexed store.
108class FPIdxStore<bits<6> funct, string opstr, RegisterClass DRC,
109 RegisterClass PRC, PatFrag FOp>:
110 FFMemIdx<funct, (outs), (ins DRC:$fs, PRC:$base, PRC:$index),
111 !strconcat(opstr, "\t$fs, $index($base)"),
112 [(FOp DRC:$fs, (add PRC:$base, PRC:$index))]> {
113 let fd = 0;
114}
115
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000116// Instructions that convert an FP value to 32-bit fixed point.
117multiclass FFR1_W_M<bits<6> funct, string opstr> {
118 def _S : FFR1<funct, 16, opstr, "w.s", FGR32, FGR32>;
119 def _D32 : FFR1<funct, 17, opstr, "w.d", FGR32, AFGR64>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000120 Requires<[NotFP64bit, HasStandardEncoding]>;
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000121 def _D64 : FFR1<funct, 17, opstr, "w.d", FGR32, FGR64>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000122 Requires<[IsFP64bit, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000123 let DecoderNamespace = "Mips64";
124 }
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000125}
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +0000126
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000127// Instructions that convert an FP value to 64-bit fixed point.
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000128let Predicates = [IsFP64bit, HasStandardEncoding], DecoderNamespace = "Mips64" in
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000129multiclass FFR1_L_M<bits<6> funct, string opstr> {
130 def _S : FFR1<funct, 16, opstr, "l.s", FGR64, FGR32>;
131 def _D64 : FFR1<funct, 17, opstr, "l.d", FGR64, FGR64>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000132}
133
Akira Hatanakabfca0792011-10-08 03:29:22 +0000134// FP-to-FP conversion instructions.
135multiclass FFR1P_M<bits<6> funct, string opstr, SDNode OpNode> {
136 def _S : FFR1P<funct, 16, opstr, "s", FGR32, FGR32, OpNode>;
137 def _D32 : FFR1P<funct, 17, opstr, "d", AFGR64, AFGR64, OpNode>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000138 Requires<[NotFP64bit, HasStandardEncoding]>;
Akira Hatanakabfca0792011-10-08 03:29:22 +0000139 def _D64 : FFR1P<funct, 17, opstr, "d", FGR64, FGR64, OpNode>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000140 Requires<[IsFP64bit, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000141 let DecoderNamespace = "Mips64";
142 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000143}
144
Akira Hatanakac9289f62011-10-08 03:38:41 +0000145multiclass FFR2P_M<bits<6> funct, string opstr, SDNode OpNode, bit isComm = 0> {
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +0000146 let isCommutable = isComm in {
Akira Hatanakac9289f62011-10-08 03:38:41 +0000147 def _S : FFR2P<funct, 16, opstr, "s", FGR32, OpNode>;
148 def _D32 : FFR2P<funct, 17, opstr, "d", AFGR64, OpNode>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000149 Requires<[NotFP64bit, HasStandardEncoding]>;
Akira Hatanakac9289f62011-10-08 03:38:41 +0000150 def _D64 : FFR2P<funct, 17, opstr, "d", FGR64, OpNode>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000151 Requires<[IsFP64bit, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000152 let DecoderNamespace = "Mips64";
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +0000153 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000154}
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000155}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000156
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000157// FP madd/msub/nmadd/nmsub instruction classes.
158class FMADDSUB<bits<3> funct, bits<3> fmt, string opstr, string fmtstr,
159 SDNode OpNode, RegisterClass RC> :
160 FFMADDSUB<funct, fmt, (outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft),
161 !strconcat(opstr, ".", fmtstr, "\t$fd, $fr, $fs, $ft"),
162 [(set RC:$fd, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr))]>;
163
164class FNMADDSUB<bits<3> funct, bits<3> fmt, string opstr, string fmtstr,
165 SDNode OpNode, RegisterClass RC> :
166 FFMADDSUB<funct, fmt, (outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft),
167 !strconcat(opstr, ".", fmtstr, "\t$fd, $fr, $fs, $ft"),
168 [(set RC:$fd, (fsub fpimm0, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr)))]>;
169
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000170//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000171// Floating Point Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000172//===----------------------------------------------------------------------===//
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000173defm ROUND_W : FFR1_W_M<0xc, "round">;
174defm ROUND_L : FFR1_L_M<0x8, "round">;
175defm TRUNC_W : FFR1_W_M<0xd, "trunc">;
176defm TRUNC_L : FFR1_L_M<0x9, "trunc">;
177defm CEIL_W : FFR1_W_M<0xe, "ceil">;
178defm CEIL_L : FFR1_L_M<0xa, "ceil">;
179defm FLOOR_W : FFR1_W_M<0xf, "floor">;
180defm FLOOR_L : FFR1_L_M<0xb, "floor">;
181defm CVT_W : FFR1_W_M<0x24, "cvt">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000182//defm CVT_L : FFR1_L_M<0x25, "cvt">;
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000183
184def CVT_S_W : FFR1<0x20, 20, "cvt", "s.w", FGR32, FGR32>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000185def CVT_L_S : FFR1<0x25, 16, "cvt", "l.s", FGR64, FGR32>;
186def CVT_L_D64: FFR1<0x25, 17, "cvt", "l.d", FGR64, FGR64>;
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000187
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000188let Predicates = [NotFP64bit, HasStandardEncoding] in {
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000189 def CVT_S_D32 : FFR1<0x20, 17, "cvt", "s.d", FGR32, AFGR64>;
190 def CVT_D32_W : FFR1<0x21, 20, "cvt", "d.w", AFGR64, FGR32>;
191 def CVT_D32_S : FFR1<0x21, 16, "cvt", "d.s", AFGR64, FGR32>;
192}
193
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000194let Predicates = [IsFP64bit, HasStandardEncoding], DecoderNamespace = "Mips64" in {
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000195 def CVT_S_D64 : FFR1<0x20, 17, "cvt", "s.d", FGR32, FGR64>;
196 def CVT_S_L : FFR1<0x20, 21, "cvt", "s.l", FGR32, FGR64>;
197 def CVT_D64_W : FFR1<0x21, 20, "cvt", "d.w", FGR64, FGR32>;
198 def CVT_D64_S : FFR1<0x21, 16, "cvt", "d.s", FGR64, FGR32>;
199 def CVT_D64_L : FFR1<0x21, 21, "cvt", "d.l", FGR64, FGR64>;
200}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000201
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000202let Predicates = [NoNaNsFPMath, HasStandardEncoding] in {
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000203 defm FABS : FFR1P_M<0x5, "abs", fabs>;
204 defm FNEG : FFR1P_M<0x7, "neg", fneg>;
205}
Akira Hatanakabfca0792011-10-08 03:29:22 +0000206defm FSQRT : FFR1P_M<0x4, "sqrt", fsqrt>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000207
208// The odd-numbered registers are only referenced when doing loads,
209// stores, and moves between floating-point and integer registers.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000210// When defining instructions, we reference all 32-bit registers,
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000211// regardless of register aliasing.
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000212
213class FFRGPR<bits<5> _fmt, dag outs, dag ins, string asmstr, list<dag> pattern>:
214 FFR<0x11, 0x0, _fmt, outs, ins, asmstr, pattern> {
215 bits<5> rt;
216 let ft = rt;
217 let fd = 0;
218}
219
220/// Move Control Registers From/To CPU Registers
221def CFC1 : FFRGPR<0x2, (outs CPURegs:$rt), (ins CCR:$fs),
Akira Hatanakaffe9a712011-06-07 18:16:51 +0000222 "cfc1\t$rt, $fs", []>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000223
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000224def CTC1 : FFRGPR<0x6, (outs CCR:$fs), (ins CPURegs:$rt),
225 "ctc1\t$rt, $fs", []>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000226
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000227def MFC1 : FFRGPR<0x00, (outs CPURegs:$rt), (ins FGR32:$fs),
Akira Hatanaka8eea4612011-09-27 22:01:01 +0000228 "mfc1\t$rt, $fs",
229 [(set CPURegs:$rt, (bitconvert FGR32:$fs))]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000230
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000231def MTC1 : FFRGPR<0x04, (outs FGR32:$fs), (ins CPURegs:$rt),
Akira Hatanaka8eea4612011-09-27 22:01:01 +0000232 "mtc1\t$rt, $fs",
233 [(set FGR32:$fs, (bitconvert CPURegs:$rt))]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000234
Akira Hatanakae7126eb2011-11-07 21:32:58 +0000235def DMFC1 : FFRGPR<0x01, (outs CPU64Regs:$rt), (ins FGR64:$fs),
236 "dmfc1\t$rt, $fs",
237 [(set CPU64Regs:$rt, (bitconvert FGR64:$fs))]>;
238
239def DMTC1 : FFRGPR<0x05, (outs FGR64:$fs), (ins CPU64Regs:$rt),
240 "dmtc1\t$rt, $fs",
241 [(set FGR64:$fs, (bitconvert CPU64Regs:$rt))]>;
242
Akira Hatanaka4391bb72011-10-08 03:50:18 +0000243def FMOV_S : FFR1<0x6, 16, "mov", "s", FGR32, FGR32>;
244def FMOV_D32 : FFR1<0x6, 17, "mov", "d", AFGR64, AFGR64>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000245 Requires<[NotFP64bit, HasStandardEncoding]>;
Akira Hatanaka4391bb72011-10-08 03:50:18 +0000246def FMOV_D64 : FFR1<0x6, 17, "mov", "d", FGR64, FGR64>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000247 Requires<[IsFP64bit, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000248 let DecoderNamespace = "Mips64";
249}
Bruno Cardoso Lopes5e194602010-01-30 18:29:19 +0000250
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000251/// Floating Point Memory Instructions
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000252let Predicates = [IsN64, HasStandardEncoding], DecoderNamespace = "Mips64" in {
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +0000253 def LWC1_P8 : FPLoad<0x31, "lwc1", FGR32, mem64>;
254 def SWC1_P8 : FPStore<0x39, "swc1", FGR32, mem64>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000255 def LDC164_P8 : FPLoad<0x35, "ldc1", FGR64, mem64> {
256 let isCodeGenOnly =1;
257 }
258 def SDC164_P8 : FPStore<0x3d, "sdc1", FGR64, mem64> {
259 let isCodeGenOnly =1;
260 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000261}
262
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000263let Predicates = [NotN64, HasStandardEncoding] in {
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +0000264 def LWC1 : FPLoad<0x31, "lwc1", FGR32, mem>;
265 def SWC1 : FPStore<0x39, "swc1", FGR32, mem>;
Akira Hatanakab90113a2012-02-27 19:09:08 +0000266}
267
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000268let Predicates = [NotN64, HasMips64, HasStandardEncoding],
269 DecoderNamespace = "Mips64" in {
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +0000270 def LDC164 : FPLoad<0x35, "ldc1", FGR64, mem>;
271 def SDC164 : FPStore<0x3d, "sdc1", FGR64, mem>;
Akira Hatanakab90113a2012-02-27 19:09:08 +0000272}
273
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000274let Predicates = [NotN64, NotMips64, HasStandardEncoding] in {
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +0000275 def LDC1 : FPLoad<0x35, "ldc1", AFGR64, mem>;
276 def SDC1 : FPStore<0x3d, "sdc1", AFGR64, mem>;
Akira Hatanaka1acb7df2011-10-11 01:12:52 +0000277}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000278
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000279// Indexed loads and stores.
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000280let Predicates = [HasMips32r2Or64, HasStandardEncoding] in {
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000281 def LWXC1 : FPIdxLoad<0x0, "lwxc1", FGR32, CPURegs, load_a>;
282 def LUXC1 : FPIdxLoad<0x5, "luxc1", FGR32, CPURegs, load_u>;
283 def SWXC1 : FPIdxStore<0x8, "swxc1", FGR32, CPURegs, store_a>;
284 def SUXC1 : FPIdxStore<0xd, "suxc1", FGR32, CPURegs, store_u>;
285}
286
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000287let Predicates = [HasMips32r2, NotMips64, HasStandardEncoding] in {
Jia Liubb481f82012-02-28 07:46:26 +0000288 def LDXC1 : FPIdxLoad<0x1, "ldxc1", AFGR64, CPURegs, load_a>;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000289 def SDXC1 : FPIdxStore<0x9, "sdxc1", AFGR64, CPURegs, store_a>;
290}
291
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000292let Predicates = [HasMips64, NotN64, HasStandardEncoding], DecoderNamespace="Mips64" in {
Jia Liubb481f82012-02-28 07:46:26 +0000293 def LDXC164 : FPIdxLoad<0x1, "ldxc1", FGR64, CPURegs, load_a>;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000294 def SDXC164 : FPIdxStore<0x9, "sdxc1", FGR64, CPURegs, store_a>;
295}
296
297// n64
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000298let Predicates = [IsN64, HasStandardEncoding], isCodeGenOnly=1 in {
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000299 def LWXC1_P8 : FPIdxLoad<0x0, "lwxc1", FGR32, CPU64Regs, load_a>;
300 def LUXC1_P8 : FPIdxLoad<0x5, "luxc1", FGR32, CPU64Regs, load_u>;
Jia Liubb481f82012-02-28 07:46:26 +0000301 def LDXC164_P8 : FPIdxLoad<0x1, "ldxc1", FGR64, CPU64Regs, load_a>;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000302 def SWXC1_P8 : FPIdxStore<0x8, "swxc1", FGR32, CPU64Regs, store_a>;
303 def SUXC1_P8 : FPIdxStore<0xd, "suxc1", FGR32, CPU64Regs, store_u>;
304 def SDXC164_P8 : FPIdxStore<0x9, "sdxc1", FGR64, CPU64Regs, store_a>;
305}
306
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000307/// Floating-point Aritmetic
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000308defm FADD : FFR2P_M<0x00, "add", fadd, 1>;
Akira Hatanakac9289f62011-10-08 03:38:41 +0000309defm FDIV : FFR2P_M<0x03, "div", fdiv>;
310defm FMUL : FFR2P_M<0x02, "mul", fmul, 1>;
311defm FSUB : FFR2P_M<0x01, "sub", fsub>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000312
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000313let Predicates = [HasMips32r2, HasStandardEncoding] in {
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000314 def MADD_S : FMADDSUB<0x4, 0, "madd", "s", fadd, FGR32>;
315 def MSUB_S : FMADDSUB<0x5, 0, "msub", "s", fsub, FGR32>;
316}
317
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000318let Predicates = [HasMips32r2, NoNaNsFPMath, HasStandardEncoding] in {
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000319 def NMADD_S : FNMADDSUB<0x6, 0, "nmadd", "s", fadd, FGR32>;
320 def NMSUB_S : FNMADDSUB<0x7, 0, "nmsub", "s", fsub, FGR32>;
321}
322
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000323let Predicates = [HasMips32r2, NotFP64bit, HasStandardEncoding] in {
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000324 def MADD_D32 : FMADDSUB<0x4, 1, "madd", "d", fadd, AFGR64>;
325 def MSUB_D32 : FMADDSUB<0x5, 1, "msub", "d", fsub, AFGR64>;
326}
327
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000328let Predicates = [HasMips32r2, NotFP64bit, NoNaNsFPMath, HasStandardEncoding] in {
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000329 def NMADD_D32 : FNMADDSUB<0x6, 1, "nmadd", "d", fadd, AFGR64>;
330 def NMSUB_D32 : FNMADDSUB<0x7, 1, "nmsub", "d", fsub, AFGR64>;
331}
332
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000333let Predicates = [HasMips32r2, IsFP64bit, HasStandardEncoding], isCodeGenOnly=1 in {
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000334 def MADD_D64 : FMADDSUB<0x4, 1, "madd", "d", fadd, FGR64>;
335 def MSUB_D64 : FMADDSUB<0x5, 1, "msub", "d", fsub, FGR64>;
336}
337
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000338let Predicates = [HasMips32r2, IsFP64bit, NoNaNsFPMath, HasStandardEncoding],
339 isCodeGenOnly=1 in {
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000340 def NMADD_D64 : FNMADDSUB<0x6, 1, "nmadd", "d", fadd, FGR64>;
341 def NMSUB_D64 : FNMADDSUB<0x7, 1, "nmsub", "d", fsub, FGR64>;
342}
343
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000344//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000345// Floating Point Branch Codes
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000346//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000347// Mips branch codes. These correspond to condcode in MipsInstrInfo.h.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000348// They must be kept in synch.
349def MIPS_BRANCH_F : PatLeaf<(i32 0)>;
350def MIPS_BRANCH_T : PatLeaf<(i32 1)>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000351
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000352/// Floating Point Branch of False/True (Likely)
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000353let isBranch=1, isTerminator=1, hasDelaySlot=1, base=0x8, Uses=[FCR31] in
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000354 class FBRANCH<bits<1> nd, bits<1> tf, PatLeaf op, string asmstr> :
355 FFI<0x11, (outs), (ins brtarget:$dst), !strconcat(asmstr, "\t$dst"),
356 [(MipsFPBrcond op, bb:$dst)]> {
357 let Inst{20-18} = 0;
358 let Inst{17} = nd;
359 let Inst{16} = tf;
360}
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000361
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000362let DecoderMethod = "DecodeBC1" in {
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000363def BC1F : FBRANCH<0, 0, MIPS_BRANCH_F, "bc1f">;
364def BC1T : FBRANCH<0, 1, MIPS_BRANCH_T, "bc1t">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000365}
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000366//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000367// Floating Point Flag Conditions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000368//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000369// Mips condition codes. They must correspond to condcode in MipsInstrInfo.h.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000370// They must be kept in synch.
371def MIPS_FCOND_F : PatLeaf<(i32 0)>;
372def MIPS_FCOND_UN : PatLeaf<(i32 1)>;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000373def MIPS_FCOND_OEQ : PatLeaf<(i32 2)>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000374def MIPS_FCOND_UEQ : PatLeaf<(i32 3)>;
375def MIPS_FCOND_OLT : PatLeaf<(i32 4)>;
376def MIPS_FCOND_ULT : PatLeaf<(i32 5)>;
377def MIPS_FCOND_OLE : PatLeaf<(i32 6)>;
378def MIPS_FCOND_ULE : PatLeaf<(i32 7)>;
379def MIPS_FCOND_SF : PatLeaf<(i32 8)>;
380def MIPS_FCOND_NGLE : PatLeaf<(i32 9)>;
381def MIPS_FCOND_SEQ : PatLeaf<(i32 10)>;
382def MIPS_FCOND_NGL : PatLeaf<(i32 11)>;
383def MIPS_FCOND_LT : PatLeaf<(i32 12)>;
384def MIPS_FCOND_NGE : PatLeaf<(i32 13)>;
385def MIPS_FCOND_LE : PatLeaf<(i32 14)>;
386def MIPS_FCOND_NGT : PatLeaf<(i32 15)>;
387
Akira Hatanakac3706192011-11-07 21:37:33 +0000388class FCMP<bits<5> fmt, RegisterClass RC, string typestr> :
389 FCC<fmt, (outs), (ins RC:$fs, RC:$ft, condcode:$cc),
390 !strconcat("c.$cc.", typestr, "\t$fs, $ft"),
391 [(MipsFPCmp RC:$fs, RC:$ft, imm:$cc)]>;
392
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000393/// Floating Point Compare
Akira Hatanaka8ddf6532011-09-09 20:45:50 +0000394let Defs=[FCR31] in {
Akira Hatanakac3706192011-11-07 21:37:33 +0000395 def FCMP_S32 : FCMP<0x10, FGR32, "s">;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000396 def FCMP_D32 : FCMP<0x11, AFGR64, "d">,
397 Requires<[NotFP64bit, HasStandardEncoding]>;
398 def FCMP_D64 : FCMP<0x11, FGR64, "d">,
399 Requires<[IsFP64bit, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000400 let DecoderNamespace = "Mips64";
401 }
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000402}
403
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000404//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000405// Floating Point Pseudo-Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000406//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000407def MOVCCRToCCR : MipsPseudo<(outs CCR:$dst), (ins CCR:$src),
408 "# MOVCCRToCCR", []>;
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000409
Akira Hatanaka99a2e982011-04-15 19:52:08 +0000410// This pseudo instr gets expanded into 2 mtc1 instrs after register
411// allocation.
412def BuildPairF64 :
413 MipsPseudo<(outs AFGR64:$dst),
414 (ins CPURegs:$lo, CPURegs:$hi), "",
415 [(set AFGR64:$dst, (MipsBuildPairF64 CPURegs:$lo, CPURegs:$hi))]>;
416
417// This pseudo instr gets expanded into 2 mfc1 instrs after register
418// allocation.
419// if n is 0, lower part of src is extracted.
420// if n is 1, higher part of src is extracted.
421def ExtractElementF64 :
422 MipsPseudo<(outs CPURegs:$dst),
423 (ins AFGR64:$src, i32imm:$n), "",
424 [(set CPURegs:$dst,
425 (MipsExtractElementF64 AFGR64:$src, imm:$n))]>;
426
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000427//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000428// Floating Point Patterns
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000429//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000430def : Pat<(f32 fpimm0), (MTC1 ZERO)>;
Akira Hatanakabfca0792011-10-08 03:29:22 +0000431def : Pat<(f32 fpimm0neg), (FNEG_S (MTC1 ZERO))>;
Bruno Cardoso Lopes7030ae72008-07-30 19:00:31 +0000432
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000433def : Pat<(f32 (sint_to_fp CPURegs:$src)), (CVT_S_W (MTC1 CPURegs:$src))>;
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000434def : Pat<(i32 (fp_to_sint FGR32:$src)), (MFC1 (TRUNC_W_S FGR32:$src))>;
Bruno Cardoso Lopes7030ae72008-07-30 19:00:31 +0000435
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000436let Predicates = [NotFP64bit, HasStandardEncoding] in {
Akira Hatanaka4cae74b2011-11-07 21:38:58 +0000437 def : Pat<(f64 (sint_to_fp CPURegs:$src)), (CVT_D32_W (MTC1 CPURegs:$src))>;
438 def : Pat<(i32 (fp_to_sint AFGR64:$src)), (MFC1 (TRUNC_W_D32 AFGR64:$src))>;
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000439 def : Pat<(f32 (fround AFGR64:$src)), (CVT_S_D32 AFGR64:$src)>;
440 def : Pat<(f64 (fextend FGR32:$src)), (CVT_D32_S FGR32:$src)>;
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000441}
442
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000443let Predicates = [IsFP64bit, HasStandardEncoding] in {
Akira Hatanaka4cae74b2011-11-07 21:38:58 +0000444 def : Pat<(f64 fpimm0), (DMTC1 ZERO_64)>;
445 def : Pat<(f64 fpimm0neg), (FNEG_D64 (DMTC1 ZERO_64))>;
446
447 def : Pat<(f64 (sint_to_fp CPURegs:$src)), (CVT_D64_W (MTC1 CPURegs:$src))>;
448 def : Pat<(f32 (sint_to_fp CPU64Regs:$src)),
449 (CVT_S_L (DMTC1 CPU64Regs:$src))>;
450 def : Pat<(f64 (sint_to_fp CPU64Regs:$src)),
451 (CVT_D64_L (DMTC1 CPU64Regs:$src))>;
452
453 def : Pat<(i32 (fp_to_sint FGR64:$src)), (MFC1 (TRUNC_W_D64 FGR64:$src))>;
Akira Hatanakae3186772012-02-16 17:48:20 +0000454 def : Pat<(i64 (fp_to_sint FGR32:$src)), (DMFC1 (TRUNC_L_S FGR32:$src))>;
Akira Hatanaka4cae74b2011-11-07 21:38:58 +0000455 def : Pat<(i64 (fp_to_sint FGR64:$src)), (DMFC1 (TRUNC_L_D64 FGR64:$src))>;
456
457 def : Pat<(f32 (fround FGR64:$src)), (CVT_S_D64 FGR64:$src)>;
458 def : Pat<(f64 (fextend FGR32:$src)), (CVT_D64_S FGR32:$src)>;
Akira Hatanakae3186772012-02-16 17:48:20 +0000459}
Akira Hatanakadfa27ae2012-03-01 22:12:30 +0000460
461// Patterns for unaligned floating point loads and stores.
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000462let Predicates = [HasMips32r2Or64, NotN64, HasStandardEncoding] in {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000463 def : Pat<(f32 (load_u CPURegs:$addr)), (LUXC1 CPURegs:$addr, ZERO)>;
Akira Hatanakadfa27ae2012-03-01 22:12:30 +0000464 def : Pat<(store_u FGR32:$src, CPURegs:$addr),
465 (SUXC1 FGR32:$src, CPURegs:$addr, ZERO)>;
466}
467
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000468let Predicates = [IsN64, HasStandardEncoding] in {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000469 def : Pat<(f32 (load_u CPU64Regs:$addr)), (LUXC1_P8 CPU64Regs:$addr, ZERO_64)>;
Akira Hatanakadfa27ae2012-03-01 22:12:30 +0000470 def : Pat<(store_u FGR32:$src, CPU64Regs:$addr),
471 (SUXC1_P8 FGR32:$src, CPU64Regs:$addr, ZERO_64)>;
472}