blob: ed066724374b0cef9b8737ac88cbda115a68ba8c [file] [log] [blame]
Dan Gohmana629b482008-12-08 17:50:35 +00001//===---- ScheduleDAGInstrs.cpp - MachineInstr Rescheduling ---------------===//
Dan Gohman343f0c02008-11-19 23:18:57 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Dan Gohmana629b482008-12-08 17:50:35 +000010// This implements the ScheduleDAGInstrs class, which implements re-scheduling
11// of MachineInstrs.
Dan Gohman343f0c02008-11-19 23:18:57 +000012//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "sched-instrs"
Dan Gohman8906f952009-07-17 20:58:59 +000016#include "llvm/Operator.h"
Dan Gohman3311a1f2009-01-30 02:49:14 +000017#include "llvm/Analysis/AliasAnalysis.h"
Dan Gohman5034dd32010-12-15 20:02:24 +000018#include "llvm/Analysis/ValueTracking.h"
Andrew Trickb4566a92012-02-22 06:08:11 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Dan Gohman3f237442008-12-16 03:25:46 +000020#include "llvm/CodeGen/MachineFunctionPass.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000021#include "llvm/CodeGen/MachineMemOperand.h"
Dan Gohman3f237442008-12-16 03:25:46 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman6a9041e2008-12-04 01:35:46 +000023#include "llvm/CodeGen/PseudoSourceValue.h"
Andrew Tricked395c82012-03-07 23:01:06 +000024#include "llvm/CodeGen/ScheduleDAGInstrs.h"
Evan Chengab8be962011-06-29 01:14:12 +000025#include "llvm/MC/MCInstrItineraries.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000026#include "llvm/Target/TargetMachine.h"
27#include "llvm/Target/TargetInstrInfo.h"
28#include "llvm/Target/TargetRegisterInfo.h"
Evan Cheng5b1b44892011-07-01 21:01:15 +000029#include "llvm/Target/TargetSubtargetInfo.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000030#include "llvm/Support/Debug.h"
31#include "llvm/Support/raw_ostream.h"
Dan Gohman3f237442008-12-16 03:25:46 +000032#include "llvm/ADT/SmallSet.h"
Dan Gohman343f0c02008-11-19 23:18:57 +000033using namespace llvm;
34
Dan Gohman79ce2762009-01-15 19:20:50 +000035ScheduleDAGInstrs::ScheduleDAGInstrs(MachineFunction &mf,
Dan Gohman3f237442008-12-16 03:25:46 +000036 const MachineLoopInfo &mli,
Andrew Trick5e920d72012-01-14 02:17:12 +000037 const MachineDominatorTree &mdt,
Andrew Trickb4566a92012-02-22 06:08:11 +000038 bool IsPostRAFlag,
39 LiveIntervals *lis)
Evan Cheng3ef1c872010-09-10 01:29:16 +000040 : ScheduleDAG(mf), MLI(mli), MDT(mdt), MFI(mf.getFrameInfo()),
Andrew Trickd790cad2012-03-07 23:00:59 +000041 InstrItins(mf.getTarget().getInstrItineraryData()), LIS(lis),
42 IsPostRA(IsPostRAFlag), UnitLatencies(false), LoopRegs(MLI, MDT),
43 FirstDbgValue(0) {
Andrew Trickb4566a92012-02-22 06:08:11 +000044 assert((IsPostRA || LIS) && "PreRA scheduling requires LiveIntervals");
Devang Patelcf4cc842011-06-02 20:07:12 +000045 DbgValues.clear();
Andrew Trickcc77b542012-02-22 06:08:13 +000046 assert(!(IsPostRA && MRI.getNumVirtRegs()) &&
Andrew Trick19273ae2012-02-21 04:51:23 +000047 "Virtual registers must be removed prior to PostRA scheduling");
Evan Cheng38bdfc62009-10-18 19:58:47 +000048}
Dan Gohman343f0c02008-11-19 23:18:57 +000049
Dan Gohman3311a1f2009-01-30 02:49:14 +000050/// getUnderlyingObjectFromInt - This is the function that does the work of
51/// looking through basic ptrtoint+arithmetic+inttoptr sequences.
52static const Value *getUnderlyingObjectFromInt(const Value *V) {
53 do {
Dan Gohman8906f952009-07-17 20:58:59 +000054 if (const Operator *U = dyn_cast<Operator>(V)) {
Dan Gohman3311a1f2009-01-30 02:49:14 +000055 // If we find a ptrtoint, we can transfer control back to the
56 // regular getUnderlyingObjectFromInt.
Dan Gohman8906f952009-07-17 20:58:59 +000057 if (U->getOpcode() == Instruction::PtrToInt)
Dan Gohman3311a1f2009-01-30 02:49:14 +000058 return U->getOperand(0);
59 // If we find an add of a constant or a multiplied value, it's
60 // likely that the other operand will lead us to the base
61 // object. We don't have to worry about the case where the
Dan Gohman748f98f2009-08-07 01:26:06 +000062 // object address is somehow being computed by the multiply,
Dan Gohman3311a1f2009-01-30 02:49:14 +000063 // because our callers only care when the result is an
64 // identifibale object.
Dan Gohman8906f952009-07-17 20:58:59 +000065 if (U->getOpcode() != Instruction::Add ||
Dan Gohman3311a1f2009-01-30 02:49:14 +000066 (!isa<ConstantInt>(U->getOperand(1)) &&
Dan Gohman8906f952009-07-17 20:58:59 +000067 Operator::getOpcode(U->getOperand(1)) != Instruction::Mul))
Dan Gohman3311a1f2009-01-30 02:49:14 +000068 return V;
69 V = U->getOperand(0);
70 } else {
71 return V;
72 }
Duncan Sands1df98592010-02-16 11:11:14 +000073 assert(V->getType()->isIntegerTy() && "Unexpected operand type!");
Dan Gohman3311a1f2009-01-30 02:49:14 +000074 } while (1);
75}
76
Dan Gohman5034dd32010-12-15 20:02:24 +000077/// getUnderlyingObject - This is a wrapper around GetUnderlyingObject
Dan Gohman3311a1f2009-01-30 02:49:14 +000078/// and adds support for basic ptrtoint+arithmetic+inttoptr sequences.
79static const Value *getUnderlyingObject(const Value *V) {
80 // First just call Value::getUnderlyingObject to let it do what it does.
81 do {
Dan Gohman5034dd32010-12-15 20:02:24 +000082 V = GetUnderlyingObject(V);
Dan Gohman3311a1f2009-01-30 02:49:14 +000083 // If it found an inttoptr, use special code to continue climing.
Dan Gohman8906f952009-07-17 20:58:59 +000084 if (Operator::getOpcode(V) != Instruction::IntToPtr)
Dan Gohman3311a1f2009-01-30 02:49:14 +000085 break;
86 const Value *O = getUnderlyingObjectFromInt(cast<User>(V)->getOperand(0));
87 // If that succeeded in finding a pointer, continue the search.
Duncan Sands1df98592010-02-16 11:11:14 +000088 if (!O->getType()->isPointerTy())
Dan Gohman3311a1f2009-01-30 02:49:14 +000089 break;
90 V = O;
91 } while (1);
92 return V;
93}
94
95/// getUnderlyingObjectForInstr - If this machine instr has memory reference
96/// information and it can be tracked to a normal reference to a known
97/// object, return the Value for that object. Otherwise return null.
Evan Cheng38bdfc62009-10-18 19:58:47 +000098static const Value *getUnderlyingObjectForInstr(const MachineInstr *MI,
David Goodwina9e61072009-11-03 20:15:00 +000099 const MachineFrameInfo *MFI,
100 bool &MayAlias) {
101 MayAlias = true;
Dan Gohman3311a1f2009-01-30 02:49:14 +0000102 if (!MI->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +0000103 !(*MI->memoperands_begin())->getValue() ||
104 (*MI->memoperands_begin())->isVolatile())
Dan Gohman3311a1f2009-01-30 02:49:14 +0000105 return 0;
106
Dan Gohmanc76909a2009-09-25 20:36:54 +0000107 const Value *V = (*MI->memoperands_begin())->getValue();
Dan Gohman3311a1f2009-01-30 02:49:14 +0000108 if (!V)
109 return 0;
110
111 V = getUnderlyingObject(V);
Evan Chengff89dcb2009-10-18 18:16:27 +0000112 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) {
113 // For now, ignore PseudoSourceValues which may alias LLVM IR values
114 // because the code that uses this function has no way to cope with
115 // such aliases.
Evan Cheng38bdfc62009-10-18 19:58:47 +0000116 if (PSV->isAliased(MFI))
Evan Chengff89dcb2009-10-18 18:16:27 +0000117 return 0;
Andrew Trickf405b1a2011-05-05 19:24:06 +0000118
David Goodwin980d4942009-11-09 19:22:17 +0000119 MayAlias = PSV->mayAlias(MFI);
Evan Chengff89dcb2009-10-18 18:16:27 +0000120 return V;
121 }
Dan Gohman3311a1f2009-01-30 02:49:14 +0000122
Evan Chengff89dcb2009-10-18 18:16:27 +0000123 if (isIdentifiedObject(V))
124 return V;
125
126 return 0;
Dan Gohman3311a1f2009-01-30 02:49:14 +0000127}
128
Andrew Trick953be892012-03-07 23:00:49 +0000129void ScheduleDAGInstrs::startBlock(MachineBasicBlock *BB) {
Andrew Tricke8deca82011-10-07 06:33:09 +0000130 LoopRegs.Deps.clear();
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000131 if (MachineLoop *ML = MLI.getLoopFor(BB))
Evan Cheng977679d2012-01-07 03:02:36 +0000132 if (BB == ML->getLoopLatch())
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000133 LoopRegs.VisitLoop(ML);
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000134}
135
Andrew Trick953be892012-03-07 23:00:49 +0000136void ScheduleDAGInstrs::finishBlock() {
Andrew Trick47c14452012-03-07 05:21:52 +0000137 // Nothing to do.
138}
139
Andrew Trick702d4892012-02-24 07:04:55 +0000140/// Initialize the map with the number of registers.
Andrew Trick035ec402012-03-07 23:00:57 +0000141void Reg2SUnitsMap::setRegLimit(unsigned Limit) {
Andrew Trick702d4892012-02-24 07:04:55 +0000142 PhysRegSet.setUniverse(Limit);
143 SUnits.resize(Limit);
144}
145
146/// Clear the map without deallocating storage.
Andrew Trick035ec402012-03-07 23:00:57 +0000147void Reg2SUnitsMap::clear() {
Andrew Trick702d4892012-02-24 07:04:55 +0000148 for (const_iterator I = reg_begin(), E = reg_end(); I != E; ++I) {
149 SUnits[*I].clear();
150 }
151 PhysRegSet.clear();
152}
153
Andrew Trick47c14452012-03-07 05:21:52 +0000154/// Initialize the DAG and common scheduler state for the current scheduling
155/// region. This does not actually create the DAG, only clears it. The
156/// scheduling driver may call BuildSchedGraph multiple times per scheduling
157/// region.
158void ScheduleDAGInstrs::enterRegion(MachineBasicBlock *bb,
159 MachineBasicBlock::iterator begin,
160 MachineBasicBlock::iterator end,
161 unsigned endcount) {
162 BB = bb;
Andrew Trick68675c62012-03-09 04:29:02 +0000163 RegionBegin = begin;
164 RegionEnd = end;
Andrew Trickcf46b5a2012-03-07 23:00:52 +0000165 EndIndex = endcount;
Andrew Trick47c14452012-03-07 05:21:52 +0000166
167 // Check to see if the scheduler cares about latencies.
Andrew Trick953be892012-03-07 23:00:49 +0000168 UnitLatencies = forceUnitLatencies();
Andrew Trick47c14452012-03-07 05:21:52 +0000169
170 ScheduleDAG::clearDAG();
171}
172
173/// Close the current scheduling region. Don't clear any state in case the
174/// driver wants to refer to the previous scheduling region.
175void ScheduleDAGInstrs::exitRegion() {
176 // Nothing to do.
177}
178
Andrew Trick953be892012-03-07 23:00:49 +0000179/// addSchedBarrierDeps - Add dependencies from instructions in the current
Evan Chengec6906b2010-10-23 02:10:46 +0000180/// list of instructions being scheduled to scheduling barrier by adding
181/// the exit SU to the register defs and use list. This is because we want to
182/// make sure instructions which define registers that are either used by
183/// the terminator or are live-out are properly scheduled. This is
184/// especially important when the definition latency of the return value(s)
185/// are too high to be hidden by the branch or when the liveout registers
186/// used by instructions in the fallthrough block.
Andrew Trick953be892012-03-07 23:00:49 +0000187void ScheduleDAGInstrs::addSchedBarrierDeps() {
Andrew Trick68675c62012-03-09 04:29:02 +0000188 MachineInstr *ExitMI = RegionEnd != BB->end() ? &*RegionEnd : 0;
Evan Chengec6906b2010-10-23 02:10:46 +0000189 ExitSU.setInstr(ExitMI);
190 bool AllDepKnown = ExitMI &&
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000191 (ExitMI->isCall() || ExitMI->isBarrier());
Evan Chengec6906b2010-10-23 02:10:46 +0000192 if (ExitMI && AllDepKnown) {
193 // If it's a call or a barrier, add dependencies on the defs and uses of
194 // instruction.
195 for (unsigned i = 0, e = ExitMI->getNumOperands(); i != e; ++i) {
196 const MachineOperand &MO = ExitMI->getOperand(i);
197 if (!MO.isReg() || MO.isDef()) continue;
198 unsigned Reg = MO.getReg();
199 if (Reg == 0) continue;
200
Andrew Trick3c58ba82012-01-14 02:17:18 +0000201 if (TRI->isPhysicalRegister(Reg))
Andrew Trick702d4892012-02-24 07:04:55 +0000202 Uses[Reg].push_back(&ExitSU);
Andrew Trick3c58ba82012-01-14 02:17:18 +0000203 else
204 assert(!IsPostRA && "Virtual register encountered after regalloc.");
Evan Chengec6906b2010-10-23 02:10:46 +0000205 }
206 } else {
207 // For others, e.g. fallthrough, conditional branch, assume the exit
Evan Chengde5fa932010-10-27 23:17:17 +0000208 // uses all the registers that are livein to the successor blocks.
209 SmallSet<unsigned, 8> Seen;
210 for (MachineBasicBlock::succ_iterator SI = BB->succ_begin(),
211 SE = BB->succ_end(); SI != SE; ++SI)
212 for (MachineBasicBlock::livein_iterator I = (*SI)->livein_begin(),
Andrew Trickf405b1a2011-05-05 19:24:06 +0000213 E = (*SI)->livein_end(); I != E; ++I) {
Evan Chengde5fa932010-10-27 23:17:17 +0000214 unsigned Reg = *I;
215 if (Seen.insert(Reg))
Andrew Trick702d4892012-02-24 07:04:55 +0000216 Uses[Reg].push_back(&ExitSU);
Evan Chengde5fa932010-10-27 23:17:17 +0000217 }
Evan Chengec6906b2010-10-23 02:10:46 +0000218 }
219}
220
Andrew Trick81a682a2012-02-23 01:52:38 +0000221/// MO is an operand of SU's instruction that defines a physical register. Add
222/// data dependencies from SU to any uses of the physical register.
223void ScheduleDAGInstrs::addPhysRegDataDeps(SUnit *SU,
224 const MachineOperand &MO) {
225 assert(MO.isDef() && "expect physreg def");
226
227 // Ask the target if address-backscheduling is desirable, and if so how much.
228 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>();
229 unsigned SpecialAddressLatency = ST.getSpecialAddressLatency();
230 unsigned DataLatency = SU->Latency;
231
Craig Toppere4fd9072012-03-04 10:43:23 +0000232 for (const uint16_t *Alias = TRI->getOverlaps(MO.getReg()); *Alias; ++Alias) {
Andrew Trick702d4892012-02-24 07:04:55 +0000233 if (!Uses.contains(*Alias))
Andrew Trick81a682a2012-02-23 01:52:38 +0000234 continue;
Andrew Trick702d4892012-02-24 07:04:55 +0000235 std::vector<SUnit*> &UseList = Uses[*Alias];
Andrew Trick81a682a2012-02-23 01:52:38 +0000236 for (unsigned i = 0, e = UseList.size(); i != e; ++i) {
237 SUnit *UseSU = UseList[i];
238 if (UseSU == SU)
239 continue;
240 unsigned LDataLatency = DataLatency;
241 // Optionally add in a special extra latency for nodes that
242 // feed addresses.
243 // TODO: Perhaps we should get rid of
244 // SpecialAddressLatency and just move this into
245 // adjustSchedDependency for the targets that care about it.
246 if (SpecialAddressLatency != 0 && !UnitLatencies &&
247 UseSU != &ExitSU) {
248 MachineInstr *UseMI = UseSU->getInstr();
249 const MCInstrDesc &UseMCID = UseMI->getDesc();
250 int RegUseIndex = UseMI->findRegisterUseOperandIdx(*Alias);
251 assert(RegUseIndex >= 0 && "UseMI doesn't use register!");
252 if (RegUseIndex >= 0 &&
253 (UseMI->mayLoad() || UseMI->mayStore()) &&
254 (unsigned)RegUseIndex < UseMCID.getNumOperands() &&
255 UseMCID.OpInfo[RegUseIndex].isLookupPtrRegClass())
256 LDataLatency += SpecialAddressLatency;
257 }
258 // Adjust the dependence latency using operand def/use
259 // information (if any), and then allow the target to
260 // perform its own adjustments.
261 const SDep& dep = SDep(SU, SDep::Data, LDataLatency, *Alias);
262 if (!UnitLatencies) {
Andrew Trick953be892012-03-07 23:00:49 +0000263 computeOperandLatency(SU, UseSU, const_cast<SDep &>(dep));
Andrew Trick81a682a2012-02-23 01:52:38 +0000264 ST.adjustSchedDependency(SU, UseSU, const_cast<SDep &>(dep));
265 }
266 UseSU->addPred(dep);
267 }
268 }
269}
270
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000271/// addPhysRegDeps - Add register dependencies (data, anti, and output) from
272/// this SUnit to following instructions in the same scheduling region that
273/// depend the physical register referenced at OperIdx.
274void ScheduleDAGInstrs::addPhysRegDeps(SUnit *SU, unsigned OperIdx) {
275 const MachineInstr *MI = SU->getInstr();
276 const MachineOperand &MO = MI->getOperand(OperIdx);
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000277
278 // Optionally add output and anti dependencies. For anti
279 // dependencies we use a latency of 0 because for a multi-issue
280 // target we want to allow the defining instruction to issue
281 // in the same cycle as the using instruction.
282 // TODO: Using a latency of 1 here for output dependencies assumes
283 // there's no cost for reusing registers.
284 SDep::Kind Kind = MO.isUse() ? SDep::Anti : SDep::Output;
Craig Toppere4fd9072012-03-04 10:43:23 +0000285 for (const uint16_t *Alias = TRI->getOverlaps(MO.getReg()); *Alias; ++Alias) {
Andrew Trick702d4892012-02-24 07:04:55 +0000286 if (!Defs.contains(*Alias))
Andrew Trick81a682a2012-02-23 01:52:38 +0000287 continue;
Andrew Trick702d4892012-02-24 07:04:55 +0000288 std::vector<SUnit *> &DefList = Defs[*Alias];
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000289 for (unsigned i = 0, e = DefList.size(); i != e; ++i) {
290 SUnit *DefSU = DefList[i];
291 if (DefSU == &ExitSU)
292 continue;
293 if (DefSU != SU &&
294 (Kind != SDep::Output || !MO.isDead() ||
295 !DefSU->getInstr()->registerDefIsDead(*Alias))) {
296 if (Kind == SDep::Anti)
297 DefSU->addPred(SDep(SU, Kind, 0, /*Reg=*/*Alias));
298 else {
299 unsigned AOLat = TII->getOutputLatency(InstrItins, MI, OperIdx,
300 DefSU->getInstr());
301 DefSU->addPred(SDep(SU, Kind, AOLat, /*Reg=*/*Alias));
302 }
303 }
304 }
305 }
306
Andrew Trick81a682a2012-02-23 01:52:38 +0000307 if (!MO.isDef()) {
308 // Either insert a new Reg2SUnits entry with an empty SUnits list, or
309 // retrieve the existing SUnits list for this register's uses.
310 // Push this SUnit on the use list.
Andrew Trick702d4892012-02-24 07:04:55 +0000311 Uses[MO.getReg()].push_back(SU);
Andrew Trick81a682a2012-02-23 01:52:38 +0000312 }
313 else {
314 addPhysRegDataDeps(SU, MO);
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000315
Andrew Trick81a682a2012-02-23 01:52:38 +0000316 // Either insert a new Reg2SUnits entry with an empty SUnits list, or
317 // retrieve the existing SUnits list for this register's defs.
Andrew Trick702d4892012-02-24 07:04:55 +0000318 std::vector<SUnit *> &DefList = Defs[MO.getReg()];
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000319
320 // If a def is going to wrap back around to the top of the loop,
321 // backschedule it.
322 if (!UnitLatencies && DefList.empty()) {
Andrew Trick81a682a2012-02-23 01:52:38 +0000323 LoopDependencies::LoopDeps::iterator I = LoopRegs.Deps.find(MO.getReg());
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000324 if (I != LoopRegs.Deps.end()) {
325 const MachineOperand *UseMO = I->second.first;
326 unsigned Count = I->second.second;
327 const MachineInstr *UseMI = UseMO->getParent();
328 unsigned UseMOIdx = UseMO - &UseMI->getOperand(0);
329 const MCInstrDesc &UseMCID = UseMI->getDesc();
Andrew Trick81a682a2012-02-23 01:52:38 +0000330 const TargetSubtargetInfo &ST =
331 TM.getSubtarget<TargetSubtargetInfo>();
332 unsigned SpecialAddressLatency = ST.getSpecialAddressLatency();
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000333 // TODO: If we knew the total depth of the region here, we could
334 // handle the case where the whole loop is inside the region but
335 // is large enough that the isScheduleHigh trick isn't needed.
336 if (UseMOIdx < UseMCID.getNumOperands()) {
337 // Currently, we only support scheduling regions consisting of
338 // single basic blocks. Check to see if the instruction is in
339 // the same region by checking to see if it has the same parent.
340 if (UseMI->getParent() != MI->getParent()) {
341 unsigned Latency = SU->Latency;
342 if (UseMCID.OpInfo[UseMOIdx].isLookupPtrRegClass())
343 Latency += SpecialAddressLatency;
344 // This is a wild guess as to the portion of the latency which
345 // will be overlapped by work done outside the current
346 // scheduling region.
347 Latency -= std::min(Latency, Count);
348 // Add the artificial edge.
349 ExitSU.addPred(SDep(SU, SDep::Order, Latency,
350 /*Reg=*/0, /*isNormalMemory=*/false,
351 /*isMustAlias=*/false,
352 /*isArtificial=*/true));
353 } else if (SpecialAddressLatency > 0 &&
354 UseMCID.OpInfo[UseMOIdx].isLookupPtrRegClass()) {
355 // The entire loop body is within the current scheduling region
356 // and the latency of this operation is assumed to be greater
357 // than the latency of the loop.
358 // TODO: Recursively mark data-edge predecessors as
359 // isScheduleHigh too.
360 SU->isScheduleHigh = true;
361 }
362 }
363 LoopRegs.Deps.erase(I);
364 }
365 }
366
Andrew Trick81a682a2012-02-23 01:52:38 +0000367 // clear this register's use list
Andrew Trick702d4892012-02-24 07:04:55 +0000368 if (Uses.contains(MO.getReg()))
369 Uses[MO.getReg()].clear();
Andrew Trick81a682a2012-02-23 01:52:38 +0000370
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000371 if (!MO.isDead())
372 DefList.clear();
373
374 // Calls will not be reordered because of chain dependencies (see
375 // below). Since call operands are dead, calls may continue to be added
376 // to the DefList making dependence checking quadratic in the size of
377 // the block. Instead, we leave only one call at the back of the
378 // DefList.
379 if (SU->isCall) {
380 while (!DefList.empty() && DefList.back()->isCall)
381 DefList.pop_back();
382 }
Andrew Trick81a682a2012-02-23 01:52:38 +0000383 // Defs are pushed in the order they are visited and never reordered.
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000384 DefList.push_back(SU);
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000385 }
386}
387
Andrew Trick3c58ba82012-01-14 02:17:18 +0000388/// addVRegDefDeps - Add register output and data dependencies from this SUnit
389/// to instructions that occur later in the same scheduling region if they read
390/// from or write to the virtual register defined at OperIdx.
391///
392/// TODO: Hoist loop induction variable increments. This has to be
393/// reevaluated. Generally, IV scheduling should be done before coalescing.
394void ScheduleDAGInstrs::addVRegDefDeps(SUnit *SU, unsigned OperIdx) {
395 const MachineInstr *MI = SU->getInstr();
396 unsigned Reg = MI->getOperand(OperIdx).getReg();
397
Andrew Trickcc77b542012-02-22 06:08:13 +0000398 // SSA defs do not have output/anti dependencies.
Andrew Trick2fc09772012-02-22 18:34:49 +0000399 // The current operand is a def, so we have at least one.
Andrew Trickcc77b542012-02-22 06:08:13 +0000400 if (llvm::next(MRI.def_begin(Reg)) == MRI.def_end())
401 return;
402
Andrew Trick3c58ba82012-01-14 02:17:18 +0000403 // Add output dependence to the next nearest def of this vreg.
404 //
405 // Unless this definition is dead, the output dependence should be
406 // transitively redundant with antidependencies from this definition's
407 // uses. We're conservative for now until we have a way to guarantee the uses
408 // are not eliminated sometime during scheduling. The output dependence edge
409 // is also useful if output latency exceeds def-use latency.
Andrew Trick8ae3ac72012-02-22 21:59:00 +0000410 VReg2SUnitMap::iterator DefI = findVRegDef(Reg);
411 if (DefI == VRegDefs.end())
412 VRegDefs.insert(VReg2SUnit(Reg, SU));
413 else {
414 SUnit *DefSU = DefI->SU;
415 if (DefSU != SU && DefSU != &ExitSU) {
416 unsigned OutLatency = TII->getOutputLatency(InstrItins, MI, OperIdx,
417 DefSU->getInstr());
418 DefSU->addPred(SDep(SU, SDep::Output, OutLatency, Reg));
419 }
420 DefI->SU = SU;
Andrew Trick3c58ba82012-01-14 02:17:18 +0000421 }
Andrew Trick3c58ba82012-01-14 02:17:18 +0000422}
423
Andrew Trickb4566a92012-02-22 06:08:11 +0000424/// addVRegUseDeps - Add a register data dependency if the instruction that
425/// defines the virtual register used at OperIdx is mapped to an SUnit. Add a
426/// register antidependency from this SUnit to instructions that occur later in
427/// the same scheduling region if they write the virtual register.
428///
429/// TODO: Handle ExitSU "uses" properly.
Andrew Trick3c58ba82012-01-14 02:17:18 +0000430void ScheduleDAGInstrs::addVRegUseDeps(SUnit *SU, unsigned OperIdx) {
Andrew Trickb4566a92012-02-22 06:08:11 +0000431 MachineInstr *MI = SU->getInstr();
432 unsigned Reg = MI->getOperand(OperIdx).getReg();
433
434 // Lookup this operand's reaching definition.
435 assert(LIS && "vreg dependencies requires LiveIntervals");
Andrew Trick63d578b2012-02-23 03:16:24 +0000436 SlotIndex UseIdx = LIS->getInstructionIndex(MI).getRegSlot();
Andrew Trickb4566a92012-02-22 06:08:11 +0000437 LiveInterval *LI = &LIS->getInterval(Reg);
Andrew Trick63d578b2012-02-23 03:16:24 +0000438 VNInfo *VNI = LI->getVNInfoBefore(UseIdx);
439 // VNI will be valid because MachineOperand::readsReg() is checked by caller.
Andrew Trickb4566a92012-02-22 06:08:11 +0000440 MachineInstr *Def = LIS->getInstructionFromIndex(VNI->def);
Andrew Trick63d578b2012-02-23 03:16:24 +0000441 // Phis and other noninstructions (after coalescing) have a NULL Def.
Andrew Trickb4566a92012-02-22 06:08:11 +0000442 if (Def) {
443 SUnit *DefSU = getSUnit(Def);
444 if (DefSU) {
445 // The reaching Def lives within this scheduling region.
446 // Create a data dependence.
447 //
448 // TODO: Handle "special" address latencies cleanly.
449 const SDep &dep = SDep(DefSU, SDep::Data, DefSU->Latency, Reg);
450 if (!UnitLatencies) {
451 // Adjust the dependence latency using operand def/use information, then
452 // allow the target to perform its own adjustments.
Andrew Trick953be892012-03-07 23:00:49 +0000453 computeOperandLatency(DefSU, SU, const_cast<SDep &>(dep));
Andrew Trickb4566a92012-02-22 06:08:11 +0000454 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>();
455 ST.adjustSchedDependency(DefSU, SU, const_cast<SDep &>(dep));
456 }
457 SU->addPred(dep);
458 }
459 }
Andrew Trick3c58ba82012-01-14 02:17:18 +0000460
461 // Add antidependence to the following def of the vreg it uses.
Andrew Trick8ae3ac72012-02-22 21:59:00 +0000462 VReg2SUnitMap::iterator DefI = findVRegDef(Reg);
463 if (DefI != VRegDefs.end() && DefI->SU != SU)
464 DefI->SU->addPred(SDep(SU, SDep::Anti, 0, Reg));
Andrew Trickb4566a92012-02-22 06:08:11 +0000465}
Andrew Trick3c58ba82012-01-14 02:17:18 +0000466
Andrew Trickb4566a92012-02-22 06:08:11 +0000467/// Create an SUnit for each real instruction, numbered in top-down toplological
468/// order. The instruction order A < B, implies that no edge exists from B to A.
469///
470/// Map each real instruction to its SUnit.
471///
472/// After initSUnits, the SUnits vector is cannot be resized and the scheduler
473/// may hang onto SUnit pointers. We may relax this in the future by using SUnit
474/// IDs instead of pointers.
475void ScheduleDAGInstrs::initSUnits() {
476 // We'll be allocating one SUnit for each real instruction in the region,
477 // which is contained within a basic block.
478 SUnits.reserve(BB->size());
479
Andrew Trick68675c62012-03-09 04:29:02 +0000480 for (MachineBasicBlock::iterator I = RegionBegin; I != RegionEnd; ++I) {
Andrew Trickb4566a92012-02-22 06:08:11 +0000481 MachineInstr *MI = I;
482 if (MI->isDebugValue())
483 continue;
484
Andrew Trick953be892012-03-07 23:00:49 +0000485 SUnit *SU = newSUnit(MI);
Andrew Trickb4566a92012-02-22 06:08:11 +0000486 MISUnitMap[MI] = SU;
487
488 SU->isCall = MI->isCall();
489 SU->isCommutable = MI->isCommutable();
490
491 // Assign the Latency field of SU using target-provided information.
492 if (UnitLatencies)
493 SU->Latency = 1;
494 else
Andrew Trick953be892012-03-07 23:00:49 +0000495 computeLatency(SU);
Andrew Trickb4566a92012-02-22 06:08:11 +0000496 }
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000497}
498
Andrew Trick953be892012-03-07 23:00:49 +0000499void ScheduleDAGInstrs::buildSchedGraph(AliasAnalysis *AA) {
Andrew Trickb4566a92012-02-22 06:08:11 +0000500 // Create an SUnit for each real instruction.
501 initSUnits();
Dan Gohman343f0c02008-11-19 23:18:57 +0000502
Dan Gohman6a9041e2008-12-04 01:35:46 +0000503 // We build scheduling units by walking a block's instruction list from bottom
504 // to top.
505
David Goodwin980d4942009-11-09 19:22:17 +0000506 // Remember where a generic side-effecting instruction is as we procede.
507 SUnit *BarrierChain = 0, *AliasChain = 0;
Dan Gohman6a9041e2008-12-04 01:35:46 +0000508
David Goodwin980d4942009-11-09 19:22:17 +0000509 // Memory references to specific known memory locations are tracked
510 // so that they can be given more precise dependencies. We track
511 // separately the known memory locations that may alias and those
512 // that are known not to alias
513 std::map<const Value *, SUnit *> AliasMemDefs, NonAliasMemDefs;
514 std::map<const Value *, std::vector<SUnit *> > AliasMemUses, NonAliasMemUses;
Dan Gohman6a9041e2008-12-04 01:35:46 +0000515
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000516 // Remove any stale debug info; sometimes BuildSchedGraph is called again
517 // without emitting the info from the previous call.
Devang Patelcf4cc842011-06-02 20:07:12 +0000518 DbgValues.clear();
519 FirstDbgValue = NULL;
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000520
Andrew Trick81a682a2012-02-23 01:52:38 +0000521 assert(Defs.empty() && Uses.empty() &&
522 "Only BuildGraph should update Defs/Uses");
Andrew Trick702d4892012-02-24 07:04:55 +0000523 Defs.setRegLimit(TRI->getNumRegs());
524 Uses.setRegLimit(TRI->getNumRegs());
Andrew Trick9b668532011-05-06 21:52:52 +0000525
Andrew Trick8ae3ac72012-02-22 21:59:00 +0000526 assert(VRegDefs.empty() && "Only BuildSchedGraph may access VRegDefs");
527 // FIXME: Allow SparseSet to reserve space for the creation of virtual
528 // registers during scheduling. Don't artificially inflate the Universe
529 // because we want to assert that vregs are not created during DAG building.
530 VRegDefs.setUniverse(MRI.getNumVirtRegs());
Andrew Trick3c58ba82012-01-14 02:17:18 +0000531
Andrew Trick81a682a2012-02-23 01:52:38 +0000532 // Model data dependencies between instructions being scheduled and the
533 // ExitSU.
Andrew Trick953be892012-03-07 23:00:49 +0000534 addSchedBarrierDeps();
Andrew Trick81a682a2012-02-23 01:52:38 +0000535
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000536 // Walk the list of instructions, from bottom moving up.
Devang Patelcf4cc842011-06-02 20:07:12 +0000537 MachineInstr *PrevMI = NULL;
Andrew Trick68675c62012-03-09 04:29:02 +0000538 for (MachineBasicBlock::iterator MII = RegionEnd, MIE = RegionBegin;
Dan Gohman343f0c02008-11-19 23:18:57 +0000539 MII != MIE; --MII) {
540 MachineInstr *MI = prior(MII);
Devang Patelcf4cc842011-06-02 20:07:12 +0000541 if (MI && PrevMI) {
542 DbgValues.push_back(std::make_pair(PrevMI, MI));
543 PrevMI = NULL;
544 }
545
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000546 if (MI->isDebugValue()) {
Devang Patelcf4cc842011-06-02 20:07:12 +0000547 PrevMI = MI;
Dale Johannesenbfdf7f32010-03-10 22:13:47 +0000548 continue;
549 }
Devang Patelcf4cc842011-06-02 20:07:12 +0000550
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000551 assert(!MI->isTerminator() && !MI->isLabel() &&
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000552 "Cannot schedule terminators or labels!");
Dan Gohman343f0c02008-11-19 23:18:57 +0000553
Andrew Trickb4566a92012-02-22 06:08:11 +0000554 SUnit *SU = MISUnitMap[MI];
555 assert(SU && "No SUnit mapped to this MI");
Dan Gohman54e4c362008-12-09 22:54:47 +0000556
Dan Gohman6a9041e2008-12-04 01:35:46 +0000557 // Add register-based dependencies (data, anti, and output).
Dan Gohman343f0c02008-11-19 23:18:57 +0000558 for (unsigned j = 0, n = MI->getNumOperands(); j != n; ++j) {
559 const MachineOperand &MO = MI->getOperand(j);
560 if (!MO.isReg()) continue;
561 unsigned Reg = MO.getReg();
562 if (Reg == 0) continue;
563
Andrew Trick7ebcaf42012-01-14 02:17:15 +0000564 if (TRI->isPhysicalRegister(Reg))
565 addPhysRegDeps(SU, j);
566 else {
567 assert(!IsPostRA && "Virtual register encountered!");
Andrew Trick3c58ba82012-01-14 02:17:18 +0000568 if (MO.isDef())
569 addVRegDefDeps(SU, j);
Andrew Trick63d578b2012-02-23 03:16:24 +0000570 else if (MO.readsReg()) // ignore undef operands
Andrew Trick3c58ba82012-01-14 02:17:18 +0000571 addVRegUseDeps(SU, j);
Dan Gohman343f0c02008-11-19 23:18:57 +0000572 }
573 }
Dan Gohman6a9041e2008-12-04 01:35:46 +0000574
575 // Add chain dependencies.
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000576 // Chain dependencies used to enforce memory order should have
577 // latency of 0 (except for true dependency of Store followed by
578 // aliased Load... we estimate that with a single cycle of latency
579 // assuming the hardware will bypass)
Dan Gohman6a9041e2008-12-04 01:35:46 +0000580 // Note that isStoreToStackSlot and isLoadFromStackSLot are not usable
581 // after stack slots are lowered to actual addresses.
582 // TODO: Use an AliasAnalysis and do real alias-analysis queries, and
583 // produce more precise dependence information.
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000584#define STORE_LOAD_LATENCY 1
585 unsigned TrueMemOrderLatency = 0;
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000586 if (MI->isCall() || MI->hasUnmodeledSideEffects() ||
Andrew Trickf405b1a2011-05-05 19:24:06 +0000587 (MI->hasVolatileMemoryRef() &&
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000588 (!MI->mayLoad() || !MI->isInvariantLoad(AA)))) {
David Goodwin980d4942009-11-09 19:22:17 +0000589 // Be conservative with these and add dependencies on all memory
590 // references, even those that are known to not alias.
Andrew Trickf405b1a2011-05-05 19:24:06 +0000591 for (std::map<const Value *, SUnit *>::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000592 NonAliasMemDefs.begin(), E = NonAliasMemDefs.end(); I != E; ++I) {
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000593 I->second->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
Dan Gohman6a9041e2008-12-04 01:35:46 +0000594 }
595 for (std::map<const Value *, std::vector<SUnit *> >::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000596 NonAliasMemUses.begin(), E = NonAliasMemUses.end(); I != E; ++I) {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000597 for (unsigned i = 0, e = I->second.size(); i != e; ++i)
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000598 I->second[i]->addPred(SDep(SU, SDep::Order, TrueMemOrderLatency));
Dan Gohman6a9041e2008-12-04 01:35:46 +0000599 }
David Goodwin980d4942009-11-09 19:22:17 +0000600 NonAliasMemDefs.clear();
601 NonAliasMemUses.clear();
602 // Add SU to the barrier chain.
603 if (BarrierChain)
604 BarrierChain->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
605 BarrierChain = SU;
606
607 // fall-through
608 new_alias_chain:
609 // Chain all possibly aliasing memory references though SU.
610 if (AliasChain)
611 AliasChain->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
612 AliasChain = SU;
613 for (unsigned k = 0, m = PendingLoads.size(); k != m; ++k)
614 PendingLoads[k]->addPred(SDep(SU, SDep::Order, TrueMemOrderLatency));
615 for (std::map<const Value *, SUnit *>::iterator I = AliasMemDefs.begin(),
616 E = AliasMemDefs.end(); I != E; ++I) {
617 I->second->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
618 }
619 for (std::map<const Value *, std::vector<SUnit *> >::iterator I =
620 AliasMemUses.begin(), E = AliasMemUses.end(); I != E; ++I) {
621 for (unsigned i = 0, e = I->second.size(); i != e; ++i)
622 I->second[i]->addPred(SDep(SU, SDep::Order, TrueMemOrderLatency));
623 }
624 PendingLoads.clear();
625 AliasMemDefs.clear();
626 AliasMemUses.clear();
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000627 } else if (MI->mayStore()) {
David Goodwina9e61072009-11-03 20:15:00 +0000628 bool MayAlias = true;
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000629 TrueMemOrderLatency = STORE_LOAD_LATENCY;
David Goodwina9e61072009-11-03 20:15:00 +0000630 if (const Value *V = getUnderlyingObjectForInstr(MI, MFI, MayAlias)) {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000631 // A store to a specific PseudoSourceValue. Add precise dependencies.
David Goodwin980d4942009-11-09 19:22:17 +0000632 // Record the def in MemDefs, first adding a dep if there is
633 // an existing def.
Andrew Trickf405b1a2011-05-05 19:24:06 +0000634 std::map<const Value *, SUnit *>::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000635 ((MayAlias) ? AliasMemDefs.find(V) : NonAliasMemDefs.find(V));
Andrew Trickf405b1a2011-05-05 19:24:06 +0000636 std::map<const Value *, SUnit *>::iterator IE =
David Goodwin980d4942009-11-09 19:22:17 +0000637 ((MayAlias) ? AliasMemDefs.end() : NonAliasMemDefs.end());
638 if (I != IE) {
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000639 I->second->addPred(SDep(SU, SDep::Order, /*Latency=*/0, /*Reg=*/0,
Dan Gohman54e4c362008-12-09 22:54:47 +0000640 /*isNormalMemory=*/true));
Dan Gohman6a9041e2008-12-04 01:35:46 +0000641 I->second = SU;
642 } else {
David Goodwin980d4942009-11-09 19:22:17 +0000643 if (MayAlias)
644 AliasMemDefs[V] = SU;
645 else
646 NonAliasMemDefs[V] = SU;
Dan Gohman6a9041e2008-12-04 01:35:46 +0000647 }
648 // Handle the uses in MemUses, if there are any.
Dan Gohmana629b482008-12-08 17:50:35 +0000649 std::map<const Value *, std::vector<SUnit *> >::iterator J =
David Goodwin980d4942009-11-09 19:22:17 +0000650 ((MayAlias) ? AliasMemUses.find(V) : NonAliasMemUses.find(V));
651 std::map<const Value *, std::vector<SUnit *> >::iterator JE =
652 ((MayAlias) ? AliasMemUses.end() : NonAliasMemUses.end());
653 if (J != JE) {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000654 for (unsigned i = 0, e = J->second.size(); i != e; ++i)
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000655 J->second[i]->addPred(SDep(SU, SDep::Order, TrueMemOrderLatency,
656 /*Reg=*/0, /*isNormalMemory=*/true));
Dan Gohman6a9041e2008-12-04 01:35:46 +0000657 J->second.clear();
658 }
David Goodwina9e61072009-11-03 20:15:00 +0000659 if (MayAlias) {
David Goodwin980d4942009-11-09 19:22:17 +0000660 // Add dependencies from all the PendingLoads, i.e. loads
661 // with no underlying object.
David Goodwina9e61072009-11-03 20:15:00 +0000662 for (unsigned k = 0, m = PendingLoads.size(); k != m; ++k)
663 PendingLoads[k]->addPred(SDep(SU, SDep::Order, TrueMemOrderLatency));
David Goodwin980d4942009-11-09 19:22:17 +0000664 // Add dependence on alias chain, if needed.
665 if (AliasChain)
666 AliasChain->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
David Goodwina9e61072009-11-03 20:15:00 +0000667 }
David Goodwin980d4942009-11-09 19:22:17 +0000668 // Add dependence on barrier chain, if needed.
669 if (BarrierChain)
670 BarrierChain->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
David Goodwin5be870a2009-11-05 00:16:44 +0000671 } else {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000672 // Treat all other stores conservatively.
David Goodwin980d4942009-11-09 19:22:17 +0000673 goto new_alias_chain;
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000674 }
Evan Chengec6906b2010-10-23 02:10:46 +0000675
676 if (!ExitSU.isPred(SU))
677 // Push store's up a bit to avoid them getting in between cmp
678 // and branches.
679 ExitSU.addPred(SDep(SU, SDep::Order, 0,
680 /*Reg=*/0, /*isNormalMemory=*/false,
681 /*isMustAlias=*/false,
682 /*isArtificial=*/true));
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000683 } else if (MI->mayLoad()) {
David Goodwina9e61072009-11-03 20:15:00 +0000684 bool MayAlias = true;
David Goodwin7c9b1ac2009-11-02 17:06:28 +0000685 TrueMemOrderLatency = 0;
Dan Gohmana70dca12009-10-09 23:27:56 +0000686 if (MI->isInvariantLoad(AA)) {
Dan Gohman6a9041e2008-12-04 01:35:46 +0000687 // Invariant load, no chain dependencies needed!
David Goodwin5be870a2009-11-05 00:16:44 +0000688 } else {
Andrew Trickf405b1a2011-05-05 19:24:06 +0000689 if (const Value *V =
David Goodwin980d4942009-11-09 19:22:17 +0000690 getUnderlyingObjectForInstr(MI, MFI, MayAlias)) {
691 // A load from a specific PseudoSourceValue. Add precise dependencies.
Andrew Trickf405b1a2011-05-05 19:24:06 +0000692 std::map<const Value *, SUnit *>::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000693 ((MayAlias) ? AliasMemDefs.find(V) : NonAliasMemDefs.find(V));
Andrew Trickf405b1a2011-05-05 19:24:06 +0000694 std::map<const Value *, SUnit *>::iterator IE =
David Goodwin980d4942009-11-09 19:22:17 +0000695 ((MayAlias) ? AliasMemDefs.end() : NonAliasMemDefs.end());
696 if (I != IE)
697 I->second->addPred(SDep(SU, SDep::Order, /*Latency=*/0, /*Reg=*/0,
698 /*isNormalMemory=*/true));
699 if (MayAlias)
700 AliasMemUses[V].push_back(SU);
Andrew Trickf405b1a2011-05-05 19:24:06 +0000701 else
David Goodwin980d4942009-11-09 19:22:17 +0000702 NonAliasMemUses[V].push_back(SU);
703 } else {
704 // A load with no underlying object. Depend on all
705 // potentially aliasing stores.
Andrew Trickf405b1a2011-05-05 19:24:06 +0000706 for (std::map<const Value *, SUnit *>::iterator I =
David Goodwin980d4942009-11-09 19:22:17 +0000707 AliasMemDefs.begin(), E = AliasMemDefs.end(); I != E; ++I)
708 I->second->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
Andrew Trickf405b1a2011-05-05 19:24:06 +0000709
David Goodwin980d4942009-11-09 19:22:17 +0000710 PendingLoads.push_back(SU);
711 MayAlias = true;
David Goodwina9e61072009-11-03 20:15:00 +0000712 }
Andrew Trickf405b1a2011-05-05 19:24:06 +0000713
David Goodwin980d4942009-11-09 19:22:17 +0000714 // Add dependencies on alias and barrier chains, if needed.
715 if (MayAlias && AliasChain)
716 AliasChain->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
717 if (BarrierChain)
718 BarrierChain->addPred(SDep(SU, SDep::Order, /*Latency=*/0));
Andrew Trickf405b1a2011-05-05 19:24:06 +0000719 }
Dan Gohman343f0c02008-11-19 23:18:57 +0000720 }
Dan Gohman343f0c02008-11-19 23:18:57 +0000721 }
Devang Patelcf4cc842011-06-02 20:07:12 +0000722 if (PrevMI)
723 FirstDbgValue = PrevMI;
Dan Gohman79ce2762009-01-15 19:20:50 +0000724
Andrew Trick81a682a2012-02-23 01:52:38 +0000725 Defs.clear();
726 Uses.clear();
Andrew Trick3c58ba82012-01-14 02:17:18 +0000727 VRegDefs.clear();
Dan Gohman79ce2762009-01-15 19:20:50 +0000728 PendingLoads.clear();
Andrew Trickb4566a92012-02-22 06:08:11 +0000729 MISUnitMap.clear();
Dan Gohman343f0c02008-11-19 23:18:57 +0000730}
731
Andrew Trick953be892012-03-07 23:00:49 +0000732void ScheduleDAGInstrs::computeLatency(SUnit *SU) {
David Goodwind94a4e52009-08-10 15:55:25 +0000733 // Compute the latency for the node.
Evan Cheng3ef1c872010-09-10 01:29:16 +0000734 if (!InstrItins || InstrItins->isEmpty()) {
735 SU->Latency = 1;
Dan Gohman4ea8e852008-12-16 02:38:22 +0000736
Evan Cheng3ef1c872010-09-10 01:29:16 +0000737 // Simplistic target-independent heuristic: assume that loads take
738 // extra time.
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000739 if (SU->getInstr()->mayLoad())
Dan Gohman4ea8e852008-12-16 02:38:22 +0000740 SU->Latency += 2;
Evan Cheng8239daf2010-11-03 00:45:17 +0000741 } else {
742 SU->Latency = TII->getInstrLatency(InstrItins, SU->getInstr());
743 }
Dan Gohmanc8c28272008-11-21 00:12:10 +0000744}
745
Andrew Trick953be892012-03-07 23:00:49 +0000746void ScheduleDAGInstrs::computeOperandLatency(SUnit *Def, SUnit *Use,
David Goodwindc4bdcd2009-08-19 16:08:58 +0000747 SDep& dep) const {
Evan Cheng3ef1c872010-09-10 01:29:16 +0000748 if (!InstrItins || InstrItins->isEmpty())
David Goodwindc4bdcd2009-08-19 16:08:58 +0000749 return;
Andrew Trickf405b1a2011-05-05 19:24:06 +0000750
David Goodwindc4bdcd2009-08-19 16:08:58 +0000751 // For a data dependency with a known register...
752 if ((dep.getKind() != SDep::Data) || (dep.getReg() == 0))
753 return;
754
755 const unsigned Reg = dep.getReg();
756
757 // ... find the definition of the register in the defining
758 // instruction
759 MachineInstr *DefMI = Def->getInstr();
760 int DefIdx = DefMI->findRegisterDefOperandIdx(Reg);
761 if (DefIdx != -1) {
Evan Cheng1aca5bc2010-10-08 18:42:25 +0000762 const MachineOperand &MO = DefMI->getOperand(DefIdx);
763 if (MO.isReg() && MO.isImplicit() &&
Evan Chengd82de832010-10-08 23:01:57 +0000764 DefIdx >= (int)DefMI->getDesc().getNumOperands()) {
Evan Cheng1aca5bc2010-10-08 18:42:25 +0000765 // This is an implicit def, getOperandLatency() won't return the correct
766 // latency. e.g.
767 // %D6<def>, %D7<def> = VLD1q16 %R2<kill>, 0, ..., %Q3<imp-def>
768 // %Q1<def> = VMULv8i16 %Q1<kill>, %Q3<kill>, ...
769 // What we want is to compute latency between def of %D6/%D7 and use of
770 // %Q3 instead.
Jakob Stoklund Olesen02634be2012-02-22 22:52:52 +0000771 unsigned Op2 = DefMI->findRegisterDefOperandIdx(Reg, false, true, TRI);
772 if (DefMI->getOperand(Op2).isReg())
773 DefIdx = Op2;
Evan Cheng1aca5bc2010-10-08 18:42:25 +0000774 }
Evan Chenga0792de2010-10-06 06:27:31 +0000775 MachineInstr *UseMI = Use->getInstr();
Evan Cheng3881cb72010-09-29 22:42:35 +0000776 // For all uses of the register, calculate the maxmimum latency
777 int Latency = -1;
Evan Chengec6906b2010-10-23 02:10:46 +0000778 if (UseMI) {
779 for (unsigned i = 0, e = UseMI->getNumOperands(); i != e; ++i) {
780 const MachineOperand &MO = UseMI->getOperand(i);
781 if (!MO.isReg() || !MO.isUse())
782 continue;
783 unsigned MOReg = MO.getReg();
784 if (MOReg != Reg)
785 continue;
David Goodwindc4bdcd2009-08-19 16:08:58 +0000786
Evan Chengec6906b2010-10-23 02:10:46 +0000787 int UseCycle = TII->getOperandLatency(InstrItins, DefMI, DefIdx,
788 UseMI, i);
789 Latency = std::max(Latency, UseCycle);
790 }
791 } else {
792 // UseMI is null, then it must be a scheduling barrier.
793 if (!InstrItins || InstrItins->isEmpty())
794 return;
795 unsigned DefClass = DefMI->getDesc().getSchedClass();
796 Latency = InstrItins->getOperandCycle(DefClass, DefIdx);
David Goodwindc4bdcd2009-08-19 16:08:58 +0000797 }
Evan Chengec6906b2010-10-23 02:10:46 +0000798
799 // If we found a latency, then replace the existing dependence latency.
800 if (Latency >= 0)
801 dep.setLatency(Latency);
David Goodwindc4bdcd2009-08-19 16:08:58 +0000802 }
803}
804
Dan Gohman343f0c02008-11-19 23:18:57 +0000805void ScheduleDAGInstrs::dumpNode(const SUnit *SU) const {
806 SU->getInstr()->dump();
807}
808
809std::string ScheduleDAGInstrs::getGraphNodeLabel(const SUnit *SU) const {
810 std::string s;
811 raw_string_ostream oss(s);
Dan Gohman9e64bbb2009-02-10 23:27:53 +0000812 if (SU == &EntrySU)
813 oss << "<entry>";
814 else if (SU == &ExitSU)
815 oss << "<exit>";
816 else
817 SU->getInstr()->print(oss);
Dan Gohman343f0c02008-11-19 23:18:57 +0000818 return oss.str();
819}
820
Andrew Trick56b94c52012-03-07 00:18:22 +0000821/// Return the basic block label. It is not necessarilly unique because a block
822/// contains multiple scheduling regions. But it is fine for visualization.
823std::string ScheduleDAGInstrs::getDAGName() const {
824 return "dag." + BB->getFullName();
825}