blob: 280fd3ed52bdf036d15053c5eb3ddaa995945f5b [file] [log] [blame]
Jim Grosbach31c24bf2009-11-07 22:00:39 +00001//===- Thumb2InstrInfo.cpp - Thumb-2 Instruction Information ----*- C++ -*-===//
Anton Korobeynikovd49ea772009-06-26 21:28:53 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
David Goodwinb50ea5c2009-07-02 22:18:33 +000010// This file contains the Thumb-2 implementation of the TargetInstrInfo class.
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000011//
12//===----------------------------------------------------------------------===//
13
Evan Chengb9803a82009-11-06 23:52:48 +000014#include "Thumb2InstrInfo.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000015#include "ARM.h"
Evan Chengb9803a82009-11-06 23:52:48 +000016#include "ARMConstantPoolValue.h"
Evan Cheng6495f632009-07-28 05:48:47 +000017#include "ARMAddressingModes.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000018#include "ARMGenInstrInfo.inc"
19#include "ARMMachineFunctionInfo.h"
20#include "llvm/CodeGen/MachineFrameInfo.h"
21#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge3ce8aa2009-11-01 22:04:35 +000022#include "llvm/CodeGen/MachineMemOperand.h"
23#include "llvm/CodeGen/PseudoSourceValue.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000024#include "llvm/ADT/SmallVector.h"
David Goodwinb50ea5c2009-07-02 22:18:33 +000025#include "Thumb2InstrInfo.h"
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000026
27using namespace llvm;
28
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000029Thumb2InstrInfo::Thumb2InstrInfo(const ARMSubtarget &STI)
30 : ARMBaseInstrInfo(STI), RI(*this, STI) {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000031}
32
Evan Cheng446c4282009-07-11 06:43:01 +000033unsigned Thumb2InstrInfo::getUnindexedOpcode(unsigned Opc) const {
David Goodwin334c2642009-07-08 16:09:28 +000034 // FIXME
35 return 0;
36}
37
David Goodwin334c2642009-07-08 16:09:28 +000038bool
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +000039Thumb2InstrInfo::copyRegToReg(MachineBasicBlock &MBB,
40 MachineBasicBlock::iterator I,
41 unsigned DestReg, unsigned SrcReg,
42 const TargetRegisterClass *DestRC,
Dan Gohman34dcc6f2010-05-06 20:33:48 +000043 const TargetRegisterClass *SrcRC,
44 DebugLoc DL) const {
Bob Wilson5dfa87e2010-04-26 23:20:08 +000045 if (DestRC == ARM::GPRRegisterClass) {
46 if (SrcRC == ARM::GPRRegisterClass) {
47 BuildMI(MBB, I, DL, get(ARM::tMOVgpr2gpr), DestReg).addReg(SrcReg);
48 return true;
49 } else if (SrcRC == ARM::tGPRRegisterClass) {
50 BuildMI(MBB, I, DL, get(ARM::tMOVtgpr2gpr), DestReg).addReg(SrcReg);
51 return true;
52 }
53 } else if (DestRC == ARM::tGPRRegisterClass) {
54 if (SrcRC == ARM::GPRRegisterClass) {
55 BuildMI(MBB, I, DL, get(ARM::tMOVgpr2tgpr), DestReg).addReg(SrcReg);
56 return true;
57 } else if (SrcRC == ARM::tGPRRegisterClass) {
58 BuildMI(MBB, I, DL, get(ARM::tMOVr), DestReg).addReg(SrcReg);
59 return true;
60 }
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +000061 }
62
Evan Cheng08b93c62009-07-27 00:33:08 +000063 // Handle SPR, DPR, and QPR copies.
Jim Grosbach18f30e62010-06-02 21:53:11 +000064 return ARMBaseInstrInfo::copyRegToReg(MBB, I, DestReg, SrcReg, DestRC,
65 SrcRC, DL);
Anton Korobeynikovb8e9ac82009-07-16 23:26:06 +000066}
Evan Cheng5732ca02009-07-27 03:14:20 +000067
68void Thumb2InstrInfo::
69storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
70 unsigned SrcReg, bool isKill, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +000071 const TargetRegisterClass *RC,
72 const TargetRegisterInfo *TRI) const {
Jim Grosbach9ab04272010-03-27 00:09:12 +000073 if (RC == ARM::GPRRegisterClass || RC == ARM::tGPRRegisterClass) {
Evan Cheng746ad692010-05-06 19:06:44 +000074 DebugLoc DL;
75 if (I != MBB.end()) DL = I->getDebugLoc();
76
Evan Chenge3ce8aa2009-11-01 22:04:35 +000077 MachineFunction &MF = *MBB.getParent();
78 MachineFrameInfo &MFI = *MF.getFrameInfo();
79 MachineMemOperand *MMO =
80 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FI),
81 MachineMemOperand::MOStore, 0,
82 MFI.getObjectSize(FI),
83 MFI.getObjectAlignment(FI));
Evan Cheng5732ca02009-07-27 03:14:20 +000084 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2STRi12))
85 .addReg(SrcReg, getKillRegState(isKill))
Evan Chenge3ce8aa2009-11-01 22:04:35 +000086 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Evan Cheng5732ca02009-07-27 03:14:20 +000087 return;
88 }
89
Evan Cheng746ad692010-05-06 19:06:44 +000090 ARMBaseInstrInfo::storeRegToStackSlot(MBB, I, SrcReg, isKill, FI, RC, TRI);
Evan Cheng5732ca02009-07-27 03:14:20 +000091}
92
93void Thumb2InstrInfo::
94loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
95 unsigned DestReg, int FI,
Evan Cheng746ad692010-05-06 19:06:44 +000096 const TargetRegisterClass *RC,
97 const TargetRegisterInfo *TRI) const {
Jim Grosbach9ab04272010-03-27 00:09:12 +000098 if (RC == ARM::GPRRegisterClass || RC == ARM::tGPRRegisterClass) {
Evan Cheng746ad692010-05-06 19:06:44 +000099 DebugLoc DL;
100 if (I != MBB.end()) DL = I->getDebugLoc();
101
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000102 MachineFunction &MF = *MBB.getParent();
103 MachineFrameInfo &MFI = *MF.getFrameInfo();
104 MachineMemOperand *MMO =
105 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FI),
106 MachineMemOperand::MOLoad, 0,
107 MFI.getObjectSize(FI),
108 MFI.getObjectAlignment(FI));
Evan Cheng5732ca02009-07-27 03:14:20 +0000109 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2LDRi12), DestReg)
Evan Chenge3ce8aa2009-11-01 22:04:35 +0000110 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Evan Cheng5732ca02009-07-27 03:14:20 +0000111 return;
112 }
113
Evan Cheng746ad692010-05-06 19:06:44 +0000114 ARMBaseInstrInfo::loadRegFromStackSlot(MBB, I, DestReg, FI, RC, TRI);
Evan Cheng5732ca02009-07-27 03:14:20 +0000115}
Evan Cheng6495f632009-07-28 05:48:47 +0000116
Evan Cheng6495f632009-07-28 05:48:47 +0000117void llvm::emitT2RegPlusImmediate(MachineBasicBlock &MBB,
118 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
119 unsigned DestReg, unsigned BaseReg, int NumBytes,
120 ARMCC::CondCodes Pred, unsigned PredReg,
121 const ARMBaseInstrInfo &TII) {
122 bool isSub = NumBytes < 0;
123 if (isSub) NumBytes = -NumBytes;
124
125 // If profitable, use a movw or movt to materialize the offset.
126 // FIXME: Use the scavenger to grab a scratch register.
127 if (DestReg != ARM::SP && DestReg != BaseReg &&
128 NumBytes >= 4096 &&
129 ARM_AM::getT2SOImmVal(NumBytes) == -1) {
130 bool Fits = false;
131 if (NumBytes < 65536) {
132 // Use a movw to materialize the 16-bit constant.
133 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVi16), DestReg)
134 .addImm(NumBytes)
135 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
136 Fits = true;
137 } else if ((NumBytes & 0xffff) == 0) {
138 // Use a movt to materialize the 32-bit constant.
139 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVTi16), DestReg)
140 .addReg(DestReg)
141 .addImm(NumBytes >> 16)
142 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
143 Fits = true;
144 }
145
146 if (Fits) {
147 if (isSub) {
148 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2SUBrr), DestReg)
149 .addReg(BaseReg, RegState::Kill)
150 .addReg(DestReg, RegState::Kill)
151 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
152 } else {
153 BuildMI(MBB, MBBI, dl, TII.get(ARM::t2ADDrr), DestReg)
154 .addReg(DestReg, RegState::Kill)
155 .addReg(BaseReg, RegState::Kill)
156 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
157 }
158 return;
159 }
160 }
161
162 while (NumBytes) {
Evan Cheng6495f632009-07-28 05:48:47 +0000163 unsigned ThisVal = NumBytes;
Evan Cheng86198642009-08-07 00:34:42 +0000164 unsigned Opc = 0;
165 if (DestReg == ARM::SP && BaseReg != ARM::SP) {
166 // mov sp, rn. Note t2MOVr cannot be used.
167 BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVgpr2gpr),DestReg).addReg(BaseReg);
168 BaseReg = ARM::SP;
169 continue;
170 }
171
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000172 bool HasCCOut = true;
Evan Cheng86198642009-08-07 00:34:42 +0000173 if (BaseReg == ARM::SP) {
174 // sub sp, sp, #imm7
175 if (DestReg == ARM::SP && (ThisVal < ((1 << 7)-1) * 4)) {
176 assert((ThisVal & 3) == 0 && "Stack update is not multiple of 4?");
177 Opc = isSub ? ARM::tSUBspi : ARM::tADDspi;
178 // FIXME: Fix Thumb1 immediate encoding.
179 BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
180 .addReg(BaseReg).addImm(ThisVal/4);
181 NumBytes = 0;
182 continue;
183 }
184
185 // sub rd, sp, so_imm
186 Opc = isSub ? ARM::t2SUBrSPi : ARM::t2ADDrSPi;
187 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
188 NumBytes = 0;
189 } else {
190 // FIXME: Move this to ARMAddressingModes.h?
191 unsigned RotAmt = CountLeadingZeros_32(ThisVal);
192 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
193 NumBytes &= ~ThisVal;
194 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
195 "Bit extraction didn't work?");
196 }
Evan Cheng6495f632009-07-28 05:48:47 +0000197 } else {
Evan Cheng86198642009-08-07 00:34:42 +0000198 assert(DestReg != ARM::SP && BaseReg != ARM::SP);
199 Opc = isSub ? ARM::t2SUBri : ARM::t2ADDri;
200 if (ARM_AM::getT2SOImmVal(NumBytes) != -1) {
201 NumBytes = 0;
202 } else if (ThisVal < 4096) {
203 Opc = isSub ? ARM::t2SUBri12 : ARM::t2ADDri12;
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000204 HasCCOut = false;
Evan Cheng86198642009-08-07 00:34:42 +0000205 NumBytes = 0;
206 } else {
207 // FIXME: Move this to ARMAddressingModes.h?
208 unsigned RotAmt = CountLeadingZeros_32(ThisVal);
209 ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt);
210 NumBytes &= ~ThisVal;
211 assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
212 "Bit extraction didn't work?");
213 }
Evan Cheng6495f632009-07-28 05:48:47 +0000214 }
215
216 // Build the new ADD / SUB.
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000217 MachineInstrBuilder MIB =
218 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
219 .addReg(BaseReg, RegState::Kill)
220 .addImm(ThisVal));
221 if (HasCCOut)
222 AddDefaultCC(MIB);
Evan Cheng86198642009-08-07 00:34:42 +0000223
Evan Cheng6495f632009-07-28 05:48:47 +0000224 BaseReg = DestReg;
225 }
226}
227
228static unsigned
229negativeOffsetOpcode(unsigned opcode)
230{
231 switch (opcode) {
232 case ARM::t2LDRi12: return ARM::t2LDRi8;
233 case ARM::t2LDRHi12: return ARM::t2LDRHi8;
234 case ARM::t2LDRBi12: return ARM::t2LDRBi8;
235 case ARM::t2LDRSHi12: return ARM::t2LDRSHi8;
236 case ARM::t2LDRSBi12: return ARM::t2LDRSBi8;
237 case ARM::t2STRi12: return ARM::t2STRi8;
238 case ARM::t2STRBi12: return ARM::t2STRBi8;
239 case ARM::t2STRHi12: return ARM::t2STRHi8;
240
241 case ARM::t2LDRi8:
242 case ARM::t2LDRHi8:
243 case ARM::t2LDRBi8:
244 case ARM::t2LDRSHi8:
245 case ARM::t2LDRSBi8:
246 case ARM::t2STRi8:
247 case ARM::t2STRBi8:
248 case ARM::t2STRHi8:
249 return opcode;
250
251 default:
252 break;
253 }
254
255 return 0;
256}
257
258static unsigned
259positiveOffsetOpcode(unsigned opcode)
260{
261 switch (opcode) {
262 case ARM::t2LDRi8: return ARM::t2LDRi12;
263 case ARM::t2LDRHi8: return ARM::t2LDRHi12;
264 case ARM::t2LDRBi8: return ARM::t2LDRBi12;
265 case ARM::t2LDRSHi8: return ARM::t2LDRSHi12;
266 case ARM::t2LDRSBi8: return ARM::t2LDRSBi12;
267 case ARM::t2STRi8: return ARM::t2STRi12;
268 case ARM::t2STRBi8: return ARM::t2STRBi12;
269 case ARM::t2STRHi8: return ARM::t2STRHi12;
270
271 case ARM::t2LDRi12:
272 case ARM::t2LDRHi12:
273 case ARM::t2LDRBi12:
274 case ARM::t2LDRSHi12:
275 case ARM::t2LDRSBi12:
276 case ARM::t2STRi12:
277 case ARM::t2STRBi12:
278 case ARM::t2STRHi12:
279 return opcode;
280
281 default:
282 break;
283 }
284
285 return 0;
286}
287
288static unsigned
289immediateOffsetOpcode(unsigned opcode)
290{
291 switch (opcode) {
292 case ARM::t2LDRs: return ARM::t2LDRi12;
293 case ARM::t2LDRHs: return ARM::t2LDRHi12;
294 case ARM::t2LDRBs: return ARM::t2LDRBi12;
295 case ARM::t2LDRSHs: return ARM::t2LDRSHi12;
296 case ARM::t2LDRSBs: return ARM::t2LDRSBi12;
297 case ARM::t2STRs: return ARM::t2STRi12;
298 case ARM::t2STRBs: return ARM::t2STRBi12;
299 case ARM::t2STRHs: return ARM::t2STRHi12;
300
301 case ARM::t2LDRi12:
302 case ARM::t2LDRHi12:
303 case ARM::t2LDRBi12:
304 case ARM::t2LDRSHi12:
305 case ARM::t2LDRSBi12:
306 case ARM::t2STRi12:
307 case ARM::t2STRBi12:
308 case ARM::t2STRHi12:
309 case ARM::t2LDRi8:
310 case ARM::t2LDRHi8:
311 case ARM::t2LDRBi8:
312 case ARM::t2LDRSHi8:
313 case ARM::t2LDRSBi8:
314 case ARM::t2STRi8:
315 case ARM::t2STRBi8:
316 case ARM::t2STRHi8:
317 return opcode;
318
319 default:
320 break;
321 }
322
323 return 0;
324}
325
Evan Chengcdbb3f52009-08-27 01:23:50 +0000326bool llvm::rewriteT2FrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
327 unsigned FrameReg, int &Offset,
328 const ARMBaseInstrInfo &TII) {
Evan Cheng6495f632009-07-28 05:48:47 +0000329 unsigned Opcode = MI.getOpcode();
Evan Cheng6495f632009-07-28 05:48:47 +0000330 const TargetInstrDesc &Desc = MI.getDesc();
331 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
332 bool isSub = false;
333
334 // Memory operands in inline assembly always use AddrModeT2_i12.
335 if (Opcode == ARM::INLINEASM)
336 AddrMode = ARMII::AddrModeT2_i12; // FIXME. mode for thumb2?
Jim Grosbach764ab522009-08-11 15:33:49 +0000337
Evan Cheng6495f632009-07-28 05:48:47 +0000338 if (Opcode == ARM::t2ADDri || Opcode == ARM::t2ADDri12) {
339 Offset += MI.getOperand(FrameRegIdx+1).getImm();
Evan Cheng86198642009-08-07 00:34:42 +0000340
Jakob Stoklund Olesen35f0feb2010-01-19 21:08:28 +0000341 unsigned PredReg;
342 if (Offset == 0 && getInstrPredicate(&MI, PredReg) == ARMCC::AL) {
Evan Cheng6495f632009-07-28 05:48:47 +0000343 // Turn it into a move.
Evan Cheng09d97352009-08-10 02:06:53 +0000344 MI.setDesc(TII.get(ARM::tMOVgpr2gpr));
Evan Cheng6495f632009-07-28 05:48:47 +0000345 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Jakob Stoklund Olesen35f0feb2010-01-19 21:08:28 +0000346 // Remove offset and remaining explicit predicate operands.
347 do MI.RemoveOperand(FrameRegIdx+1);
348 while (MI.getNumOperands() > FrameRegIdx+1 &&
349 (!MI.getOperand(FrameRegIdx+1).isReg() ||
350 !MI.getOperand(FrameRegIdx+1).isImm()));
Evan Chengcdbb3f52009-08-27 01:23:50 +0000351 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000352 }
353
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000354 bool isSP = FrameReg == ARM::SP;
355 bool HasCCOut = Opcode != ARM::t2ADDri12;
356
Evan Cheng6495f632009-07-28 05:48:47 +0000357 if (Offset < 0) {
358 Offset = -Offset;
359 isSub = true;
Evan Cheng86198642009-08-07 00:34:42 +0000360 MI.setDesc(TII.get(isSP ? ARM::t2SUBrSPi : ARM::t2SUBri));
361 } else {
362 MI.setDesc(TII.get(isSP ? ARM::t2ADDrSPi : ARM::t2ADDri));
Evan Cheng6495f632009-07-28 05:48:47 +0000363 }
364
365 // Common case: small offset, fits into instruction.
366 if (ARM_AM::getT2SOImmVal(Offset) != -1) {
Evan Cheng6495f632009-07-28 05:48:47 +0000367 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
368 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000369 // Add cc_out operand if the original instruction did not have one.
370 if (!HasCCOut)
371 MI.addOperand(MachineOperand::CreateReg(0, false));
Evan Chengcdbb3f52009-08-27 01:23:50 +0000372 Offset = 0;
373 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000374 }
375 // Another common case: imm12.
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000376 if (Offset < 4096 &&
377 (!HasCCOut || MI.getOperand(MI.getNumOperands()-1).getReg() == 0)) {
Evan Cheng86198642009-08-07 00:34:42 +0000378 unsigned NewOpc = isSP
379 ? (isSub ? ARM::t2SUBrSPi12 : ARM::t2ADDrSPi12)
380 : (isSub ? ARM::t2SUBri12 : ARM::t2ADDri12);
381 MI.setDesc(TII.get(NewOpc));
Evan Cheng6495f632009-07-28 05:48:47 +0000382 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
383 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000384 // Remove the cc_out operand.
385 if (HasCCOut)
386 MI.RemoveOperand(MI.getNumOperands()-1);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000387 Offset = 0;
388 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000389 }
390
391 // Otherwise, extract 8 adjacent bits from the immediate into this
392 // t2ADDri/t2SUBri.
393 unsigned RotAmt = CountLeadingZeros_32(Offset);
394 unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xff000000U, RotAmt);
395
396 // We will handle these bits from offset, clear them.
397 Offset &= ~ThisImmVal;
398
399 assert(ARM_AM::getT2SOImmVal(ThisImmVal) != -1 &&
400 "Bit extraction didn't work?");
401 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
Bob Wilsonf5fd4992010-03-08 22:56:15 +0000402 // Add cc_out operand if the original instruction did not have one.
403 if (!HasCCOut)
404 MI.addOperand(MachineOperand::CreateReg(0, false));
405
Evan Cheng6495f632009-07-28 05:48:47 +0000406 } else {
Bob Wilsone4863f42009-09-15 17:56:18 +0000407
Bob Wilsone6373eb2010-02-06 00:24:38 +0000408 // AddrMode4 and AddrMode6 cannot handle any offset.
409 if (AddrMode == ARMII::AddrMode4 || AddrMode == ARMII::AddrMode6)
Bob Wilsone4863f42009-09-15 17:56:18 +0000410 return false;
411
Evan Cheng6495f632009-07-28 05:48:47 +0000412 // AddrModeT2_so cannot handle any offset. If there is no offset
413 // register then we change to an immediate version.
Evan Cheng86198642009-08-07 00:34:42 +0000414 unsigned NewOpc = Opcode;
Evan Cheng6495f632009-07-28 05:48:47 +0000415 if (AddrMode == ARMII::AddrModeT2_so) {
416 unsigned OffsetReg = MI.getOperand(FrameRegIdx+1).getReg();
417 if (OffsetReg != 0) {
418 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000419 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +0000420 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000421
Evan Cheng6495f632009-07-28 05:48:47 +0000422 MI.RemoveOperand(FrameRegIdx+1);
423 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(0);
424 NewOpc = immediateOffsetOpcode(Opcode);
425 AddrMode = ARMII::AddrModeT2_i12;
426 }
427
428 unsigned NumBits = 0;
429 unsigned Scale = 1;
430 if (AddrMode == ARMII::AddrModeT2_i8 || AddrMode == ARMII::AddrModeT2_i12) {
431 // i8 supports only negative, and i12 supports only positive, so
432 // based on Offset sign convert Opcode to the appropriate
433 // instruction
434 Offset += MI.getOperand(FrameRegIdx+1).getImm();
435 if (Offset < 0) {
436 NewOpc = negativeOffsetOpcode(Opcode);
437 NumBits = 8;
438 isSub = true;
439 Offset = -Offset;
440 } else {
441 NewOpc = positiveOffsetOpcode(Opcode);
442 NumBits = 12;
443 }
Bob Wilsone6373eb2010-02-06 00:24:38 +0000444 } else if (AddrMode == ARMII::AddrMode5) {
445 // VFP address mode.
446 const MachineOperand &OffOp = MI.getOperand(FrameRegIdx+1);
447 int InstrOffs = ARM_AM::getAM5Offset(OffOp.getImm());
448 if (ARM_AM::getAM5Op(OffOp.getImm()) == ARM_AM::sub)
449 InstrOffs *= -1;
Evan Cheng6495f632009-07-28 05:48:47 +0000450 NumBits = 8;
451 Scale = 4;
452 Offset += InstrOffs * 4;
453 assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
454 if (Offset < 0) {
455 Offset = -Offset;
456 isSub = true;
457 }
Bob Wilsone6373eb2010-02-06 00:24:38 +0000458 } else {
459 llvm_unreachable("Unsupported addressing mode!");
Evan Cheng6495f632009-07-28 05:48:47 +0000460 }
461
462 if (NewOpc != Opcode)
463 MI.setDesc(TII.get(NewOpc));
464
465 MachineOperand &ImmOp = MI.getOperand(FrameRegIdx+1);
466
467 // Attempt to fold address computation
468 // Common case: small offset, fits into instruction.
469 int ImmedOffset = Offset / Scale;
470 unsigned Mask = (1 << NumBits) - 1;
471 if ((unsigned)Offset <= Mask * Scale) {
472 // Replace the FrameIndex with fp/sp
473 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
474 if (isSub) {
475 if (AddrMode == ARMII::AddrMode5)
476 // FIXME: Not consistent.
477 ImmedOffset |= 1 << NumBits;
Jim Grosbach764ab522009-08-11 15:33:49 +0000478 else
Evan Cheng6495f632009-07-28 05:48:47 +0000479 ImmedOffset = -ImmedOffset;
480 }
481 ImmOp.ChangeToImmediate(ImmedOffset);
Evan Chengcdbb3f52009-08-27 01:23:50 +0000482 Offset = 0;
483 return true;
Evan Cheng6495f632009-07-28 05:48:47 +0000484 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000485
Evan Cheng6495f632009-07-28 05:48:47 +0000486 // Otherwise, offset doesn't fit. Pull in what we can to simplify
David Goodwind9453782009-07-28 23:52:33 +0000487 ImmedOffset = ImmedOffset & Mask;
Evan Cheng6495f632009-07-28 05:48:47 +0000488 if (isSub) {
489 if (AddrMode == ARMII::AddrMode5)
490 // FIXME: Not consistent.
491 ImmedOffset |= 1 << NumBits;
Evan Chenga8e89842009-08-03 02:38:06 +0000492 else {
Evan Cheng6495f632009-07-28 05:48:47 +0000493 ImmedOffset = -ImmedOffset;
Evan Chenga8e89842009-08-03 02:38:06 +0000494 if (ImmedOffset == 0)
495 // Change the opcode back if the encoded offset is zero.
496 MI.setDesc(TII.get(positiveOffsetOpcode(NewOpc)));
497 }
Evan Cheng6495f632009-07-28 05:48:47 +0000498 }
499 ImmOp.ChangeToImmediate(ImmedOffset);
500 Offset &= ~(Mask*Scale);
501 }
502
Evan Chengcdbb3f52009-08-27 01:23:50 +0000503 Offset = (isSub) ? -Offset : Offset;
504 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +0000505}