Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1 | //===-- ARM.h - Top-level interface for ARM representation---- --*- C++ -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains the entry points for global functions defined in the LLVM |
| 11 | // ARM back-end. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #ifndef TARGET_ARM_H |
| 16 | #define TARGET_ARM_H |
| 17 | |
Torok Edwin | c25e758 | 2009-07-11 20:10:48 +0000 | [diff] [blame] | 18 | #include "llvm/Support/ErrorHandling.h" |
Bill Wendling | 98a366d | 2009-04-29 23:29:43 +0000 | [diff] [blame] | 19 | #include "llvm/Target/TargetMachine.h" |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 20 | #include <cassert> |
| 21 | |
| 22 | namespace llvm { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 23 | |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 24 | class ARMBaseTargetMachine; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 25 | class FunctionPass; |
Bruno Cardoso Lopes | a3f99f9 | 2009-05-30 20:51:52 +0000 | [diff] [blame] | 26 | class JITCodeEmitter; |
David Greene | 7184781 | 2009-07-14 20:18:05 +0000 | [diff] [blame] | 27 | class formatted_raw_ostream; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 28 | |
| 29 | // Enums corresponding to ARM condition codes |
| 30 | namespace ARMCC { |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 31 | // The CondCodes constants map directly to the 4-bit encoding of the |
| 32 | // condition field for predicated instructions. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 33 | enum CondCodes { |
| 34 | EQ, |
| 35 | NE, |
| 36 | HS, |
| 37 | LO, |
| 38 | MI, |
| 39 | PL, |
| 40 | VS, |
| 41 | VC, |
| 42 | HI, |
| 43 | LS, |
| 44 | GE, |
| 45 | LT, |
| 46 | GT, |
| 47 | LE, |
| 48 | AL |
| 49 | }; |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 50 | |
Evan Cheng | de8aa4e | 2010-05-05 18:28:36 +0000 | [diff] [blame] | 51 | inline static CondCodes getOppositeCondition(CondCodes CC) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 52 | switch (CC) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 53 | default: llvm_unreachable("Unknown condition code"); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 54 | case EQ: return NE; |
| 55 | case NE: return EQ; |
| 56 | case HS: return LO; |
| 57 | case LO: return HS; |
| 58 | case MI: return PL; |
| 59 | case PL: return MI; |
| 60 | case VS: return VC; |
| 61 | case VC: return VS; |
| 62 | case HI: return LS; |
| 63 | case LS: return HI; |
| 64 | case GE: return LT; |
| 65 | case LT: return GE; |
| 66 | case GT: return LE; |
| 67 | case LE: return GT; |
| 68 | } |
Rafael Espindola | 6f602de | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 69 | } |
Evan Cheng | de8aa4e | 2010-05-05 18:28:36 +0000 | [diff] [blame] | 70 | } // namespace ARMCC |
Rafael Espindola | 6f602de | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 71 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 72 | inline static const char *ARMCondCodeToString(ARMCC::CondCodes CC) { |
| 73 | switch (CC) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 74 | default: llvm_unreachable("Unknown condition code"); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 75 | case ARMCC::EQ: return "eq"; |
| 76 | case ARMCC::NE: return "ne"; |
| 77 | case ARMCC::HS: return "hs"; |
| 78 | case ARMCC::LO: return "lo"; |
| 79 | case ARMCC::MI: return "mi"; |
| 80 | case ARMCC::PL: return "pl"; |
| 81 | case ARMCC::VS: return "vs"; |
| 82 | case ARMCC::VC: return "vc"; |
| 83 | case ARMCC::HI: return "hi"; |
| 84 | case ARMCC::LS: return "ls"; |
| 85 | case ARMCC::GE: return "ge"; |
| 86 | case ARMCC::LT: return "lt"; |
| 87 | case ARMCC::GT: return "gt"; |
| 88 | case ARMCC::LE: return "le"; |
| 89 | case ARMCC::AL: return "al"; |
Rafael Espindola | 3ad5e5c | 2006-09-13 12:09:43 +0000 | [diff] [blame] | 90 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 91 | } |
Rafael Espindola | 3ad5e5c | 2006-09-13 12:09:43 +0000 | [diff] [blame] | 92 | |
Johnny Chen | 1adc40c | 2010-08-12 20:46:17 +0000 | [diff] [blame^] | 93 | namespace ARM_MB { |
| 94 | // The Memory Barrier Option constants map directly to the 4-bit encoding of |
| 95 | // the option field for memory barrier operations. |
| 96 | enum MemBOpt { |
| 97 | ST = 14, |
| 98 | ISH = 11, |
| 99 | ISHST = 10, |
| 100 | NSH = 7, |
| 101 | NSHST = 6, |
| 102 | OSH = 3, |
| 103 | OSHST = 2 |
| 104 | }; |
| 105 | |
| 106 | inline static const char *MemBOptToString(unsigned val) { |
| 107 | switch (val) { |
| 108 | default: llvm_unreachable("Unknown memory opetion"); |
| 109 | case ST: return "st"; |
| 110 | case ISH: return "ish"; |
| 111 | case ISHST: return "ishst"; |
| 112 | case NSH: return "nsh"; |
| 113 | case NSHST: return "nshst"; |
| 114 | case OSH: return "osh"; |
| 115 | case OSHST: return "oshst"; |
| 116 | } |
| 117 | } |
| 118 | } // namespace ARM_MB |
| 119 | |
Bob Wilson | 522ce97 | 2009-09-28 14:30:20 +0000 | [diff] [blame] | 120 | FunctionPass *createARMISelDag(ARMBaseTargetMachine &TM, |
| 121 | CodeGenOpt::Level OptLevel); |
Bruno Cardoso Lopes | a3f99f9 | 2009-05-30 20:51:52 +0000 | [diff] [blame] | 122 | |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 123 | FunctionPass *createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM, |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 124 | JITCodeEmitter &JCE); |
Bruno Cardoso Lopes | a3f99f9 | 2009-05-30 20:51:52 +0000 | [diff] [blame] | 125 | |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 126 | FunctionPass *createARMLoadStoreOptimizationPass(bool PreAlloc = false); |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 127 | FunctionPass *createARMExpandPseudoPass(); |
Anton Korobeynikov | cec36f4 | 2010-07-24 21:52:08 +0000 | [diff] [blame] | 128 | FunctionPass *createARMGlobalMergePass(const TargetLowering* tli); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 129 | FunctionPass *createARMConstantIslandPass(); |
Bob Wilson | 70cd88f | 2009-08-05 23:12:45 +0000 | [diff] [blame] | 130 | FunctionPass *createNEONPreAllocPass(); |
Anton Korobeynikov | 7aaf94b | 2009-11-03 01:04:26 +0000 | [diff] [blame] | 131 | FunctionPass *createNEONMoveFixPass(); |
Evan Cheng | dca6539 | 2010-07-02 21:07:09 +0000 | [diff] [blame] | 132 | FunctionPass *createThumb2ITBlockPass(); |
Evan Cheng | 8fb9036 | 2009-08-08 03:20:32 +0000 | [diff] [blame] | 133 | FunctionPass *createThumb2SizeReductionPass(); |
Evan Cheng | 06e1658 | 2009-07-10 01:54:42 +0000 | [diff] [blame] | 134 | |
Daniel Dunbar | 4cb1e13 | 2009-07-18 23:03:22 +0000 | [diff] [blame] | 135 | extern Target TheARMTarget, TheThumbTarget; |
| 136 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 137 | } // end namespace llvm; |
| 138 | |
| 139 | // Defines symbolic names for ARM registers. This defines a mapping from |
| 140 | // register name to register number. |
| 141 | // |
| 142 | #include "ARMGenRegisterNames.inc" |
| 143 | |
| 144 | // Defines symbolic names for the ARM instructions. |
| 145 | // |
| 146 | #include "ARMGenInstrNames.inc" |
| 147 | |
| 148 | |
| 149 | #endif |