blob: e76791921ee2bd1595ee64b1425b2139eaff7727 [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARM.h - Top-level interface for ARM representation---- --*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the entry points for global functions defined in the LLVM
11// ARM back-end.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef TARGET_ARM_H
16#define TARGET_ARM_H
17
Torok Edwinc25e7582009-07-11 20:10:48 +000018#include "llvm/Support/ErrorHandling.h"
Bill Wendling98a366d2009-04-29 23:29:43 +000019#include "llvm/Target/TargetMachine.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000020#include <cassert>
21
22namespace llvm {
Evan Chenga8e29892007-01-19 07:51:42 +000023
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000024class ARMBaseTargetMachine;
Evan Chenga8e29892007-01-19 07:51:42 +000025class FunctionPass;
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000026class JITCodeEmitter;
David Greene71847812009-07-14 20:18:05 +000027class formatted_raw_ostream;
Evan Chenga8e29892007-01-19 07:51:42 +000028
29// Enums corresponding to ARM condition codes
30namespace ARMCC {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000031 // The CondCodes constants map directly to the 4-bit encoding of the
32 // condition field for predicated instructions.
Evan Chenga8e29892007-01-19 07:51:42 +000033 enum CondCodes {
34 EQ,
35 NE,
36 HS,
37 LO,
38 MI,
39 PL,
40 VS,
41 VC,
42 HI,
43 LS,
44 GE,
45 LT,
46 GT,
47 LE,
48 AL
49 };
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000050
Evan Chengde8aa4e2010-05-05 18:28:36 +000051 inline static CondCodes getOppositeCondition(CondCodes CC) {
Evan Chenga8e29892007-01-19 07:51:42 +000052 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +000053 default: llvm_unreachable("Unknown condition code");
Evan Chenga8e29892007-01-19 07:51:42 +000054 case EQ: return NE;
55 case NE: return EQ;
56 case HS: return LO;
57 case LO: return HS;
58 case MI: return PL;
59 case PL: return MI;
60 case VS: return VC;
61 case VC: return VS;
62 case HI: return LS;
63 case LS: return HI;
64 case GE: return LT;
65 case LT: return GE;
66 case GT: return LE;
67 case LE: return GT;
68 }
Rafael Espindola6f602de2006-08-24 16:13:15 +000069 }
Evan Chengde8aa4e2010-05-05 18:28:36 +000070} // namespace ARMCC
Rafael Espindola6f602de2006-08-24 16:13:15 +000071
Evan Chenga8e29892007-01-19 07:51:42 +000072inline static const char *ARMCondCodeToString(ARMCC::CondCodes CC) {
73 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +000074 default: llvm_unreachable("Unknown condition code");
Evan Chenga8e29892007-01-19 07:51:42 +000075 case ARMCC::EQ: return "eq";
76 case ARMCC::NE: return "ne";
77 case ARMCC::HS: return "hs";
78 case ARMCC::LO: return "lo";
79 case ARMCC::MI: return "mi";
80 case ARMCC::PL: return "pl";
81 case ARMCC::VS: return "vs";
82 case ARMCC::VC: return "vc";
83 case ARMCC::HI: return "hi";
84 case ARMCC::LS: return "ls";
85 case ARMCC::GE: return "ge";
86 case ARMCC::LT: return "lt";
87 case ARMCC::GT: return "gt";
88 case ARMCC::LE: return "le";
89 case ARMCC::AL: return "al";
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +000090 }
Evan Chenga8e29892007-01-19 07:51:42 +000091}
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +000092
Johnny Chen1adc40c2010-08-12 20:46:17 +000093namespace ARM_MB {
94 // The Memory Barrier Option constants map directly to the 4-bit encoding of
95 // the option field for memory barrier operations.
96 enum MemBOpt {
97 ST = 14,
98 ISH = 11,
99 ISHST = 10,
100 NSH = 7,
101 NSHST = 6,
102 OSH = 3,
103 OSHST = 2
104 };
105
106 inline static const char *MemBOptToString(unsigned val) {
107 switch (val) {
108 default: llvm_unreachable("Unknown memory opetion");
109 case ST: return "st";
110 case ISH: return "ish";
111 case ISHST: return "ishst";
112 case NSH: return "nsh";
113 case NSHST: return "nshst";
114 case OSH: return "osh";
115 case OSHST: return "oshst";
116 }
117 }
118} // namespace ARM_MB
119
Bob Wilson522ce972009-09-28 14:30:20 +0000120FunctionPass *createARMISelDag(ARMBaseTargetMachine &TM,
121 CodeGenOpt::Level OptLevel);
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000122
Anton Korobeynikovd49ea772009-06-26 21:28:53 +0000123FunctionPass *createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
Evan Chenge7d6df72009-06-13 09:12:55 +0000124 JITCodeEmitter &JCE);
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000125
Evan Chenge7d6df72009-06-13 09:12:55 +0000126FunctionPass *createARMLoadStoreOptimizationPass(bool PreAlloc = false);
Evan Chengb9803a82009-11-06 23:52:48 +0000127FunctionPass *createARMExpandPseudoPass();
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000128FunctionPass *createARMGlobalMergePass(const TargetLowering* tli);
Evan Chenga8e29892007-01-19 07:51:42 +0000129FunctionPass *createARMConstantIslandPass();
Bob Wilson70cd88f2009-08-05 23:12:45 +0000130FunctionPass *createNEONPreAllocPass();
Anton Korobeynikov7aaf94b2009-11-03 01:04:26 +0000131FunctionPass *createNEONMoveFixPass();
Evan Chengdca65392010-07-02 21:07:09 +0000132FunctionPass *createThumb2ITBlockPass();
Evan Cheng8fb90362009-08-08 03:20:32 +0000133FunctionPass *createThumb2SizeReductionPass();
Evan Cheng06e16582009-07-10 01:54:42 +0000134
Daniel Dunbar4cb1e132009-07-18 23:03:22 +0000135extern Target TheARMTarget, TheThumbTarget;
136
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000137} // end namespace llvm;
138
139// Defines symbolic names for ARM registers. This defines a mapping from
140// register name to register number.
141//
142#include "ARMGenRegisterNames.inc"
143
144// Defines symbolic names for the ARM instructions.
145//
146#include "ARMGenInstrNames.inc"
147
148
149#endif