David Goodwin | b50ea5c | 2009-07-02 22:18:33 +0000 | [diff] [blame] | 1 | //===- Thumb2InstrInfo.cpp - Thumb-2 Instruction Information --------*- C++ -*-===// |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
David Goodwin | b50ea5c | 2009-07-02 22:18:33 +0000 | [diff] [blame] | 10 | // This file contains the Thumb-2 implementation of the TargetInstrInfo class. |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "ARMInstrInfo.h" |
| 15 | #include "ARM.h" |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 16 | #include "ARMAddressingModes.h" |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 17 | #include "ARMGenInstrInfo.inc" |
| 18 | #include "ARMMachineFunctionInfo.h" |
| 19 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 20 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 21 | #include "llvm/ADT/SmallVector.h" |
David Goodwin | b50ea5c | 2009-07-02 22:18:33 +0000 | [diff] [blame] | 22 | #include "Thumb2InstrInfo.h" |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 23 | |
| 24 | using namespace llvm; |
| 25 | |
Chris Lattner | d90183d | 2009-08-02 05:20:37 +0000 | [diff] [blame] | 26 | Thumb2InstrInfo::Thumb2InstrInfo(const ARMSubtarget &STI) : RI(*this, STI) { |
Anton Korobeynikov | d49ea77 | 2009-06-26 21:28:53 +0000 | [diff] [blame] | 27 | } |
| 28 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 29 | unsigned Thumb2InstrInfo::getUnindexedOpcode(unsigned Opc) const { |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 30 | // FIXME |
| 31 | return 0; |
| 32 | } |
| 33 | |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 34 | bool |
| 35 | Thumb2InstrInfo::BlockHasNoFallThrough(const MachineBasicBlock &MBB) const { |
| 36 | if (MBB.empty()) return false; |
| 37 | |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 38 | switch (MBB.back().getOpcode()) { |
David Goodwin | b1beca6 | 2009-07-10 15:33:46 +0000 | [diff] [blame] | 39 | case ARM::t2LDM_RET: |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 40 | case ARM::t2B: // Uncond branch. |
Evan Cheng | 66ac531 | 2009-07-25 00:33:29 +0000 | [diff] [blame] | 41 | case ARM::t2BR_JT: // Jumptable branch. |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 42 | case ARM::t2TBB: // Table branch byte. |
| 43 | case ARM::t2TBH: // Table branch halfword. |
Evan Cheng | 23606e3 | 2009-07-24 18:20:16 +0000 | [diff] [blame] | 44 | case ARM::tBR_JTr: // Jumptable branch (16-bit version). |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 45 | case ARM::tBX_RET: |
| 46 | case ARM::tBX_RET_vararg: |
| 47 | case ARM::tPOP_RET: |
| 48 | case ARM::tB: |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 49 | return true; |
| 50 | default: |
| 51 | break; |
| 52 | } |
| 53 | |
| 54 | return false; |
| 55 | } |
Anton Korobeynikov | b8e9ac8 | 2009-07-16 23:26:06 +0000 | [diff] [blame] | 56 | |
| 57 | bool |
| 58 | Thumb2InstrInfo::copyRegToReg(MachineBasicBlock &MBB, |
| 59 | MachineBasicBlock::iterator I, |
| 60 | unsigned DestReg, unsigned SrcReg, |
| 61 | const TargetRegisterClass *DestRC, |
| 62 | const TargetRegisterClass *SrcRC) const { |
| 63 | DebugLoc DL = DebugLoc::getUnknownLoc(); |
| 64 | if (I != MBB.end()) DL = I->getDebugLoc(); |
| 65 | |
Evan Cheng | 08b93c6 | 2009-07-27 00:33:08 +0000 | [diff] [blame] | 66 | if (DestRC == ARM::GPRRegisterClass && |
| 67 | SrcRC == ARM::GPRRegisterClass) { |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 68 | // FIXME: Just use tMOVgpr2gpr since it's shorter? |
| 69 | if (SrcReg == ARM::SP || DestReg == ARM::SP) |
| 70 | BuildMI(MBB, I, DL, get(ARM::tMOVgpr2gpr), DestReg).addReg(SrcReg); |
| 71 | else |
| 72 | AddDefaultCC(AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2MOVr), |
| 73 | DestReg).addReg(SrcReg))); |
Anton Korobeynikov | b8e9ac8 | 2009-07-16 23:26:06 +0000 | [diff] [blame] | 74 | return true; |
Evan Cheng | 08b93c6 | 2009-07-27 00:33:08 +0000 | [diff] [blame] | 75 | } else if (DestRC == ARM::GPRRegisterClass && |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 76 | SrcRC == ARM::tGPRRegisterClass) { |
Evan Cheng | 08b93c6 | 2009-07-27 00:33:08 +0000 | [diff] [blame] | 77 | BuildMI(MBB, I, DL, get(ARM::tMOVtgpr2gpr), DestReg).addReg(SrcReg); |
| 78 | return true; |
| 79 | } else if (DestRC == ARM::tGPRRegisterClass && |
| 80 | SrcRC == ARM::GPRRegisterClass) { |
| 81 | BuildMI(MBB, I, DL, get(ARM::tMOVgpr2tgpr), DestReg).addReg(SrcReg); |
| 82 | return true; |
Anton Korobeynikov | b8e9ac8 | 2009-07-16 23:26:06 +0000 | [diff] [blame] | 83 | } |
| 84 | |
Evan Cheng | 08b93c6 | 2009-07-27 00:33:08 +0000 | [diff] [blame] | 85 | // Handle SPR, DPR, and QPR copies. |
Anton Korobeynikov | b8e9ac8 | 2009-07-16 23:26:06 +0000 | [diff] [blame] | 86 | return ARMBaseInstrInfo::copyRegToReg(MBB, I, DestReg, SrcReg, DestRC, SrcRC); |
| 87 | } |
Evan Cheng | 5732ca0 | 2009-07-27 03:14:20 +0000 | [diff] [blame] | 88 | |
| 89 | void Thumb2InstrInfo:: |
| 90 | storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, |
| 91 | unsigned SrcReg, bool isKill, int FI, |
| 92 | const TargetRegisterClass *RC) const { |
| 93 | DebugLoc DL = DebugLoc::getUnknownLoc(); |
| 94 | if (I != MBB.end()) DL = I->getDebugLoc(); |
| 95 | |
| 96 | if (RC == ARM::GPRRegisterClass) { |
| 97 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2STRi12)) |
| 98 | .addReg(SrcReg, getKillRegState(isKill)) |
| 99 | .addFrameIndex(FI).addImm(0)); |
| 100 | return; |
| 101 | } |
| 102 | |
| 103 | ARMBaseInstrInfo::storeRegToStackSlot(MBB, I, SrcReg, isKill, FI, RC); |
| 104 | } |
| 105 | |
| 106 | void Thumb2InstrInfo:: |
| 107 | loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, |
| 108 | unsigned DestReg, int FI, |
| 109 | const TargetRegisterClass *RC) const { |
| 110 | DebugLoc DL = DebugLoc::getUnknownLoc(); |
| 111 | if (I != MBB.end()) DL = I->getDebugLoc(); |
| 112 | |
| 113 | if (RC == ARM::GPRRegisterClass) { |
| 114 | AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::t2LDRi12), DestReg) |
| 115 | .addFrameIndex(FI).addImm(0)); |
| 116 | return; |
| 117 | } |
| 118 | |
| 119 | ARMBaseInstrInfo::loadRegFromStackSlot(MBB, I, DestReg, FI, RC); |
| 120 | } |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 121 | |
| 122 | |
| 123 | void llvm::emitT2RegPlusImmediate(MachineBasicBlock &MBB, |
| 124 | MachineBasicBlock::iterator &MBBI, DebugLoc dl, |
| 125 | unsigned DestReg, unsigned BaseReg, int NumBytes, |
| 126 | ARMCC::CondCodes Pred, unsigned PredReg, |
| 127 | const ARMBaseInstrInfo &TII) { |
| 128 | bool isSub = NumBytes < 0; |
| 129 | if (isSub) NumBytes = -NumBytes; |
| 130 | |
| 131 | // If profitable, use a movw or movt to materialize the offset. |
| 132 | // FIXME: Use the scavenger to grab a scratch register. |
| 133 | if (DestReg != ARM::SP && DestReg != BaseReg && |
| 134 | NumBytes >= 4096 && |
| 135 | ARM_AM::getT2SOImmVal(NumBytes) == -1) { |
| 136 | bool Fits = false; |
| 137 | if (NumBytes < 65536) { |
| 138 | // Use a movw to materialize the 16-bit constant. |
| 139 | BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVi16), DestReg) |
| 140 | .addImm(NumBytes) |
| 141 | .addImm((unsigned)Pred).addReg(PredReg).addReg(0); |
| 142 | Fits = true; |
| 143 | } else if ((NumBytes & 0xffff) == 0) { |
| 144 | // Use a movt to materialize the 32-bit constant. |
| 145 | BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVTi16), DestReg) |
| 146 | .addReg(DestReg) |
| 147 | .addImm(NumBytes >> 16) |
| 148 | .addImm((unsigned)Pred).addReg(PredReg).addReg(0); |
| 149 | Fits = true; |
| 150 | } |
| 151 | |
| 152 | if (Fits) { |
| 153 | if (isSub) { |
| 154 | BuildMI(MBB, MBBI, dl, TII.get(ARM::t2SUBrr), DestReg) |
| 155 | .addReg(BaseReg, RegState::Kill) |
| 156 | .addReg(DestReg, RegState::Kill) |
| 157 | .addImm((unsigned)Pred).addReg(PredReg).addReg(0); |
| 158 | } else { |
| 159 | BuildMI(MBB, MBBI, dl, TII.get(ARM::t2ADDrr), DestReg) |
| 160 | .addReg(DestReg, RegState::Kill) |
| 161 | .addReg(BaseReg, RegState::Kill) |
| 162 | .addImm((unsigned)Pred).addReg(PredReg).addReg(0); |
| 163 | } |
| 164 | return; |
| 165 | } |
| 166 | } |
| 167 | |
| 168 | while (NumBytes) { |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 169 | unsigned ThisVal = NumBytes; |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 170 | unsigned Opc = 0; |
| 171 | if (DestReg == ARM::SP && BaseReg != ARM::SP) { |
| 172 | // mov sp, rn. Note t2MOVr cannot be used. |
| 173 | BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVgpr2gpr),DestReg).addReg(BaseReg); |
| 174 | BaseReg = ARM::SP; |
| 175 | continue; |
| 176 | } |
| 177 | |
| 178 | if (BaseReg == ARM::SP) { |
| 179 | // sub sp, sp, #imm7 |
| 180 | if (DestReg == ARM::SP && (ThisVal < ((1 << 7)-1) * 4)) { |
| 181 | assert((ThisVal & 3) == 0 && "Stack update is not multiple of 4?"); |
| 182 | Opc = isSub ? ARM::tSUBspi : ARM::tADDspi; |
| 183 | // FIXME: Fix Thumb1 immediate encoding. |
| 184 | BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg) |
| 185 | .addReg(BaseReg).addImm(ThisVal/4); |
| 186 | NumBytes = 0; |
| 187 | continue; |
| 188 | } |
| 189 | |
| 190 | // sub rd, sp, so_imm |
| 191 | Opc = isSub ? ARM::t2SUBrSPi : ARM::t2ADDrSPi; |
| 192 | if (ARM_AM::getT2SOImmVal(NumBytes) != -1) { |
| 193 | NumBytes = 0; |
| 194 | } else { |
| 195 | // FIXME: Move this to ARMAddressingModes.h? |
| 196 | unsigned RotAmt = CountLeadingZeros_32(ThisVal); |
| 197 | ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt); |
| 198 | NumBytes &= ~ThisVal; |
| 199 | assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 && |
| 200 | "Bit extraction didn't work?"); |
| 201 | } |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 202 | } else { |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 203 | assert(DestReg != ARM::SP && BaseReg != ARM::SP); |
| 204 | Opc = isSub ? ARM::t2SUBri : ARM::t2ADDri; |
| 205 | if (ARM_AM::getT2SOImmVal(NumBytes) != -1) { |
| 206 | NumBytes = 0; |
| 207 | } else if (ThisVal < 4096) { |
| 208 | Opc = isSub ? ARM::t2SUBri12 : ARM::t2ADDri12; |
| 209 | NumBytes = 0; |
| 210 | } else { |
| 211 | // FIXME: Move this to ARMAddressingModes.h? |
| 212 | unsigned RotAmt = CountLeadingZeros_32(ThisVal); |
| 213 | ThisVal = ThisVal & ARM_AM::rotr32(0xff000000U, RotAmt); |
| 214 | NumBytes &= ~ThisVal; |
| 215 | assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 && |
| 216 | "Bit extraction didn't work?"); |
| 217 | } |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 218 | } |
| 219 | |
| 220 | // Build the new ADD / SUB. |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 221 | AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg) |
| 222 | .addReg(BaseReg, RegState::Kill) |
| 223 | .addImm(ThisVal))); |
| 224 | |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 225 | BaseReg = DestReg; |
| 226 | } |
| 227 | } |
| 228 | |
| 229 | static unsigned |
| 230 | negativeOffsetOpcode(unsigned opcode) |
| 231 | { |
| 232 | switch (opcode) { |
| 233 | case ARM::t2LDRi12: return ARM::t2LDRi8; |
| 234 | case ARM::t2LDRHi12: return ARM::t2LDRHi8; |
| 235 | case ARM::t2LDRBi12: return ARM::t2LDRBi8; |
| 236 | case ARM::t2LDRSHi12: return ARM::t2LDRSHi8; |
| 237 | case ARM::t2LDRSBi12: return ARM::t2LDRSBi8; |
| 238 | case ARM::t2STRi12: return ARM::t2STRi8; |
| 239 | case ARM::t2STRBi12: return ARM::t2STRBi8; |
| 240 | case ARM::t2STRHi12: return ARM::t2STRHi8; |
| 241 | |
| 242 | case ARM::t2LDRi8: |
| 243 | case ARM::t2LDRHi8: |
| 244 | case ARM::t2LDRBi8: |
| 245 | case ARM::t2LDRSHi8: |
| 246 | case ARM::t2LDRSBi8: |
| 247 | case ARM::t2STRi8: |
| 248 | case ARM::t2STRBi8: |
| 249 | case ARM::t2STRHi8: |
| 250 | return opcode; |
| 251 | |
| 252 | default: |
| 253 | break; |
| 254 | } |
| 255 | |
| 256 | return 0; |
| 257 | } |
| 258 | |
| 259 | static unsigned |
| 260 | positiveOffsetOpcode(unsigned opcode) |
| 261 | { |
| 262 | switch (opcode) { |
| 263 | case ARM::t2LDRi8: return ARM::t2LDRi12; |
| 264 | case ARM::t2LDRHi8: return ARM::t2LDRHi12; |
| 265 | case ARM::t2LDRBi8: return ARM::t2LDRBi12; |
| 266 | case ARM::t2LDRSHi8: return ARM::t2LDRSHi12; |
| 267 | case ARM::t2LDRSBi8: return ARM::t2LDRSBi12; |
| 268 | case ARM::t2STRi8: return ARM::t2STRi12; |
| 269 | case ARM::t2STRBi8: return ARM::t2STRBi12; |
| 270 | case ARM::t2STRHi8: return ARM::t2STRHi12; |
| 271 | |
| 272 | case ARM::t2LDRi12: |
| 273 | case ARM::t2LDRHi12: |
| 274 | case ARM::t2LDRBi12: |
| 275 | case ARM::t2LDRSHi12: |
| 276 | case ARM::t2LDRSBi12: |
| 277 | case ARM::t2STRi12: |
| 278 | case ARM::t2STRBi12: |
| 279 | case ARM::t2STRHi12: |
| 280 | return opcode; |
| 281 | |
| 282 | default: |
| 283 | break; |
| 284 | } |
| 285 | |
| 286 | return 0; |
| 287 | } |
| 288 | |
| 289 | static unsigned |
| 290 | immediateOffsetOpcode(unsigned opcode) |
| 291 | { |
| 292 | switch (opcode) { |
| 293 | case ARM::t2LDRs: return ARM::t2LDRi12; |
| 294 | case ARM::t2LDRHs: return ARM::t2LDRHi12; |
| 295 | case ARM::t2LDRBs: return ARM::t2LDRBi12; |
| 296 | case ARM::t2LDRSHs: return ARM::t2LDRSHi12; |
| 297 | case ARM::t2LDRSBs: return ARM::t2LDRSBi12; |
| 298 | case ARM::t2STRs: return ARM::t2STRi12; |
| 299 | case ARM::t2STRBs: return ARM::t2STRBi12; |
| 300 | case ARM::t2STRHs: return ARM::t2STRHi12; |
| 301 | |
| 302 | case ARM::t2LDRi12: |
| 303 | case ARM::t2LDRHi12: |
| 304 | case ARM::t2LDRBi12: |
| 305 | case ARM::t2LDRSHi12: |
| 306 | case ARM::t2LDRSBi12: |
| 307 | case ARM::t2STRi12: |
| 308 | case ARM::t2STRBi12: |
| 309 | case ARM::t2STRHi12: |
| 310 | case ARM::t2LDRi8: |
| 311 | case ARM::t2LDRHi8: |
| 312 | case ARM::t2LDRBi8: |
| 313 | case ARM::t2LDRSHi8: |
| 314 | case ARM::t2LDRSBi8: |
| 315 | case ARM::t2STRi8: |
| 316 | case ARM::t2STRBi8: |
| 317 | case ARM::t2STRHi8: |
| 318 | return opcode; |
| 319 | |
| 320 | default: |
| 321 | break; |
| 322 | } |
| 323 | |
| 324 | return 0; |
| 325 | } |
| 326 | |
| 327 | int llvm::rewriteT2FrameIndex(MachineInstr &MI, unsigned FrameRegIdx, |
| 328 | unsigned FrameReg, int Offset, |
| 329 | const ARMBaseInstrInfo &TII) { |
| 330 | unsigned Opcode = MI.getOpcode(); |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 331 | const TargetInstrDesc &Desc = MI.getDesc(); |
| 332 | unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask); |
| 333 | bool isSub = false; |
| 334 | |
| 335 | // Memory operands in inline assembly always use AddrModeT2_i12. |
| 336 | if (Opcode == ARM::INLINEASM) |
| 337 | AddrMode = ARMII::AddrModeT2_i12; // FIXME. mode for thumb2? |
| 338 | |
| 339 | if (Opcode == ARM::t2ADDri || Opcode == ARM::t2ADDri12) { |
| 340 | Offset += MI.getOperand(FrameRegIdx+1).getImm(); |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 341 | |
| 342 | bool isSP = FrameReg == ARM::SP; |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 343 | if (Offset == 0) { |
| 344 | // Turn it into a move. |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 345 | unsigned NewOpc = isSP ? ARM::tMOVgpr2gpr : ARM::t2MOVr; |
| 346 | MI.setDesc(TII.get(NewOpc)); |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 347 | MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false); |
| 348 | MI.RemoveOperand(FrameRegIdx+1); |
| 349 | return 0; |
| 350 | } |
| 351 | |
| 352 | if (Offset < 0) { |
| 353 | Offset = -Offset; |
| 354 | isSub = true; |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 355 | MI.setDesc(TII.get(isSP ? ARM::t2SUBrSPi : ARM::t2SUBri)); |
| 356 | } else { |
| 357 | MI.setDesc(TII.get(isSP ? ARM::t2ADDrSPi : ARM::t2ADDri)); |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 358 | } |
| 359 | |
| 360 | // Common case: small offset, fits into instruction. |
| 361 | if (ARM_AM::getT2SOImmVal(Offset) != -1) { |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 362 | MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false); |
| 363 | MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset); |
| 364 | return 0; |
| 365 | } |
| 366 | // Another common case: imm12. |
| 367 | if (Offset < 4096) { |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 368 | unsigned NewOpc = isSP |
| 369 | ? (isSub ? ARM::t2SUBrSPi12 : ARM::t2ADDrSPi12) |
| 370 | : (isSub ? ARM::t2SUBri12 : ARM::t2ADDri12); |
| 371 | MI.setDesc(TII.get(NewOpc)); |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 372 | MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false); |
| 373 | MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset); |
| 374 | return 0; |
| 375 | } |
| 376 | |
| 377 | // Otherwise, extract 8 adjacent bits from the immediate into this |
| 378 | // t2ADDri/t2SUBri. |
| 379 | unsigned RotAmt = CountLeadingZeros_32(Offset); |
| 380 | unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xff000000U, RotAmt); |
| 381 | |
| 382 | // We will handle these bits from offset, clear them. |
| 383 | Offset &= ~ThisImmVal; |
| 384 | |
| 385 | assert(ARM_AM::getT2SOImmVal(ThisImmVal) != -1 && |
| 386 | "Bit extraction didn't work?"); |
| 387 | MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal); |
| 388 | } else { |
| 389 | // AddrModeT2_so cannot handle any offset. If there is no offset |
| 390 | // register then we change to an immediate version. |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 391 | unsigned NewOpc = Opcode; |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 392 | if (AddrMode == ARMII::AddrModeT2_so) { |
| 393 | unsigned OffsetReg = MI.getOperand(FrameRegIdx+1).getReg(); |
| 394 | if (OffsetReg != 0) { |
| 395 | MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false); |
| 396 | return Offset; |
| 397 | } |
| 398 | |
| 399 | MI.RemoveOperand(FrameRegIdx+1); |
| 400 | MI.getOperand(FrameRegIdx+1).ChangeToImmediate(0); |
| 401 | NewOpc = immediateOffsetOpcode(Opcode); |
| 402 | AddrMode = ARMII::AddrModeT2_i12; |
| 403 | } |
| 404 | |
| 405 | unsigned NumBits = 0; |
| 406 | unsigned Scale = 1; |
| 407 | if (AddrMode == ARMII::AddrModeT2_i8 || AddrMode == ARMII::AddrModeT2_i12) { |
| 408 | // i8 supports only negative, and i12 supports only positive, so |
| 409 | // based on Offset sign convert Opcode to the appropriate |
| 410 | // instruction |
| 411 | Offset += MI.getOperand(FrameRegIdx+1).getImm(); |
| 412 | if (Offset < 0) { |
| 413 | NewOpc = negativeOffsetOpcode(Opcode); |
| 414 | NumBits = 8; |
| 415 | isSub = true; |
| 416 | Offset = -Offset; |
| 417 | } else { |
| 418 | NewOpc = positiveOffsetOpcode(Opcode); |
| 419 | NumBits = 12; |
| 420 | } |
| 421 | } else { |
| 422 | // VFP address modes. |
| 423 | assert(AddrMode == ARMII::AddrMode5); |
| 424 | int InstrOffs=ARM_AM::getAM5Offset(MI.getOperand(FrameRegIdx+1).getImm()); |
| 425 | if (ARM_AM::getAM5Op(MI.getOperand(FrameRegIdx+1).getImm()) ==ARM_AM::sub) |
| 426 | InstrOffs *= -1; |
| 427 | NumBits = 8; |
| 428 | Scale = 4; |
| 429 | Offset += InstrOffs * 4; |
| 430 | assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!"); |
| 431 | if (Offset < 0) { |
| 432 | Offset = -Offset; |
| 433 | isSub = true; |
| 434 | } |
| 435 | } |
| 436 | |
| 437 | if (NewOpc != Opcode) |
| 438 | MI.setDesc(TII.get(NewOpc)); |
| 439 | |
| 440 | MachineOperand &ImmOp = MI.getOperand(FrameRegIdx+1); |
| 441 | |
| 442 | // Attempt to fold address computation |
| 443 | // Common case: small offset, fits into instruction. |
| 444 | int ImmedOffset = Offset / Scale; |
| 445 | unsigned Mask = (1 << NumBits) - 1; |
| 446 | if ((unsigned)Offset <= Mask * Scale) { |
| 447 | // Replace the FrameIndex with fp/sp |
| 448 | MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false); |
| 449 | if (isSub) { |
| 450 | if (AddrMode == ARMII::AddrMode5) |
| 451 | // FIXME: Not consistent. |
| 452 | ImmedOffset |= 1 << NumBits; |
| 453 | else |
| 454 | ImmedOffset = -ImmedOffset; |
| 455 | } |
| 456 | ImmOp.ChangeToImmediate(ImmedOffset); |
| 457 | return 0; |
| 458 | } |
| 459 | |
| 460 | // Otherwise, offset doesn't fit. Pull in what we can to simplify |
David Goodwin | d945378 | 2009-07-28 23:52:33 +0000 | [diff] [blame] | 461 | ImmedOffset = ImmedOffset & Mask; |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 462 | if (isSub) { |
| 463 | if (AddrMode == ARMII::AddrMode5) |
| 464 | // FIXME: Not consistent. |
| 465 | ImmedOffset |= 1 << NumBits; |
Evan Cheng | a8e8984 | 2009-08-03 02:38:06 +0000 | [diff] [blame] | 466 | else { |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 467 | ImmedOffset = -ImmedOffset; |
Evan Cheng | a8e8984 | 2009-08-03 02:38:06 +0000 | [diff] [blame] | 468 | if (ImmedOffset == 0) |
| 469 | // Change the opcode back if the encoded offset is zero. |
| 470 | MI.setDesc(TII.get(positiveOffsetOpcode(NewOpc))); |
| 471 | } |
Evan Cheng | 6495f63 | 2009-07-28 05:48:47 +0000 | [diff] [blame] | 472 | } |
| 473 | ImmOp.ChangeToImmediate(ImmedOffset); |
| 474 | Offset &= ~(Mask*Scale); |
| 475 | } |
| 476 | |
| 477 | return (isSub) ? -Offset : Offset; |
| 478 | } |