blob: 1e8afe81032ff30ffc4dd7811f9cb01fb177cc3c [file] [log] [blame]
Chris Lattner1c08c712005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
Chris Lattner1c08c712005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
Chris Lattner1c08c712005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000015#include "llvm/ADT/BitVector.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000016#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000017#include "llvm/CodeGen/SelectionDAGISel.h"
Evan Chenga9c20912006-01-21 02:32:06 +000018#include "llvm/CodeGen/ScheduleDAG.h"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000019#include "llvm/Constants.h"
Chris Lattneradf6a962005-05-13 18:50:42 +000020#include "llvm/CallingConv.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Chris Lattner36ce6912005-11-29 06:21:05 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerce7518c2006-01-26 22:24:51 +000024#include "llvm/InlineAsm.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000025#include "llvm/Instructions.h"
26#include "llvm/Intrinsics.h"
Jim Laskey43970fe2006-03-23 18:06:46 +000027#include "llvm/IntrinsicInst.h"
Reid Spencer5694b6e2007-04-09 06:17:21 +000028#include "llvm/ParameterAttributes.h"
Gordon Henriksence224772008-01-07 01:30:38 +000029#include "llvm/CodeGen/Collector.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000030#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineFrameInfo.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
34#include "llvm/CodeGen/MachineModuleInfo.h"
35#include "llvm/CodeGen/MachineRegisterInfo.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000036#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000037#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000038#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000039#include "llvm/Target/TargetData.h"
40#include "llvm/Target/TargetFrameInfo.h"
41#include "llvm/Target/TargetInstrInfo.h"
42#include "llvm/Target/TargetLowering.h"
43#include "llvm/Target/TargetMachine.h"
Vladimir Prus12472912006-05-23 13:43:15 +000044#include "llvm/Target/TargetOptions.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000045#include "llvm/Support/Compiler.h"
Evan Chengdb8d56b2008-06-30 20:45:06 +000046#include "llvm/Support/Debug.h"
47#include "llvm/Support/MathExtras.h"
48#include "llvm/Support/Timer.h"
Jeff Cohen7e881032006-02-24 02:52:40 +000049#include <algorithm>
Chris Lattner1c08c712005-01-07 07:47:53 +000050using namespace llvm;
51
Chris Lattneread0d882008-06-17 06:09:18 +000052static cl::opt<bool>
Chris Lattner70587ea2008-07-10 23:37:50 +000053EnableValueProp("enable-value-prop", cl::Hidden);
54static cl::opt<bool>
Duncan Sandsf00e74f2008-07-17 17:06:03 +000055EnableLegalizeTypes("enable-legalize-types", cl::Hidden);
Chris Lattneread0d882008-06-17 06:09:18 +000056
57
Chris Lattnerda8abb02005-09-01 18:44:10 +000058#ifndef NDEBUG
Chris Lattner7944d9d2005-01-12 03:41:21 +000059static cl::opt<bool>
Dan Gohman462dc7f2008-07-21 20:00:07 +000060ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden,
61 cl::desc("Pop up a window to show dags before the first "
62 "dag combine pass"));
63static cl::opt<bool>
64ViewLegalizeTypesDAGs("view-legalize-types-dags", cl::Hidden,
65 cl::desc("Pop up a window to show dags before legalize types"));
66static cl::opt<bool>
67ViewLegalizeDAGs("view-legalize-dags", cl::Hidden,
68 cl::desc("Pop up a window to show dags before legalize"));
69static cl::opt<bool>
70ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden,
71 cl::desc("Pop up a window to show dags before the second "
72 "dag combine pass"));
73static cl::opt<bool>
Evan Chenga9c20912006-01-21 02:32:06 +000074ViewISelDAGs("view-isel-dags", cl::Hidden,
75 cl::desc("Pop up a window to show isel dags as they are selected"));
76static cl::opt<bool>
77ViewSchedDAGs("view-sched-dags", cl::Hidden,
78 cl::desc("Pop up a window to show sched dags as they are processed"));
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000079static cl::opt<bool>
80ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
Chris Lattner5bab7852008-01-25 17:24:52 +000081 cl::desc("Pop up a window to show SUnit dags after they are processed"));
Chris Lattner7944d9d2005-01-12 03:41:21 +000082#else
Dan Gohman462dc7f2008-07-21 20:00:07 +000083static const bool ViewDAGCombine1 = false,
84 ViewLegalizeTypesDAGs = false, ViewLegalizeDAGs = false,
85 ViewDAGCombine2 = false,
86 ViewISelDAGs = false, ViewSchedDAGs = false,
87 ViewSUnitDAGs = false;
Chris Lattner7944d9d2005-01-12 03:41:21 +000088#endif
89
Jim Laskeyeb577ba2006-08-02 12:30:23 +000090//===---------------------------------------------------------------------===//
91///
92/// RegisterScheduler class - Track the registration of instruction schedulers.
93///
94//===---------------------------------------------------------------------===//
95MachinePassRegistry RegisterScheduler::Registry;
96
97//===---------------------------------------------------------------------===//
98///
99/// ISHeuristic command line option for instruction schedulers.
100///
101//===---------------------------------------------------------------------===//
Dan Gohman844731a2008-05-13 00:00:25 +0000102static cl::opt<RegisterScheduler::FunctionPassCtor, false,
103 RegisterPassParser<RegisterScheduler> >
104ISHeuristic("pre-RA-sched",
105 cl::init(&createDefaultScheduler),
106 cl::desc("Instruction schedulers available (before register"
107 " allocation):"));
Jim Laskey13ec7022006-08-01 14:21:23 +0000108
Dan Gohman844731a2008-05-13 00:00:25 +0000109static RegisterScheduler
110defaultListDAGScheduler("default", " Best scheduler for the target",
111 createDefaultScheduler);
Evan Cheng4ef10862006-01-23 07:01:07 +0000112
Evan Cheng5c807602008-02-26 02:33:44 +0000113namespace { struct SDISelAsmOperandInfo; }
Chris Lattnerbf996f12007-04-30 17:29:31 +0000114
Dan Gohman1d685a42008-06-07 02:02:36 +0000115/// ComputeLinearIndex - Given an LLVM IR aggregate type and a sequence
116/// insertvalue or extractvalue indices that identify a member, return
117/// the linearized index of the start of the member.
118///
119static unsigned ComputeLinearIndex(const TargetLowering &TLI, const Type *Ty,
120 const unsigned *Indices,
121 const unsigned *IndicesEnd,
122 unsigned CurIndex = 0) {
123 // Base case: We're done.
Dan Gohman8f36f6d2008-06-20 00:53:00 +0000124 if (Indices && Indices == IndicesEnd)
Dan Gohman1d685a42008-06-07 02:02:36 +0000125 return CurIndex;
126
Chris Lattnerf899fce2008-04-27 23:48:12 +0000127 // Given a struct type, recursively traverse the elements.
128 if (const StructType *STy = dyn_cast<StructType>(Ty)) {
Dan Gohman8f36f6d2008-06-20 00:53:00 +0000129 for (StructType::element_iterator EB = STy->element_begin(),
130 EI = EB,
Dan Gohman1d685a42008-06-07 02:02:36 +0000131 EE = STy->element_end();
132 EI != EE; ++EI) {
Dan Gohman8f36f6d2008-06-20 00:53:00 +0000133 if (Indices && *Indices == unsigned(EI - EB))
134 return ComputeLinearIndex(TLI, *EI, Indices+1, IndicesEnd, CurIndex);
135 CurIndex = ComputeLinearIndex(TLI, *EI, 0, 0, CurIndex);
Dan Gohman1d685a42008-06-07 02:02:36 +0000136 }
137 }
138 // Given an array type, recursively traverse the elements.
139 else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
140 const Type *EltTy = ATy->getElementType();
141 for (unsigned i = 0, e = ATy->getNumElements(); i != e; ++i) {
Dan Gohman8f36f6d2008-06-20 00:53:00 +0000142 if (Indices && *Indices == i)
143 return ComputeLinearIndex(TLI, EltTy, Indices+1, IndicesEnd, CurIndex);
144 CurIndex = ComputeLinearIndex(TLI, EltTy, 0, 0, CurIndex);
Dan Gohman1d685a42008-06-07 02:02:36 +0000145 }
146 }
147 // We haven't found the type we're looking for, so keep searching.
Dan Gohman8f36f6d2008-06-20 00:53:00 +0000148 return CurIndex + 1;
Dan Gohman1d685a42008-06-07 02:02:36 +0000149}
150
151/// ComputeValueVTs - Given an LLVM IR type, compute a sequence of
152/// MVTs that represent all the individual underlying
153/// non-aggregate types that comprise it.
154///
155/// If Offsets is non-null, it points to a vector to be filled in
156/// with the in-memory offsets of each of the individual values.
157///
158static void ComputeValueVTs(const TargetLowering &TLI, const Type *Ty,
159 SmallVectorImpl<MVT> &ValueVTs,
160 SmallVectorImpl<uint64_t> *Offsets = 0,
161 uint64_t StartingOffset = 0) {
162 // Given a struct type, recursively traverse the elements.
163 if (const StructType *STy = dyn_cast<StructType>(Ty)) {
164 const StructLayout *SL = TLI.getTargetData()->getStructLayout(STy);
165 for (StructType::element_iterator EB = STy->element_begin(),
166 EI = EB,
167 EE = STy->element_end();
168 EI != EE; ++EI)
169 ComputeValueVTs(TLI, *EI, ValueVTs, Offsets,
170 StartingOffset + SL->getElementOffset(EI - EB));
Chris Lattnerf899fce2008-04-27 23:48:12 +0000171 return;
Dan Gohman23ce5022008-04-25 18:27:55 +0000172 }
Chris Lattnerf899fce2008-04-27 23:48:12 +0000173 // Given an array type, recursively traverse the elements.
174 if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
175 const Type *EltTy = ATy->getElementType();
Dan Gohman1d685a42008-06-07 02:02:36 +0000176 uint64_t EltSize = TLI.getTargetData()->getABITypeSize(EltTy);
Chris Lattnerf899fce2008-04-27 23:48:12 +0000177 for (unsigned i = 0, e = ATy->getNumElements(); i != e; ++i)
Dan Gohman1d685a42008-06-07 02:02:36 +0000178 ComputeValueVTs(TLI, EltTy, ValueVTs, Offsets,
179 StartingOffset + i * EltSize);
Chris Lattnerf899fce2008-04-27 23:48:12 +0000180 return;
181 }
Duncan Sands83ec4b62008-06-06 12:08:01 +0000182 // Base case: we can get an MVT for this LLVM IR type.
Chris Lattnerf899fce2008-04-27 23:48:12 +0000183 ValueVTs.push_back(TLI.getValueType(Ty));
Dan Gohman1d685a42008-06-07 02:02:36 +0000184 if (Offsets)
185 Offsets->push_back(StartingOffset);
Chris Lattnerf899fce2008-04-27 23:48:12 +0000186}
Dan Gohman23ce5022008-04-25 18:27:55 +0000187
Chris Lattnerf899fce2008-04-27 23:48:12 +0000188namespace {
Dan Gohman0fe00902008-04-28 18:10:39 +0000189 /// RegsForValue - This struct represents the registers (physical or virtual)
190 /// that a particular set of values is assigned, and the type information about
191 /// the value. The most common situation is to represent one value at a time,
192 /// but struct or array values are handled element-wise as multiple values.
193 /// The splitting of aggregates is performed recursively, so that we never
194 /// have aggregate-typed registers. The values at this point do not necessarily
195 /// have legal types, so each value may require one or more registers of some
196 /// legal type.
197 ///
Chris Lattner95255282006-06-28 23:17:24 +0000198 struct VISIBILITY_HIDDEN RegsForValue {
Dan Gohman23ce5022008-04-25 18:27:55 +0000199 /// TLI - The TargetLowering object.
Dan Gohman0fe00902008-04-28 18:10:39 +0000200 ///
Dan Gohman23ce5022008-04-25 18:27:55 +0000201 const TargetLowering *TLI;
202
Dan Gohman0fe00902008-04-28 18:10:39 +0000203 /// ValueVTs - The value types of the values, which may not be legal, and
204 /// may need be promoted or synthesized from one or more registers.
205 ///
Duncan Sands83ec4b62008-06-06 12:08:01 +0000206 SmallVector<MVT, 4> ValueVTs;
Chris Lattner864635a2006-02-22 22:37:12 +0000207
Dan Gohman0fe00902008-04-28 18:10:39 +0000208 /// RegVTs - The value types of the registers. This is the same size as
209 /// ValueVTs and it records, for each value, what the type of the assigned
210 /// register or registers are. (Individual values are never synthesized
211 /// from more than one type of register.)
212 ///
213 /// With virtual registers, the contents of RegVTs is redundant with TLI's
214 /// getRegisterType member function, however when with physical registers
215 /// it is necessary to have a separate record of the types.
Chris Lattner864635a2006-02-22 22:37:12 +0000216 ///
Duncan Sands83ec4b62008-06-06 12:08:01 +0000217 SmallVector<MVT, 4> RegVTs;
Chris Lattner864635a2006-02-22 22:37:12 +0000218
Dan Gohman0fe00902008-04-28 18:10:39 +0000219 /// Regs - This list holds the registers assigned to the values.
220 /// Each legal or promoted value requires one register, and each
221 /// expanded value requires multiple registers.
222 ///
223 SmallVector<unsigned, 4> Regs;
Chris Lattner864635a2006-02-22 22:37:12 +0000224
Dan Gohman23ce5022008-04-25 18:27:55 +0000225 RegsForValue() : TLI(0) {}
Chris Lattner864635a2006-02-22 22:37:12 +0000226
Dan Gohman23ce5022008-04-25 18:27:55 +0000227 RegsForValue(const TargetLowering &tli,
Chris Lattnerb606dba2008-04-28 06:44:42 +0000228 const SmallVector<unsigned, 4> &regs,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000229 MVT regvt, MVT valuevt)
Dan Gohman0fe00902008-04-28 18:10:39 +0000230 : TLI(&tli), ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
Dan Gohman23ce5022008-04-25 18:27:55 +0000231 RegsForValue(const TargetLowering &tli,
Chris Lattnerb606dba2008-04-28 06:44:42 +0000232 const SmallVector<unsigned, 4> &regs,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000233 const SmallVector<MVT, 4> &regvts,
234 const SmallVector<MVT, 4> &valuevts)
Dan Gohman0fe00902008-04-28 18:10:39 +0000235 : TLI(&tli), ValueVTs(valuevts), RegVTs(regvts), Regs(regs) {}
Dan Gohman23ce5022008-04-25 18:27:55 +0000236 RegsForValue(const TargetLowering &tli,
237 unsigned Reg, const Type *Ty) : TLI(&tli) {
238 ComputeValueVTs(tli, Ty, ValueVTs);
239
Dan Gohmanb20d4f82008-04-28 17:42:03 +0000240 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000241 MVT ValueVT = ValueVTs[Value];
Dan Gohman23ce5022008-04-25 18:27:55 +0000242 unsigned NumRegs = TLI->getNumRegisters(ValueVT);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000243 MVT RegisterVT = TLI->getRegisterType(ValueVT);
Dan Gohman23ce5022008-04-25 18:27:55 +0000244 for (unsigned i = 0; i != NumRegs; ++i)
245 Regs.push_back(Reg + i);
246 RegVTs.push_back(RegisterVT);
247 Reg += NumRegs;
248 }
Chris Lattner864635a2006-02-22 22:37:12 +0000249 }
250
Chris Lattner41f62592008-04-29 04:29:54 +0000251 /// append - Add the specified values to this one.
252 void append(const RegsForValue &RHS) {
253 TLI = RHS.TLI;
254 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
255 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
256 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
257 }
258
259
Chris Lattner864635a2006-02-22 22:37:12 +0000260 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
Dan Gohman23ce5022008-04-25 18:27:55 +0000261 /// this value and returns the result as a ValueVTs value. This uses
Chris Lattner864635a2006-02-22 22:37:12 +0000262 /// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000263 /// If the Flag pointer is NULL, no flag is used.
Dan Gohman475871a2008-07-27 21:46:04 +0000264 SDValue getCopyFromRegs(SelectionDAG &DAG,
265 SDValue &Chain, SDValue *Flag) const;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000266
267 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
268 /// specified value into the registers specified by this object. This uses
269 /// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000270 /// If the Flag pointer is NULL, no flag is used.
Dan Gohman475871a2008-07-27 21:46:04 +0000271 void getCopyToRegs(SDValue Val, SelectionDAG &DAG,
272 SDValue &Chain, SDValue *Flag) const;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000273
274 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
275 /// operand list. This adds the code marker and includes the number of
276 /// values added into it.
277 void AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +0000278 std::vector<SDValue> &Ops) const;
Chris Lattner864635a2006-02-22 22:37:12 +0000279 };
280}
Evan Cheng4ef10862006-01-23 07:01:07 +0000281
Chris Lattner1c08c712005-01-07 07:47:53 +0000282namespace llvm {
283 //===--------------------------------------------------------------------===//
Jim Laskey9373beb2006-08-01 19:14:14 +0000284 /// createDefaultScheduler - This creates an instruction scheduler appropriate
285 /// for the target.
286 ScheduleDAG* createDefaultScheduler(SelectionDAGISel *IS,
287 SelectionDAG *DAG,
Evan Cheng4576f6d2008-07-01 18:05:03 +0000288 MachineBasicBlock *BB,
289 bool Fast) {
Jim Laskey9373beb2006-08-01 19:14:14 +0000290 TargetLowering &TLI = IS->getTargetLowering();
291
292 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency) {
Evan Cheng4576f6d2008-07-01 18:05:03 +0000293 return createTDListDAGScheduler(IS, DAG, BB, Fast);
Jim Laskey9373beb2006-08-01 19:14:14 +0000294 } else {
295 assert(TLI.getSchedulingPreference() ==
296 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
Evan Cheng4576f6d2008-07-01 18:05:03 +0000297 return createBURRListDAGScheduler(IS, DAG, BB, Fast);
Jim Laskey9373beb2006-08-01 19:14:14 +0000298 }
299 }
300
301
302 //===--------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +0000303 /// FunctionLoweringInfo - This contains information that is global to a
304 /// function that is used when lowering a region of the function.
Chris Lattnerf26bc8e2005-01-08 19:52:31 +0000305 class FunctionLoweringInfo {
306 public:
Chris Lattner1c08c712005-01-07 07:47:53 +0000307 TargetLowering &TLI;
308 Function &Fn;
309 MachineFunction &MF;
Chris Lattner84bc5422007-12-31 04:13:23 +0000310 MachineRegisterInfo &RegInfo;
Chris Lattner1c08c712005-01-07 07:47:53 +0000311
312 FunctionLoweringInfo(TargetLowering &TLI, Function &Fn,MachineFunction &MF);
313
314 /// MBBMap - A mapping from LLVM basic blocks to their machine code entry.
315 std::map<const BasicBlock*, MachineBasicBlock *> MBBMap;
316
317 /// ValueMap - Since we emit code for the function a basic block at a time,
318 /// we must remember which virtual registers hold the values for
319 /// cross-basic-block values.
Chris Lattner9f24ad72007-02-04 01:35:11 +0000320 DenseMap<const Value*, unsigned> ValueMap;
Chris Lattner1c08c712005-01-07 07:47:53 +0000321
322 /// StaticAllocaMap - Keep track of frame indices for fixed sized allocas in
323 /// the entry block. This allows the allocas to be efficiently referenced
324 /// anywhere in the function.
325 std::map<const AllocaInst*, int> StaticAllocaMap;
326
Duncan Sandsf4070822007-06-15 19:04:19 +0000327#ifndef NDEBUG
328 SmallSet<Instruction*, 8> CatchInfoLost;
329 SmallSet<Instruction*, 8> CatchInfoFound;
330#endif
331
Duncan Sands83ec4b62008-06-06 12:08:01 +0000332 unsigned MakeReg(MVT VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000333 return RegInfo.createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +0000334 }
Chris Lattner571e4342006-10-27 21:36:01 +0000335
336 /// isExportedInst - Return true if the specified value is an instruction
337 /// exported from its block.
338 bool isExportedInst(const Value *V) {
339 return ValueMap.count(V);
340 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000341
Chris Lattner3c384492006-03-16 19:51:18 +0000342 unsigned CreateRegForValue(const Value *V);
343
Chris Lattner1c08c712005-01-07 07:47:53 +0000344 unsigned InitializeRegForValue(const Value *V) {
345 unsigned &R = ValueMap[V];
346 assert(R == 0 && "Already initialized this value register!");
347 return R = CreateRegForValue(V);
348 }
Chris Lattneread0d882008-06-17 06:09:18 +0000349
350 struct LiveOutInfo {
351 unsigned NumSignBits;
352 APInt KnownOne, KnownZero;
353 LiveOutInfo() : NumSignBits(0) {}
354 };
355
356 /// LiveOutRegInfo - Information about live out vregs, indexed by their
357 /// register number offset by 'FirstVirtualRegister'.
358 std::vector<LiveOutInfo> LiveOutRegInfo;
Chris Lattner1c08c712005-01-07 07:47:53 +0000359 };
360}
361
Duncan Sandscf26d7c2007-07-04 20:52:51 +0000362/// isSelector - Return true if this instruction is a call to the
363/// eh.selector intrinsic.
364static bool isSelector(Instruction *I) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000365 if (IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +0000366 return (II->getIntrinsicID() == Intrinsic::eh_selector_i32 ||
367 II->getIntrinsicID() == Intrinsic::eh_selector_i64);
Duncan Sandsf4070822007-06-15 19:04:19 +0000368 return false;
369}
370
Chris Lattner1c08c712005-01-07 07:47:53 +0000371/// isUsedOutsideOfDefiningBlock - Return true if this instruction is used by
Nate Begemanf15485a2006-03-27 01:32:24 +0000372/// PHI nodes or outside of the basic block that defines it, or used by a
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000373/// switch or atomic instruction, which may expand to multiple basic blocks.
Chris Lattner1c08c712005-01-07 07:47:53 +0000374static bool isUsedOutsideOfDefiningBlock(Instruction *I) {
375 if (isa<PHINode>(I)) return true;
376 BasicBlock *BB = I->getParent();
377 for (Value::use_iterator UI = I->use_begin(), E = I->use_end(); UI != E; ++UI)
Nate Begemanf15485a2006-03-27 01:32:24 +0000378 if (cast<Instruction>(*UI)->getParent() != BB || isa<PHINode>(*UI) ||
Chris Lattner571e4342006-10-27 21:36:01 +0000379 // FIXME: Remove switchinst special case.
Nate Begemanf15485a2006-03-27 01:32:24 +0000380 isa<SwitchInst>(*UI))
Chris Lattner1c08c712005-01-07 07:47:53 +0000381 return true;
382 return false;
383}
384
Chris Lattnerbf209482005-10-30 19:42:35 +0000385/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
Nate Begemanf15485a2006-03-27 01:32:24 +0000386/// entry block, return true. This includes arguments used by switches, since
387/// the switch may expand into multiple basic blocks.
Chris Lattnerbf209482005-10-30 19:42:35 +0000388static bool isOnlyUsedInEntryBlock(Argument *A) {
389 BasicBlock *Entry = A->getParent()->begin();
390 for (Value::use_iterator UI = A->use_begin(), E = A->use_end(); UI != E; ++UI)
Nate Begemanf15485a2006-03-27 01:32:24 +0000391 if (cast<Instruction>(*UI)->getParent() != Entry || isa<SwitchInst>(*UI))
Chris Lattnerbf209482005-10-30 19:42:35 +0000392 return false; // Use not in entry block.
393 return true;
394}
395
Chris Lattner1c08c712005-01-07 07:47:53 +0000396FunctionLoweringInfo::FunctionLoweringInfo(TargetLowering &tli,
Misha Brukmanedf128a2005-04-21 22:36:52 +0000397 Function &fn, MachineFunction &mf)
Chris Lattner84bc5422007-12-31 04:13:23 +0000398 : TLI(tli), Fn(fn), MF(mf), RegInfo(MF.getRegInfo()) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000399
Chris Lattnerbf209482005-10-30 19:42:35 +0000400 // Create a vreg for each argument register that is not dead and is used
401 // outside of the entry block for the function.
402 for (Function::arg_iterator AI = Fn.arg_begin(), E = Fn.arg_end();
403 AI != E; ++AI)
404 if (!isOnlyUsedInEntryBlock(AI))
405 InitializeRegForValue(AI);
406
Chris Lattner1c08c712005-01-07 07:47:53 +0000407 // Initialize the mapping of values to registers. This is only set up for
408 // instruction values that are used outside of the block that defines
409 // them.
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000410 Function::iterator BB = Fn.begin(), EB = Fn.end();
Chris Lattner1c08c712005-01-07 07:47:53 +0000411 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
412 if (AllocaInst *AI = dyn_cast<AllocaInst>(I))
Reid Spencerb83eb642006-10-20 07:07:24 +0000413 if (ConstantInt *CUI = dyn_cast<ConstantInt>(AI->getArraySize())) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000414 const Type *Ty = AI->getAllocatedType();
Duncan Sands514ab342007-11-01 20:53:16 +0000415 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Nate Begemanae232e72005-11-06 09:00:38 +0000416 unsigned Align =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +0000417 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
Nate Begemanae232e72005-11-06 09:00:38 +0000418 AI->getAlignment());
Chris Lattnera8217e32005-05-13 23:14:17 +0000419
Reid Spencerb83eb642006-10-20 07:07:24 +0000420 TySize *= CUI->getZExtValue(); // Get total allocated size.
Chris Lattnerd222f6a2005-10-18 22:14:06 +0000421 if (TySize == 0) TySize = 1; // Don't create zero-sized stack objects.
Chris Lattner1c08c712005-01-07 07:47:53 +0000422 StaticAllocaMap[AI] =
Chris Lattner6266c182007-04-25 04:08:28 +0000423 MF.getFrameInfo()->CreateStackObject(TySize, Align);
Chris Lattner1c08c712005-01-07 07:47:53 +0000424 }
425
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000426 for (; BB != EB; ++BB)
427 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
Chris Lattner1c08c712005-01-07 07:47:53 +0000428 if (!I->use_empty() && isUsedOutsideOfDefiningBlock(I))
429 if (!isa<AllocaInst>(I) ||
430 !StaticAllocaMap.count(cast<AllocaInst>(I)))
431 InitializeRegForValue(I);
432
433 // Create an initial MachineBasicBlock for each LLVM BasicBlock in F. This
434 // also creates the initial PHI MachineInstrs, though none of the input
435 // operands are populated.
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000436 for (BB = Fn.begin(), EB = Fn.end(); BB != EB; ++BB) {
Dan Gohman0e5f1302008-07-07 23:02:41 +0000437 MachineBasicBlock *MBB = mf.CreateMachineBasicBlock(BB);
Chris Lattner1c08c712005-01-07 07:47:53 +0000438 MBBMap[BB] = MBB;
Dan Gohman0e5f1302008-07-07 23:02:41 +0000439 MF.push_back(MBB);
Chris Lattner1c08c712005-01-07 07:47:53 +0000440
441 // Create Machine PHI nodes for LLVM PHI nodes, lowering them as
442 // appropriate.
443 PHINode *PN;
Chris Lattner8c494ab2006-10-27 23:50:33 +0000444 for (BasicBlock::iterator I = BB->begin();(PN = dyn_cast<PHINode>(I)); ++I){
445 if (PN->use_empty()) continue;
446
Duncan Sands83ec4b62008-06-06 12:08:01 +0000447 MVT VT = TLI.getValueType(PN->getType());
Dan Gohman7f321562007-06-25 16:23:39 +0000448 unsigned NumRegisters = TLI.getNumRegisters(VT);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000449 unsigned PHIReg = ValueMap[PN];
450 assert(PHIReg && "PHI node does not have an assigned virtual register!");
Evan Chengc0f64ff2006-11-27 23:37:22 +0000451 const TargetInstrInfo *TII = TLI.getTargetMachine().getInstrInfo();
Dan Gohmanb9f10192007-06-21 14:42:22 +0000452 for (unsigned i = 0; i != NumRegisters; ++i)
Evan Chengc0f64ff2006-11-27 23:37:22 +0000453 BuildMI(MBB, TII->get(TargetInstrInfo::PHI), PHIReg+i);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000454 }
Chris Lattner1c08c712005-01-07 07:47:53 +0000455 }
456}
457
Chris Lattner3c384492006-03-16 19:51:18 +0000458/// CreateRegForValue - Allocate the appropriate number of virtual registers of
459/// the correctly promoted or expanded types. Assign these registers
460/// consecutive vreg numbers and return the first assigned number.
Dan Gohman10a6b7a2008-04-28 18:19:43 +0000461///
462/// In the case that the given value has struct or array type, this function
463/// will assign registers for each member or element.
464///
Chris Lattner3c384492006-03-16 19:51:18 +0000465unsigned FunctionLoweringInfo::CreateRegForValue(const Value *V) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000466 SmallVector<MVT, 4> ValueVTs;
Chris Lattnerb606dba2008-04-28 06:44:42 +0000467 ComputeValueVTs(TLI, V->getType(), ValueVTs);
Bill Wendling95b39552007-04-24 21:13:23 +0000468
Dan Gohman23ce5022008-04-25 18:27:55 +0000469 unsigned FirstReg = 0;
Dan Gohmanb20d4f82008-04-28 17:42:03 +0000470 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000471 MVT ValueVT = ValueVTs[Value];
472 MVT RegisterVT = TLI.getRegisterType(ValueVT);
Dan Gohman8c8c5fc2007-06-27 14:34:07 +0000473
Chris Lattnerb606dba2008-04-28 06:44:42 +0000474 unsigned NumRegs = TLI.getNumRegisters(ValueVT);
Dan Gohman23ce5022008-04-25 18:27:55 +0000475 for (unsigned i = 0; i != NumRegs; ++i) {
476 unsigned R = MakeReg(RegisterVT);
477 if (!FirstReg) FirstReg = R;
478 }
479 }
480 return FirstReg;
Chris Lattner3c384492006-03-16 19:51:18 +0000481}
Chris Lattner1c08c712005-01-07 07:47:53 +0000482
483//===----------------------------------------------------------------------===//
484/// SelectionDAGLowering - This is the common target-independent lowering
485/// implementation that is parameterized by a TargetLowering object.
486/// Also, targets can overload any lowering method.
487///
488namespace llvm {
489class SelectionDAGLowering {
490 MachineBasicBlock *CurMBB;
491
Dan Gohman475871a2008-07-27 21:46:04 +0000492 DenseMap<const Value*, SDValue> NodeMap;
Chris Lattner1c08c712005-01-07 07:47:53 +0000493
Chris Lattnerd3948112005-01-17 22:19:26 +0000494 /// PendingLoads - Loads are not emitted to the program immediately. We bunch
495 /// them up and then emit token factor nodes when possible. This allows us to
496 /// get simple disambiguation between loads without worrying about alias
497 /// analysis.
Dan Gohman475871a2008-07-27 21:46:04 +0000498 SmallVector<SDValue, 8> PendingLoads;
Chris Lattnerd3948112005-01-17 22:19:26 +0000499
Dan Gohman86e1ebf2008-03-27 19:56:19 +0000500 /// PendingExports - CopyToReg nodes that copy values to virtual registers
501 /// for export to other blocks need to be emitted before any terminator
502 /// instruction, but they have no other ordering requirements. We bunch them
503 /// up and the emit a single tokenfactor for them just before terminator
504 /// instructions.
Dan Gohman475871a2008-07-27 21:46:04 +0000505 std::vector<SDValue> PendingExports;
Dan Gohman86e1ebf2008-03-27 19:56:19 +0000506
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000507 /// Case - A struct to record the Value for a switch case, and the
508 /// case's target basic block.
509 struct Case {
510 Constant* Low;
511 Constant* High;
512 MachineBasicBlock* BB;
513
514 Case() : Low(0), High(0), BB(0) { }
515 Case(Constant* low, Constant* high, MachineBasicBlock* bb) :
516 Low(low), High(high), BB(bb) { }
517 uint64_t size() const {
518 uint64_t rHigh = cast<ConstantInt>(High)->getSExtValue();
519 uint64_t rLow = cast<ConstantInt>(Low)->getSExtValue();
520 return (rHigh - rLow + 1ULL);
521 }
522 };
523
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000524 struct CaseBits {
525 uint64_t Mask;
526 MachineBasicBlock* BB;
527 unsigned Bits;
528
529 CaseBits(uint64_t mask, MachineBasicBlock* bb, unsigned bits):
530 Mask(mask), BB(bb), Bits(bits) { }
531 };
532
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000533 typedef std::vector<Case> CaseVector;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000534 typedef std::vector<CaseBits> CaseBitsVector;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000535 typedef CaseVector::iterator CaseItr;
536 typedef std::pair<CaseItr, CaseItr> CaseRange;
Nate Begemanf15485a2006-03-27 01:32:24 +0000537
538 /// CaseRec - A struct with ctor used in lowering switches to a binary tree
539 /// of conditional branches.
540 struct CaseRec {
541 CaseRec(MachineBasicBlock *bb, Constant *lt, Constant *ge, CaseRange r) :
542 CaseBB(bb), LT(lt), GE(ge), Range(r) {}
543
544 /// CaseBB - The MBB in which to emit the compare and branch
545 MachineBasicBlock *CaseBB;
546 /// LT, GE - If nonzero, we know the current case value must be less-than or
547 /// greater-than-or-equal-to these Constants.
548 Constant *LT;
549 Constant *GE;
550 /// Range - A pair of iterators representing the range of case values to be
551 /// processed at this point in the binary search tree.
552 CaseRange Range;
553 };
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000554
555 typedef std::vector<CaseRec> CaseRecVector;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000556
557 /// The comparison function for sorting the switch case values in the vector.
558 /// WARNING: Case ranges should be disjoint!
Nate Begemanf15485a2006-03-27 01:32:24 +0000559 struct CaseCmp {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000560 bool operator () (const Case& C1, const Case& C2) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000561 assert(isa<ConstantInt>(C1.Low) && isa<ConstantInt>(C2.High));
562 const ConstantInt* CI1 = cast<const ConstantInt>(C1.Low);
563 const ConstantInt* CI2 = cast<const ConstantInt>(C2.High);
564 return CI1->getValue().slt(CI2->getValue());
Nate Begemanf15485a2006-03-27 01:32:24 +0000565 }
566 };
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000567
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000568 struct CaseBitsCmp {
569 bool operator () (const CaseBits& C1, const CaseBits& C2) {
570 return C1.Bits > C2.Bits;
571 }
572 };
573
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000574 unsigned Clusterify(CaseVector& Cases, const SwitchInst &SI);
Nate Begemanf15485a2006-03-27 01:32:24 +0000575
Chris Lattner1c08c712005-01-07 07:47:53 +0000576public:
577 // TLI - This is information that describes the available target features we
578 // need for lowering. This indicates when operations are unavailable,
579 // implemented with a libcall, etc.
580 TargetLowering &TLI;
581 SelectionDAG &DAG;
Owen Andersona69571c2006-05-03 01:29:57 +0000582 const TargetData *TD;
Dan Gohman5f43f922007-08-27 16:26:13 +0000583 AliasAnalysis &AA;
Chris Lattner1c08c712005-01-07 07:47:53 +0000584
Nate Begemanf15485a2006-03-27 01:32:24 +0000585 /// SwitchCases - Vector of CaseBlock structures used to communicate
586 /// SwitchInst code generation information.
587 std::vector<SelectionDAGISel::CaseBlock> SwitchCases;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000588 /// JTCases - Vector of JumpTable structures used to communicate
589 /// SwitchInst code generation information.
590 std::vector<SelectionDAGISel::JumpTableBlock> JTCases;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000591 std::vector<SelectionDAGISel::BitTestBlock> BitTestCases;
Nate Begemanf15485a2006-03-27 01:32:24 +0000592
Chris Lattner1c08c712005-01-07 07:47:53 +0000593 /// FuncInfo - Information about the function as a whole.
594 ///
595 FunctionLoweringInfo &FuncInfo;
Gordon Henriksence224772008-01-07 01:30:38 +0000596
597 /// GCI - Garbage collection metadata for the function.
598 CollectorMetadata *GCI;
Chris Lattner1c08c712005-01-07 07:47:53 +0000599
600 SelectionDAGLowering(SelectionDAG &dag, TargetLowering &tli,
Dan Gohman5f43f922007-08-27 16:26:13 +0000601 AliasAnalysis &aa,
Gordon Henriksence224772008-01-07 01:30:38 +0000602 FunctionLoweringInfo &funcinfo,
603 CollectorMetadata *gci)
Dan Gohman5f43f922007-08-27 16:26:13 +0000604 : TLI(tli), DAG(dag), TD(DAG.getTarget().getTargetData()), AA(aa),
Gordon Henriksence224772008-01-07 01:30:38 +0000605 FuncInfo(funcinfo), GCI(gci) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000606 }
607
Dan Gohman86e1ebf2008-03-27 19:56:19 +0000608 /// getRoot - Return the current virtual root of the Selection DAG,
609 /// flushing any PendingLoad items. This must be done before emitting
610 /// a store or any other node that may need to be ordered after any
611 /// prior load instructions.
Chris Lattnera651cf62005-01-17 19:43:36 +0000612 ///
Dan Gohman475871a2008-07-27 21:46:04 +0000613 SDValue getRoot() {
Chris Lattnerd3948112005-01-17 22:19:26 +0000614 if (PendingLoads.empty())
615 return DAG.getRoot();
Misha Brukmanedf128a2005-04-21 22:36:52 +0000616
Chris Lattnerd3948112005-01-17 22:19:26 +0000617 if (PendingLoads.size() == 1) {
Dan Gohman475871a2008-07-27 21:46:04 +0000618 SDValue Root = PendingLoads[0];
Chris Lattnerd3948112005-01-17 22:19:26 +0000619 DAG.setRoot(Root);
620 PendingLoads.clear();
621 return Root;
622 }
623
624 // Otherwise, we have to make a token factor node.
Dan Gohman475871a2008-07-27 21:46:04 +0000625 SDValue Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000626 &PendingLoads[0], PendingLoads.size());
Chris Lattnerd3948112005-01-17 22:19:26 +0000627 PendingLoads.clear();
628 DAG.setRoot(Root);
629 return Root;
Chris Lattnera651cf62005-01-17 19:43:36 +0000630 }
631
Dan Gohman86e1ebf2008-03-27 19:56:19 +0000632 /// getControlRoot - Similar to getRoot, but instead of flushing all the
633 /// PendingLoad items, flush all the PendingExports items. It is necessary
634 /// to do this before emitting a terminator instruction.
635 ///
Dan Gohman475871a2008-07-27 21:46:04 +0000636 SDValue getControlRoot() {
637 SDValue Root = DAG.getRoot();
Dan Gohman86e1ebf2008-03-27 19:56:19 +0000638
639 if (PendingExports.empty())
640 return Root;
641
642 // Turn all of the CopyToReg chains into one factored node.
643 if (Root.getOpcode() != ISD::EntryToken) {
644 unsigned i = 0, e = PendingExports.size();
645 for (; i != e; ++i) {
646 assert(PendingExports[i].Val->getNumOperands() > 1);
647 if (PendingExports[i].Val->getOperand(0) == Root)
648 break; // Don't add the root if we already indirectly depend on it.
649 }
650
651 if (i == e)
652 PendingExports.push_back(Root);
653 }
654
655 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
656 &PendingExports[0],
657 PendingExports.size());
658 PendingExports.clear();
659 DAG.setRoot(Root);
660 return Root;
661 }
662
663 void CopyValueToVirtualRegister(Value *V, unsigned Reg);
Chris Lattner571e4342006-10-27 21:36:01 +0000664
Chris Lattner1c08c712005-01-07 07:47:53 +0000665 void visit(Instruction &I) { visit(I.getOpcode(), I); }
666
667 void visit(unsigned Opcode, User &I) {
Chris Lattner1e7aa5c2006-11-10 04:41:34 +0000668 // Note: this doesn't use InstVisitor, because it has to work with
669 // ConstantExpr's in addition to instructions.
Chris Lattner1c08c712005-01-07 07:47:53 +0000670 switch (Opcode) {
671 default: assert(0 && "Unknown instruction type encountered!");
672 abort();
673 // Build the switch statement using the Instruction.def file.
674#define HANDLE_INST(NUM, OPCODE, CLASS) \
675 case Instruction::OPCODE:return visit##OPCODE((CLASS&)I);
676#include "llvm/Instruction.def"
677 }
678 }
679
680 void setCurrentBasicBlock(MachineBasicBlock *MBB) { CurMBB = MBB; }
681
Dan Gohman475871a2008-07-27 21:46:04 +0000682 SDValue getValue(const Value *V);
Chris Lattner1c08c712005-01-07 07:47:53 +0000683
Dan Gohman475871a2008-07-27 21:46:04 +0000684 void setValue(const Value *V, SDValue NewN) {
685 SDValue &N = NodeMap[V];
Chris Lattner1c08c712005-01-07 07:47:53 +0000686 assert(N.Val == 0 && "Already set a value for this node!");
Chris Lattner0da331f2007-02-04 01:31:47 +0000687 N = NewN;
Chris Lattner1c08c712005-01-07 07:47:53 +0000688 }
Chris Lattner4e4b5762006-02-01 18:59:47 +0000689
Evan Cheng5c807602008-02-26 02:33:44 +0000690 void GetRegistersForValue(SDISelAsmOperandInfo &OpInfo, bool HasEarlyClobber,
Chris Lattnere7cf56a2007-04-30 21:11:17 +0000691 std::set<unsigned> &OutputRegs,
692 std::set<unsigned> &InputRegs);
Nate Begemanf15485a2006-03-27 01:32:24 +0000693
Chris Lattner571e4342006-10-27 21:36:01 +0000694 void FindMergedConditions(Value *Cond, MachineBasicBlock *TBB,
695 MachineBasicBlock *FBB, MachineBasicBlock *CurBB,
696 unsigned Opc);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000697 bool isExportableFromCurrentBlock(Value *V, const BasicBlock *FromBB);
Chris Lattner571e4342006-10-27 21:36:01 +0000698 void ExportFromCurrentBlock(Value *V);
Dan Gohman475871a2008-07-27 21:46:04 +0000699 void LowerCallTo(CallSite CS, SDValue Callee, bool IsTailCall,
Anton Korobeynikov070280e2007-05-23 11:08:31 +0000700 MachineBasicBlock *LandingPad = NULL);
Duncan Sandsdc024672007-11-27 13:23:08 +0000701
Chris Lattner1c08c712005-01-07 07:47:53 +0000702 // Terminator instructions.
703 void visitRet(ReturnInst &I);
704 void visitBr(BranchInst &I);
Nate Begemanf15485a2006-03-27 01:32:24 +0000705 void visitSwitch(SwitchInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000706 void visitUnreachable(UnreachableInst &I) { /* noop */ }
707
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000708 // Helpers for visitSwitch
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000709 bool handleSmallSwitchRange(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000710 CaseRecVector& WorkList,
711 Value* SV,
712 MachineBasicBlock* Default);
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000713 bool handleJTSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000714 CaseRecVector& WorkList,
715 Value* SV,
716 MachineBasicBlock* Default);
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000717 bool handleBTSplitSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000718 CaseRecVector& WorkList,
719 Value* SV,
720 MachineBasicBlock* Default);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000721 bool handleBitTestsSwitchCase(CaseRec& CR,
722 CaseRecVector& WorkList,
723 Value* SV,
724 MachineBasicBlock* Default);
Nate Begemanf15485a2006-03-27 01:32:24 +0000725 void visitSwitchCase(SelectionDAGISel::CaseBlock &CB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000726 void visitBitTestHeader(SelectionDAGISel::BitTestBlock &B);
727 void visitBitTestCase(MachineBasicBlock* NextMBB,
728 unsigned Reg,
729 SelectionDAGISel::BitTestCase &B);
Nate Begeman37efe672006-04-22 18:53:45 +0000730 void visitJumpTable(SelectionDAGISel::JumpTable &JT);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000731 void visitJumpTableHeader(SelectionDAGISel::JumpTable &JT,
732 SelectionDAGISel::JumpTableHeader &JTH);
Nate Begemanf15485a2006-03-27 01:32:24 +0000733
Chris Lattner1c08c712005-01-07 07:47:53 +0000734 // These all get lowered before this pass.
Jim Laskeyb180aa12007-02-21 22:53:45 +0000735 void visitInvoke(InvokeInst &I);
736 void visitUnwind(UnwindInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000737
Dan Gohman7f321562007-06-25 16:23:39 +0000738 void visitBinary(User &I, unsigned OpCode);
Nate Begemane21ea612005-11-18 07:42:56 +0000739 void visitShift(User &I, unsigned Opcode);
Nate Begeman5fbb5d22005-11-19 00:36:38 +0000740 void visitAdd(User &I) {
Dan Gohman7f321562007-06-25 16:23:39 +0000741 if (I.getType()->isFPOrFPVector())
742 visitBinary(I, ISD::FADD);
Reid Spencer1628cec2006-10-26 06:15:43 +0000743 else
Dan Gohman7f321562007-06-25 16:23:39 +0000744 visitBinary(I, ISD::ADD);
Chris Lattner01b3d732005-09-28 22:28:18 +0000745 }
Chris Lattnerb9fccc42005-04-02 05:04:50 +0000746 void visitSub(User &I);
Reid Spencer1628cec2006-10-26 06:15:43 +0000747 void visitMul(User &I) {
Dan Gohman7f321562007-06-25 16:23:39 +0000748 if (I.getType()->isFPOrFPVector())
749 visitBinary(I, ISD::FMUL);
Reid Spencer1628cec2006-10-26 06:15:43 +0000750 else
Dan Gohman7f321562007-06-25 16:23:39 +0000751 visitBinary(I, ISD::MUL);
Chris Lattner01b3d732005-09-28 22:28:18 +0000752 }
Dan Gohman7f321562007-06-25 16:23:39 +0000753 void visitURem(User &I) { visitBinary(I, ISD::UREM); }
754 void visitSRem(User &I) { visitBinary(I, ISD::SREM); }
755 void visitFRem(User &I) { visitBinary(I, ISD::FREM); }
756 void visitUDiv(User &I) { visitBinary(I, ISD::UDIV); }
757 void visitSDiv(User &I) { visitBinary(I, ISD::SDIV); }
758 void visitFDiv(User &I) { visitBinary(I, ISD::FDIV); }
759 void visitAnd (User &I) { visitBinary(I, ISD::AND); }
760 void visitOr (User &I) { visitBinary(I, ISD::OR); }
761 void visitXor (User &I) { visitBinary(I, ISD::XOR); }
Reid Spencer24d6da52007-01-21 00:29:26 +0000762 void visitShl (User &I) { visitShift(I, ISD::SHL); }
Reid Spencer3822ff52006-11-08 06:47:33 +0000763 void visitLShr(User &I) { visitShift(I, ISD::SRL); }
764 void visitAShr(User &I) { visitShift(I, ISD::SRA); }
Reid Spencer45fb3f32006-11-20 01:22:35 +0000765 void visitICmp(User &I);
766 void visitFCmp(User &I);
Nate Begemanb43e9c12008-05-12 19:40:03 +0000767 void visitVICmp(User &I);
768 void visitVFCmp(User &I);
Reid Spencer3da59db2006-11-27 01:05:10 +0000769 // Visit the conversion instructions
770 void visitTrunc(User &I);
771 void visitZExt(User &I);
772 void visitSExt(User &I);
773 void visitFPTrunc(User &I);
774 void visitFPExt(User &I);
775 void visitFPToUI(User &I);
776 void visitFPToSI(User &I);
777 void visitUIToFP(User &I);
778 void visitSIToFP(User &I);
779 void visitPtrToInt(User &I);
780 void visitIntToPtr(User &I);
781 void visitBitCast(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000782
Chris Lattner2bbd8102006-03-29 00:11:43 +0000783 void visitExtractElement(User &I);
784 void visitInsertElement(User &I);
Chris Lattner3e104b12006-04-08 04:15:24 +0000785 void visitShuffleVector(User &I);
Chris Lattnerc7029802006-03-18 01:44:44 +0000786
Dan Gohman1d685a42008-06-07 02:02:36 +0000787 void visitExtractValue(ExtractValueInst &I);
788 void visitInsertValue(InsertValueInst &I);
Dan Gohman041e2eb2008-05-15 19:50:34 +0000789
Chris Lattner1c08c712005-01-07 07:47:53 +0000790 void visitGetElementPtr(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000791 void visitSelect(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000792
793 void visitMalloc(MallocInst &I);
794 void visitFree(FreeInst &I);
795 void visitAlloca(AllocaInst &I);
796 void visitLoad(LoadInst &I);
797 void visitStore(StoreInst &I);
798 void visitPHI(PHINode &I) { } // PHI nodes are handled specially.
799 void visitCall(CallInst &I);
Duncan Sandsfd7b3262007-12-17 18:08:19 +0000800 void visitInlineAsm(CallSite CS);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +0000801 const char *visitIntrinsicCall(CallInst &I, unsigned Intrinsic);
Chris Lattner0eade312006-03-24 02:22:33 +0000802 void visitTargetIntrinsic(CallInst &I, unsigned Intrinsic);
Chris Lattner1c08c712005-01-07 07:47:53 +0000803
Chris Lattner1c08c712005-01-07 07:47:53 +0000804 void visitVAStart(CallInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000805 void visitVAArg(VAArgInst &I);
806 void visitVAEnd(CallInst &I);
807 void visitVACopy(CallInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000808
Chris Lattner1c08c712005-01-07 07:47:53 +0000809 void visitUserOp1(Instruction &I) {
810 assert(0 && "UserOp1 should not exist at instruction selection time!");
811 abort();
812 }
813 void visitUserOp2(Instruction &I) {
814 assert(0 && "UserOp2 should not exist at instruction selection time!");
815 abort();
816 }
Mon P Wang63307c32008-05-05 19:05:59 +0000817
818private:
819 inline const char *implVisitBinaryAtomic(CallInst& I, ISD::NodeType Op);
820
Chris Lattner1c08c712005-01-07 07:47:53 +0000821};
822} // end namespace llvm
823
Dan Gohman6183f782007-07-05 20:12:34 +0000824
Duncan Sandsb988bac2008-02-11 20:58:28 +0000825/// getCopyFromParts - Create a value that contains the specified legal parts
826/// combined into the value they represent. If the parts combine to a type
827/// larger then ValueVT then AssertOp can be used to specify whether the extra
828/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
Chris Lattner4468c1f2008-03-09 09:38:46 +0000829/// (ISD::AssertSext).
Dan Gohman475871a2008-07-27 21:46:04 +0000830static SDValue getCopyFromParts(SelectionDAG &DAG,
831 const SDValue *Parts,
Dan Gohman6183f782007-07-05 20:12:34 +0000832 unsigned NumParts,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000833 MVT PartVT,
834 MVT ValueVT,
Chris Lattner4468c1f2008-03-09 09:38:46 +0000835 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Duncan Sands014e04a2008-02-12 20:46:31 +0000836 assert(NumParts > 0 && "No parts to assemble!");
837 TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman475871a2008-07-27 21:46:04 +0000838 SDValue Val = Parts[0];
Dan Gohman6183f782007-07-05 20:12:34 +0000839
Duncan Sands014e04a2008-02-12 20:46:31 +0000840 if (NumParts > 1) {
841 // Assemble the value from multiple parts.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000842 if (!ValueVT.isVector()) {
843 unsigned PartBits = PartVT.getSizeInBits();
844 unsigned ValueBits = ValueVT.getSizeInBits();
Dan Gohman6183f782007-07-05 20:12:34 +0000845
Duncan Sands014e04a2008-02-12 20:46:31 +0000846 // Assemble the power of 2 part.
847 unsigned RoundParts = NumParts & (NumParts - 1) ?
848 1 << Log2_32(NumParts) : NumParts;
849 unsigned RoundBits = PartBits * RoundParts;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000850 MVT RoundVT = RoundBits == ValueBits ?
851 ValueVT : MVT::getIntegerVT(RoundBits);
Dan Gohman475871a2008-07-27 21:46:04 +0000852 SDValue Lo, Hi;
Duncan Sands014e04a2008-02-12 20:46:31 +0000853
854 if (RoundParts > 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000855 MVT HalfVT = MVT::getIntegerVT(RoundBits/2);
Duncan Sands014e04a2008-02-12 20:46:31 +0000856 Lo = getCopyFromParts(DAG, Parts, RoundParts/2, PartVT, HalfVT);
857 Hi = getCopyFromParts(DAG, Parts+RoundParts/2, RoundParts/2,
858 PartVT, HalfVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000859 } else {
Duncan Sands014e04a2008-02-12 20:46:31 +0000860 Lo = Parts[0];
861 Hi = Parts[1];
Dan Gohman6183f782007-07-05 20:12:34 +0000862 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000863 if (TLI.isBigEndian())
864 std::swap(Lo, Hi);
865 Val = DAG.getNode(ISD::BUILD_PAIR, RoundVT, Lo, Hi);
866
867 if (RoundParts < NumParts) {
868 // Assemble the trailing non-power-of-2 part.
869 unsigned OddParts = NumParts - RoundParts;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000870 MVT OddVT = MVT::getIntegerVT(OddParts * PartBits);
Duncan Sands014e04a2008-02-12 20:46:31 +0000871 Hi = getCopyFromParts(DAG, Parts+RoundParts, OddParts, PartVT, OddVT);
872
873 // Combine the round and odd parts.
874 Lo = Val;
875 if (TLI.isBigEndian())
876 std::swap(Lo, Hi);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000877 MVT TotalVT = MVT::getIntegerVT(NumParts * PartBits);
Duncan Sands014e04a2008-02-12 20:46:31 +0000878 Hi = DAG.getNode(ISD::ANY_EXTEND, TotalVT, Hi);
879 Hi = DAG.getNode(ISD::SHL, TotalVT, Hi,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000880 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands014e04a2008-02-12 20:46:31 +0000881 TLI.getShiftAmountTy()));
882 Lo = DAG.getNode(ISD::ZERO_EXTEND, TotalVT, Lo);
883 Val = DAG.getNode(ISD::OR, TotalVT, Lo, Hi);
884 }
885 } else {
886 // Handle a multi-element vector.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000887 MVT IntermediateVT, RegisterVT;
Duncan Sands014e04a2008-02-12 20:46:31 +0000888 unsigned NumIntermediates;
889 unsigned NumRegs =
890 TLI.getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
891 RegisterVT);
Duncan Sands014e04a2008-02-12 20:46:31 +0000892 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
Evan Cheng35213342008-05-14 20:29:30 +0000893 NumParts = NumRegs; // Silence a compiler warning.
Duncan Sands014e04a2008-02-12 20:46:31 +0000894 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
895 assert(RegisterVT == Parts[0].getValueType() &&
896 "Part type doesn't match part!");
897
898 // Assemble the parts into intermediate operands.
Dan Gohman475871a2008-07-27 21:46:04 +0000899 SmallVector<SDValue, 8> Ops(NumIntermediates);
Duncan Sands014e04a2008-02-12 20:46:31 +0000900 if (NumIntermediates == NumParts) {
901 // If the register was not expanded, truncate or copy the value,
902 // as appropriate.
903 for (unsigned i = 0; i != NumParts; ++i)
904 Ops[i] = getCopyFromParts(DAG, &Parts[i], 1,
905 PartVT, IntermediateVT);
906 } else if (NumParts > 0) {
907 // If the intermediate type was expanded, build the intermediate operands
908 // from the parts.
909 assert(NumParts % NumIntermediates == 0 &&
910 "Must expand into a divisible number of parts!");
911 unsigned Factor = NumParts / NumIntermediates;
912 for (unsigned i = 0; i != NumIntermediates; ++i)
913 Ops[i] = getCopyFromParts(DAG, &Parts[i * Factor], Factor,
914 PartVT, IntermediateVT);
915 }
916
917 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the intermediate
918 // operands.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000919 Val = DAG.getNode(IntermediateVT.isVector() ?
Duncan Sands014e04a2008-02-12 20:46:31 +0000920 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR,
921 ValueVT, &Ops[0], NumIntermediates);
Dan Gohman6183f782007-07-05 20:12:34 +0000922 }
Dan Gohman6183f782007-07-05 20:12:34 +0000923 }
924
Duncan Sands014e04a2008-02-12 20:46:31 +0000925 // There is now one part, held in Val. Correct it to match ValueVT.
926 PartVT = Val.getValueType();
Dan Gohman6183f782007-07-05 20:12:34 +0000927
Duncan Sands014e04a2008-02-12 20:46:31 +0000928 if (PartVT == ValueVT)
929 return Val;
Dan Gohman6183f782007-07-05 20:12:34 +0000930
Duncan Sands83ec4b62008-06-06 12:08:01 +0000931 if (PartVT.isVector()) {
932 assert(ValueVT.isVector() && "Unknown vector conversion!");
Duncan Sands014e04a2008-02-12 20:46:31 +0000933 return DAG.getNode(ISD::BIT_CONVERT, ValueVT, Val);
Dan Gohman6183f782007-07-05 20:12:34 +0000934 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000935
Duncan Sands83ec4b62008-06-06 12:08:01 +0000936 if (ValueVT.isVector()) {
937 assert(ValueVT.getVectorElementType() == PartVT &&
938 ValueVT.getVectorNumElements() == 1 &&
Duncan Sands014e04a2008-02-12 20:46:31 +0000939 "Only trivial scalar-to-vector conversions should get here!");
940 return DAG.getNode(ISD::BUILD_VECTOR, ValueVT, Val);
941 }
942
Duncan Sands83ec4b62008-06-06 12:08:01 +0000943 if (PartVT.isInteger() &&
944 ValueVT.isInteger()) {
Duncan Sands8e4eb092008-06-08 20:54:56 +0000945 if (ValueVT.bitsLT(PartVT)) {
Duncan Sands014e04a2008-02-12 20:46:31 +0000946 // For a truncate, see if we have any information to
947 // indicate whether the truncated bits will always be
948 // zero or sign-extension.
949 if (AssertOp != ISD::DELETED_NODE)
950 Val = DAG.getNode(AssertOp, PartVT, Val,
951 DAG.getValueType(ValueVT));
952 return DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
953 } else {
954 return DAG.getNode(ISD::ANY_EXTEND, ValueVT, Val);
955 }
956 }
957
Duncan Sands83ec4b62008-06-06 12:08:01 +0000958 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Duncan Sands8e4eb092008-06-08 20:54:56 +0000959 if (ValueVT.bitsLT(Val.getValueType()))
Chris Lattner4468c1f2008-03-09 09:38:46 +0000960 // FP_ROUND's are always exact here.
Chris Lattnerd43d85c2008-03-09 07:47:22 +0000961 return DAG.getNode(ISD::FP_ROUND, ValueVT, Val,
Chris Lattner4468c1f2008-03-09 09:38:46 +0000962 DAG.getIntPtrConstant(1));
Chris Lattnerd43d85c2008-03-09 07:47:22 +0000963 return DAG.getNode(ISD::FP_EXTEND, ValueVT, Val);
964 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000965
Duncan Sands83ec4b62008-06-06 12:08:01 +0000966 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Duncan Sands014e04a2008-02-12 20:46:31 +0000967 return DAG.getNode(ISD::BIT_CONVERT, ValueVT, Val);
968
969 assert(0 && "Unknown mismatch!");
Dan Gohman475871a2008-07-27 21:46:04 +0000970 return SDValue();
Dan Gohman6183f782007-07-05 20:12:34 +0000971}
972
Duncan Sandsb988bac2008-02-11 20:58:28 +0000973/// getCopyToParts - Create a series of nodes that contain the specified value
974/// split into legal parts. If the parts contain more bits than Val, then, for
975/// integers, ExtendKind can be used to specify how to generate the extra bits.
Dan Gohman6183f782007-07-05 20:12:34 +0000976static void getCopyToParts(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +0000977 SDValue Val,
978 SDValue *Parts,
Dan Gohman6183f782007-07-05 20:12:34 +0000979 unsigned NumParts,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000980 MVT PartVT,
Duncan Sandsb988bac2008-02-11 20:58:28 +0000981 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Dan Gohman25ac7e82007-08-10 14:59:38 +0000982 TargetLowering &TLI = DAG.getTargetLoweringInfo();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000983 MVT PtrVT = TLI.getPointerTy();
984 MVT ValueVT = Val.getValueType();
985 unsigned PartBits = PartVT.getSizeInBits();
Duncan Sands014e04a2008-02-12 20:46:31 +0000986 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
Dan Gohman6183f782007-07-05 20:12:34 +0000987
Duncan Sands014e04a2008-02-12 20:46:31 +0000988 if (!NumParts)
989 return;
990
Duncan Sands83ec4b62008-06-06 12:08:01 +0000991 if (!ValueVT.isVector()) {
Duncan Sands014e04a2008-02-12 20:46:31 +0000992 if (PartVT == ValueVT) {
993 assert(NumParts == 1 && "No-op copy with multiple parts!");
994 Parts[0] = Val;
Dan Gohman6183f782007-07-05 20:12:34 +0000995 return;
996 }
997
Duncan Sands83ec4b62008-06-06 12:08:01 +0000998 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
Duncan Sands014e04a2008-02-12 20:46:31 +0000999 // If the parts cover more bits than the value has, promote the value.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001000 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Duncan Sands014e04a2008-02-12 20:46:31 +00001001 assert(NumParts == 1 && "Do not know what to promote to!");
Dan Gohman6183f782007-07-05 20:12:34 +00001002 Val = DAG.getNode(ISD::FP_EXTEND, PartVT, Val);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001003 } else if (PartVT.isInteger() && ValueVT.isInteger()) {
1004 ValueVT = MVT::getIntegerVT(NumParts * PartBits);
Duncan Sands014e04a2008-02-12 20:46:31 +00001005 Val = DAG.getNode(ExtendKind, ValueVT, Val);
1006 } else {
1007 assert(0 && "Unknown mismatch!");
1008 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001009 } else if (PartBits == ValueVT.getSizeInBits()) {
Duncan Sands014e04a2008-02-12 20:46:31 +00001010 // Different types of the same size.
1011 assert(NumParts == 1 && PartVT != ValueVT);
1012 Val = DAG.getNode(ISD::BIT_CONVERT, PartVT, Val);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001013 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
Duncan Sands014e04a2008-02-12 20:46:31 +00001014 // If the parts cover less bits than value has, truncate the value.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001015 if (PartVT.isInteger() && ValueVT.isInteger()) {
1016 ValueVT = MVT::getIntegerVT(NumParts * PartBits);
Duncan Sands014e04a2008-02-12 20:46:31 +00001017 Val = DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
Dan Gohman6183f782007-07-05 20:12:34 +00001018 } else {
1019 assert(0 && "Unknown mismatch!");
1020 }
1021 }
Duncan Sands014e04a2008-02-12 20:46:31 +00001022
1023 // The value may have changed - recompute ValueVT.
1024 ValueVT = Val.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001025 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
Duncan Sands014e04a2008-02-12 20:46:31 +00001026 "Failed to tile the value with PartVT!");
1027
1028 if (NumParts == 1) {
1029 assert(PartVT == ValueVT && "Type conversion failed!");
1030 Parts[0] = Val;
1031 return;
1032 }
1033
1034 // Expand the value into multiple parts.
1035 if (NumParts & (NumParts - 1)) {
1036 // The number of parts is not a power of 2. Split off and copy the tail.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001037 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Duncan Sands014e04a2008-02-12 20:46:31 +00001038 "Do not know what to expand to!");
1039 unsigned RoundParts = 1 << Log2_32(NumParts);
1040 unsigned RoundBits = RoundParts * PartBits;
1041 unsigned OddParts = NumParts - RoundParts;
Dan Gohman475871a2008-07-27 21:46:04 +00001042 SDValue OddVal = DAG.getNode(ISD::SRL, ValueVT, Val,
Duncan Sands014e04a2008-02-12 20:46:31 +00001043 DAG.getConstant(RoundBits,
1044 TLI.getShiftAmountTy()));
1045 getCopyToParts(DAG, OddVal, Parts + RoundParts, OddParts, PartVT);
1046 if (TLI.isBigEndian())
1047 // The odd parts were reversed by getCopyToParts - unreverse them.
1048 std::reverse(Parts + RoundParts, Parts + NumParts);
1049 NumParts = RoundParts;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001050 ValueVT = MVT::getIntegerVT(NumParts * PartBits);
Duncan Sands014e04a2008-02-12 20:46:31 +00001051 Val = DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
1052 }
1053
1054 // The number of parts is a power of 2. Repeatedly bisect the value using
1055 // EXTRACT_ELEMENT.
Duncan Sands25eb0432008-03-12 20:30:08 +00001056 Parts[0] = DAG.getNode(ISD::BIT_CONVERT,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001057 MVT::getIntegerVT(ValueVT.getSizeInBits()),
Duncan Sands25eb0432008-03-12 20:30:08 +00001058 Val);
Duncan Sands014e04a2008-02-12 20:46:31 +00001059 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
1060 for (unsigned i = 0; i < NumParts; i += StepSize) {
1061 unsigned ThisBits = StepSize * PartBits / 2;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001062 MVT ThisVT = MVT::getIntegerVT (ThisBits);
Dan Gohman475871a2008-07-27 21:46:04 +00001063 SDValue &Part0 = Parts[i];
1064 SDValue &Part1 = Parts[i+StepSize/2];
Duncan Sands014e04a2008-02-12 20:46:31 +00001065
Duncan Sands25eb0432008-03-12 20:30:08 +00001066 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, ThisVT, Part0,
1067 DAG.getConstant(1, PtrVT));
1068 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, ThisVT, Part0,
1069 DAG.getConstant(0, PtrVT));
1070
1071 if (ThisBits == PartBits && ThisVT != PartVT) {
1072 Part0 = DAG.getNode(ISD::BIT_CONVERT, PartVT, Part0);
1073 Part1 = DAG.getNode(ISD::BIT_CONVERT, PartVT, Part1);
1074 }
Duncan Sands014e04a2008-02-12 20:46:31 +00001075 }
1076 }
1077
1078 if (TLI.isBigEndian())
1079 std::reverse(Parts, Parts + NumParts);
1080
1081 return;
1082 }
1083
1084 // Vector ValueVT.
1085 if (NumParts == 1) {
1086 if (PartVT != ValueVT) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001087 if (PartVT.isVector()) {
Duncan Sands014e04a2008-02-12 20:46:31 +00001088 Val = DAG.getNode(ISD::BIT_CONVERT, PartVT, Val);
1089 } else {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001090 assert(ValueVT.getVectorElementType() == PartVT &&
1091 ValueVT.getVectorNumElements() == 1 &&
Duncan Sands014e04a2008-02-12 20:46:31 +00001092 "Only trivial vector-to-scalar conversions should get here!");
1093 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, PartVT, Val,
1094 DAG.getConstant(0, PtrVT));
1095 }
1096 }
1097
Dan Gohman6183f782007-07-05 20:12:34 +00001098 Parts[0] = Val;
1099 return;
1100 }
1101
1102 // Handle a multi-element vector.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001103 MVT IntermediateVT, RegisterVT;
Dan Gohman6183f782007-07-05 20:12:34 +00001104 unsigned NumIntermediates;
1105 unsigned NumRegs =
1106 DAG.getTargetLoweringInfo()
1107 .getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
1108 RegisterVT);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001109 unsigned NumElements = ValueVT.getVectorNumElements();
Dan Gohman6183f782007-07-05 20:12:34 +00001110
1111 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
Evan Cheng35213342008-05-14 20:29:30 +00001112 NumParts = NumRegs; // Silence a compiler warning.
Dan Gohman6183f782007-07-05 20:12:34 +00001113 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
1114
1115 // Split the vector into intermediate operands.
Dan Gohman475871a2008-07-27 21:46:04 +00001116 SmallVector<SDValue, 8> Ops(NumIntermediates);
Dan Gohman6183f782007-07-05 20:12:34 +00001117 for (unsigned i = 0; i != NumIntermediates; ++i)
Duncan Sands83ec4b62008-06-06 12:08:01 +00001118 if (IntermediateVT.isVector())
Dan Gohman6183f782007-07-05 20:12:34 +00001119 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR,
1120 IntermediateVT, Val,
1121 DAG.getConstant(i * (NumElements / NumIntermediates),
Dan Gohman25ac7e82007-08-10 14:59:38 +00001122 PtrVT));
Dan Gohman6183f782007-07-05 20:12:34 +00001123 else
1124 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT,
1125 IntermediateVT, Val,
Dan Gohman25ac7e82007-08-10 14:59:38 +00001126 DAG.getConstant(i, PtrVT));
Dan Gohman6183f782007-07-05 20:12:34 +00001127
1128 // Split the intermediate operands into legal parts.
1129 if (NumParts == NumIntermediates) {
1130 // If the register was not expanded, promote or copy the value,
1131 // as appropriate.
1132 for (unsigned i = 0; i != NumParts; ++i)
Dan Gohman532dc2e2007-07-09 20:59:04 +00001133 getCopyToParts(DAG, Ops[i], &Parts[i], 1, PartVT);
Dan Gohman6183f782007-07-05 20:12:34 +00001134 } else if (NumParts > 0) {
1135 // If the intermediate type was expanded, split each the value into
1136 // legal parts.
1137 assert(NumParts % NumIntermediates == 0 &&
1138 "Must expand into a divisible number of parts!");
1139 unsigned Factor = NumParts / NumIntermediates;
1140 for (unsigned i = 0; i != NumIntermediates; ++i)
Dan Gohman532dc2e2007-07-09 20:59:04 +00001141 getCopyToParts(DAG, Ops[i], &Parts[i * Factor], Factor, PartVT);
Dan Gohman6183f782007-07-05 20:12:34 +00001142 }
1143}
1144
1145
Dan Gohman475871a2008-07-27 21:46:04 +00001146SDValue SelectionDAGLowering::getValue(const Value *V) {
1147 SDValue &N = NodeMap[V];
Chris Lattner199862b2006-03-16 19:57:50 +00001148 if (N.Val) return N;
1149
Chris Lattner199862b2006-03-16 19:57:50 +00001150 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(V))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001151 MVT VT = TLI.getValueType(V->getType(), true);
Chris Lattnerb606dba2008-04-28 06:44:42 +00001152
1153 if (ConstantInt *CI = dyn_cast<ConstantInt>(C))
1154 return N = DAG.getConstant(CI->getValue(), VT);
1155
1156 if (GlobalValue *GV = dyn_cast<GlobalValue>(C))
Chris Lattner199862b2006-03-16 19:57:50 +00001157 return N = DAG.getGlobalAddress(GV, VT);
Chris Lattnerb606dba2008-04-28 06:44:42 +00001158
1159 if (isa<ConstantPointerNull>(C))
Chris Lattner199862b2006-03-16 19:57:50 +00001160 return N = DAG.getConstant(0, TLI.getPointerTy());
Chris Lattnerb606dba2008-04-28 06:44:42 +00001161
1162 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C))
1163 return N = DAG.getConstantFP(CFP->getValueAPF(), VT);
1164
Dan Gohman1d685a42008-06-07 02:02:36 +00001165 if (isa<UndefValue>(C) && !isa<VectorType>(V->getType()) &&
1166 !V->getType()->isAggregateType())
Chris Lattner6833b062008-04-28 07:16:35 +00001167 return N = DAG.getNode(ISD::UNDEF, VT);
Chris Lattnerb606dba2008-04-28 06:44:42 +00001168
1169 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
1170 visit(CE->getOpcode(), *CE);
Dan Gohman475871a2008-07-27 21:46:04 +00001171 SDValue N1 = NodeMap[V];
Chris Lattnerb606dba2008-04-28 06:44:42 +00001172 assert(N1.Val && "visit didn't populate the ValueMap!");
1173 return N1;
1174 }
1175
Dan Gohman1d685a42008-06-07 02:02:36 +00001176 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
Dan Gohman475871a2008-07-27 21:46:04 +00001177 SmallVector<SDValue, 4> Constants;
Dan Gohman1d685a42008-06-07 02:02:36 +00001178 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1179 OI != OE; ++OI) {
1180 SDNode *Val = getValue(*OI).Val;
Duncan Sands4bdcb612008-07-02 17:40:58 +00001181 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
Dan Gohman475871a2008-07-27 21:46:04 +00001182 Constants.push_back(SDValue(Val, i));
Dan Gohman1d685a42008-06-07 02:02:36 +00001183 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001184 return DAG.getMergeValues(&Constants[0], Constants.size());
Dan Gohman1d685a42008-06-07 02:02:36 +00001185 }
1186
Dan Gohman1f565bc2008-08-04 23:30:41 +00001187 if (isa<StructType>(C->getType()) || isa<ArrayType>(C->getType())) {
Dan Gohman1d685a42008-06-07 02:02:36 +00001188 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
Dan Gohman1f565bc2008-08-04 23:30:41 +00001189 "Unknown struct or array constant!");
Dan Gohman1d685a42008-06-07 02:02:36 +00001190
Dan Gohman1f565bc2008-08-04 23:30:41 +00001191 SmallVector<MVT, 4> ValueVTs;
1192 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1193 unsigned NumElts = ValueVTs.size();
Dan Gohman8a6ccb52008-06-09 15:21:47 +00001194 if (NumElts == 0)
Dan Gohman475871a2008-07-27 21:46:04 +00001195 return SDValue(); // empty struct
1196 SmallVector<SDValue, 4> Constants(NumElts);
Dan Gohman1f565bc2008-08-04 23:30:41 +00001197 for (unsigned i = 0; i != NumElts; ++i) {
1198 MVT EltVT = ValueVTs[i];
Dan Gohman1d685a42008-06-07 02:02:36 +00001199 if (isa<UndefValue>(C))
1200 Constants[i] = DAG.getNode(ISD::UNDEF, EltVT);
1201 else if (EltVT.isFloatingPoint())
1202 Constants[i] = DAG.getConstantFP(0, EltVT);
1203 else
1204 Constants[i] = DAG.getConstant(0, EltVT);
1205 }
Dan Gohman1f565bc2008-08-04 23:30:41 +00001206 return DAG.getMergeValues(&Constants[0], NumElts);
Dan Gohman1d685a42008-06-07 02:02:36 +00001207 }
1208
Chris Lattner6833b062008-04-28 07:16:35 +00001209 const VectorType *VecTy = cast<VectorType>(V->getType());
Chris Lattnerb606dba2008-04-28 06:44:42 +00001210 unsigned NumElements = VecTy->getNumElements();
Chris Lattnerb606dba2008-04-28 06:44:42 +00001211
Chris Lattner6833b062008-04-28 07:16:35 +00001212 // Now that we know the number and type of the elements, get that number of
1213 // elements into the Ops array based on what kind of constant it is.
Dan Gohman475871a2008-07-27 21:46:04 +00001214 SmallVector<SDValue, 16> Ops;
Chris Lattnerb606dba2008-04-28 06:44:42 +00001215 if (ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
1216 for (unsigned i = 0; i != NumElements; ++i)
1217 Ops.push_back(getValue(CP->getOperand(i)));
1218 } else {
Chris Lattner6833b062008-04-28 07:16:35 +00001219 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1220 "Unknown vector constant!");
Duncan Sands83ec4b62008-06-06 12:08:01 +00001221 MVT EltVT = TLI.getValueType(VecTy->getElementType());
Chris Lattner6833b062008-04-28 07:16:35 +00001222
Dan Gohman475871a2008-07-27 21:46:04 +00001223 SDValue Op;
Chris Lattner6833b062008-04-28 07:16:35 +00001224 if (isa<UndefValue>(C))
1225 Op = DAG.getNode(ISD::UNDEF, EltVT);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001226 else if (EltVT.isFloatingPoint())
Chris Lattner6833b062008-04-28 07:16:35 +00001227 Op = DAG.getConstantFP(0, EltVT);
Chris Lattnerb606dba2008-04-28 06:44:42 +00001228 else
Chris Lattner6833b062008-04-28 07:16:35 +00001229 Op = DAG.getConstant(0, EltVT);
Chris Lattnerb606dba2008-04-28 06:44:42 +00001230 Ops.assign(NumElements, Op);
1231 }
1232
1233 // Create a BUILD_VECTOR node.
1234 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, VT, &Ops[0], Ops.size());
Chris Lattner199862b2006-03-16 19:57:50 +00001235 }
1236
Chris Lattnerb606dba2008-04-28 06:44:42 +00001237 // If this is a static alloca, generate it as the frameindex instead of
1238 // computation.
Chris Lattner199862b2006-03-16 19:57:50 +00001239 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1240 std::map<const AllocaInst*, int>::iterator SI =
Chris Lattnerb606dba2008-04-28 06:44:42 +00001241 FuncInfo.StaticAllocaMap.find(AI);
Chris Lattner199862b2006-03-16 19:57:50 +00001242 if (SI != FuncInfo.StaticAllocaMap.end())
1243 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1244 }
1245
Chris Lattner251db182007-02-25 18:40:32 +00001246 unsigned InReg = FuncInfo.ValueMap[V];
1247 assert(InReg && "Value not in map!");
Chris Lattner199862b2006-03-16 19:57:50 +00001248
Chris Lattner6833b062008-04-28 07:16:35 +00001249 RegsForValue RFV(TLI, InReg, V->getType());
Dan Gohman475871a2008-07-27 21:46:04 +00001250 SDValue Chain = DAG.getEntryNode();
Dan Gohmanb6f5b002007-06-28 23:29:44 +00001251 return RFV.getCopyFromRegs(DAG, Chain, NULL);
Chris Lattner199862b2006-03-16 19:57:50 +00001252}
1253
1254
Chris Lattner1c08c712005-01-07 07:47:53 +00001255void SelectionDAGLowering::visitRet(ReturnInst &I) {
1256 if (I.getNumOperands() == 0) {
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001257 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other, getControlRoot()));
Chris Lattner1c08c712005-01-07 07:47:53 +00001258 return;
1259 }
Chris Lattnerb606dba2008-04-28 06:44:42 +00001260
Dan Gohman475871a2008-07-27 21:46:04 +00001261 SmallVector<SDValue, 8> NewValues;
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001262 NewValues.push_back(getControlRoot());
1263 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00001264 SDValue RetOp = getValue(I.getOperand(i));
Duncan Sandsb988bac2008-02-11 20:58:28 +00001265
Dan Gohmanab8ec0a2008-06-20 01:29:26 +00001266 SmallVector<MVT, 4> ValueVTs;
1267 ComputeValueVTs(TLI, I.getOperand(i)->getType(), ValueVTs);
1268 for (unsigned j = 0, f = ValueVTs.size(); j != f; ++j) {
1269 MVT VT = ValueVTs[j];
Duncan Sandsb988bac2008-02-11 20:58:28 +00001270
Dan Gohmanab8ec0a2008-06-20 01:29:26 +00001271 // FIXME: C calling convention requires the return type to be promoted to
1272 // at least 32-bit. But this is not necessary for non-C calling conventions.
1273 if (VT.isInteger()) {
1274 MVT MinVT = TLI.getRegisterType(MVT::i32);
1275 if (VT.bitsLT(MinVT))
1276 VT = MinVT;
1277 }
Duncan Sandsb988bac2008-02-11 20:58:28 +00001278
Dan Gohmanab8ec0a2008-06-20 01:29:26 +00001279 unsigned NumParts = TLI.getNumRegisters(VT);
1280 MVT PartVT = TLI.getRegisterType(VT);
Dan Gohman475871a2008-07-27 21:46:04 +00001281 SmallVector<SDValue, 4> Parts(NumParts);
Dan Gohmanab8ec0a2008-06-20 01:29:26 +00001282 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
1283
1284 const Function *F = I.getParent()->getParent();
1285 if (F->paramHasAttr(0, ParamAttr::SExt))
1286 ExtendKind = ISD::SIGN_EXTEND;
1287 else if (F->paramHasAttr(0, ParamAttr::ZExt))
1288 ExtendKind = ISD::ZERO_EXTEND;
Duncan Sandsb988bac2008-02-11 20:58:28 +00001289
Dan Gohman475871a2008-07-27 21:46:04 +00001290 getCopyToParts(DAG, SDValue(RetOp.Val, RetOp.ResNo + j),
Dan Gohmanab8ec0a2008-06-20 01:29:26 +00001291 &Parts[0], NumParts, PartVT, ExtendKind);
Duncan Sandsb988bac2008-02-11 20:58:28 +00001292
Dan Gohmanab8ec0a2008-06-20 01:29:26 +00001293 for (unsigned i = 0; i < NumParts; ++i) {
1294 NewValues.push_back(Parts[i]);
1295 NewValues.push_back(DAG.getArgFlags(ISD::ArgFlagsTy()));
1296 }
Nate Begemanee625572006-01-27 21:09:22 +00001297 }
Chris Lattner1c08c712005-01-07 07:47:53 +00001298 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001299 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other,
1300 &NewValues[0], NewValues.size()));
Chris Lattner1c08c712005-01-07 07:47:53 +00001301}
1302
Chris Lattner571e4342006-10-27 21:36:01 +00001303/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1304/// the current basic block, add it to ValueMap now so that we'll get a
1305/// CopyTo/FromReg.
1306void SelectionDAGLowering::ExportFromCurrentBlock(Value *V) {
1307 // No need to export constants.
1308 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
1309
1310 // Already exported?
1311 if (FuncInfo.isExportedInst(V)) return;
1312
1313 unsigned Reg = FuncInfo.InitializeRegForValue(V);
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001314 CopyValueToVirtualRegister(V, Reg);
Chris Lattner571e4342006-10-27 21:36:01 +00001315}
1316
Chris Lattner8c494ab2006-10-27 23:50:33 +00001317bool SelectionDAGLowering::isExportableFromCurrentBlock(Value *V,
1318 const BasicBlock *FromBB) {
1319 // The operands of the setcc have to be in this block. We don't know
1320 // how to export them from some other block.
1321 if (Instruction *VI = dyn_cast<Instruction>(V)) {
1322 // Can export from current BB.
1323 if (VI->getParent() == FromBB)
1324 return true;
1325
1326 // Is already exported, noop.
1327 return FuncInfo.isExportedInst(V);
1328 }
1329
1330 // If this is an argument, we can export it if the BB is the entry block or
1331 // if it is already exported.
1332 if (isa<Argument>(V)) {
1333 if (FromBB == &FromBB->getParent()->getEntryBlock())
1334 return true;
1335
1336 // Otherwise, can only export this if it is already exported.
1337 return FuncInfo.isExportedInst(V);
1338 }
1339
1340 // Otherwise, constants can always be exported.
1341 return true;
1342}
1343
Chris Lattner6a586c82006-10-29 21:01:20 +00001344static bool InBlock(const Value *V, const BasicBlock *BB) {
1345 if (const Instruction *I = dyn_cast<Instruction>(V))
1346 return I->getParent() == BB;
1347 return true;
1348}
1349
Chris Lattner571e4342006-10-27 21:36:01 +00001350/// FindMergedConditions - If Cond is an expression like
1351void SelectionDAGLowering::FindMergedConditions(Value *Cond,
1352 MachineBasicBlock *TBB,
1353 MachineBasicBlock *FBB,
1354 MachineBasicBlock *CurBB,
1355 unsigned Opc) {
Chris Lattner571e4342006-10-27 21:36:01 +00001356 // If this node is not part of the or/and tree, emit it as a branch.
Reid Spencere4d87aa2006-12-23 06:05:41 +00001357 Instruction *BOp = dyn_cast<Instruction>(Cond);
Chris Lattner571e4342006-10-27 21:36:01 +00001358
Reid Spencere4d87aa2006-12-23 06:05:41 +00001359 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
1360 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
Chris Lattner6a586c82006-10-29 21:01:20 +00001361 BOp->getParent() != CurBB->getBasicBlock() ||
1362 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1363 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Chris Lattner571e4342006-10-27 21:36:01 +00001364 const BasicBlock *BB = CurBB->getBasicBlock();
1365
Reid Spencere4d87aa2006-12-23 06:05:41 +00001366 // If the leaf of the tree is a comparison, merge the condition into
1367 // the caseblock.
1368 if ((isa<ICmpInst>(Cond) || isa<FCmpInst>(Cond)) &&
1369 // The operands of the cmp have to be in this block. We don't know
Chris Lattner5a145f02006-10-29 18:23:37 +00001370 // how to export them from some other block. If this is the first block
1371 // of the sequence, no exporting is needed.
1372 (CurBB == CurMBB ||
1373 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1374 isExportableFromCurrentBlock(BOp->getOperand(1), BB)))) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00001375 BOp = cast<Instruction>(Cond);
1376 ISD::CondCode Condition;
1377 if (ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
1378 switch (IC->getPredicate()) {
1379 default: assert(0 && "Unknown icmp predicate opcode!");
1380 case ICmpInst::ICMP_EQ: Condition = ISD::SETEQ; break;
1381 case ICmpInst::ICMP_NE: Condition = ISD::SETNE; break;
1382 case ICmpInst::ICMP_SLE: Condition = ISD::SETLE; break;
1383 case ICmpInst::ICMP_ULE: Condition = ISD::SETULE; break;
1384 case ICmpInst::ICMP_SGE: Condition = ISD::SETGE; break;
1385 case ICmpInst::ICMP_UGE: Condition = ISD::SETUGE; break;
1386 case ICmpInst::ICMP_SLT: Condition = ISD::SETLT; break;
1387 case ICmpInst::ICMP_ULT: Condition = ISD::SETULT; break;
1388 case ICmpInst::ICMP_SGT: Condition = ISD::SETGT; break;
1389 case ICmpInst::ICMP_UGT: Condition = ISD::SETUGT; break;
1390 }
1391 } else if (FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
1392 ISD::CondCode FPC, FOC;
1393 switch (FC->getPredicate()) {
1394 default: assert(0 && "Unknown fcmp predicate opcode!");
1395 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
1396 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
1397 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
1398 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
1399 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
1400 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
1401 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
Chris Lattner6bf30ab2008-05-01 07:26:11 +00001402 case FCmpInst::FCMP_ORD: FOC = FPC = ISD::SETO; break;
1403 case FCmpInst::FCMP_UNO: FOC = FPC = ISD::SETUO; break;
Reid Spencere4d87aa2006-12-23 06:05:41 +00001404 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
1405 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
1406 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
1407 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
1408 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
1409 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
1410 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
1411 }
1412 if (FiniteOnlyFPMath())
1413 Condition = FOC;
1414 else
1415 Condition = FPC;
1416 } else {
Chris Lattner0da331f2007-02-04 01:31:47 +00001417 Condition = ISD::SETEQ; // silence warning.
Reid Spencere4d87aa2006-12-23 06:05:41 +00001418 assert(0 && "Unknown compare instruction");
Chris Lattner571e4342006-10-27 21:36:01 +00001419 }
1420
Chris Lattner571e4342006-10-27 21:36:01 +00001421 SelectionDAGISel::CaseBlock CB(Condition, BOp->getOperand(0),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001422 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
Chris Lattner571e4342006-10-27 21:36:01 +00001423 SwitchCases.push_back(CB);
1424 return;
1425 }
1426
1427 // Create a CaseBlock record representing this branch.
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +00001428 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001429 NULL, TBB, FBB, CurBB);
Chris Lattner571e4342006-10-27 21:36:01 +00001430 SwitchCases.push_back(CB);
Chris Lattner571e4342006-10-27 21:36:01 +00001431 return;
1432 }
1433
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001434
1435 // Create TmpBB after CurBB.
Chris Lattner571e4342006-10-27 21:36:01 +00001436 MachineFunction::iterator BBI = CurBB;
Dan Gohman0e5f1302008-07-07 23:02:41 +00001437 MachineFunction &MF = DAG.getMachineFunction();
1438 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1439 CurBB->getParent()->insert(++BBI, TmpBB);
Chris Lattner571e4342006-10-27 21:36:01 +00001440
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001441 if (Opc == Instruction::Or) {
1442 // Codegen X | Y as:
1443 // jmp_if_X TBB
1444 // jmp TmpBB
1445 // TmpBB:
1446 // jmp_if_Y TBB
1447 // jmp FBB
1448 //
Chris Lattner571e4342006-10-27 21:36:01 +00001449
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001450 // Emit the LHS condition.
1451 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, Opc);
1452
1453 // Emit the RHS condition into TmpBB.
1454 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1455 } else {
1456 assert(Opc == Instruction::And && "Unknown merge op!");
1457 // Codegen X & Y as:
1458 // jmp_if_X TmpBB
1459 // jmp FBB
1460 // TmpBB:
1461 // jmp_if_Y TBB
1462 // jmp FBB
1463 //
1464 // This requires creation of TmpBB after CurBB.
1465
1466 // Emit the LHS condition.
1467 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, Opc);
1468
1469 // Emit the RHS condition into TmpBB.
1470 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1471 }
Chris Lattner571e4342006-10-27 21:36:01 +00001472}
1473
Chris Lattnerdf19f272006-10-31 22:37:42 +00001474/// If the set of cases should be emitted as a series of branches, return true.
1475/// If we should emit this as a bunch of and/or'd together conditions, return
1476/// false.
1477static bool
1478ShouldEmitAsBranches(const std::vector<SelectionDAGISel::CaseBlock> &Cases) {
1479 if (Cases.size() != 2) return true;
1480
Chris Lattner0ccb5002006-10-31 23:06:00 +00001481 // If this is two comparisons of the same values or'd or and'd together, they
1482 // will get folded into a single comparison, so don't emit two blocks.
1483 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1484 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1485 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1486 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1487 return false;
1488 }
1489
Chris Lattnerdf19f272006-10-31 22:37:42 +00001490 return true;
1491}
1492
Chris Lattner1c08c712005-01-07 07:47:53 +00001493void SelectionDAGLowering::visitBr(BranchInst &I) {
1494 // Update machine-CFG edges.
1495 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
Chris Lattner1c08c712005-01-07 07:47:53 +00001496
1497 // Figure out which block is immediately after the current one.
1498 MachineBasicBlock *NextBlock = 0;
1499 MachineFunction::iterator BBI = CurMBB;
1500 if (++BBI != CurMBB->getParent()->end())
1501 NextBlock = BBI;
1502
1503 if (I.isUnconditional()) {
Owen Anderson2d389e82008-06-07 00:00:23 +00001504 // Update machine-CFG edges.
1505 CurMBB->addSuccessor(Succ0MBB);
1506
Chris Lattner1c08c712005-01-07 07:47:53 +00001507 // If this is not a fall-through branch, emit the branch.
1508 if (Succ0MBB != NextBlock)
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001509 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getControlRoot(),
Misha Brukmandedf2bd2005-04-22 04:01:18 +00001510 DAG.getBasicBlock(Succ0MBB)));
Chris Lattner57ab6592006-10-24 17:57:59 +00001511 return;
1512 }
1513
1514 // If this condition is one of the special cases we handle, do special stuff
1515 // now.
1516 Value *CondVal = I.getCondition();
Chris Lattner57ab6592006-10-24 17:57:59 +00001517 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
Chris Lattner571e4342006-10-27 21:36:01 +00001518
1519 // If this is a series of conditions that are or'd or and'd together, emit
1520 // this as a sequence of branches instead of setcc's with and/or operations.
1521 // For example, instead of something like:
1522 // cmp A, B
1523 // C = seteq
1524 // cmp D, E
1525 // F = setle
1526 // or C, F
1527 // jnz foo
1528 // Emit:
1529 // cmp A, B
1530 // je foo
1531 // cmp D, E
1532 // jle foo
1533 //
1534 if (BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
1535 if (BOp->hasOneUse() &&
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001536 (BOp->getOpcode() == Instruction::And ||
Chris Lattner571e4342006-10-27 21:36:01 +00001537 BOp->getOpcode() == Instruction::Or)) {
1538 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, CurMBB, BOp->getOpcode());
Chris Lattner0ccb5002006-10-31 23:06:00 +00001539 // If the compares in later blocks need to use values not currently
1540 // exported from this block, export them now. This block should always
1541 // be the first entry.
1542 assert(SwitchCases[0].ThisBB == CurMBB && "Unexpected lowering!");
1543
Chris Lattnerdf19f272006-10-31 22:37:42 +00001544 // Allow some cases to be rejected.
1545 if (ShouldEmitAsBranches(SwitchCases)) {
Chris Lattnerdf19f272006-10-31 22:37:42 +00001546 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1547 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1548 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1549 }
1550
1551 // Emit the branch for this block.
1552 visitSwitchCase(SwitchCases[0]);
1553 SwitchCases.erase(SwitchCases.begin());
1554 return;
Chris Lattner5a145f02006-10-29 18:23:37 +00001555 }
1556
Chris Lattner0ccb5002006-10-31 23:06:00 +00001557 // Okay, we decided not to do this, remove any inserted MBB's and clear
1558 // SwitchCases.
1559 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0e5f1302008-07-07 23:02:41 +00001560 CurMBB->getParent()->erase(SwitchCases[i].ThisBB);
Chris Lattner0ccb5002006-10-31 23:06:00 +00001561
Chris Lattnerdf19f272006-10-31 22:37:42 +00001562 SwitchCases.clear();
Chris Lattner571e4342006-10-27 21:36:01 +00001563 }
1564 }
Chris Lattner24525952006-10-24 18:07:37 +00001565
1566 // Create a CaseBlock record representing this branch.
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +00001567 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001568 NULL, Succ0MBB, Succ1MBB, CurMBB);
Chris Lattner24525952006-10-24 18:07:37 +00001569 // Use visitSwitchCase to actually insert the fast branch sequence for this
1570 // cond branch.
1571 visitSwitchCase(CB);
Chris Lattner1c08c712005-01-07 07:47:53 +00001572}
1573
Nate Begemanf15485a2006-03-27 01:32:24 +00001574/// visitSwitchCase - Emits the necessary code to represent a single node in
1575/// the binary search tree resulting from lowering a switch instruction.
1576void SelectionDAGLowering::visitSwitchCase(SelectionDAGISel::CaseBlock &CB) {
Dan Gohman475871a2008-07-27 21:46:04 +00001577 SDValue Cond;
1578 SDValue CondLHS = getValue(CB.CmpLHS);
Chris Lattner57ab6592006-10-24 17:57:59 +00001579
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001580 // Build the setcc now.
1581 if (CB.CmpMHS == NULL) {
1582 // Fold "(X == true)" to X and "(X == false)" to !X to
1583 // handle common cases produced by branch lowering.
1584 if (CB.CmpRHS == ConstantInt::getTrue() && CB.CC == ISD::SETEQ)
1585 Cond = CondLHS;
1586 else if (CB.CmpRHS == ConstantInt::getFalse() && CB.CC == ISD::SETEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00001587 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001588 Cond = DAG.getNode(ISD::XOR, CondLHS.getValueType(), CondLHS, True);
1589 } else
1590 Cond = DAG.getSetCC(MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
1591 } else {
1592 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001593
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001594 uint64_t Low = cast<ConstantInt>(CB.CmpLHS)->getSExtValue();
1595 uint64_t High = cast<ConstantInt>(CB.CmpRHS)->getSExtValue();
1596
Dan Gohman475871a2008-07-27 21:46:04 +00001597 SDValue CmpOp = getValue(CB.CmpMHS);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001598 MVT VT = CmpOp.getValueType();
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001599
1600 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
1601 Cond = DAG.getSetCC(MVT::i1, CmpOp, DAG.getConstant(High, VT), ISD::SETLE);
1602 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00001603 SDValue SUB = DAG.getNode(ISD::SUB, VT, CmpOp, DAG.getConstant(Low, VT));
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001604 Cond = DAG.getSetCC(MVT::i1, SUB,
1605 DAG.getConstant(High-Low, VT), ISD::SETULE);
1606 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001607 }
1608
Owen Anderson2d389e82008-06-07 00:00:23 +00001609 // Update successor info
1610 CurMBB->addSuccessor(CB.TrueBB);
1611 CurMBB->addSuccessor(CB.FalseBB);
1612
Nate Begemanf15485a2006-03-27 01:32:24 +00001613 // Set NextBlock to be the MBB immediately after the current one, if any.
1614 // This is used to avoid emitting unnecessary branches to the next block.
1615 MachineBasicBlock *NextBlock = 0;
1616 MachineFunction::iterator BBI = CurMBB;
1617 if (++BBI != CurMBB->getParent()->end())
1618 NextBlock = BBI;
1619
1620 // If the lhs block is the next block, invert the condition so that we can
1621 // fall through to the lhs instead of the rhs block.
Chris Lattner57ab6592006-10-24 17:57:59 +00001622 if (CB.TrueBB == NextBlock) {
1623 std::swap(CB.TrueBB, CB.FalseBB);
Dan Gohman475871a2008-07-27 21:46:04 +00001624 SDValue True = DAG.getConstant(1, Cond.getValueType());
Nate Begemanf15485a2006-03-27 01:32:24 +00001625 Cond = DAG.getNode(ISD::XOR, Cond.getValueType(), Cond, True);
1626 }
Dan Gohman475871a2008-07-27 21:46:04 +00001627 SDValue BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, getControlRoot(), Cond,
Chris Lattner57ab6592006-10-24 17:57:59 +00001628 DAG.getBasicBlock(CB.TrueBB));
1629 if (CB.FalseBB == NextBlock)
Nate Begemanf15485a2006-03-27 01:32:24 +00001630 DAG.setRoot(BrCond);
1631 else
1632 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
Chris Lattner57ab6592006-10-24 17:57:59 +00001633 DAG.getBasicBlock(CB.FalseBB)));
Nate Begemanf15485a2006-03-27 01:32:24 +00001634}
1635
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001636/// visitJumpTable - Emit JumpTable node in the current MBB
Nate Begeman37efe672006-04-22 18:53:45 +00001637void SelectionDAGLowering::visitJumpTable(SelectionDAGISel::JumpTable &JT) {
Nate Begeman37efe672006-04-22 18:53:45 +00001638 // Emit the code for the jump table
Scott Michelf147a8d2007-04-24 01:24:20 +00001639 assert(JT.Reg != -1U && "Should lower JT Header first!");
Duncan Sands83ec4b62008-06-06 12:08:01 +00001640 MVT PTy = TLI.getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001641 SDValue Index = DAG.getCopyFromReg(getControlRoot(), JT.Reg, PTy);
1642 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Evan Cheng3d4ce112006-10-30 08:00:44 +00001643 DAG.setRoot(DAG.getNode(ISD::BR_JT, MVT::Other, Index.getValue(1),
1644 Table, Index));
1645 return;
Nate Begeman37efe672006-04-22 18:53:45 +00001646}
1647
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001648/// visitJumpTableHeader - This function emits necessary code to produce index
1649/// in the JumpTable from switch case.
1650void SelectionDAGLowering::visitJumpTableHeader(SelectionDAGISel::JumpTable &JT,
1651 SelectionDAGISel::JumpTableHeader &JTH) {
1652 // Subtract the lowest switch case value from the value being switched on
1653 // and conditional branch to default mbb if the result is greater than the
1654 // difference between smallest and largest cases.
Dan Gohman475871a2008-07-27 21:46:04 +00001655 SDValue SwitchOp = getValue(JTH.SValue);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001656 MVT VT = SwitchOp.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001657 SDValue SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001658 DAG.getConstant(JTH.First, VT));
1659
1660 // The SDNode we just created, which holds the value being switched on
1661 // minus the the smallest case value, needs to be copied to a virtual
1662 // register so it can be used as an index into the jump table in a
1663 // subsequent basic block. This value may be smaller or larger than the
1664 // target's pointer type, and therefore require extension or truncating.
Duncan Sands8e4eb092008-06-08 20:54:56 +00001665 if (VT.bitsGT(TLI.getPointerTy()))
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001666 SwitchOp = DAG.getNode(ISD::TRUNCATE, TLI.getPointerTy(), SUB);
1667 else
1668 SwitchOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(), SUB);
1669
1670 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
Dan Gohman475871a2008-07-27 21:46:04 +00001671 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), JumpTableReg, SwitchOp);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001672 JT.Reg = JumpTableReg;
1673
1674 // Emit the range check for the jump table, and branch to the default
1675 // block for the switch statement if the value being switched on exceeds
1676 // the largest case in the switch.
Dan Gohman475871a2008-07-27 21:46:04 +00001677 SDValue CMP = DAG.getSetCC(TLI.getSetCCResultType(SUB), SUB,
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001678 DAG.getConstant(JTH.Last-JTH.First,VT),
1679 ISD::SETUGT);
1680
1681 // Set NextBlock to be the MBB immediately after the current one, if any.
1682 // This is used to avoid emitting unnecessary branches to the next block.
1683 MachineBasicBlock *NextBlock = 0;
1684 MachineFunction::iterator BBI = CurMBB;
1685 if (++BBI != CurMBB->getParent()->end())
1686 NextBlock = BBI;
1687
Dan Gohman475871a2008-07-27 21:46:04 +00001688 SDValue BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, CMP,
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001689 DAG.getBasicBlock(JT.Default));
1690
1691 if (JT.MBB == NextBlock)
1692 DAG.setRoot(BrCond);
1693 else
1694 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001695 DAG.getBasicBlock(JT.MBB)));
1696
1697 return;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001698}
1699
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001700/// visitBitTestHeader - This function emits necessary code to produce value
1701/// suitable for "bit tests"
1702void SelectionDAGLowering::visitBitTestHeader(SelectionDAGISel::BitTestBlock &B) {
1703 // Subtract the minimum value
Dan Gohman475871a2008-07-27 21:46:04 +00001704 SDValue SwitchOp = getValue(B.SValue);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001705 MVT VT = SwitchOp.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001706 SDValue SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001707 DAG.getConstant(B.First, VT));
1708
1709 // Check range
Dan Gohman475871a2008-07-27 21:46:04 +00001710 SDValue RangeCmp = DAG.getSetCC(TLI.getSetCCResultType(SUB), SUB,
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001711 DAG.getConstant(B.Range, VT),
1712 ISD::SETUGT);
1713
Dan Gohman475871a2008-07-27 21:46:04 +00001714 SDValue ShiftOp;
Duncan Sands8e4eb092008-06-08 20:54:56 +00001715 if (VT.bitsGT(TLI.getShiftAmountTy()))
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001716 ShiftOp = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), SUB);
1717 else
1718 ShiftOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getShiftAmountTy(), SUB);
1719
1720 // Make desired shift
Dan Gohman475871a2008-07-27 21:46:04 +00001721 SDValue SwitchVal = DAG.getNode(ISD::SHL, TLI.getPointerTy(),
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001722 DAG.getConstant(1, TLI.getPointerTy()),
1723 ShiftOp);
1724
1725 unsigned SwitchReg = FuncInfo.MakeReg(TLI.getPointerTy());
Dan Gohman475871a2008-07-27 21:46:04 +00001726 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), SwitchReg, SwitchVal);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001727 B.Reg = SwitchReg;
1728
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001729 // Set NextBlock to be the MBB immediately after the current one, if any.
1730 // This is used to avoid emitting unnecessary branches to the next block.
1731 MachineBasicBlock *NextBlock = 0;
1732 MachineFunction::iterator BBI = CurMBB;
1733 if (++BBI != CurMBB->getParent()->end())
1734 NextBlock = BBI;
1735
1736 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
Owen Anderson2d389e82008-06-07 00:00:23 +00001737
1738 CurMBB->addSuccessor(B.Default);
1739 CurMBB->addSuccessor(MBB);
1740
Dan Gohman475871a2008-07-27 21:46:04 +00001741 SDValue BrRange = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, RangeCmp,
Owen Anderson2d389e82008-06-07 00:00:23 +00001742 DAG.getBasicBlock(B.Default));
1743
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001744 if (MBB == NextBlock)
1745 DAG.setRoot(BrRange);
1746 else
1747 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, CopyTo,
1748 DAG.getBasicBlock(MBB)));
1749
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001750 return;
1751}
1752
1753/// visitBitTestCase - this function produces one "bit test"
1754void SelectionDAGLowering::visitBitTestCase(MachineBasicBlock* NextMBB,
1755 unsigned Reg,
1756 SelectionDAGISel::BitTestCase &B) {
1757 // Emit bit tests and jumps
Dan Gohman475871a2008-07-27 21:46:04 +00001758 SDValue SwitchVal = DAG.getCopyFromReg(getControlRoot(), Reg,
Chris Lattneread0d882008-06-17 06:09:18 +00001759 TLI.getPointerTy());
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001760
Dan Gohman475871a2008-07-27 21:46:04 +00001761 SDValue AndOp = DAG.getNode(ISD::AND, TLI.getPointerTy(), SwitchVal,
Chris Lattneread0d882008-06-17 06:09:18 +00001762 DAG.getConstant(B.Mask, TLI.getPointerTy()));
Dan Gohman475871a2008-07-27 21:46:04 +00001763 SDValue AndCmp = DAG.getSetCC(TLI.getSetCCResultType(AndOp), AndOp,
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001764 DAG.getConstant(0, TLI.getPointerTy()),
1765 ISD::SETNE);
Owen Anderson2d389e82008-06-07 00:00:23 +00001766
1767 CurMBB->addSuccessor(B.TargetBB);
1768 CurMBB->addSuccessor(NextMBB);
1769
Dan Gohman475871a2008-07-27 21:46:04 +00001770 SDValue BrAnd = DAG.getNode(ISD::BRCOND, MVT::Other, getControlRoot(),
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001771 AndCmp, DAG.getBasicBlock(B.TargetBB));
1772
1773 // Set NextBlock to be the MBB immediately after the current one, if any.
1774 // This is used to avoid emitting unnecessary branches to the next block.
1775 MachineBasicBlock *NextBlock = 0;
1776 MachineFunction::iterator BBI = CurMBB;
1777 if (++BBI != CurMBB->getParent()->end())
1778 NextBlock = BBI;
1779
1780 if (NextMBB == NextBlock)
1781 DAG.setRoot(BrAnd);
1782 else
1783 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrAnd,
1784 DAG.getBasicBlock(NextMBB)));
1785
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001786 return;
1787}
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001788
Jim Laskeyb180aa12007-02-21 22:53:45 +00001789void SelectionDAGLowering::visitInvoke(InvokeInst &I) {
1790 // Retrieve successors.
1791 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001792 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
Duncan Sands9fac0b52007-06-06 10:05:18 +00001793
Duncan Sandsfd7b3262007-12-17 18:08:19 +00001794 if (isa<InlineAsm>(I.getCalledValue()))
1795 visitInlineAsm(&I);
1796 else
Duncan Sands6f74b482007-12-19 09:48:52 +00001797 LowerCallTo(&I, getValue(I.getOperand(0)), false, LandingPad);
Duncan Sands9fac0b52007-06-06 10:05:18 +00001798
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001799 // If the value of the invoke is used outside of its defining block, make it
1800 // available as a virtual register.
1801 if (!I.use_empty()) {
1802 DenseMap<const Value*, unsigned>::iterator VMI = FuncInfo.ValueMap.find(&I);
1803 if (VMI != FuncInfo.ValueMap.end())
Dan Gohman86e1ebf2008-03-27 19:56:19 +00001804 CopyValueToVirtualRegister(&I, VMI->second);
Jim Laskey183f47f2007-02-25 21:43:59 +00001805 }
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001806
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001807 // Update successor info
1808 CurMBB->addSuccessor(Return);
1809 CurMBB->addSuccessor(LandingPad);
Owen Anderson2d389e82008-06-07 00:00:23 +00001810
1811 // Drop into normal successor.
1812 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getControlRoot(),
1813 DAG.getBasicBlock(Return)));
Jim Laskeyb180aa12007-02-21 22:53:45 +00001814}
1815
1816void SelectionDAGLowering::visitUnwind(UnwindInst &I) {
1817}
1818
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001819/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001820/// small case ranges).
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001821bool SelectionDAGLowering::handleSmallSwitchRange(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001822 CaseRecVector& WorkList,
1823 Value* SV,
1824 MachineBasicBlock* Default) {
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001825 Case& BackCase = *(CR.Range.second-1);
1826
1827 // Size is the number of Cases represented by this range.
1828 unsigned Size = CR.Range.second - CR.Range.first;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001829 if (Size > 3)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001830 return false;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001831
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001832 // Get the MachineFunction which holds the current MBB. This is used when
1833 // inserting any additional MBBs necessary to represent the switch.
1834 MachineFunction *CurMF = CurMBB->getParent();
1835
1836 // Figure out which block is immediately after the current one.
1837 MachineBasicBlock *NextBlock = 0;
1838 MachineFunction::iterator BBI = CR.CaseBB;
1839
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001840 if (++BBI != CurMBB->getParent()->end())
1841 NextBlock = BBI;
1842
1843 // TODO: If any two of the cases has the same destination, and if one value
1844 // is the same as the other, but has one bit unset that the other has set,
1845 // use bit manipulation to do two compares at once. For example:
1846 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
1847
1848 // Rearrange the case blocks so that the last one falls through if possible.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001849 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001850 // The last case block won't fall through into 'NextBlock' if we emit the
1851 // branches in this order. See if rearranging a case value would help.
1852 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001853 if (I->BB == NextBlock) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001854 std::swap(*I, BackCase);
1855 break;
1856 }
1857 }
1858 }
1859
1860 // Create a CaseBlock record representing a conditional branch to
1861 // the Case's target mbb if the value being switched on SV is equal
1862 // to C.
1863 MachineBasicBlock *CurBlock = CR.CaseBB;
1864 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1865 MachineBasicBlock *FallThrough;
1866 if (I != E-1) {
Dan Gohman0e5f1302008-07-07 23:02:41 +00001867 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1868 CurMF->insert(BBI, FallThrough);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001869 } else {
1870 // If the last case doesn't match, go to the default block.
1871 FallThrough = Default;
1872 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001873
1874 Value *RHS, *LHS, *MHS;
1875 ISD::CondCode CC;
1876 if (I->High == I->Low) {
1877 // This is just small small case range :) containing exactly 1 case
1878 CC = ISD::SETEQ;
1879 LHS = SV; RHS = I->High; MHS = NULL;
1880 } else {
1881 CC = ISD::SETLE;
1882 LHS = I->Low; MHS = SV; RHS = I->High;
1883 }
1884 SelectionDAGISel::CaseBlock CB(CC, LHS, RHS, MHS,
1885 I->BB, FallThrough, CurBlock);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001886
1887 // If emitting the first comparison, just call visitSwitchCase to emit the
1888 // code into the current block. Otherwise, push the CaseBlock onto the
1889 // vector to be later processed by SDISel, and insert the node's MBB
1890 // before the next MBB.
1891 if (CurBlock == CurMBB)
1892 visitSwitchCase(CB);
1893 else
1894 SwitchCases.push_back(CB);
1895
1896 CurBlock = FallThrough;
1897 }
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001898
1899 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001900}
1901
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001902static inline bool areJTsAllowed(const TargetLowering &TLI) {
Dale Johannesen72324642008-07-31 18:13:12 +00001903 return !DisableJumpTables &&
1904 (TLI.isOperationLegal(ISD::BR_JT, MVT::Other) ||
1905 TLI.isOperationLegal(ISD::BRIND, MVT::Other));
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001906}
1907
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001908/// handleJTSwitchCase - Emit jumptable for current switch case range
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001909bool SelectionDAGLowering::handleJTSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001910 CaseRecVector& WorkList,
1911 Value* SV,
1912 MachineBasicBlock* Default) {
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001913 Case& FrontCase = *CR.Range.first;
1914 Case& BackCase = *(CR.Range.second-1);
1915
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001916 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
1917 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
1918
1919 uint64_t TSize = 0;
1920 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1921 I!=E; ++I)
1922 TSize += I->size();
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001923
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001924 if (!areJTsAllowed(TLI) || TSize <= 3)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001925 return false;
1926
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001927 double Density = (double)TSize / (double)((Last - First) + 1ULL);
1928 if (Density < 0.4)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001929 return false;
1930
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001931 DOUT << "Lowering jump table\n"
1932 << "First entry: " << First << ". Last entry: " << Last << "\n"
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001933 << "Size: " << TSize << ". Density: " << Density << "\n\n";
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001934
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001935 // Get the MachineFunction which holds the current MBB. This is used when
1936 // inserting any additional MBBs necessary to represent the switch.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001937 MachineFunction *CurMF = CurMBB->getParent();
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001938
1939 // Figure out which block is immediately after the current one.
1940 MachineBasicBlock *NextBlock = 0;
1941 MachineFunction::iterator BBI = CR.CaseBB;
1942
1943 if (++BBI != CurMBB->getParent()->end())
1944 NextBlock = BBI;
1945
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001946 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1947
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001948 // Create a new basic block to hold the code for loading the address
1949 // of the jump table, and jumping to it. Update successor information;
1950 // we will either branch to the default case for the switch, or the jump
1951 // table.
Dan Gohman0e5f1302008-07-07 23:02:41 +00001952 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1953 CurMF->insert(BBI, JumpTableBB);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001954 CR.CaseBB->addSuccessor(Default);
1955 CR.CaseBB->addSuccessor(JumpTableBB);
1956
1957 // Build a vector of destination BBs, corresponding to each target
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001958 // of the jump table. If the value of the jump table slot corresponds to
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001959 // a case statement, push the case's BB onto the vector, otherwise, push
1960 // the default BB.
1961 std::vector<MachineBasicBlock*> DestBBs;
1962 int64_t TEI = First;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001963 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
1964 int64_t Low = cast<ConstantInt>(I->Low)->getSExtValue();
1965 int64_t High = cast<ConstantInt>(I->High)->getSExtValue();
1966
1967 if ((Low <= TEI) && (TEI <= High)) {
1968 DestBBs.push_back(I->BB);
1969 if (TEI==High)
1970 ++I;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001971 } else {
1972 DestBBs.push_back(Default);
1973 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001974 }
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001975
1976 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001977 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001978 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
1979 E = DestBBs.end(); I != E; ++I) {
1980 if (!SuccsHandled[(*I)->getNumber()]) {
1981 SuccsHandled[(*I)->getNumber()] = true;
1982 JumpTableBB->addSuccessor(*I);
1983 }
1984 }
1985
1986 // Create a jump table index for this jump table, or return an existing
1987 // one.
1988 unsigned JTI = CurMF->getJumpTableInfo()->getJumpTableIndex(DestBBs);
1989
1990 // Set the jump table information so that we can codegen it as a second
1991 // MachineBasicBlock
Scott Michelf147a8d2007-04-24 01:24:20 +00001992 SelectionDAGISel::JumpTable JT(-1U, JTI, JumpTableBB, Default);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001993 SelectionDAGISel::JumpTableHeader JTH(First, Last, SV, CR.CaseBB,
1994 (CR.CaseBB == CurMBB));
1995 if (CR.CaseBB == CurMBB)
1996 visitJumpTableHeader(JT, JTH);
1997
1998 JTCases.push_back(SelectionDAGISel::JumpTableBlock(JTH, JT));
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001999
Anton Korobeynikovdd433212007-03-27 12:05:48 +00002000 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002001}
2002
2003/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2004/// 2 subtrees.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00002005bool SelectionDAGLowering::handleBTSplitSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002006 CaseRecVector& WorkList,
2007 Value* SV,
2008 MachineBasicBlock* Default) {
2009 // Get the MachineFunction which holds the current MBB. This is used when
2010 // inserting any additional MBBs necessary to represent the switch.
2011 MachineFunction *CurMF = CurMBB->getParent();
2012
2013 // Figure out which block is immediately after the current one.
2014 MachineBasicBlock *NextBlock = 0;
2015 MachineFunction::iterator BBI = CR.CaseBB;
2016
2017 if (++BBI != CurMBB->getParent()->end())
2018 NextBlock = BBI;
2019
2020 Case& FrontCase = *CR.Range.first;
2021 Case& BackCase = *(CR.Range.second-1);
2022 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2023
2024 // Size is the number of Cases represented by this range.
2025 unsigned Size = CR.Range.second - CR.Range.first;
2026
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002027 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
2028 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002029 double FMetric = 0;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002030 CaseItr Pivot = CR.Range.first + Size/2;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002031
2032 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2033 // (heuristically) allow us to emit JumpTable's later.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002034 uint64_t TSize = 0;
2035 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2036 I!=E; ++I)
2037 TSize += I->size();
2038
2039 uint64_t LSize = FrontCase.size();
2040 uint64_t RSize = TSize-LSize;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002041 DOUT << "Selecting best pivot: \n"
2042 << "First: " << First << ", Last: " << Last <<"\n"
2043 << "LSize: " << LSize << ", RSize: " << RSize << "\n";
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002044 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002045 J!=E; ++I, ++J) {
2046 int64_t LEnd = cast<ConstantInt>(I->High)->getSExtValue();
2047 int64_t RBegin = cast<ConstantInt>(J->Low)->getSExtValue();
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002048 assert((RBegin-LEnd>=1) && "Invalid case distance");
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002049 double LDensity = (double)LSize / (double)((LEnd - First) + 1ULL);
2050 double RDensity = (double)RSize / (double)((Last - RBegin) + 1ULL);
Anton Korobeynikov54e2b142007-04-09 21:57:03 +00002051 double Metric = Log2_64(RBegin-LEnd)*(LDensity+RDensity);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002052 // Should always split in some non-trivial place
2053 DOUT <<"=>Step\n"
2054 << "LEnd: " << LEnd << ", RBegin: " << RBegin << "\n"
2055 << "LDensity: " << LDensity << ", RDensity: " << RDensity << "\n"
2056 << "Metric: " << Metric << "\n";
2057 if (FMetric < Metric) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002058 Pivot = J;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002059 FMetric = Metric;
2060 DOUT << "Current metric set to: " << FMetric << "\n";
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002061 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002062
2063 LSize += J->size();
2064 RSize -= J->size();
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002065 }
Anton Korobeynikov7294b582007-05-09 20:07:08 +00002066 if (areJTsAllowed(TLI)) {
2067 // If our case is dense we *really* should handle it earlier!
2068 assert((FMetric > 0) && "Should handle dense range earlier!");
2069 } else {
2070 Pivot = CR.Range.first + Size/2;
2071 }
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002072
2073 CaseRange LHSR(CR.Range.first, Pivot);
2074 CaseRange RHSR(Pivot, CR.Range.second);
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002075 Constant *C = Pivot->Low;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002076 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
2077
2078 // We know that we branch to the LHS if the Value being switched on is
2079 // less than the Pivot value, C. We use this to optimize our binary
2080 // tree a bit, by recognizing that if SV is greater than or equal to the
2081 // LHS's Case Value, and that Case Value is exactly one less than the
2082 // Pivot's Value, then we can branch directly to the LHS's Target,
2083 // rather than creating a leaf node for it.
2084 if ((LHSR.second - LHSR.first) == 1 &&
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002085 LHSR.first->High == CR.GE &&
2086 cast<ConstantInt>(C)->getSExtValue() ==
2087 (cast<ConstantInt>(CR.GE)->getSExtValue() + 1LL)) {
2088 TrueBB = LHSR.first->BB;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002089 } else {
Dan Gohman0e5f1302008-07-07 23:02:41 +00002090 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2091 CurMF->insert(BBI, TrueBB);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002092 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
2093 }
2094
2095 // Similar to the optimization above, if the Value being switched on is
2096 // known to be less than the Constant CR.LT, and the current Case Value
2097 // is CR.LT - 1, then we can branch directly to the target block for
2098 // the current Case Value, rather than emitting a RHS leaf node for it.
2099 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002100 cast<ConstantInt>(RHSR.first->Low)->getSExtValue() ==
2101 (cast<ConstantInt>(CR.LT)->getSExtValue() - 1LL)) {
2102 FalseBB = RHSR.first->BB;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002103 } else {
Dan Gohman0e5f1302008-07-07 23:02:41 +00002104 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2105 CurMF->insert(BBI, FalseBB);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002106 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
2107 }
2108
2109 // Create a CaseBlock record representing a conditional branch to
2110 // the LHS node if the value being switched on SV is less than C.
2111 // Otherwise, branch to LHS.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002112 SelectionDAGISel::CaseBlock CB(ISD::SETLT, SV, C, NULL,
2113 TrueBB, FalseBB, CR.CaseBB);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002114
2115 if (CR.CaseBB == CurMBB)
2116 visitSwitchCase(CB);
2117 else
2118 SwitchCases.push_back(CB);
Anton Korobeynikovdd433212007-03-27 12:05:48 +00002119
2120 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002121}
2122
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002123/// handleBitTestsSwitchCase - if current case range has few destination and
2124/// range span less, than machine word bitwidth, encode case range into series
2125/// of masks and emit bit tests with these masks.
2126bool SelectionDAGLowering::handleBitTestsSwitchCase(CaseRec& CR,
2127 CaseRecVector& WorkList,
2128 Value* SV,
Chris Lattner3ff98172007-04-14 02:26:56 +00002129 MachineBasicBlock* Default){
Duncan Sands83ec4b62008-06-06 12:08:01 +00002130 unsigned IntPtrBits = TLI.getPointerTy().getSizeInBits();
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002131
2132 Case& FrontCase = *CR.Range.first;
2133 Case& BackCase = *(CR.Range.second-1);
2134
2135 // Get the MachineFunction which holds the current MBB. This is used when
2136 // inserting any additional MBBs necessary to represent the switch.
2137 MachineFunction *CurMF = CurMBB->getParent();
2138
2139 unsigned numCmps = 0;
2140 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2141 I!=E; ++I) {
2142 // Single case counts one, case range - two.
2143 if (I->Low == I->High)
2144 numCmps +=1;
2145 else
2146 numCmps +=2;
2147 }
2148
2149 // Count unique destinations
2150 SmallSet<MachineBasicBlock*, 4> Dests;
2151 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2152 Dests.insert(I->BB);
2153 if (Dests.size() > 3)
2154 // Don't bother the code below, if there are too much unique destinations
2155 return false;
2156 }
2157 DOUT << "Total number of unique destinations: " << Dests.size() << "\n"
2158 << "Total number of comparisons: " << numCmps << "\n";
2159
2160 // Compute span of values.
2161 Constant* minValue = FrontCase.Low;
2162 Constant* maxValue = BackCase.High;
2163 uint64_t range = cast<ConstantInt>(maxValue)->getSExtValue() -
2164 cast<ConstantInt>(minValue)->getSExtValue();
2165 DOUT << "Compare range: " << range << "\n"
2166 << "Low bound: " << cast<ConstantInt>(minValue)->getSExtValue() << "\n"
2167 << "High bound: " << cast<ConstantInt>(maxValue)->getSExtValue() << "\n";
2168
Anton Korobeynikovab8fd402007-04-26 20:44:04 +00002169 if (range>=IntPtrBits ||
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002170 (!(Dests.size() == 1 && numCmps >= 3) &&
2171 !(Dests.size() == 2 && numCmps >= 5) &&
2172 !(Dests.size() >= 3 && numCmps >= 6)))
2173 return false;
2174
2175 DOUT << "Emitting bit tests\n";
2176 int64_t lowBound = 0;
2177
2178 // Optimize the case where all the case values fit in a
2179 // word without having to subtract minValue. In this case,
2180 // we can optimize away the subtraction.
2181 if (cast<ConstantInt>(minValue)->getSExtValue() >= 0 &&
Anton Korobeynikove01017b2007-04-14 13:25:55 +00002182 cast<ConstantInt>(maxValue)->getSExtValue() < IntPtrBits) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002183 range = cast<ConstantInt>(maxValue)->getSExtValue();
2184 } else {
2185 lowBound = cast<ConstantInt>(minValue)->getSExtValue();
2186 }
2187
2188 CaseBitsVector CasesBits;
2189 unsigned i, count = 0;
2190
2191 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2192 MachineBasicBlock* Dest = I->BB;
2193 for (i = 0; i < count; ++i)
2194 if (Dest == CasesBits[i].BB)
2195 break;
2196
2197 if (i == count) {
2198 assert((count < 3) && "Too much destinations to test!");
2199 CasesBits.push_back(CaseBits(0, Dest, 0));
2200 count++;
2201 }
2202
2203 uint64_t lo = cast<ConstantInt>(I->Low)->getSExtValue() - lowBound;
2204 uint64_t hi = cast<ConstantInt>(I->High)->getSExtValue() - lowBound;
2205
2206 for (uint64_t j = lo; j <= hi; j++) {
Anton Korobeynikove01017b2007-04-14 13:25:55 +00002207 CasesBits[i].Mask |= 1ULL << j;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002208 CasesBits[i].Bits++;
2209 }
2210
2211 }
2212 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
2213
2214 SelectionDAGISel::BitTestInfo BTC;
2215
2216 // Figure out which block is immediately after the current one.
2217 MachineFunction::iterator BBI = CR.CaseBB;
2218 ++BBI;
2219
2220 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2221
2222 DOUT << "Cases:\n";
2223 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
2224 DOUT << "Mask: " << CasesBits[i].Mask << ", Bits: " << CasesBits[i].Bits
2225 << ", BB: " << CasesBits[i].BB << "\n";
2226
Dan Gohman0e5f1302008-07-07 23:02:41 +00002227 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2228 CurMF->insert(BBI, CaseBB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002229 BTC.push_back(SelectionDAGISel::BitTestCase(CasesBits[i].Mask,
2230 CaseBB,
2231 CasesBits[i].BB));
2232 }
2233
2234 SelectionDAGISel::BitTestBlock BTB(lowBound, range, SV,
Jeff Cohenefc36622007-04-09 14:32:59 +00002235 -1U, (CR.CaseBB == CurMBB),
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002236 CR.CaseBB, Default, BTC);
2237
2238 if (CR.CaseBB == CurMBB)
2239 visitBitTestHeader(BTB);
2240
2241 BitTestCases.push_back(BTB);
2242
2243 return true;
2244}
2245
2246
Dan Gohman86e1ebf2008-03-27 19:56:19 +00002247/// Clusterify - Transform simple list of Cases into list of CaseRange's
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002248unsigned SelectionDAGLowering::Clusterify(CaseVector& Cases,
2249 const SwitchInst& SI) {
2250 unsigned numCmps = 0;
2251
2252 // Start with "simple" cases
2253 for (unsigned i = 1; i < SI.getNumSuccessors(); ++i) {
2254 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2255 Cases.push_back(Case(SI.getSuccessorValue(i),
2256 SI.getSuccessorValue(i),
2257 SMBB));
2258 }
Chris Lattnerb3d9cdb2007-11-27 06:14:32 +00002259 std::sort(Cases.begin(), Cases.end(), CaseCmp());
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002260
2261 // Merge case into clusters
2262 if (Cases.size()>=2)
David Greenea2a48852007-06-29 03:42:23 +00002263 // Must recompute end() each iteration because it may be
2264 // invalidated by erase if we hold on to it
Chris Lattner27a6c732007-11-24 07:07:01 +00002265 for (CaseItr I=Cases.begin(), J=++(Cases.begin()); J!=Cases.end(); ) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002266 int64_t nextValue = cast<ConstantInt>(J->Low)->getSExtValue();
2267 int64_t currentValue = cast<ConstantInt>(I->High)->getSExtValue();
2268 MachineBasicBlock* nextBB = J->BB;
2269 MachineBasicBlock* currentBB = I->BB;
2270
2271 // If the two neighboring cases go to the same destination, merge them
2272 // into a single case.
2273 if ((nextValue-currentValue==1) && (currentBB == nextBB)) {
2274 I->High = J->High;
2275 J = Cases.erase(J);
2276 } else {
2277 I = J++;
2278 }
2279 }
2280
2281 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2282 if (I->Low != I->High)
2283 // A range counts double, since it requires two compares.
2284 ++numCmps;
2285 }
2286
2287 return numCmps;
2288}
2289
2290void SelectionDAGLowering::visitSwitch(SwitchInst &SI) {
Nate Begemanf15485a2006-03-27 01:32:24 +00002291 // Figure out which block is immediately after the current one.
2292 MachineBasicBlock *NextBlock = 0;
2293 MachineFunction::iterator BBI = CurMBB;
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002294
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002295 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002296
Nate Begemanf15485a2006-03-27 01:32:24 +00002297 // If there is only the default destination, branch to it if it is not the
2298 // next basic block. Otherwise, just fall through.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002299 if (SI.getNumOperands() == 2) {
Nate Begemanf15485a2006-03-27 01:32:24 +00002300 // Update machine-CFG edges.
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002301
Nate Begemanf15485a2006-03-27 01:32:24 +00002302 // If this is not a fall-through branch, emit the branch.
Owen Anderson2d389e82008-06-07 00:00:23 +00002303 CurMBB->addSuccessor(Default);
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002304 if (Default != NextBlock)
Dan Gohman86e1ebf2008-03-27 19:56:19 +00002305 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getControlRoot(),
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002306 DAG.getBasicBlock(Default)));
Owen Anderson2d389e82008-06-07 00:00:23 +00002307
Nate Begemanf15485a2006-03-27 01:32:24 +00002308 return;
2309 }
2310
2311 // If there are any non-default case statements, create a vector of Cases
2312 // representing each one, and sort the vector so that we can efficiently
2313 // create a binary search tree from them.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002314 CaseVector Cases;
2315 unsigned numCmps = Clusterify(Cases, SI);
2316 DOUT << "Clusterify finished. Total clusters: " << Cases.size()
2317 << ". Total compares: " << numCmps << "\n";
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002318
Nate Begemanf15485a2006-03-27 01:32:24 +00002319 // Get the Value to be switched on and default basic blocks, which will be
2320 // inserted into CaseBlock records, representing basic blocks in the binary
2321 // search tree.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002322 Value *SV = SI.getOperand(0);
Nate Begeman37efe672006-04-22 18:53:45 +00002323
Nate Begemanf15485a2006-03-27 01:32:24 +00002324 // Push the initial CaseRec onto the worklist
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002325 CaseRecVector WorkList;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002326 WorkList.push_back(CaseRec(CurMBB,0,0,CaseRange(Cases.begin(),Cases.end())));
2327
2328 while (!WorkList.empty()) {
Nate Begemanf15485a2006-03-27 01:32:24 +00002329 // Grab a record representing a case range to process off the worklist
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002330 CaseRec CR = WorkList.back();
2331 WorkList.pop_back();
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002332
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002333 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default))
2334 continue;
2335
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002336 // If the range has few cases (two or less) emit a series of specific
2337 // tests.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00002338 if (handleSmallSwitchRange(CR, WorkList, SV, Default))
2339 continue;
2340
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002341 // If the switch has more than 5 blocks, and at least 40% dense, and the
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002342 // target supports indirect branches, then emit a jump table rather than
2343 // lowering the switch to a binary tree of conditional branches.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00002344 if (handleJTSwitchCase(CR, WorkList, SV, Default))
2345 continue;
2346
2347 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2348 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
2349 handleBTSplitSwitchCase(CR, WorkList, SV, Default);
Nate Begemanf15485a2006-03-27 01:32:24 +00002350 }
2351}
2352
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002353
Chris Lattnerb9fccc42005-04-02 05:04:50 +00002354void SelectionDAGLowering::visitSub(User &I) {
2355 // -0.0 - X --> fneg
Reid Spencer24d6da52007-01-21 00:29:26 +00002356 const Type *Ty = I.getType();
Reid Spencer9d6565a2007-02-15 02:26:10 +00002357 if (isa<VectorType>(Ty)) {
Dan Gohman7f321562007-06-25 16:23:39 +00002358 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2359 const VectorType *DestTy = cast<VectorType>(I.getType());
2360 const Type *ElTy = DestTy->getElementType();
Evan Chengc45453f2007-06-29 21:44:35 +00002361 if (ElTy->isFloatingPoint()) {
2362 unsigned VL = DestTy->getNumElements();
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00002363 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Evan Chengc45453f2007-06-29 21:44:35 +00002364 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
2365 if (CV == CNZ) {
Dan Gohman475871a2008-07-27 21:46:04 +00002366 SDValue Op2 = getValue(I.getOperand(1));
Evan Chengc45453f2007-06-29 21:44:35 +00002367 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
2368 return;
2369 }
Dan Gohman7f321562007-06-25 16:23:39 +00002370 }
2371 }
2372 }
2373 if (Ty->isFloatingPoint()) {
Chris Lattner01b3d732005-09-28 22:28:18 +00002374 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00002375 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Dan Gohman475871a2008-07-27 21:46:04 +00002376 SDValue Op2 = getValue(I.getOperand(1));
Chris Lattner01b3d732005-09-28 22:28:18 +00002377 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
2378 return;
2379 }
Dan Gohman7f321562007-06-25 16:23:39 +00002380 }
2381
2382 visitBinary(I, Ty->isFPOrFPVector() ? ISD::FSUB : ISD::SUB);
Chris Lattnerb9fccc42005-04-02 05:04:50 +00002383}
2384
Dan Gohman7f321562007-06-25 16:23:39 +00002385void SelectionDAGLowering::visitBinary(User &I, unsigned OpCode) {
Dan Gohman475871a2008-07-27 21:46:04 +00002386 SDValue Op1 = getValue(I.getOperand(0));
2387 SDValue Op2 = getValue(I.getOperand(1));
Reid Spencer24d6da52007-01-21 00:29:26 +00002388
2389 setValue(&I, DAG.getNode(OpCode, Op1.getValueType(), Op1, Op2));
Reid Spencer1628cec2006-10-26 06:15:43 +00002390}
2391
Nate Begemane21ea612005-11-18 07:42:56 +00002392void SelectionDAGLowering::visitShift(User &I, unsigned Opcode) {
Dan Gohman475871a2008-07-27 21:46:04 +00002393 SDValue Op1 = getValue(I.getOperand(0));
2394 SDValue Op2 = getValue(I.getOperand(1));
Nate Begeman5bc1ea02008-07-29 15:49:41 +00002395 if (!isa<VectorType>(I.getType())) {
2396 if (TLI.getShiftAmountTy().bitsLT(Op2.getValueType()))
2397 Op2 = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), Op2);
2398 else if (TLI.getShiftAmountTy().bitsGT(Op2.getValueType()))
2399 Op2 = DAG.getNode(ISD::ANY_EXTEND, TLI.getShiftAmountTy(), Op2);
2400 }
Nate Begemane21ea612005-11-18 07:42:56 +00002401
Chris Lattner1c08c712005-01-07 07:47:53 +00002402 setValue(&I, DAG.getNode(Opcode, Op1.getValueType(), Op1, Op2));
2403}
2404
Reid Spencer45fb3f32006-11-20 01:22:35 +00002405void SelectionDAGLowering::visitICmp(User &I) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00002406 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
2407 if (ICmpInst *IC = dyn_cast<ICmpInst>(&I))
2408 predicate = IC->getPredicate();
2409 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
2410 predicate = ICmpInst::Predicate(IC->getPredicate());
Dan Gohman475871a2008-07-27 21:46:04 +00002411 SDValue Op1 = getValue(I.getOperand(0));
2412 SDValue Op2 = getValue(I.getOperand(1));
Reid Spencer45fb3f32006-11-20 01:22:35 +00002413 ISD::CondCode Opcode;
Reid Spencere4d87aa2006-12-23 06:05:41 +00002414 switch (predicate) {
Reid Spencer45fb3f32006-11-20 01:22:35 +00002415 case ICmpInst::ICMP_EQ : Opcode = ISD::SETEQ; break;
2416 case ICmpInst::ICMP_NE : Opcode = ISD::SETNE; break;
2417 case ICmpInst::ICMP_UGT : Opcode = ISD::SETUGT; break;
2418 case ICmpInst::ICMP_UGE : Opcode = ISD::SETUGE; break;
2419 case ICmpInst::ICMP_ULT : Opcode = ISD::SETULT; break;
2420 case ICmpInst::ICMP_ULE : Opcode = ISD::SETULE; break;
2421 case ICmpInst::ICMP_SGT : Opcode = ISD::SETGT; break;
2422 case ICmpInst::ICMP_SGE : Opcode = ISD::SETGE; break;
2423 case ICmpInst::ICMP_SLT : Opcode = ISD::SETLT; break;
2424 case ICmpInst::ICMP_SLE : Opcode = ISD::SETLE; break;
2425 default:
2426 assert(!"Invalid ICmp predicate value");
2427 Opcode = ISD::SETEQ;
2428 break;
2429 }
2430 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Opcode));
2431}
2432
2433void SelectionDAGLowering::visitFCmp(User &I) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00002434 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
2435 if (FCmpInst *FC = dyn_cast<FCmpInst>(&I))
2436 predicate = FC->getPredicate();
2437 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
2438 predicate = FCmpInst::Predicate(FC->getPredicate());
Dan Gohman475871a2008-07-27 21:46:04 +00002439 SDValue Op1 = getValue(I.getOperand(0));
2440 SDValue Op2 = getValue(I.getOperand(1));
Reid Spencere4d87aa2006-12-23 06:05:41 +00002441 ISD::CondCode Condition, FOC, FPC;
2442 switch (predicate) {
2443 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
2444 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
2445 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
2446 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
2447 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
2448 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
2449 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
Dan Gohmancba3b442008-05-01 23:40:44 +00002450 case FCmpInst::FCMP_ORD: FOC = FPC = ISD::SETO; break;
2451 case FCmpInst::FCMP_UNO: FOC = FPC = ISD::SETUO; break;
Reid Spencere4d87aa2006-12-23 06:05:41 +00002452 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
2453 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
2454 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
2455 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
2456 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
2457 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
2458 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
2459 default:
2460 assert(!"Invalid FCmp predicate value");
2461 FOC = FPC = ISD::SETFALSE;
2462 break;
2463 }
2464 if (FiniteOnlyFPMath())
2465 Condition = FOC;
2466 else
2467 Condition = FPC;
2468 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Condition));
Chris Lattner1c08c712005-01-07 07:47:53 +00002469}
2470
Nate Begemanb43e9c12008-05-12 19:40:03 +00002471void SelectionDAGLowering::visitVICmp(User &I) {
2472 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
2473 if (VICmpInst *IC = dyn_cast<VICmpInst>(&I))
2474 predicate = IC->getPredicate();
2475 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
2476 predicate = ICmpInst::Predicate(IC->getPredicate());
Dan Gohman475871a2008-07-27 21:46:04 +00002477 SDValue Op1 = getValue(I.getOperand(0));
2478 SDValue Op2 = getValue(I.getOperand(1));
Nate Begemanb43e9c12008-05-12 19:40:03 +00002479 ISD::CondCode Opcode;
2480 switch (predicate) {
2481 case ICmpInst::ICMP_EQ : Opcode = ISD::SETEQ; break;
2482 case ICmpInst::ICMP_NE : Opcode = ISD::SETNE; break;
2483 case ICmpInst::ICMP_UGT : Opcode = ISD::SETUGT; break;
2484 case ICmpInst::ICMP_UGE : Opcode = ISD::SETUGE; break;
2485 case ICmpInst::ICMP_ULT : Opcode = ISD::SETULT; break;
2486 case ICmpInst::ICMP_ULE : Opcode = ISD::SETULE; break;
2487 case ICmpInst::ICMP_SGT : Opcode = ISD::SETGT; break;
2488 case ICmpInst::ICMP_SGE : Opcode = ISD::SETGE; break;
2489 case ICmpInst::ICMP_SLT : Opcode = ISD::SETLT; break;
2490 case ICmpInst::ICMP_SLE : Opcode = ISD::SETLE; break;
2491 default:
2492 assert(!"Invalid ICmp predicate value");
2493 Opcode = ISD::SETEQ;
2494 break;
2495 }
2496 setValue(&I, DAG.getVSetCC(Op1.getValueType(), Op1, Op2, Opcode));
2497}
2498
2499void SelectionDAGLowering::visitVFCmp(User &I) {
2500 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
2501 if (VFCmpInst *FC = dyn_cast<VFCmpInst>(&I))
2502 predicate = FC->getPredicate();
2503 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
2504 predicate = FCmpInst::Predicate(FC->getPredicate());
Dan Gohman475871a2008-07-27 21:46:04 +00002505 SDValue Op1 = getValue(I.getOperand(0));
2506 SDValue Op2 = getValue(I.getOperand(1));
Nate Begemanb43e9c12008-05-12 19:40:03 +00002507 ISD::CondCode Condition, FOC, FPC;
2508 switch (predicate) {
2509 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
2510 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
2511 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
2512 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
2513 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
2514 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
2515 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
2516 case FCmpInst::FCMP_ORD: FOC = FPC = ISD::SETO; break;
2517 case FCmpInst::FCMP_UNO: FOC = FPC = ISD::SETUO; break;
2518 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
2519 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
2520 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
2521 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
2522 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
2523 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
2524 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
2525 default:
2526 assert(!"Invalid VFCmp predicate value");
2527 FOC = FPC = ISD::SETFALSE;
2528 break;
2529 }
2530 if (FiniteOnlyFPMath())
2531 Condition = FOC;
2532 else
2533 Condition = FPC;
2534
Duncan Sands83ec4b62008-06-06 12:08:01 +00002535 MVT DestVT = TLI.getValueType(I.getType());
Nate Begemanb43e9c12008-05-12 19:40:03 +00002536
2537 setValue(&I, DAG.getVSetCC(DestVT, Op1, Op2, Condition));
2538}
2539
Chris Lattner1c08c712005-01-07 07:47:53 +00002540void SelectionDAGLowering::visitSelect(User &I) {
Dan Gohman475871a2008-07-27 21:46:04 +00002541 SDValue Cond = getValue(I.getOperand(0));
2542 SDValue TrueVal = getValue(I.getOperand(1));
2543 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7f321562007-06-25 16:23:39 +00002544 setValue(&I, DAG.getNode(ISD::SELECT, TrueVal.getValueType(), Cond,
2545 TrueVal, FalseVal));
Chris Lattner1c08c712005-01-07 07:47:53 +00002546}
2547
Reid Spencer3da59db2006-11-27 01:05:10 +00002548
2549void SelectionDAGLowering::visitTrunc(User &I) {
2550 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
Dan Gohman475871a2008-07-27 21:46:04 +00002551 SDValue N = getValue(I.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00002552 MVT DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002553 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2554}
2555
2556void SelectionDAGLowering::visitZExt(User &I) {
2557 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2558 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
Dan Gohman475871a2008-07-27 21:46:04 +00002559 SDValue N = getValue(I.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00002560 MVT DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002561 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2562}
2563
2564void SelectionDAGLowering::visitSExt(User &I) {
2565 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2566 // SExt also can't be a cast to bool for same reason. So, nothing much to do
Dan Gohman475871a2008-07-27 21:46:04 +00002567 SDValue N = getValue(I.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00002568 MVT DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002569 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, DestVT, N));
2570}
2571
2572void SelectionDAGLowering::visitFPTrunc(User &I) {
2573 // FPTrunc is never a no-op cast, no need to check
Dan Gohman475871a2008-07-27 21:46:04 +00002574 SDValue N = getValue(I.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00002575 MVT DestVT = TLI.getValueType(I.getType());
Chris Lattner0bd48932008-01-17 07:00:52 +00002576 setValue(&I, DAG.getNode(ISD::FP_ROUND, DestVT, N, DAG.getIntPtrConstant(0)));
Reid Spencer3da59db2006-11-27 01:05:10 +00002577}
2578
2579void SelectionDAGLowering::visitFPExt(User &I){
2580 // FPTrunc is never a no-op cast, no need to check
Dan Gohman475871a2008-07-27 21:46:04 +00002581 SDValue N = getValue(I.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00002582 MVT DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002583 setValue(&I, DAG.getNode(ISD::FP_EXTEND, DestVT, N));
2584}
2585
2586void SelectionDAGLowering::visitFPToUI(User &I) {
2587 // FPToUI is never a no-op cast, no need to check
Dan Gohman475871a2008-07-27 21:46:04 +00002588 SDValue N = getValue(I.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00002589 MVT DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002590 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, DestVT, N));
2591}
2592
2593void SelectionDAGLowering::visitFPToSI(User &I) {
2594 // FPToSI is never a no-op cast, no need to check
Dan Gohman475871a2008-07-27 21:46:04 +00002595 SDValue N = getValue(I.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00002596 MVT DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002597 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, DestVT, N));
2598}
2599
2600void SelectionDAGLowering::visitUIToFP(User &I) {
2601 // UIToFP is never a no-op cast, no need to check
Dan Gohman475871a2008-07-27 21:46:04 +00002602 SDValue N = getValue(I.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00002603 MVT DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002604 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, DestVT, N));
2605}
2606
2607void SelectionDAGLowering::visitSIToFP(User &I){
2608 // UIToFP is never a no-op cast, no need to check
Dan Gohman475871a2008-07-27 21:46:04 +00002609 SDValue N = getValue(I.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00002610 MVT DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002611 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, DestVT, N));
2612}
2613
2614void SelectionDAGLowering::visitPtrToInt(User &I) {
2615 // What to do depends on the size of the integer and the size of the pointer.
2616 // We can either truncate, zero extend, or no-op, accordingly.
Dan Gohman475871a2008-07-27 21:46:04 +00002617 SDValue N = getValue(I.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00002618 MVT SrcVT = N.getValueType();
2619 MVT DestVT = TLI.getValueType(I.getType());
Dan Gohman475871a2008-07-27 21:46:04 +00002620 SDValue Result;
Duncan Sands8e4eb092008-06-08 20:54:56 +00002621 if (DestVT.bitsLT(SrcVT))
Reid Spencer3da59db2006-11-27 01:05:10 +00002622 Result = DAG.getNode(ISD::TRUNCATE, DestVT, N);
2623 else
2624 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2625 Result = DAG.getNode(ISD::ZERO_EXTEND, DestVT, N);
2626 setValue(&I, Result);
2627}
Chris Lattner1c08c712005-01-07 07:47:53 +00002628
Reid Spencer3da59db2006-11-27 01:05:10 +00002629void SelectionDAGLowering::visitIntToPtr(User &I) {
2630 // What to do depends on the size of the integer and the size of the pointer.
2631 // We can either truncate, zero extend, or no-op, accordingly.
Dan Gohman475871a2008-07-27 21:46:04 +00002632 SDValue N = getValue(I.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00002633 MVT SrcVT = N.getValueType();
2634 MVT DestVT = TLI.getValueType(I.getType());
Duncan Sands8e4eb092008-06-08 20:54:56 +00002635 if (DestVT.bitsLT(SrcVT))
Reid Spencer3da59db2006-11-27 01:05:10 +00002636 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2637 else
2638 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2639 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2640}
2641
2642void SelectionDAGLowering::visitBitCast(User &I) {
Dan Gohman475871a2008-07-27 21:46:04 +00002643 SDValue N = getValue(I.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00002644 MVT DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002645
2646 // BitCast assures us that source and destination are the same size so this
2647 // is either a BIT_CONVERT or a no-op.
2648 if (DestVT != N.getValueType())
2649 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, DestVT, N)); // convert types
2650 else
2651 setValue(&I, N); // noop cast.
Chris Lattner1c08c712005-01-07 07:47:53 +00002652}
2653
Chris Lattner2bbd8102006-03-29 00:11:43 +00002654void SelectionDAGLowering::visitInsertElement(User &I) {
Dan Gohman475871a2008-07-27 21:46:04 +00002655 SDValue InVec = getValue(I.getOperand(0));
2656 SDValue InVal = getValue(I.getOperand(1));
2657 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
Chris Lattnerc7029802006-03-18 01:44:44 +00002658 getValue(I.getOperand(2)));
2659
Dan Gohman7f321562007-06-25 16:23:39 +00002660 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT,
2661 TLI.getValueType(I.getType()),
2662 InVec, InVal, InIdx));
Chris Lattnerc7029802006-03-18 01:44:44 +00002663}
2664
Chris Lattner2bbd8102006-03-29 00:11:43 +00002665void SelectionDAGLowering::visitExtractElement(User &I) {
Dan Gohman475871a2008-07-27 21:46:04 +00002666 SDValue InVec = getValue(I.getOperand(0));
2667 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
Chris Lattner384504c2006-03-21 20:44:12 +00002668 getValue(I.getOperand(1)));
Dan Gohman7f321562007-06-25 16:23:39 +00002669 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT,
Chris Lattner384504c2006-03-21 20:44:12 +00002670 TLI.getValueType(I.getType()), InVec, InIdx));
2671}
Chris Lattnerc7029802006-03-18 01:44:44 +00002672
Chris Lattner3e104b12006-04-08 04:15:24 +00002673void SelectionDAGLowering::visitShuffleVector(User &I) {
Dan Gohman475871a2008-07-27 21:46:04 +00002674 SDValue V1 = getValue(I.getOperand(0));
2675 SDValue V2 = getValue(I.getOperand(1));
2676 SDValue Mask = getValue(I.getOperand(2));
Chris Lattner3e104b12006-04-08 04:15:24 +00002677
Dan Gohman7f321562007-06-25 16:23:39 +00002678 setValue(&I, DAG.getNode(ISD::VECTOR_SHUFFLE,
2679 TLI.getValueType(I.getType()),
2680 V1, V2, Mask));
Chris Lattner3e104b12006-04-08 04:15:24 +00002681}
2682
Dan Gohman1d685a42008-06-07 02:02:36 +00002683void SelectionDAGLowering::visitInsertValue(InsertValueInst &I) {
2684 const Value *Op0 = I.getOperand(0);
2685 const Value *Op1 = I.getOperand(1);
2686 const Type *AggTy = I.getType();
2687 const Type *ValTy = Op1->getType();
2688 bool IntoUndef = isa<UndefValue>(Op0);
2689 bool FromUndef = isa<UndefValue>(Op1);
2690
2691 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2692 I.idx_begin(), I.idx_end());
2693
2694 SmallVector<MVT, 4> AggValueVTs;
2695 ComputeValueVTs(TLI, AggTy, AggValueVTs);
2696 SmallVector<MVT, 4> ValValueVTs;
2697 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2698
2699 unsigned NumAggValues = AggValueVTs.size();
2700 unsigned NumValValues = ValValueVTs.size();
Dan Gohman475871a2008-07-27 21:46:04 +00002701 SmallVector<SDValue, 4> Values(NumAggValues);
Dan Gohman1d685a42008-06-07 02:02:36 +00002702
Dan Gohman475871a2008-07-27 21:46:04 +00002703 SDValue Agg = getValue(Op0);
2704 SDValue Val = getValue(Op1);
Dan Gohman1d685a42008-06-07 02:02:36 +00002705 unsigned i = 0;
2706 // Copy the beginning value(s) from the original aggregate.
2707 for (; i != LinearIndex; ++i)
2708 Values[i] = IntoUndef ? DAG.getNode(ISD::UNDEF, AggValueVTs[i]) :
Dan Gohman475871a2008-07-27 21:46:04 +00002709 SDValue(Agg.Val, Agg.ResNo + i);
Dan Gohman1d685a42008-06-07 02:02:36 +00002710 // Copy values from the inserted value(s).
2711 for (; i != LinearIndex + NumValValues; ++i)
2712 Values[i] = FromUndef ? DAG.getNode(ISD::UNDEF, AggValueVTs[i]) :
Dan Gohman475871a2008-07-27 21:46:04 +00002713 SDValue(Val.Val, Val.ResNo + i - LinearIndex);
Dan Gohman1d685a42008-06-07 02:02:36 +00002714 // Copy remaining value(s) from the original aggregate.
2715 for (; i != NumAggValues; ++i)
2716 Values[i] = IntoUndef ? DAG.getNode(ISD::UNDEF, AggValueVTs[i]) :
Dan Gohman475871a2008-07-27 21:46:04 +00002717 SDValue(Agg.Val, Agg.ResNo + i);
Dan Gohman1d685a42008-06-07 02:02:36 +00002718
Duncan Sandsf9516202008-06-30 10:19:09 +00002719 setValue(&I, DAG.getMergeValues(DAG.getVTList(&AggValueVTs[0], NumAggValues),
2720 &Values[0], NumAggValues));
Dan Gohman041e2eb2008-05-15 19:50:34 +00002721}
2722
Dan Gohman1d685a42008-06-07 02:02:36 +00002723void SelectionDAGLowering::visitExtractValue(ExtractValueInst &I) {
2724 const Value *Op0 = I.getOperand(0);
2725 const Type *AggTy = Op0->getType();
2726 const Type *ValTy = I.getType();
2727 bool OutOfUndef = isa<UndefValue>(Op0);
2728
2729 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2730 I.idx_begin(), I.idx_end());
2731
2732 SmallVector<MVT, 4> ValValueVTs;
2733 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2734
2735 unsigned NumValValues = ValValueVTs.size();
Dan Gohman475871a2008-07-27 21:46:04 +00002736 SmallVector<SDValue, 4> Values(NumValValues);
Dan Gohman1d685a42008-06-07 02:02:36 +00002737
Dan Gohman475871a2008-07-27 21:46:04 +00002738 SDValue Agg = getValue(Op0);
Dan Gohman1d685a42008-06-07 02:02:36 +00002739 // Copy out the selected value(s).
2740 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2741 Values[i - LinearIndex] =
Dan Gohmandded0fd2008-06-20 00:54:19 +00002742 OutOfUndef ? DAG.getNode(ISD::UNDEF, Agg.Val->getValueType(Agg.ResNo + i)) :
Dan Gohman475871a2008-07-27 21:46:04 +00002743 SDValue(Agg.Val, Agg.ResNo + i);
Dan Gohman1d685a42008-06-07 02:02:36 +00002744
Duncan Sandsf9516202008-06-30 10:19:09 +00002745 setValue(&I, DAG.getMergeValues(DAG.getVTList(&ValValueVTs[0], NumValValues),
2746 &Values[0], NumValValues));
Dan Gohman041e2eb2008-05-15 19:50:34 +00002747}
2748
Chris Lattner3e104b12006-04-08 04:15:24 +00002749
Chris Lattner1c08c712005-01-07 07:47:53 +00002750void SelectionDAGLowering::visitGetElementPtr(User &I) {
Dan Gohman475871a2008-07-27 21:46:04 +00002751 SDValue N = getValue(I.getOperand(0));
Chris Lattner1c08c712005-01-07 07:47:53 +00002752 const Type *Ty = I.getOperand(0)->getType();
Chris Lattner1c08c712005-01-07 07:47:53 +00002753
2754 for (GetElementPtrInst::op_iterator OI = I.op_begin()+1, E = I.op_end();
2755 OI != E; ++OI) {
2756 Value *Idx = *OI;
Chris Lattnerc88d8e92005-12-05 07:10:48 +00002757 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
Reid Spencerb83eb642006-10-20 07:07:24 +00002758 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
Chris Lattner1c08c712005-01-07 07:47:53 +00002759 if (Field) {
2760 // N = N + Offset
Chris Lattnerb1919e22007-02-10 19:55:17 +00002761 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Chris Lattner1c08c712005-01-07 07:47:53 +00002762 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
Chris Lattner0bd48932008-01-17 07:00:52 +00002763 DAG.getIntPtrConstant(Offset));
Chris Lattner1c08c712005-01-07 07:47:53 +00002764 }
2765 Ty = StTy->getElementType(Field);
2766 } else {
2767 Ty = cast<SequentialType>(Ty)->getElementType();
Chris Lattner7cc47772005-01-07 21:56:57 +00002768
Chris Lattner7c0104b2005-11-09 04:45:33 +00002769 // If this is a constant subscript, handle it quickly.
2770 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Reid Spencerb83eb642006-10-20 07:07:24 +00002771 if (CI->getZExtValue() == 0) continue;
Reid Spencer47857812006-12-31 05:55:36 +00002772 uint64_t Offs =
Dale Johannesena7ac2bd2007-10-01 23:08:35 +00002773 TD->getABITypeSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Chris Lattner0bd48932008-01-17 07:00:52 +00002774 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
2775 DAG.getIntPtrConstant(Offs));
Chris Lattner7c0104b2005-11-09 04:45:33 +00002776 continue;
Chris Lattner1c08c712005-01-07 07:47:53 +00002777 }
Chris Lattner7c0104b2005-11-09 04:45:33 +00002778
2779 // N = N + Idx * ElementSize;
Dale Johannesena7ac2bd2007-10-01 23:08:35 +00002780 uint64_t ElementSize = TD->getABITypeSize(Ty);
Dan Gohman475871a2008-07-27 21:46:04 +00002781 SDValue IdxN = getValue(Idx);
Chris Lattner7c0104b2005-11-09 04:45:33 +00002782
2783 // If the index is smaller or larger than intptr_t, truncate or extend
2784 // it.
Duncan Sands8e4eb092008-06-08 20:54:56 +00002785 if (IdxN.getValueType().bitsLT(N.getValueType())) {
Reid Spencer47857812006-12-31 05:55:36 +00002786 IdxN = DAG.getNode(ISD::SIGN_EXTEND, N.getValueType(), IdxN);
Duncan Sands8e4eb092008-06-08 20:54:56 +00002787 } else if (IdxN.getValueType().bitsGT(N.getValueType()))
Chris Lattner7c0104b2005-11-09 04:45:33 +00002788 IdxN = DAG.getNode(ISD::TRUNCATE, N.getValueType(), IdxN);
2789
2790 // If this is a multiply by a power of two, turn it into a shl
2791 // immediately. This is a very common case.
2792 if (isPowerOf2_64(ElementSize)) {
2793 unsigned Amt = Log2_64(ElementSize);
2794 IdxN = DAG.getNode(ISD::SHL, N.getValueType(), IdxN,
Chris Lattner6b2d6962005-11-09 16:50:40 +00002795 DAG.getConstant(Amt, TLI.getShiftAmountTy()));
Chris Lattner7c0104b2005-11-09 04:45:33 +00002796 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
2797 continue;
2798 }
2799
Dan Gohman475871a2008-07-27 21:46:04 +00002800 SDValue Scale = DAG.getIntPtrConstant(ElementSize);
Chris Lattner7c0104b2005-11-09 04:45:33 +00002801 IdxN = DAG.getNode(ISD::MUL, N.getValueType(), IdxN, Scale);
2802 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
Chris Lattner1c08c712005-01-07 07:47:53 +00002803 }
2804 }
2805 setValue(&I, N);
2806}
2807
2808void SelectionDAGLowering::visitAlloca(AllocaInst &I) {
2809 // If this is a fixed sized alloca in the entry block of the function,
2810 // allocate it statically on the stack.
2811 if (FuncInfo.StaticAllocaMap.count(&I))
2812 return; // getValue will auto-populate this.
2813
2814 const Type *Ty = I.getAllocatedType();
Duncan Sands514ab342007-11-01 20:53:16 +00002815 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Chris Lattner58092e32007-01-20 22:35:55 +00002816 unsigned Align =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +00002817 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
Chris Lattner58092e32007-01-20 22:35:55 +00002818 I.getAlignment());
Chris Lattner1c08c712005-01-07 07:47:53 +00002819
Dan Gohman475871a2008-07-27 21:46:04 +00002820 SDValue AllocSize = getValue(I.getArraySize());
Duncan Sands83ec4b62008-06-06 12:08:01 +00002821 MVT IntPtr = TLI.getPointerTy();
Duncan Sands8e4eb092008-06-08 20:54:56 +00002822 if (IntPtr.bitsLT(AllocSize.getValueType()))
Chris Lattner68cd65e2005-01-22 23:04:37 +00002823 AllocSize = DAG.getNode(ISD::TRUNCATE, IntPtr, AllocSize);
Duncan Sands8e4eb092008-06-08 20:54:56 +00002824 else if (IntPtr.bitsGT(AllocSize.getValueType()))
Chris Lattner68cd65e2005-01-22 23:04:37 +00002825 AllocSize = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, AllocSize);
Chris Lattner1c08c712005-01-07 07:47:53 +00002826
Chris Lattner68cd65e2005-01-22 23:04:37 +00002827 AllocSize = DAG.getNode(ISD::MUL, IntPtr, AllocSize,
Chris Lattner0bd48932008-01-17 07:00:52 +00002828 DAG.getIntPtrConstant(TySize));
Chris Lattner1c08c712005-01-07 07:47:53 +00002829
Evan Cheng45157792007-08-16 23:46:29 +00002830 // Handle alignment. If the requested alignment is less than or equal to
2831 // the stack alignment, ignore it. If the size is greater than or equal to
2832 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Chris Lattner1c08c712005-01-07 07:47:53 +00002833 unsigned StackAlign =
2834 TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
Evan Cheng45157792007-08-16 23:46:29 +00002835 if (Align <= StackAlign)
Chris Lattner1c08c712005-01-07 07:47:53 +00002836 Align = 0;
Evan Cheng45157792007-08-16 23:46:29 +00002837
2838 // Round the size of the allocation up to the stack alignment size
2839 // by add SA-1 to the size.
2840 AllocSize = DAG.getNode(ISD::ADD, AllocSize.getValueType(), AllocSize,
Chris Lattner0bd48932008-01-17 07:00:52 +00002841 DAG.getIntPtrConstant(StackAlign-1));
Evan Cheng45157792007-08-16 23:46:29 +00002842 // Mask out the low bits for alignment purposes.
2843 AllocSize = DAG.getNode(ISD::AND, AllocSize.getValueType(), AllocSize,
Chris Lattner0bd48932008-01-17 07:00:52 +00002844 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
Chris Lattner1c08c712005-01-07 07:47:53 +00002845
Dan Gohman475871a2008-07-27 21:46:04 +00002846 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Duncan Sands83ec4b62008-06-06 12:08:01 +00002847 const MVT *VTs = DAG.getNodeValueTypes(AllocSize.getValueType(),
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002848 MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00002849 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, VTs, 2, Ops, 3);
Chris Lattner0da331f2007-02-04 01:31:47 +00002850 setValue(&I, DSA);
2851 DAG.setRoot(DSA.getValue(1));
Chris Lattner1c08c712005-01-07 07:47:53 +00002852
2853 // Inform the Frame Information that we have just allocated a variable-sized
2854 // object.
2855 CurMBB->getParent()->getFrameInfo()->CreateVariableSizedObject();
2856}
2857
Chris Lattner1c08c712005-01-07 07:47:53 +00002858void SelectionDAGLowering::visitLoad(LoadInst &I) {
Dan Gohman8a6ccb52008-06-09 15:21:47 +00002859 const Value *SV = I.getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00002860 SDValue Ptr = getValue(SV);
Dan Gohman8a6ccb52008-06-09 15:21:47 +00002861
2862 const Type *Ty = I.getType();
2863 bool isVolatile = I.isVolatile();
2864 unsigned Alignment = I.getAlignment();
2865
2866 SmallVector<MVT, 4> ValueVTs;
2867 SmallVector<uint64_t, 4> Offsets;
2868 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
2869 unsigned NumValues = ValueVTs.size();
2870 if (NumValues == 0)
2871 return;
Misha Brukmanedf128a2005-04-21 22:36:52 +00002872
Dan Gohman475871a2008-07-27 21:46:04 +00002873 SDValue Root;
Dan Gohman8b4588f2008-07-25 00:04:14 +00002874 bool ConstantMemory = false;
Chris Lattnerd3948112005-01-17 22:19:26 +00002875 if (I.isVolatile())
Dan Gohman8b4588f2008-07-25 00:04:14 +00002876 // Serialize volatile loads with other side effects.
Chris Lattnerd3948112005-01-17 22:19:26 +00002877 Root = getRoot();
Dan Gohman8b4588f2008-07-25 00:04:14 +00002878 else if (AA.pointsToConstantMemory(SV)) {
2879 // Do not serialize (non-volatile) loads of constant memory with anything.
2880 Root = DAG.getEntryNode();
2881 ConstantMemory = true;
2882 } else {
Chris Lattnerd3948112005-01-17 22:19:26 +00002883 // Do not serialize non-volatile loads against each other.
2884 Root = DAG.getRoot();
2885 }
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002886
Dan Gohman475871a2008-07-27 21:46:04 +00002887 SmallVector<SDValue, 4> Values(NumValues);
2888 SmallVector<SDValue, 4> Chains(NumValues);
Dan Gohman1d685a42008-06-07 02:02:36 +00002889 MVT PtrVT = Ptr.getValueType();
2890 for (unsigned i = 0; i != NumValues; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002891 SDValue L = DAG.getLoad(ValueVTs[i], Root,
Dan Gohman1d685a42008-06-07 02:02:36 +00002892 DAG.getNode(ISD::ADD, PtrVT, Ptr,
2893 DAG.getConstant(Offsets[i], PtrVT)),
2894 SV, Offsets[i],
2895 isVolatile, Alignment);
2896 Values[i] = L;
2897 Chains[i] = L.getValue(1);
2898 }
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002899
Dan Gohman8b4588f2008-07-25 00:04:14 +00002900 if (!ConstantMemory) {
Dan Gohman475871a2008-07-27 21:46:04 +00002901 SDValue Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
Dan Gohman8b4588f2008-07-25 00:04:14 +00002902 &Chains[0], NumValues);
2903 if (isVolatile)
2904 DAG.setRoot(Chain);
2905 else
2906 PendingLoads.push_back(Chain);
2907 }
Dan Gohman1d685a42008-06-07 02:02:36 +00002908
Duncan Sandsf9516202008-06-30 10:19:09 +00002909 setValue(&I, DAG.getMergeValues(DAG.getVTList(&ValueVTs[0], NumValues),
2910 &Values[0], NumValues));
Chris Lattner1c08c712005-01-07 07:47:53 +00002911}
2912
2913
2914void SelectionDAGLowering::visitStore(StoreInst &I) {
2915 Value *SrcV = I.getOperand(0);
Dan Gohman1d685a42008-06-07 02:02:36 +00002916 Value *PtrV = I.getOperand(1);
Dan Gohman1d685a42008-06-07 02:02:36 +00002917
2918 SmallVector<MVT, 4> ValueVTs;
2919 SmallVector<uint64_t, 4> Offsets;
2920 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
2921 unsigned NumValues = ValueVTs.size();
Dan Gohman8a6ccb52008-06-09 15:21:47 +00002922 if (NumValues == 0)
2923 return;
Dan Gohman1d685a42008-06-07 02:02:36 +00002924
Dan Gohman90d33ee2008-07-30 18:36:51 +00002925 // Get the lowered operands. Note that we do this after
2926 // checking if NumResults is zero, because with zero results
2927 // the operands won't have values in the map.
2928 SDValue Src = getValue(SrcV);
2929 SDValue Ptr = getValue(PtrV);
2930
Dan Gohman475871a2008-07-27 21:46:04 +00002931 SDValue Root = getRoot();
2932 SmallVector<SDValue, 4> Chains(NumValues);
Dan Gohman1d685a42008-06-07 02:02:36 +00002933 MVT PtrVT = Ptr.getValueType();
2934 bool isVolatile = I.isVolatile();
2935 unsigned Alignment = I.getAlignment();
2936 for (unsigned i = 0; i != NumValues; ++i)
Dan Gohman475871a2008-07-27 21:46:04 +00002937 Chains[i] = DAG.getStore(Root, SDValue(Src.Val, Src.ResNo + i),
Dan Gohman1d685a42008-06-07 02:02:36 +00002938 DAG.getNode(ISD::ADD, PtrVT, Ptr,
2939 DAG.getConstant(Offsets[i], PtrVT)),
2940 PtrV, Offsets[i],
2941 isVolatile, Alignment);
2942
2943 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other, &Chains[0], NumValues));
Chris Lattner1c08c712005-01-07 07:47:53 +00002944}
2945
Chris Lattner0eade312006-03-24 02:22:33 +00002946/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2947/// node.
2948void SelectionDAGLowering::visitTargetIntrinsic(CallInst &I,
2949 unsigned Intrinsic) {
Duncan Sandsa3355ff2007-12-03 20:06:50 +00002950 bool HasChain = !I.doesNotAccessMemory();
2951 bool OnlyLoad = HasChain && I.onlyReadsMemory();
2952
Chris Lattner0eade312006-03-24 02:22:33 +00002953 // Build the operand list.
Dan Gohman475871a2008-07-27 21:46:04 +00002954 SmallVector<SDValue, 8> Ops;
Chris Lattnere58a7802006-04-02 03:41:14 +00002955 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2956 if (OnlyLoad) {
2957 // We don't need to serialize loads against other loads.
2958 Ops.push_back(DAG.getRoot());
2959 } else {
2960 Ops.push_back(getRoot());
2961 }
2962 }
Chris Lattner0eade312006-03-24 02:22:33 +00002963
2964 // Add the intrinsic ID as an integer operand.
2965 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
2966
2967 // Add all operands of the call to the operand list.
2968 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002969 SDValue Op = getValue(I.getOperand(i));
Chris Lattner0eade312006-03-24 02:22:33 +00002970 assert(TLI.isTypeLegal(Op.getValueType()) &&
2971 "Intrinsic uses a non-legal type?");
2972 Ops.push_back(Op);
2973 }
2974
Duncan Sands83ec4b62008-06-06 12:08:01 +00002975 std::vector<MVT> VTs;
Chris Lattner0eade312006-03-24 02:22:33 +00002976 if (I.getType() != Type::VoidTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002977 MVT VT = TLI.getValueType(I.getType());
2978 if (VT.isVector()) {
Reid Spencer9d6565a2007-02-15 02:26:10 +00002979 const VectorType *DestTy = cast<VectorType>(I.getType());
Duncan Sands83ec4b62008-06-06 12:08:01 +00002980 MVT EltVT = TLI.getValueType(DestTy->getElementType());
Chris Lattner0eade312006-03-24 02:22:33 +00002981
Duncan Sands83ec4b62008-06-06 12:08:01 +00002982 VT = MVT::getVectorVT(EltVT, DestTy->getNumElements());
Chris Lattner0eade312006-03-24 02:22:33 +00002983 assert(VT != MVT::Other && "Intrinsic uses a non-legal type?");
2984 }
2985
2986 assert(TLI.isTypeLegal(VT) && "Intrinsic uses a non-legal type?");
2987 VTs.push_back(VT);
2988 }
2989 if (HasChain)
2990 VTs.push_back(MVT::Other);
2991
Duncan Sands83ec4b62008-06-06 12:08:01 +00002992 const MVT *VTList = DAG.getNodeValueTypes(VTs);
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002993
Chris Lattner0eade312006-03-24 02:22:33 +00002994 // Create the node.
Dan Gohman475871a2008-07-27 21:46:04 +00002995 SDValue Result;
Chris Lattner48b61a72006-03-28 00:40:33 +00002996 if (!HasChain)
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002997 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VTList, VTs.size(),
2998 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00002999 else if (I.getType() != Type::VoidTy)
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00003000 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, VTList, VTs.size(),
3001 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00003002 else
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00003003 Result = DAG.getNode(ISD::INTRINSIC_VOID, VTList, VTs.size(),
3004 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00003005
Chris Lattnere58a7802006-04-02 03:41:14 +00003006 if (HasChain) {
Dan Gohman475871a2008-07-27 21:46:04 +00003007 SDValue Chain = Result.getValue(Result.Val->getNumValues()-1);
Chris Lattnere58a7802006-04-02 03:41:14 +00003008 if (OnlyLoad)
3009 PendingLoads.push_back(Chain);
3010 else
3011 DAG.setRoot(Chain);
3012 }
Chris Lattner0eade312006-03-24 02:22:33 +00003013 if (I.getType() != Type::VoidTy) {
Reid Spencer9d6565a2007-02-15 02:26:10 +00003014 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003015 MVT VT = TLI.getValueType(PTy);
Dan Gohman7f321562007-06-25 16:23:39 +00003016 Result = DAG.getNode(ISD::BIT_CONVERT, VT, Result);
Chris Lattner0eade312006-03-24 02:22:33 +00003017 }
3018 setValue(&I, Result);
3019 }
3020}
3021
Duncan Sandsb4fd45e2007-07-06 09:10:03 +00003022/// ExtractTypeInfo - Returns the type info, possibly bitcast, encoded in V.
Duncan Sandscf26d7c2007-07-04 20:52:51 +00003023static GlobalVariable *ExtractTypeInfo (Value *V) {
Anton Korobeynikov0b12ecf2008-05-07 22:54:15 +00003024 V = V->stripPointerCasts();
Duncan Sandsb4fd45e2007-07-06 09:10:03 +00003025 GlobalVariable *GV = dyn_cast<GlobalVariable>(V);
Anton Korobeynikov4c71dfe2008-02-20 11:10:28 +00003026 assert ((GV || isa<ConstantPointerNull>(V)) &&
Duncan Sandscf26d7c2007-07-04 20:52:51 +00003027 "TypeInfo must be a global variable or NULL");
3028 return GV;
3029}
3030
Duncan Sandsf4070822007-06-15 19:04:19 +00003031/// addCatchInfo - Extract the personality and type infos from an eh.selector
Duncan Sandscf26d7c2007-07-04 20:52:51 +00003032/// call, and add them to the specified machine basic block.
Duncan Sandsf4070822007-06-15 19:04:19 +00003033static void addCatchInfo(CallInst &I, MachineModuleInfo *MMI,
3034 MachineBasicBlock *MBB) {
3035 // Inform the MachineModuleInfo of the personality for this landing pad.
3036 ConstantExpr *CE = cast<ConstantExpr>(I.getOperand(2));
3037 assert(CE->getOpcode() == Instruction::BitCast &&
3038 isa<Function>(CE->getOperand(0)) &&
3039 "Personality should be a function");
3040 MMI->addPersonality(MBB, cast<Function>(CE->getOperand(0)));
3041
3042 // Gather all the type infos for this landing pad and pass them along to
3043 // MachineModuleInfo.
3044 std::vector<GlobalVariable *> TyInfo;
Duncan Sandscf26d7c2007-07-04 20:52:51 +00003045 unsigned N = I.getNumOperands();
3046
3047 for (unsigned i = N - 1; i > 2; --i) {
3048 if (ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(i))) {
3049 unsigned FilterLength = CI->getZExtValue();
Duncan Sands6590b042007-08-27 15:47:50 +00003050 unsigned FirstCatch = i + FilterLength + !FilterLength;
Duncan Sandscf26d7c2007-07-04 20:52:51 +00003051 assert (FirstCatch <= N && "Invalid filter length");
3052
3053 if (FirstCatch < N) {
3054 TyInfo.reserve(N - FirstCatch);
3055 for (unsigned j = FirstCatch; j < N; ++j)
3056 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
3057 MMI->addCatchTypeInfo(MBB, TyInfo);
3058 TyInfo.clear();
3059 }
3060
Duncan Sands6590b042007-08-27 15:47:50 +00003061 if (!FilterLength) {
3062 // Cleanup.
3063 MMI->addCleanup(MBB);
3064 } else {
3065 // Filter.
3066 TyInfo.reserve(FilterLength - 1);
3067 for (unsigned j = i + 1; j < FirstCatch; ++j)
3068 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
3069 MMI->addFilterTypeInfo(MBB, TyInfo);
3070 TyInfo.clear();
3071 }
Duncan Sandscf26d7c2007-07-04 20:52:51 +00003072
3073 N = i;
3074 }
Duncan Sandsf4070822007-06-15 19:04:19 +00003075 }
Duncan Sandscf26d7c2007-07-04 20:52:51 +00003076
3077 if (N > 3) {
3078 TyInfo.reserve(N - 3);
3079 for (unsigned j = 3; j < N; ++j)
3080 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
Duncan Sandsf4070822007-06-15 19:04:19 +00003081 MMI->addCatchTypeInfo(MBB, TyInfo);
Duncan Sandscf26d7c2007-07-04 20:52:51 +00003082 }
Duncan Sandsf4070822007-06-15 19:04:19 +00003083}
3084
Mon P Wang63307c32008-05-05 19:05:59 +00003085
3086/// Inlined utility function to implement binary input atomic intrinsics for
3087// visitIntrinsicCall: I is a call instruction
3088// Op is the associated NodeType for I
3089const char *
3090SelectionDAGLowering::implVisitBinaryAtomic(CallInst& I, ISD::NodeType Op) {
Dan Gohman475871a2008-07-27 21:46:04 +00003091 SDValue Root = getRoot();
3092 SDValue L = DAG.getAtomic(Op, Root,
Mon P Wang63307c32008-05-05 19:05:59 +00003093 getValue(I.getOperand(1)),
Dan Gohmanfd4418f2008-06-25 16:07:49 +00003094 getValue(I.getOperand(2)),
Mon P Wang28873102008-06-25 08:15:39 +00003095 I.getOperand(1));
Mon P Wang63307c32008-05-05 19:05:59 +00003096 setValue(&I, L);
3097 DAG.setRoot(L.getValue(1));
3098 return 0;
3099}
3100
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003101/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
3102/// we want to emit this as a call to a named external function, return the name
3103/// otherwise lower it and return null.
3104const char *
3105SelectionDAGLowering::visitIntrinsicCall(CallInst &I, unsigned Intrinsic) {
3106 switch (Intrinsic) {
Chris Lattner0eade312006-03-24 02:22:33 +00003107 default:
3108 // By default, turn this into a target intrinsic node.
3109 visitTargetIntrinsic(I, Intrinsic);
3110 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003111 case Intrinsic::vastart: visitVAStart(I); return 0;
3112 case Intrinsic::vaend: visitVAEnd(I); return 0;
3113 case Intrinsic::vacopy: visitVACopy(I); return 0;
Nate Begemanbcc5f362007-01-29 22:58:52 +00003114 case Intrinsic::returnaddress:
3115 setValue(&I, DAG.getNode(ISD::RETURNADDR, TLI.getPointerTy(),
3116 getValue(I.getOperand(1))));
3117 return 0;
3118 case Intrinsic::frameaddress:
3119 setValue(&I, DAG.getNode(ISD::FRAMEADDR, TLI.getPointerTy(),
3120 getValue(I.getOperand(1))));
3121 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003122 case Intrinsic::setjmp:
Anton Korobeynikovd27a2582006-12-10 23:12:42 +00003123 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003124 break;
3125 case Intrinsic::longjmp:
Anton Korobeynikovd27a2582006-12-10 23:12:42 +00003126 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003127 break;
Chris Lattner03dd4652006-03-03 00:00:25 +00003128 case Intrinsic::memcpy_i32:
Dan Gohman707e0182008-04-12 04:36:06 +00003129 case Intrinsic::memcpy_i64: {
Dan Gohman475871a2008-07-27 21:46:04 +00003130 SDValue Op1 = getValue(I.getOperand(1));
3131 SDValue Op2 = getValue(I.getOperand(2));
3132 SDValue Op3 = getValue(I.getOperand(3));
Dan Gohman707e0182008-04-12 04:36:06 +00003133 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
3134 DAG.setRoot(DAG.getMemcpy(getRoot(), Op1, Op2, Op3, Align, false,
3135 I.getOperand(1), 0, I.getOperand(2), 0));
Chris Lattner03dd4652006-03-03 00:00:25 +00003136 return 0;
Dan Gohman707e0182008-04-12 04:36:06 +00003137 }
Chris Lattner03dd4652006-03-03 00:00:25 +00003138 case Intrinsic::memset_i32:
Dan Gohman707e0182008-04-12 04:36:06 +00003139 case Intrinsic::memset_i64: {
Dan Gohman475871a2008-07-27 21:46:04 +00003140 SDValue Op1 = getValue(I.getOperand(1));
3141 SDValue Op2 = getValue(I.getOperand(2));
3142 SDValue Op3 = getValue(I.getOperand(3));
Dan Gohman707e0182008-04-12 04:36:06 +00003143 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
3144 DAG.setRoot(DAG.getMemset(getRoot(), Op1, Op2, Op3, Align,
3145 I.getOperand(1), 0));
Chris Lattner03dd4652006-03-03 00:00:25 +00003146 return 0;
Dan Gohman707e0182008-04-12 04:36:06 +00003147 }
Chris Lattner03dd4652006-03-03 00:00:25 +00003148 case Intrinsic::memmove_i32:
Dan Gohman707e0182008-04-12 04:36:06 +00003149 case Intrinsic::memmove_i64: {
Dan Gohman475871a2008-07-27 21:46:04 +00003150 SDValue Op1 = getValue(I.getOperand(1));
3151 SDValue Op2 = getValue(I.getOperand(2));
3152 SDValue Op3 = getValue(I.getOperand(3));
Dan Gohman707e0182008-04-12 04:36:06 +00003153 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
3154
3155 // If the source and destination are known to not be aliases, we can
3156 // lower memmove as memcpy.
3157 uint64_t Size = -1ULL;
3158 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
3159 Size = C->getValue();
3160 if (AA.alias(I.getOperand(1), Size, I.getOperand(2), Size) ==
3161 AliasAnalysis::NoAlias) {
3162 DAG.setRoot(DAG.getMemcpy(getRoot(), Op1, Op2, Op3, Align, false,
3163 I.getOperand(1), 0, I.getOperand(2), 0));
3164 return 0;
3165 }
3166
3167 DAG.setRoot(DAG.getMemmove(getRoot(), Op1, Op2, Op3, Align,
3168 I.getOperand(1), 0, I.getOperand(2), 0));
Chris Lattner03dd4652006-03-03 00:00:25 +00003169 return 0;
Dan Gohman707e0182008-04-12 04:36:06 +00003170 }
Chris Lattner86cb6432005-12-13 17:40:33 +00003171 case Intrinsic::dbg_stoppoint: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00003172 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00003173 DbgStopPointInst &SPI = cast<DbgStopPointInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00003174 if (MMI && SPI.getContext() && MMI->Verify(SPI.getContext())) {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00003175 DebugInfoDesc *DD = MMI->getDescFor(SPI.getContext());
Jim Laskeyce72b172006-02-11 01:01:30 +00003176 assert(DD && "Not a debug information descriptor");
Dan Gohman7f460202008-06-30 20:59:49 +00003177 DAG.setRoot(DAG.getDbgStopPoint(getRoot(),
3178 SPI.getLine(),
3179 SPI.getColumn(),
3180 cast<CompileUnitDesc>(DD)));
Chris Lattner86cb6432005-12-13 17:40:33 +00003181 }
Jim Laskey43970fe2006-03-23 18:06:46 +00003182
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00003183 return 0;
Chris Lattner36ce6912005-11-29 06:21:05 +00003184 }
Jim Laskey43970fe2006-03-23 18:06:46 +00003185 case Intrinsic::dbg_region_start: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00003186 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00003187 DbgRegionStartInst &RSI = cast<DbgRegionStartInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00003188 if (MMI && RSI.getContext() && MMI->Verify(RSI.getContext())) {
3189 unsigned LabelID = MMI->RecordRegionStart(RSI.getContext());
Dan Gohman44066042008-07-01 00:05:16 +00003190 DAG.setRoot(DAG.getLabel(ISD::DBG_LABEL, getRoot(), LabelID));
Jim Laskey43970fe2006-03-23 18:06:46 +00003191 }
3192
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00003193 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00003194 }
3195 case Intrinsic::dbg_region_end: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00003196 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00003197 DbgRegionEndInst &REI = cast<DbgRegionEndInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00003198 if (MMI && REI.getContext() && MMI->Verify(REI.getContext())) {
3199 unsigned LabelID = MMI->RecordRegionEnd(REI.getContext());
Dan Gohman44066042008-07-01 00:05:16 +00003200 DAG.setRoot(DAG.getLabel(ISD::DBG_LABEL, getRoot(), LabelID));
Jim Laskey43970fe2006-03-23 18:06:46 +00003201 }
3202
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00003203 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00003204 }
3205 case Intrinsic::dbg_func_start: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00003206 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Evan Cheng1b08bbc2008-02-01 09:10:45 +00003207 if (!MMI) return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00003208 DbgFuncStartInst &FSI = cast<DbgFuncStartInst>(I);
Evan Cheng1b08bbc2008-02-01 09:10:45 +00003209 Value *SP = FSI.getSubprogram();
3210 if (SP && MMI->Verify(SP)) {
3211 // llvm.dbg.func.start implicitly defines a dbg_stoppoint which is
3212 // what (most?) gdb expects.
3213 DebugInfoDesc *DD = MMI->getDescFor(SP);
3214 assert(DD && "Not a debug information descriptor");
3215 SubprogramDesc *Subprogram = cast<SubprogramDesc>(DD);
3216 const CompileUnitDesc *CompileUnit = Subprogram->getFile();
Dan Gohman99fe47b2008-06-30 22:21:03 +00003217 unsigned SrcFile = MMI->RecordSource(CompileUnit);
Evan Cheng1b08bbc2008-02-01 09:10:45 +00003218 // Record the source line but does create a label. It will be emitted
3219 // at asm emission time.
3220 MMI->RecordSourceLine(Subprogram->getLine(), 0, SrcFile);
Jim Laskey43970fe2006-03-23 18:06:46 +00003221 }
3222
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00003223 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00003224 }
3225 case Intrinsic::dbg_declare: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00003226 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00003227 DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Evan Chenga844bde2008-02-02 04:07:54 +00003228 Value *Variable = DI.getVariable();
3229 if (MMI && Variable && MMI->Verify(Variable))
3230 DAG.setRoot(DAG.getNode(ISD::DECLARE, MVT::Other, getRoot(),
3231 getValue(DI.getAddress()), getValue(Variable)));
Jim Laskey43970fe2006-03-23 18:06:46 +00003232 return 0;
3233 }
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003234
Jim Laskeyb180aa12007-02-21 22:53:45 +00003235 case Intrinsic::eh_exception: {
Dale Johannesen1532f3d2008-04-02 00:25:04 +00003236 if (!CurMBB->isLandingPad()) {
3237 // FIXME: Mark exception register as live in. Hack for PR1508.
3238 unsigned Reg = TLI.getExceptionAddressRegister();
3239 if (Reg) CurMBB->addLiveIn(Reg);
Jim Laskey735b6f82007-02-22 15:38:06 +00003240 }
Dale Johannesen1532f3d2008-04-02 00:25:04 +00003241 // Insert the EXCEPTIONADDR instruction.
3242 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00003243 SDValue Ops[1];
Dale Johannesen1532f3d2008-04-02 00:25:04 +00003244 Ops[0] = DAG.getRoot();
Dan Gohman475871a2008-07-27 21:46:04 +00003245 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, VTs, Ops, 1);
Dale Johannesen1532f3d2008-04-02 00:25:04 +00003246 setValue(&I, Op);
3247 DAG.setRoot(Op.getValue(1));
Jim Laskeyb180aa12007-02-21 22:53:45 +00003248 return 0;
3249 }
3250
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00003251 case Intrinsic::eh_selector_i32:
3252 case Intrinsic::eh_selector_i64: {
Jim Laskeyb180aa12007-02-21 22:53:45 +00003253 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003254 MVT VT = (Intrinsic == Intrinsic::eh_selector_i32 ?
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00003255 MVT::i32 : MVT::i64);
3256
Dale Johannesen1532f3d2008-04-02 00:25:04 +00003257 if (MMI) {
Duncan Sandsf4070822007-06-15 19:04:19 +00003258 if (CurMBB->isLandingPad())
3259 addCatchInfo(I, MMI, CurMBB);
Evan Chenge47c3332007-06-27 18:45:32 +00003260 else {
Duncan Sandsf4070822007-06-15 19:04:19 +00003261#ifndef NDEBUG
Duncan Sandsf4070822007-06-15 19:04:19 +00003262 FuncInfo.CatchInfoLost.insert(&I);
3263#endif
Duncan Sands90291952007-07-06 09:18:59 +00003264 // FIXME: Mark exception selector register as live in. Hack for PR1508.
3265 unsigned Reg = TLI.getExceptionSelectorRegister();
3266 if (Reg) CurMBB->addLiveIn(Reg);
Evan Chenge47c3332007-06-27 18:45:32 +00003267 }
Jim Laskey735b6f82007-02-22 15:38:06 +00003268
3269 // Insert the EHSELECTION instruction.
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00003270 SDVTList VTs = DAG.getVTList(VT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00003271 SDValue Ops[2];
Jim Laskey735b6f82007-02-22 15:38:06 +00003272 Ops[0] = getValue(I.getOperand(1));
3273 Ops[1] = getRoot();
Dan Gohman475871a2008-07-27 21:46:04 +00003274 SDValue Op = DAG.getNode(ISD::EHSELECTION, VTs, Ops, 2);
Jim Laskey735b6f82007-02-22 15:38:06 +00003275 setValue(&I, Op);
3276 DAG.setRoot(Op.getValue(1));
Jim Laskey7a1de982007-02-24 09:45:44 +00003277 } else {
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00003278 setValue(&I, DAG.getConstant(0, VT));
Jim Laskey735b6f82007-02-22 15:38:06 +00003279 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00003280
3281 return 0;
3282 }
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00003283
3284 case Intrinsic::eh_typeid_for_i32:
3285 case Intrinsic::eh_typeid_for_i64: {
Jim Laskeyb180aa12007-02-21 22:53:45 +00003286 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003287 MVT VT = (Intrinsic == Intrinsic::eh_typeid_for_i32 ?
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00003288 MVT::i32 : MVT::i64);
Jim Laskeyb180aa12007-02-21 22:53:45 +00003289
Jim Laskey735b6f82007-02-22 15:38:06 +00003290 if (MMI) {
3291 // Find the type id for the given typeinfo.
Duncan Sandscf26d7c2007-07-04 20:52:51 +00003292 GlobalVariable *GV = ExtractTypeInfo(I.getOperand(1));
Duncan Sands3b346362007-05-04 17:12:26 +00003293
Jim Laskey735b6f82007-02-22 15:38:06 +00003294 unsigned TypeID = MMI->getTypeIDFor(GV);
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00003295 setValue(&I, DAG.getConstant(TypeID, VT));
Jim Laskey7a1de982007-02-24 09:45:44 +00003296 } else {
Duncan Sandsf664e412007-07-06 14:46:23 +00003297 // Return something different to eh_selector.
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00003298 setValue(&I, DAG.getConstant(1, VT));
Jim Laskey735b6f82007-02-22 15:38:06 +00003299 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00003300
3301 return 0;
3302 }
3303
Anton Korobeynikov2365f512007-07-14 14:06:15 +00003304 case Intrinsic::eh_return: {
3305 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
3306
Dale Johannesen1532f3d2008-04-02 00:25:04 +00003307 if (MMI) {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00003308 MMI->setCallsEHReturn(true);
3309 DAG.setRoot(DAG.getNode(ISD::EH_RETURN,
3310 MVT::Other,
Dan Gohman86e1ebf2008-03-27 19:56:19 +00003311 getControlRoot(),
Anton Korobeynikov2365f512007-07-14 14:06:15 +00003312 getValue(I.getOperand(1)),
3313 getValue(I.getOperand(2))));
3314 } else {
3315 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
3316 }
3317
3318 return 0;
3319 }
3320
3321 case Intrinsic::eh_unwind_init: {
3322 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
3323 MMI->setCallsUnwindInit(true);
3324 }
3325
3326 return 0;
3327 }
3328
3329 case Intrinsic::eh_dwarf_cfa: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003330 MVT VT = getValue(I.getOperand(1)).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003331 SDValue CfaArg;
Duncan Sands8e4eb092008-06-08 20:54:56 +00003332 if (VT.bitsGT(TLI.getPointerTy()))
Dale Johannesen1532f3d2008-04-02 00:25:04 +00003333 CfaArg = DAG.getNode(ISD::TRUNCATE,
3334 TLI.getPointerTy(), getValue(I.getOperand(1)));
3335 else
3336 CfaArg = DAG.getNode(ISD::SIGN_EXTEND,
3337 TLI.getPointerTy(), getValue(I.getOperand(1)));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00003338
Dan Gohman475871a2008-07-27 21:46:04 +00003339 SDValue Offset = DAG.getNode(ISD::ADD,
Dale Johannesen1532f3d2008-04-02 00:25:04 +00003340 TLI.getPointerTy(),
3341 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET,
3342 TLI.getPointerTy()),
3343 CfaArg);
3344 setValue(&I, DAG.getNode(ISD::ADD,
3345 TLI.getPointerTy(),
3346 DAG.getNode(ISD::FRAMEADDR,
3347 TLI.getPointerTy(),
3348 DAG.getConstant(0,
3349 TLI.getPointerTy())),
3350 Offset));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00003351 return 0;
3352 }
3353
Dale Johannesen9ab7fb32007-10-02 17:43:59 +00003354 case Intrinsic::sqrt:
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003355 setValue(&I, DAG.getNode(ISD::FSQRT,
3356 getValue(I.getOperand(1)).getValueType(),
3357 getValue(I.getOperand(1))));
3358 return 0;
Dale Johannesen9ab7fb32007-10-02 17:43:59 +00003359 case Intrinsic::powi:
Chris Lattner6ddf8ed2006-09-09 06:03:30 +00003360 setValue(&I, DAG.getNode(ISD::FPOWI,
3361 getValue(I.getOperand(1)).getValueType(),
3362 getValue(I.getOperand(1)),
3363 getValue(I.getOperand(2))));
3364 return 0;
Dan Gohmanac9385a2007-10-12 00:01:22 +00003365 case Intrinsic::sin:
3366 setValue(&I, DAG.getNode(ISD::FSIN,
3367 getValue(I.getOperand(1)).getValueType(),
3368 getValue(I.getOperand(1))));
3369 return 0;
3370 case Intrinsic::cos:
3371 setValue(&I, DAG.getNode(ISD::FCOS,
3372 getValue(I.getOperand(1)).getValueType(),
3373 getValue(I.getOperand(1))));
3374 return 0;
3375 case Intrinsic::pow:
3376 setValue(&I, DAG.getNode(ISD::FPOW,
3377 getValue(I.getOperand(1)).getValueType(),
3378 getValue(I.getOperand(1)),
3379 getValue(I.getOperand(2))));
3380 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003381 case Intrinsic::pcmarker: {
Dan Gohman475871a2008-07-27 21:46:04 +00003382 SDValue Tmp = getValue(I.getOperand(1));
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003383 DAG.setRoot(DAG.getNode(ISD::PCMARKER, MVT::Other, getRoot(), Tmp));
3384 return 0;
3385 }
Andrew Lenharth8b91c772005-11-11 22:48:54 +00003386 case Intrinsic::readcyclecounter: {
Dan Gohman475871a2008-07-27 21:46:04 +00003387 SDValue Op = getRoot();
3388 SDValue Tmp = DAG.getNode(ISD::READCYCLECOUNTER,
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00003389 DAG.getNodeValueTypes(MVT::i64, MVT::Other), 2,
3390 &Op, 1);
Andrew Lenharth8b91c772005-11-11 22:48:54 +00003391 setValue(&I, Tmp);
3392 DAG.setRoot(Tmp.getValue(1));
Andrew Lenharth51b8d542005-11-11 16:47:30 +00003393 return 0;
Andrew Lenharth8b91c772005-11-11 22:48:54 +00003394 }
Chris Lattnerc6eb6d72007-04-10 03:20:39 +00003395 case Intrinsic::part_select: {
Reid Spencer3f108cb2007-04-05 01:20:18 +00003396 // Currently not implemented: just abort
Reid Spencerf75b8742007-04-12 02:48:46 +00003397 assert(0 && "part_select intrinsic not implemented");
3398 abort();
3399 }
3400 case Intrinsic::part_set: {
3401 // Currently not implemented: just abort
3402 assert(0 && "part_set intrinsic not implemented");
Reid Spencer3f108cb2007-04-05 01:20:18 +00003403 abort();
Reid Spenceraddd11d2007-04-04 23:48:25 +00003404 }
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003405 case Intrinsic::bswap:
Nate Begemand88fc032006-01-14 03:14:10 +00003406 setValue(&I, DAG.getNode(ISD::BSWAP,
3407 getValue(I.getOperand(1)).getValueType(),
3408 getValue(I.getOperand(1))));
3409 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003410 case Intrinsic::cttz: {
Dan Gohman475871a2008-07-27 21:46:04 +00003411 SDValue Arg = getValue(I.getOperand(1));
Duncan Sands83ec4b62008-06-06 12:08:01 +00003412 MVT Ty = Arg.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003413 SDValue result = DAG.getNode(ISD::CTTZ, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003414 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003415 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003416 }
3417 case Intrinsic::ctlz: {
Dan Gohman475871a2008-07-27 21:46:04 +00003418 SDValue Arg = getValue(I.getOperand(1));
Duncan Sands83ec4b62008-06-06 12:08:01 +00003419 MVT Ty = Arg.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003420 SDValue result = DAG.getNode(ISD::CTLZ, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003421 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003422 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003423 }
3424 case Intrinsic::ctpop: {
Dan Gohman475871a2008-07-27 21:46:04 +00003425 SDValue Arg = getValue(I.getOperand(1));
Duncan Sands83ec4b62008-06-06 12:08:01 +00003426 MVT Ty = Arg.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003427 SDValue result = DAG.getNode(ISD::CTPOP, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003428 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003429 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00003430 }
Chris Lattner140d53c2006-01-13 02:50:02 +00003431 case Intrinsic::stacksave: {
Dan Gohman475871a2008-07-27 21:46:04 +00003432 SDValue Op = getRoot();
3433 SDValue Tmp = DAG.getNode(ISD::STACKSAVE,
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00003434 DAG.getNodeValueTypes(TLI.getPointerTy(), MVT::Other), 2, &Op, 1);
Chris Lattner140d53c2006-01-13 02:50:02 +00003435 setValue(&I, Tmp);
3436 DAG.setRoot(Tmp.getValue(1));
3437 return 0;
3438 }
Chris Lattner39a17dd2006-01-23 05:22:07 +00003439 case Intrinsic::stackrestore: {
Dan Gohman475871a2008-07-27 21:46:04 +00003440 SDValue Tmp = getValue(I.getOperand(1));
Chris Lattner39a17dd2006-01-23 05:22:07 +00003441 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, MVT::Other, getRoot(), Tmp));
Chris Lattner140d53c2006-01-13 02:50:02 +00003442 return 0;
Chris Lattner39a17dd2006-01-23 05:22:07 +00003443 }
Tanya Lattner24e5aad2007-06-15 22:26:58 +00003444 case Intrinsic::var_annotation:
3445 // Discard annotate attributes
3446 return 0;
Duncan Sands36397f52007-07-27 12:58:54 +00003447
Duncan Sands36397f52007-07-27 12:58:54 +00003448 case Intrinsic::init_trampoline: {
Anton Korobeynikov0b12ecf2008-05-07 22:54:15 +00003449 const Function *F = cast<Function>(I.getOperand(2)->stripPointerCasts());
Duncan Sands36397f52007-07-27 12:58:54 +00003450
Dan Gohman475871a2008-07-27 21:46:04 +00003451 SDValue Ops[6];
Duncan Sands36397f52007-07-27 12:58:54 +00003452 Ops[0] = getRoot();
3453 Ops[1] = getValue(I.getOperand(1));
3454 Ops[2] = getValue(I.getOperand(2));
3455 Ops[3] = getValue(I.getOperand(3));
3456 Ops[4] = DAG.getSrcValue(I.getOperand(1));
3457 Ops[5] = DAG.getSrcValue(F);
3458
Dan Gohman475871a2008-07-27 21:46:04 +00003459 SDValue Tmp = DAG.getNode(ISD::TRAMPOLINE,
Duncan Sandsf7331b32007-09-11 14:10:23 +00003460 DAG.getNodeValueTypes(TLI.getPointerTy(),
3461 MVT::Other), 2,
3462 Ops, 6);
3463
3464 setValue(&I, Tmp);
3465 DAG.setRoot(Tmp.getValue(1));
Duncan Sands36397f52007-07-27 12:58:54 +00003466 return 0;
3467 }
Gordon Henriksence224772008-01-07 01:30:38 +00003468
3469 case Intrinsic::gcroot:
3470 if (GCI) {
3471 Value *Alloca = I.getOperand(1);
3472 Constant *TypeMap = cast<Constant>(I.getOperand(2));
3473
3474 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).Val);
3475 GCI->addStackRoot(FI->getIndex(), TypeMap);
3476 }
3477 return 0;
3478
3479 case Intrinsic::gcread:
3480 case Intrinsic::gcwrite:
3481 assert(0 && "Collector failed to lower gcread/gcwrite intrinsics!");
3482 return 0;
3483
Anton Korobeynikov917c2a62007-11-15 23:25:33 +00003484 case Intrinsic::flt_rounds: {
Dan Gohman1a024862008-01-31 00:41:03 +00003485 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, MVT::i32));
Anton Korobeynikov917c2a62007-11-15 23:25:33 +00003486 return 0;
3487 }
Anton Korobeynikov66fac792008-01-15 07:02:33 +00003488
3489 case Intrinsic::trap: {
3490 DAG.setRoot(DAG.getNode(ISD::TRAP, MVT::Other, getRoot()));
3491 return 0;
3492 }
Evan Cheng27b7db52008-03-08 00:58:38 +00003493 case Intrinsic::prefetch: {
Dan Gohman475871a2008-07-27 21:46:04 +00003494 SDValue Ops[4];
Evan Cheng27b7db52008-03-08 00:58:38 +00003495 Ops[0] = getRoot();
3496 Ops[1] = getValue(I.getOperand(1));
3497 Ops[2] = getValue(I.getOperand(2));
3498 Ops[3] = getValue(I.getOperand(3));
3499 DAG.setRoot(DAG.getNode(ISD::PREFETCH, MVT::Other, &Ops[0], 4));
3500 return 0;
3501 }
3502
Andrew Lenharth22c5c1b2008-02-16 01:24:58 +00003503 case Intrinsic::memory_barrier: {
Dan Gohman475871a2008-07-27 21:46:04 +00003504 SDValue Ops[6];
Andrew Lenharth22c5c1b2008-02-16 01:24:58 +00003505 Ops[0] = getRoot();
3506 for (int x = 1; x < 6; ++x)
3507 Ops[x] = getValue(I.getOperand(x));
3508
3509 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, MVT::Other, &Ops[0], 6));
3510 return 0;
3511 }
Mon P Wang28873102008-06-25 08:15:39 +00003512 case Intrinsic::atomic_cmp_swap: {
Dan Gohman475871a2008-07-27 21:46:04 +00003513 SDValue Root = getRoot();
3514 SDValue L = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, Root,
Andrew Lenharthab0b9492008-02-21 06:45:13 +00003515 getValue(I.getOperand(1)),
3516 getValue(I.getOperand(2)),
Dan Gohmanfd4418f2008-06-25 16:07:49 +00003517 getValue(I.getOperand(3)),
Mon P Wang28873102008-06-25 08:15:39 +00003518 I.getOperand(1));
Andrew Lenharthab0b9492008-02-21 06:45:13 +00003519 setValue(&I, L);
3520 DAG.setRoot(L.getValue(1));
3521 return 0;
3522 }
Mon P Wang28873102008-06-25 08:15:39 +00003523 case Intrinsic::atomic_load_add:
3524 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
3525 case Intrinsic::atomic_load_sub:
3526 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Mon P Wang63307c32008-05-05 19:05:59 +00003527 case Intrinsic::atomic_load_and:
3528 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
3529 case Intrinsic::atomic_load_or:
3530 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
3531 case Intrinsic::atomic_load_xor:
3532 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00003533 case Intrinsic::atomic_load_nand:
3534 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Mon P Wang63307c32008-05-05 19:05:59 +00003535 case Intrinsic::atomic_load_min:
3536 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
3537 case Intrinsic::atomic_load_max:
3538 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
3539 case Intrinsic::atomic_load_umin:
3540 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
3541 case Intrinsic::atomic_load_umax:
3542 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
3543 case Intrinsic::atomic_swap:
3544 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003545 }
3546}
3547
3548
Dan Gohman475871a2008-07-27 21:46:04 +00003549void SelectionDAGLowering::LowerCallTo(CallSite CS, SDValue Callee,
Jim Laskey1da20a72007-02-23 21:45:01 +00003550 bool IsTailCall,
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003551 MachineBasicBlock *LandingPad) {
Duncan Sands6f74b482007-12-19 09:48:52 +00003552 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
Jim Laskey735b6f82007-02-22 15:38:06 +00003553 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003554 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
3555 unsigned BeginLabel = 0, EndLabel = 0;
Duncan Sands6f74b482007-12-19 09:48:52 +00003556
Jim Laskey735b6f82007-02-22 15:38:06 +00003557 TargetLowering::ArgListTy Args;
3558 TargetLowering::ArgListEntry Entry;
Duncan Sands6f74b482007-12-19 09:48:52 +00003559 Args.reserve(CS.arg_size());
3560 for (CallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
3561 i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003562 SDValue ArgNode = getValue(*i);
Duncan Sands6f74b482007-12-19 09:48:52 +00003563 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
Duncan Sands4fee7032007-05-07 20:49:28 +00003564
Duncan Sands6f74b482007-12-19 09:48:52 +00003565 unsigned attrInd = i - CS.arg_begin() + 1;
3566 Entry.isSExt = CS.paramHasAttr(attrInd, ParamAttr::SExt);
3567 Entry.isZExt = CS.paramHasAttr(attrInd, ParamAttr::ZExt);
3568 Entry.isInReg = CS.paramHasAttr(attrInd, ParamAttr::InReg);
3569 Entry.isSRet = CS.paramHasAttr(attrInd, ParamAttr::StructRet);
3570 Entry.isNest = CS.paramHasAttr(attrInd, ParamAttr::Nest);
3571 Entry.isByVal = CS.paramHasAttr(attrInd, ParamAttr::ByVal);
Dale Johannesen08e78b12008-02-22 17:49:45 +00003572 Entry.Alignment = CS.getParamAlignment(attrInd);
Jim Laskey735b6f82007-02-22 15:38:06 +00003573 Args.push_back(Entry);
3574 }
3575
Dale Johannesen1532f3d2008-04-02 00:25:04 +00003576 if (LandingPad && MMI) {
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003577 // Insert a label before the invoke call to mark the try range. This can be
3578 // used to detect deletion of the invoke via the MachineModuleInfo.
3579 BeginLabel = MMI->NextLabelID();
Dale Johannesena4091d32008-04-04 23:48:31 +00003580 // Both PendingLoads and PendingExports must be flushed here;
3581 // this call might not return.
3582 (void)getRoot();
Dan Gohman44066042008-07-01 00:05:16 +00003583 DAG.setRoot(DAG.getLabel(ISD::EH_LABEL, getControlRoot(), BeginLabel));
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003584 }
Duncan Sands6f74b482007-12-19 09:48:52 +00003585
Dan Gohman475871a2008-07-27 21:46:04 +00003586 std::pair<SDValue,SDValue> Result =
Duncan Sands6f74b482007-12-19 09:48:52 +00003587 TLI.LowerCallTo(getRoot(), CS.getType(),
3588 CS.paramHasAttr(0, ParamAttr::SExt),
Duncan Sands00fee652008-02-14 17:28:50 +00003589 CS.paramHasAttr(0, ParamAttr::ZExt),
Duncan Sands6f74b482007-12-19 09:48:52 +00003590 FTy->isVarArg(), CS.getCallingConv(), IsTailCall,
Jim Laskey735b6f82007-02-22 15:38:06 +00003591 Callee, Args, DAG);
Duncan Sands6f74b482007-12-19 09:48:52 +00003592 if (CS.getType() != Type::VoidTy)
3593 setValue(CS.getInstruction(), Result.first);
Jim Laskey735b6f82007-02-22 15:38:06 +00003594 DAG.setRoot(Result.second);
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003595
Dale Johannesen1532f3d2008-04-02 00:25:04 +00003596 if (LandingPad && MMI) {
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003597 // Insert a label at the end of the invoke call to mark the try range. This
3598 // can be used to detect deletion of the invoke via the MachineModuleInfo.
3599 EndLabel = MMI->NextLabelID();
Dan Gohman44066042008-07-01 00:05:16 +00003600 DAG.setRoot(DAG.getLabel(ISD::EH_LABEL, getRoot(), EndLabel));
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003601
Duncan Sands6f74b482007-12-19 09:48:52 +00003602 // Inform MachineModuleInfo of range.
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003603 MMI->addInvoke(LandingPad, BeginLabel, EndLabel);
3604 }
Jim Laskey735b6f82007-02-22 15:38:06 +00003605}
3606
3607
Chris Lattner1c08c712005-01-07 07:47:53 +00003608void SelectionDAGLowering::visitCall(CallInst &I) {
Chris Lattner64e14b12005-01-08 22:48:57 +00003609 const char *RenameFn = 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003610 if (Function *F = I.getCalledFunction()) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003611 if (F->isDeclaration()) {
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003612 if (unsigned IID = F->getIntrinsicID()) {
3613 RenameFn = visitIntrinsicCall(I, IID);
3614 if (!RenameFn)
3615 return;
Chris Lattner87b51bc2007-09-10 21:15:22 +00003616 }
3617 }
3618
3619 // Check for well-known libc/libm calls. If the function is internal, it
3620 // can't be a library call.
3621 unsigned NameLen = F->getNameLen();
3622 if (!F->hasInternalLinkage() && NameLen) {
3623 const char *NameStr = F->getNameStart();
3624 if (NameStr[0] == 'c' &&
3625 ((NameLen == 8 && !strcmp(NameStr, "copysign")) ||
3626 (NameLen == 9 && !strcmp(NameStr, "copysignf")))) {
3627 if (I.getNumOperands() == 3 && // Basic sanity checks.
3628 I.getOperand(1)->getType()->isFloatingPoint() &&
3629 I.getType() == I.getOperand(1)->getType() &&
3630 I.getType() == I.getOperand(2)->getType()) {
Dan Gohman475871a2008-07-27 21:46:04 +00003631 SDValue LHS = getValue(I.getOperand(1));
3632 SDValue RHS = getValue(I.getOperand(2));
Chris Lattner87b51bc2007-09-10 21:15:22 +00003633 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, LHS.getValueType(),
3634 LHS, RHS));
3635 return;
3636 }
3637 } else if (NameStr[0] == 'f' &&
3638 ((NameLen == 4 && !strcmp(NameStr, "fabs")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003639 (NameLen == 5 && !strcmp(NameStr, "fabsf")) ||
3640 (NameLen == 5 && !strcmp(NameStr, "fabsl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003641 if (I.getNumOperands() == 2 && // Basic sanity checks.
3642 I.getOperand(1)->getType()->isFloatingPoint() &&
3643 I.getType() == I.getOperand(1)->getType()) {
Dan Gohman475871a2008-07-27 21:46:04 +00003644 SDValue Tmp = getValue(I.getOperand(1));
Chris Lattner87b51bc2007-09-10 21:15:22 +00003645 setValue(&I, DAG.getNode(ISD::FABS, Tmp.getValueType(), Tmp));
3646 return;
3647 }
3648 } else if (NameStr[0] == 's' &&
3649 ((NameLen == 3 && !strcmp(NameStr, "sin")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003650 (NameLen == 4 && !strcmp(NameStr, "sinf")) ||
3651 (NameLen == 4 && !strcmp(NameStr, "sinl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003652 if (I.getNumOperands() == 2 && // Basic sanity checks.
3653 I.getOperand(1)->getType()->isFloatingPoint() &&
3654 I.getType() == I.getOperand(1)->getType()) {
Dan Gohman475871a2008-07-27 21:46:04 +00003655 SDValue Tmp = getValue(I.getOperand(1));
Chris Lattner87b51bc2007-09-10 21:15:22 +00003656 setValue(&I, DAG.getNode(ISD::FSIN, Tmp.getValueType(), Tmp));
3657 return;
3658 }
3659 } else if (NameStr[0] == 'c' &&
3660 ((NameLen == 3 && !strcmp(NameStr, "cos")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003661 (NameLen == 4 && !strcmp(NameStr, "cosf")) ||
3662 (NameLen == 4 && !strcmp(NameStr, "cosl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003663 if (I.getNumOperands() == 2 && // Basic sanity checks.
3664 I.getOperand(1)->getType()->isFloatingPoint() &&
3665 I.getType() == I.getOperand(1)->getType()) {
Dan Gohman475871a2008-07-27 21:46:04 +00003666 SDValue Tmp = getValue(I.getOperand(1));
Chris Lattner87b51bc2007-09-10 21:15:22 +00003667 setValue(&I, DAG.getNode(ISD::FCOS, Tmp.getValueType(), Tmp));
3668 return;
Chris Lattnerf76e7dc2005-04-30 04:43:14 +00003669 }
Chris Lattner1ca85d52005-05-14 13:56:55 +00003670 }
Chris Lattner87b51bc2007-09-10 21:15:22 +00003671 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00003672 } else if (isa<InlineAsm>(I.getOperand(0))) {
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003673 visitInlineAsm(&I);
Chris Lattnerce7518c2006-01-26 22:24:51 +00003674 return;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003675 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00003676
Dan Gohman475871a2008-07-27 21:46:04 +00003677 SDValue Callee;
Chris Lattner64e14b12005-01-08 22:48:57 +00003678 if (!RenameFn)
3679 Callee = getValue(I.getOperand(0));
3680 else
3681 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003682
Duncan Sands6f74b482007-12-19 09:48:52 +00003683 LowerCallTo(&I, Callee, I.isTailCall());
Chris Lattner1c08c712005-01-07 07:47:53 +00003684}
3685
Jim Laskey735b6f82007-02-22 15:38:06 +00003686
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003687/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
3688/// this value and returns the result as a ValueVT value. This uses
3689/// Chain/Flag as the input and updates them for the output Chain/Flag.
3690/// If the Flag pointer is NULL, no flag is used.
Dan Gohman475871a2008-07-27 21:46:04 +00003691SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
3692 SDValue &Chain,
3693 SDValue *Flag) const {
Dan Gohman23ce5022008-04-25 18:27:55 +00003694 // Assemble the legal parts into the final values.
Dan Gohman475871a2008-07-27 21:46:04 +00003695 SmallVector<SDValue, 4> Values(ValueVTs.size());
3696 SmallVector<SDValue, 8> Parts;
Chris Lattner6833b062008-04-28 07:16:35 +00003697 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
Dan Gohman23ce5022008-04-25 18:27:55 +00003698 // Copy the legal parts from the registers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003699 MVT ValueVT = ValueVTs[Value];
Dan Gohman23ce5022008-04-25 18:27:55 +00003700 unsigned NumRegs = TLI->getNumRegisters(ValueVT);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003701 MVT RegisterVT = RegVTs[Value];
Dan Gohman23ce5022008-04-25 18:27:55 +00003702
Chris Lattner6833b062008-04-28 07:16:35 +00003703 Parts.resize(NumRegs);
Dan Gohman23ce5022008-04-25 18:27:55 +00003704 for (unsigned i = 0; i != NumRegs; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003705 SDValue P;
Chris Lattner6833b062008-04-28 07:16:35 +00003706 if (Flag == 0)
3707 P = DAG.getCopyFromReg(Chain, Regs[Part+i], RegisterVT);
3708 else {
3709 P = DAG.getCopyFromReg(Chain, Regs[Part+i], RegisterVT, *Flag);
Dan Gohman23ce5022008-04-25 18:27:55 +00003710 *Flag = P.getValue(2);
Chris Lattner6833b062008-04-28 07:16:35 +00003711 }
3712 Chain = P.getValue(1);
Chris Lattneread0d882008-06-17 06:09:18 +00003713
3714 // If the source register was virtual and if we know something about it,
3715 // add an assert node.
3716 if (TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) &&
3717 RegisterVT.isInteger() && !RegisterVT.isVector()) {
3718 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
3719 FunctionLoweringInfo &FLI = DAG.getFunctionLoweringInfo();
3720 if (FLI.LiveOutRegInfo.size() > SlotNo) {
3721 FunctionLoweringInfo::LiveOutInfo &LOI = FLI.LiveOutRegInfo[SlotNo];
3722
3723 unsigned RegSize = RegisterVT.getSizeInBits();
3724 unsigned NumSignBits = LOI.NumSignBits;
3725 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
3726
3727 // FIXME: We capture more information than the dag can represent. For
3728 // now, just use the tightest assertzext/assertsext possible.
3729 bool isSExt = true;
3730 MVT FromVT(MVT::Other);
3731 if (NumSignBits == RegSize)
3732 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
3733 else if (NumZeroBits >= RegSize-1)
3734 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
3735 else if (NumSignBits > RegSize-8)
3736 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
3737 else if (NumZeroBits >= RegSize-9)
3738 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
3739 else if (NumSignBits > RegSize-16)
3740 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
3741 else if (NumZeroBits >= RegSize-17)
3742 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
3743 else if (NumSignBits > RegSize-32)
3744 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
3745 else if (NumZeroBits >= RegSize-33)
3746 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
3747
3748 if (FromVT != MVT::Other) {
3749 P = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext,
3750 RegisterVT, P, DAG.getValueType(FromVT));
3751
3752 }
3753 }
3754 }
3755
Dan Gohman23ce5022008-04-25 18:27:55 +00003756 Parts[Part+i] = P;
3757 }
Chris Lattner5df99b32007-03-25 05:00:54 +00003758
Dan Gohman23ce5022008-04-25 18:27:55 +00003759 Values[Value] = getCopyFromParts(DAG, &Parts[Part], NumRegs, RegisterVT,
3760 ValueVT);
3761 Part += NumRegs;
3762 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00003763
Duncan Sandsf9516202008-06-30 10:19:09 +00003764 return DAG.getMergeValues(DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
3765 &Values[0], ValueVTs.size());
Chris Lattner864635a2006-02-22 22:37:12 +00003766}
3767
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003768/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
3769/// specified value into the registers specified by this object. This uses
3770/// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003771/// If the Flag pointer is NULL, no flag is used.
Dan Gohman475871a2008-07-27 21:46:04 +00003772void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG,
3773 SDValue &Chain, SDValue *Flag) const {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003774 // Get the list of the values's legal parts.
Dan Gohman23ce5022008-04-25 18:27:55 +00003775 unsigned NumRegs = Regs.size();
Dan Gohman475871a2008-07-27 21:46:04 +00003776 SmallVector<SDValue, 8> Parts(NumRegs);
Chris Lattner6833b062008-04-28 07:16:35 +00003777 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003778 MVT ValueVT = ValueVTs[Value];
Dan Gohman23ce5022008-04-25 18:27:55 +00003779 unsigned NumParts = TLI->getNumRegisters(ValueVT);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003780 MVT RegisterVT = RegVTs[Value];
Dan Gohman23ce5022008-04-25 18:27:55 +00003781
3782 getCopyToParts(DAG, Val.getValue(Val.ResNo + Value),
3783 &Parts[Part], NumParts, RegisterVT);
3784 Part += NumParts;
3785 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003786
3787 // Copy the parts into the registers.
Dan Gohman475871a2008-07-27 21:46:04 +00003788 SmallVector<SDValue, 8> Chains(NumRegs);
Dan Gohman23ce5022008-04-25 18:27:55 +00003789 for (unsigned i = 0; i != NumRegs; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003790 SDValue Part;
Chris Lattner6833b062008-04-28 07:16:35 +00003791 if (Flag == 0)
3792 Part = DAG.getCopyToReg(Chain, Regs[i], Parts[i]);
3793 else {
3794 Part = DAG.getCopyToReg(Chain, Regs[i], Parts[i], *Flag);
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003795 *Flag = Part.getValue(1);
Chris Lattner6833b062008-04-28 07:16:35 +00003796 }
3797 Chains[i] = Part.getValue(0);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003798 }
Chris Lattner6833b062008-04-28 07:16:35 +00003799
Evan Cheng33bf38a2008-04-28 22:07:13 +00003800 if (NumRegs == 1 || Flag)
3801 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
3802 // flagged to it. That is the CopyToReg nodes and the user are considered
3803 // a single scheduling unit. If we create a TokenFactor and return it as
3804 // chain, then the TokenFactor is both a predecessor (operand) of the
3805 // user as well as a successor (the TF operands are flagged to the user).
3806 // c1, f1 = CopyToReg
3807 // c2, f2 = CopyToReg
3808 // c3 = TokenFactor c1, c2
3809 // ...
3810 // = op c3, ..., f2
3811 Chain = Chains[NumRegs-1];
Chris Lattner6833b062008-04-28 07:16:35 +00003812 else
3813 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Chains[0], NumRegs);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003814}
Chris Lattner864635a2006-02-22 22:37:12 +00003815
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003816/// AddInlineAsmOperands - Add this value to the specified inlineasm node
3817/// operand list. This adds the code marker and includes the number of
3818/// values added into it.
3819void RegsForValue::AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003820 std::vector<SDValue> &Ops) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003821 MVT IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattner4b993b12007-04-09 00:33:58 +00003822 Ops.push_back(DAG.getTargetConstant(Code | (Regs.size() << 3), IntPtrTy));
Chris Lattner6833b062008-04-28 07:16:35 +00003823 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
3824 unsigned NumRegs = TLI->getNumRegisters(ValueVTs[Value]);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003825 MVT RegisterVT = RegVTs[Value];
Chris Lattner6833b062008-04-28 07:16:35 +00003826 for (unsigned i = 0; i != NumRegs; ++i)
3827 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
Dan Gohman23ce5022008-04-25 18:27:55 +00003828 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003829}
Chris Lattner864635a2006-02-22 22:37:12 +00003830
3831/// isAllocatableRegister - If the specified register is safe to allocate,
3832/// i.e. it isn't a stack pointer or some other special register, return the
3833/// register class for the register. Otherwise, return null.
3834static const TargetRegisterClass *
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003835isAllocatableRegister(unsigned Reg, MachineFunction &MF,
Dan Gohman6f0d0242008-02-10 18:45:23 +00003836 const TargetLowering &TLI,
3837 const TargetRegisterInfo *TRI) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003838 MVT FoundVT = MVT::Other;
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003839 const TargetRegisterClass *FoundRC = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +00003840 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
3841 E = TRI->regclass_end(); RCI != E; ++RCI) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003842 MVT ThisVT = MVT::Other;
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003843
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003844 const TargetRegisterClass *RC = *RCI;
3845 // If none of the the value types for this register class are valid, we
3846 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003847 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
3848 I != E; ++I) {
3849 if (TLI.isTypeLegal(*I)) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003850 // If we have already found this register in a different register class,
3851 // choose the one with the largest VT specified. For example, on
3852 // PowerPC, we favor f64 register classes over f32.
Duncan Sands8e4eb092008-06-08 20:54:56 +00003853 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003854 ThisVT = *I;
3855 break;
3856 }
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003857 }
3858 }
3859
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003860 if (ThisVT == MVT::Other) continue;
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003861
Chris Lattner864635a2006-02-22 22:37:12 +00003862 // NOTE: This isn't ideal. In particular, this might allocate the
3863 // frame pointer in functions that need it (due to them not being taken
3864 // out of allocation, because a variable sized allocation hasn't been seen
3865 // yet). This is a slight code pessimization, but should still work.
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003866 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
3867 E = RC->allocation_order_end(MF); I != E; ++I)
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003868 if (*I == Reg) {
3869 // We found a matching register class. Keep looking at others in case
3870 // we find one with larger registers that this physreg is also in.
3871 FoundRC = RC;
3872 FoundVT = ThisVT;
3873 break;
3874 }
Chris Lattner4e4b5762006-02-01 18:59:47 +00003875 }
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003876 return FoundRC;
Chris Lattner864635a2006-02-22 22:37:12 +00003877}
3878
Chris Lattner4e4b5762006-02-01 18:59:47 +00003879
Chris Lattner0c583402007-04-28 20:49:53 +00003880namespace {
3881/// AsmOperandInfo - This contains information for each constraint that we are
3882/// lowering.
Evan Cheng5c807602008-02-26 02:33:44 +00003883struct SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
3884 /// CallOperand - If this is the result output operand or a clobber
3885 /// this is null, otherwise it is the incoming operand to the CallInst.
3886 /// This gets modified as the asm is processed.
Dan Gohman475871a2008-07-27 21:46:04 +00003887 SDValue CallOperand;
Evan Cheng5c807602008-02-26 02:33:44 +00003888
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003889 /// AssignedRegs - If this is a register or register class operand, this
3890 /// contains the set of register corresponding to the operand.
3891 RegsForValue AssignedRegs;
3892
Dan Gohman23ce5022008-04-25 18:27:55 +00003893 explicit SDISelAsmOperandInfo(const InlineAsm::ConstraintInfo &info)
Evan Cheng5c807602008-02-26 02:33:44 +00003894 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
Chris Lattner0c583402007-04-28 20:49:53 +00003895 }
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003896
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003897 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
3898 /// busy in OutputRegs/InputRegs.
3899 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
3900 std::set<unsigned> &OutputRegs,
Chris Lattner7cbeb242008-02-21 04:55:52 +00003901 std::set<unsigned> &InputRegs,
3902 const TargetRegisterInfo &TRI) const {
3903 if (isOutReg) {
3904 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
3905 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
3906 }
3907 if (isInReg) {
3908 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
3909 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
3910 }
3911 }
3912
3913private:
3914 /// MarkRegAndAliases - Mark the specified register and all aliases in the
3915 /// specified set.
3916 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
3917 const TargetRegisterInfo &TRI) {
3918 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
3919 Regs.insert(Reg);
3920 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
3921 for (; *Aliases; ++Aliases)
3922 Regs.insert(*Aliases);
3923 }
Chris Lattner0c583402007-04-28 20:49:53 +00003924};
3925} // end anon namespace.
Chris Lattner864635a2006-02-22 22:37:12 +00003926
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003927
Chris Lattner0fe71e92008-02-21 19:43:13 +00003928/// GetRegistersForValue - Assign registers (virtual or physical) for the
3929/// specified operand. We prefer to assign virtual registers, to allow the
3930/// register allocator handle the assignment process. However, if the asm uses
3931/// features that we can't model on machineinstrs, we have SDISel do the
3932/// allocation. This produces generally horrible, but correct, code.
3933///
3934/// OpInfo describes the operand.
3935/// HasEarlyClobber is true if there are any early clobber constraints (=&r)
3936/// or any explicitly clobbered registers.
3937/// Input and OutputRegs are the set of already allocated physical registers.
3938///
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003939void SelectionDAGLowering::
Evan Cheng5c807602008-02-26 02:33:44 +00003940GetRegistersForValue(SDISelAsmOperandInfo &OpInfo, bool HasEarlyClobber,
Chris Lattnerbf996f12007-04-30 17:29:31 +00003941 std::set<unsigned> &OutputRegs,
3942 std::set<unsigned> &InputRegs) {
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003943 // Compute whether this value requires an input register, an output register,
3944 // or both.
3945 bool isOutReg = false;
3946 bool isInReg = false;
3947 switch (OpInfo.Type) {
3948 case InlineAsm::isOutput:
3949 isOutReg = true;
3950
3951 // If this is an early-clobber output, or if there is an input
3952 // constraint that matches this, we need to reserve the input register
3953 // so no other inputs allocate to it.
3954 isInReg = OpInfo.isEarlyClobber || OpInfo.hasMatchingInput;
3955 break;
3956 case InlineAsm::isInput:
3957 isInReg = true;
3958 isOutReg = false;
3959 break;
3960 case InlineAsm::isClobber:
3961 isOutReg = true;
3962 isInReg = true;
3963 break;
3964 }
3965
3966
3967 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerb606dba2008-04-28 06:44:42 +00003968 SmallVector<unsigned, 4> Regs;
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003969
3970 // If this is a constraint for a single physreg, or a constraint for a
3971 // register class, find it.
3972 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
3973 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
3974 OpInfo.ConstraintVT);
Chris Lattnerbf996f12007-04-30 17:29:31 +00003975
3976 unsigned NumRegs = 1;
3977 if (OpInfo.ConstraintVT != MVT::Other)
Dan Gohmanb9f10192007-06-21 14:42:22 +00003978 NumRegs = TLI.getNumRegisters(OpInfo.ConstraintVT);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003979 MVT RegVT;
3980 MVT ValueVT = OpInfo.ConstraintVT;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003981
Chris Lattnerbf996f12007-04-30 17:29:31 +00003982
3983 // If this is a constraint for a specific physical register, like {r17},
3984 // assign it now.
3985 if (PhysReg.first) {
3986 if (OpInfo.ConstraintVT == MVT::Other)
3987 ValueVT = *PhysReg.second->vt_begin();
3988
3989 // Get the actual register value type. This is important, because the user
3990 // may have asked for (e.g.) the AX register in i32 type. We need to
3991 // remember that AX is actually i16 to get the right extension.
3992 RegVT = *PhysReg.second->vt_begin();
3993
3994 // This is a explicit reference to a physical register.
3995 Regs.push_back(PhysReg.first);
3996
3997 // If this is an expanded reference, add the rest of the regs to Regs.
3998 if (NumRegs != 1) {
3999 TargetRegisterClass::iterator I = PhysReg.second->begin();
Chris Lattnerbf996f12007-04-30 17:29:31 +00004000 for (; *I != PhysReg.first; ++I)
Evan Cheng50871242008-05-14 20:07:51 +00004001 assert(I != PhysReg.second->end() && "Didn't find reg!");
Chris Lattnerbf996f12007-04-30 17:29:31 +00004002
4003 // Already added the first reg.
4004 --NumRegs; ++I;
4005 for (; NumRegs; --NumRegs, ++I) {
Evan Cheng50871242008-05-14 20:07:51 +00004006 assert(I != PhysReg.second->end() && "Ran out of registers to allocate!");
Chris Lattnerbf996f12007-04-30 17:29:31 +00004007 Regs.push_back(*I);
4008 }
4009 }
Dan Gohman23ce5022008-04-25 18:27:55 +00004010 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, RegVT, ValueVT);
Chris Lattner7cbeb242008-02-21 04:55:52 +00004011 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4012 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004013 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00004014 }
4015
4016 // Otherwise, if this was a reference to an LLVM register class, create vregs
4017 // for this reference.
4018 std::vector<unsigned> RegClassRegs;
Chris Lattnerc2c28fc2007-06-15 19:11:01 +00004019 const TargetRegisterClass *RC = PhysReg.second;
4020 if (RC) {
Chris Lattnerbf996f12007-04-30 17:29:31 +00004021 // If this is an early clobber or tied register, our regalloc doesn't know
4022 // how to maintain the constraint. If it isn't, go ahead and create vreg
4023 // and let the regalloc do the right thing.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004024 if (!OpInfo.hasMatchingInput && !OpInfo.isEarlyClobber &&
4025 // If there is some other early clobber and this is an input register,
4026 // then we are forced to pre-allocate the input reg so it doesn't
4027 // conflict with the earlyclobber.
4028 !(OpInfo.Type == InlineAsm::isInput && HasEarlyClobber)) {
Chris Lattnerbf996f12007-04-30 17:29:31 +00004029 RegVT = *PhysReg.second->vt_begin();
4030
4031 if (OpInfo.ConstraintVT == MVT::Other)
4032 ValueVT = RegVT;
4033
4034 // Create the appropriate number of virtual registers.
Chris Lattner84bc5422007-12-31 04:13:23 +00004035 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Chris Lattnerbf996f12007-04-30 17:29:31 +00004036 for (; NumRegs; --NumRegs)
Chris Lattner84bc5422007-12-31 04:13:23 +00004037 Regs.push_back(RegInfo.createVirtualRegister(PhysReg.second));
Chris Lattnerbf996f12007-04-30 17:29:31 +00004038
Dan Gohman23ce5022008-04-25 18:27:55 +00004039 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, RegVT, ValueVT);
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004040 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00004041 }
4042
4043 // Otherwise, we can't allocate it. Let the code below figure out how to
4044 // maintain these constraints.
4045 RegClassRegs.assign(PhysReg.second->begin(), PhysReg.second->end());
4046
4047 } else {
4048 // This is a reference to a register class that doesn't directly correspond
4049 // to an LLVM register class. Allocate NumRegs consecutive, available,
4050 // registers from the class.
4051 RegClassRegs = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
4052 OpInfo.ConstraintVT);
4053 }
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004054
Dan Gohman6f0d0242008-02-10 18:45:23 +00004055 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
Chris Lattnerbf996f12007-04-30 17:29:31 +00004056 unsigned NumAllocated = 0;
4057 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
4058 unsigned Reg = RegClassRegs[i];
4059 // See if this register is available.
4060 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
4061 (isInReg && InputRegs.count(Reg))) { // Already used.
4062 // Make sure we find consecutive registers.
4063 NumAllocated = 0;
4064 continue;
4065 }
4066
4067 // Check to see if this register is allocatable (i.e. don't give out the
4068 // stack pointer).
Chris Lattnerc2c28fc2007-06-15 19:11:01 +00004069 if (RC == 0) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00004070 RC = isAllocatableRegister(Reg, MF, TLI, TRI);
Chris Lattnerc2c28fc2007-06-15 19:11:01 +00004071 if (!RC) { // Couldn't allocate this register.
4072 // Reset NumAllocated to make sure we return consecutive registers.
4073 NumAllocated = 0;
4074 continue;
4075 }
Chris Lattnerbf996f12007-04-30 17:29:31 +00004076 }
4077
4078 // Okay, this register is good, we can use it.
4079 ++NumAllocated;
4080
4081 // If we allocated enough consecutive registers, succeed.
4082 if (NumAllocated == NumRegs) {
4083 unsigned RegStart = (i-NumAllocated)+1;
4084 unsigned RegEnd = i+1;
4085 // Mark all of the allocated registers used.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004086 for (unsigned i = RegStart; i != RegEnd; ++i)
4087 Regs.push_back(RegClassRegs[i]);
Chris Lattnerbf996f12007-04-30 17:29:31 +00004088
Dan Gohman23ce5022008-04-25 18:27:55 +00004089 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, *RC->vt_begin(),
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004090 OpInfo.ConstraintVT);
Chris Lattner7cbeb242008-02-21 04:55:52 +00004091 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004092 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00004093 }
4094 }
4095
4096 // Otherwise, we couldn't allocate enough registers for this.
Chris Lattnerbf996f12007-04-30 17:29:31 +00004097}
4098
4099
Chris Lattnerce7518c2006-01-26 22:24:51 +00004100/// visitInlineAsm - Handle a call to an InlineAsm object.
4101///
Duncan Sandsfd7b3262007-12-17 18:08:19 +00004102void SelectionDAGLowering::visitInlineAsm(CallSite CS) {
4103 InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Chris Lattnerce7518c2006-01-26 22:24:51 +00004104
Chris Lattner0c583402007-04-28 20:49:53 +00004105 /// ConstraintOperands - Information about all of the constraints.
Evan Cheng5c807602008-02-26 02:33:44 +00004106 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
Chris Lattnerce7518c2006-01-26 22:24:51 +00004107
Dan Gohman475871a2008-07-27 21:46:04 +00004108 SDValue Chain = getRoot();
4109 SDValue Flag;
Chris Lattnerce7518c2006-01-26 22:24:51 +00004110
Chris Lattner4e4b5762006-02-01 18:59:47 +00004111 std::set<unsigned> OutputRegs, InputRegs;
Chris Lattner1efa40f2006-02-22 00:56:39 +00004112
Chris Lattner0c583402007-04-28 20:49:53 +00004113 // Do a prepass over the constraints, canonicalizing them, and building up the
4114 // ConstraintOperands list.
4115 std::vector<InlineAsm::ConstraintInfo>
4116 ConstraintInfos = IA->ParseConstraints();
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004117
4118 // SawEarlyClobber - Keep track of whether we saw an earlyclobber output
4119 // constraint. If so, we can't let the register allocator allocate any input
4120 // registers, because it will not know to avoid the earlyclobbered output reg.
4121 bool SawEarlyClobber = false;
4122
Duncan Sandsfd7b3262007-12-17 18:08:19 +00004123 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
Chris Lattneracf8b012008-04-27 23:44:28 +00004124 unsigned ResNo = 0; // ResNo - The result number of the next output.
Chris Lattner0c583402007-04-28 20:49:53 +00004125 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
Evan Cheng5c807602008-02-26 02:33:44 +00004126 ConstraintOperands.push_back(SDISelAsmOperandInfo(ConstraintInfos[i]));
4127 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Chris Lattner0c583402007-04-28 20:49:53 +00004128
Duncan Sands83ec4b62008-06-06 12:08:01 +00004129 MVT OpVT = MVT::Other;
Chris Lattner0c583402007-04-28 20:49:53 +00004130
4131 // Compute the value type for each operand.
4132 switch (OpInfo.Type) {
Chris Lattner1efa40f2006-02-22 00:56:39 +00004133 case InlineAsm::isOutput:
Chris Lattneracf8b012008-04-27 23:44:28 +00004134 // Indirect outputs just consume an argument.
4135 if (OpInfo.isIndirect) {
Duncan Sandsfd7b3262007-12-17 18:08:19 +00004136 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
Chris Lattneracf8b012008-04-27 23:44:28 +00004137 break;
Chris Lattner1efa40f2006-02-22 00:56:39 +00004138 }
Chris Lattneracf8b012008-04-27 23:44:28 +00004139 // The return value of the call is this value. As such, there is no
4140 // corresponding argument.
4141 assert(CS.getType() != Type::VoidTy && "Bad inline asm!");
4142 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
4143 OpVT = TLI.getValueType(STy->getElementType(ResNo));
4144 } else {
4145 assert(ResNo == 0 && "Asm only has one result!");
4146 OpVT = TLI.getValueType(CS.getType());
4147 }
4148 ++ResNo;
Chris Lattner1efa40f2006-02-22 00:56:39 +00004149 break;
4150 case InlineAsm::isInput:
Duncan Sandsfd7b3262007-12-17 18:08:19 +00004151 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
Chris Lattner1efa40f2006-02-22 00:56:39 +00004152 break;
4153 case InlineAsm::isClobber:
Chris Lattner0c583402007-04-28 20:49:53 +00004154 // Nothing to do.
Chris Lattner1efa40f2006-02-22 00:56:39 +00004155 break;
4156 }
Chris Lattner1efa40f2006-02-22 00:56:39 +00004157
Chris Lattner0c583402007-04-28 20:49:53 +00004158 // If this is an input or an indirect output, process the call argument.
Dale Johanneseneb57ea72007-11-05 21:20:28 +00004159 // BasicBlocks are labels, currently appearing only in asm's.
Chris Lattner0c583402007-04-28 20:49:53 +00004160 if (OpInfo.CallOperandVal) {
Chris Lattner507ffd22008-04-27 00:16:18 +00004161 if (BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal))
4162 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Dale Johanneseneb57ea72007-11-05 21:20:28 +00004163 else {
4164 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
4165 const Type *OpTy = OpInfo.CallOperandVal->getType();
4166 // If this is an indirect operand, the operand is a pointer to the
4167 // accessed type.
4168 if (OpInfo.isIndirect)
4169 OpTy = cast<PointerType>(OpTy)->getElementType();
4170
Dan Gohman4fa2a3f2008-05-23 00:34:04 +00004171 // If OpTy is not a single value, it may be a struct/union that we
Dale Johanneseneb57ea72007-11-05 21:20:28 +00004172 // can tile with integers.
Dan Gohman4fa2a3f2008-05-23 00:34:04 +00004173 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Dale Johanneseneb57ea72007-11-05 21:20:28 +00004174 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
4175 switch (BitSize) {
4176 default: break;
4177 case 1:
4178 case 8:
4179 case 16:
4180 case 32:
4181 case 64:
4182 OpTy = IntegerType::get(BitSize);
4183 break;
4184 }
Chris Lattner6995cf62007-04-29 18:58:03 +00004185 }
Dale Johanneseneb57ea72007-11-05 21:20:28 +00004186
4187 OpVT = TLI.getValueType(OpTy, true);
Chris Lattner0c583402007-04-28 20:49:53 +00004188 }
4189 }
4190
4191 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a600be2007-04-28 21:01:43 +00004192
Chris Lattner3ff90dc2007-04-30 17:16:27 +00004193 // Compute the constraint code and ConstraintType to use.
Chris Lattner5a096902008-04-27 00:37:18 +00004194 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Chris Lattner0c583402007-04-28 20:49:53 +00004195
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004196 // Keep track of whether we see an earlyclobber.
4197 SawEarlyClobber |= OpInfo.isEarlyClobber;
Chris Lattner09e4b7e2007-04-28 21:12:06 +00004198
Chris Lattner0fe71e92008-02-21 19:43:13 +00004199 // If we see a clobber of a register, it is an early clobber.
Chris Lattner69e6a8d2008-02-21 20:54:31 +00004200 if (!SawEarlyClobber &&
4201 OpInfo.Type == InlineAsm::isClobber &&
4202 OpInfo.ConstraintType == TargetLowering::C_Register) {
4203 // Note that we want to ignore things that we don't trick here, like
4204 // dirflag, fpsr, flags, etc.
4205 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
4206 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
4207 OpInfo.ConstraintVT);
4208 if (PhysReg.first || PhysReg.second) {
4209 // This is a register we know of.
4210 SawEarlyClobber = true;
4211 }
4212 }
Chris Lattner0fe71e92008-02-21 19:43:13 +00004213
Chris Lattner09e4b7e2007-04-28 21:12:06 +00004214 // If this is a memory input, and if the operand is not indirect, do what we
4215 // need to to provide an address for the memory input.
4216 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
4217 !OpInfo.isIndirect) {
4218 assert(OpInfo.Type == InlineAsm::isInput &&
4219 "Can only indirectify direct input operands!");
4220
4221 // Memory operands really want the address of the value. If we don't have
4222 // an indirect input, put it in the constpool if we can, otherwise spill
4223 // it to a stack slot.
4224
4225 // If the operand is a float, integer, or vector constant, spill to a
4226 // constant pool entry to get its address.
4227 Value *OpVal = OpInfo.CallOperandVal;
4228 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
4229 isa<ConstantVector>(OpVal)) {
4230 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
4231 TLI.getPointerTy());
4232 } else {
4233 // Otherwise, create a stack slot and emit a store to it before the
4234 // asm.
4235 const Type *Ty = OpVal->getType();
Duncan Sands514ab342007-11-01 20:53:16 +00004236 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Chris Lattner09e4b7e2007-04-28 21:12:06 +00004237 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
4238 MachineFunction &MF = DAG.getMachineFunction();
4239 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align);
Dan Gohman475871a2008-07-27 21:46:04 +00004240 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Chris Lattner09e4b7e2007-04-28 21:12:06 +00004241 Chain = DAG.getStore(Chain, OpInfo.CallOperand, StackSlot, NULL, 0);
4242 OpInfo.CallOperand = StackSlot;
4243 }
4244
4245 // There is no longer a Value* corresponding to this operand.
4246 OpInfo.CallOperandVal = 0;
4247 // It is now an indirect operand.
4248 OpInfo.isIndirect = true;
4249 }
4250
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004251 // If this constraint is for a specific register, allocate it before
4252 // anything else.
4253 if (OpInfo.ConstraintType == TargetLowering::C_Register)
4254 GetRegistersForValue(OpInfo, SawEarlyClobber, OutputRegs, InputRegs);
Chris Lattner0c583402007-04-28 20:49:53 +00004255 }
Chris Lattner0c583402007-04-28 20:49:53 +00004256 ConstraintInfos.clear();
4257
4258
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004259 // Second pass - Loop over all of the operands, assigning virtual or physregs
4260 // to registerclass operands.
4261 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Evan Cheng5c807602008-02-26 02:33:44 +00004262 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004263
4264 // C_Register operands have already been allocated, Other/Memory don't need
4265 // to be.
4266 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
4267 GetRegistersForValue(OpInfo, SawEarlyClobber, OutputRegs, InputRegs);
4268 }
4269
Chris Lattner0c583402007-04-28 20:49:53 +00004270 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
Dan Gohman475871a2008-07-27 21:46:04 +00004271 std::vector<SDValue> AsmNodeOperands;
4272 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
Chris Lattner0c583402007-04-28 20:49:53 +00004273 AsmNodeOperands.push_back(
4274 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(), MVT::Other));
4275
Chris Lattner2cc2f662006-02-01 01:28:23 +00004276
Chris Lattner0f0b7d42006-02-21 23:12:12 +00004277 // Loop over all of the inputs, copying the operand values into the
4278 // appropriate registers and processing the output regs.
Chris Lattner864635a2006-02-22 22:37:12 +00004279 RegsForValue RetValRegs;
Chris Lattner41f62592008-04-29 04:29:54 +00004280
Chris Lattner0c583402007-04-28 20:49:53 +00004281 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
4282 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
4283
4284 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Evan Cheng5c807602008-02-26 02:33:44 +00004285 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Chris Lattner1efa40f2006-02-22 00:56:39 +00004286
Chris Lattner0c583402007-04-28 20:49:53 +00004287 switch (OpInfo.Type) {
Chris Lattner2cc2f662006-02-01 01:28:23 +00004288 case InlineAsm::isOutput: {
Chris Lattnerc83994e2007-04-28 21:03:16 +00004289 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
4290 OpInfo.ConstraintType != TargetLowering::C_Register) {
Chris Lattnerf2f3cd52007-04-28 06:08:13 +00004291 // Memory output, or 'other' output (e.g. 'X' constraint).
Chris Lattner09e4b7e2007-04-28 21:12:06 +00004292 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
Chris Lattner22873462006-02-27 23:45:39 +00004293
Chris Lattner22873462006-02-27 23:45:39 +00004294 // Add information to the INLINEASM node to know about this output.
4295 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00004296 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
4297 TLI.getPointerTy()));
Chris Lattner09e4b7e2007-04-28 21:12:06 +00004298 AsmNodeOperands.push_back(OpInfo.CallOperand);
Chris Lattner22873462006-02-27 23:45:39 +00004299 break;
4300 }
4301
Chris Lattner2a600be2007-04-28 21:01:43 +00004302 // Otherwise, this is a register or register class output.
Chris Lattner22873462006-02-27 23:45:39 +00004303
Chris Lattner864635a2006-02-22 22:37:12 +00004304 // Copy the output from the appropriate register. Find a register that
Chris Lattner1efa40f2006-02-22 00:56:39 +00004305 // we can use.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004306 if (OpInfo.AssignedRegs.Regs.empty()) {
Duncan Sandsa47c6c32008-06-17 03:24:13 +00004307 cerr << "Couldn't allocate output reg for constraint '"
Chris Lattner0c583402007-04-28 20:49:53 +00004308 << OpInfo.ConstraintCode << "'!\n";
Chris Lattnerd03f1582006-10-31 07:33:13 +00004309 exit(1);
4310 }
Chris Lattner1efa40f2006-02-22 00:56:39 +00004311
Chris Lattner41f62592008-04-29 04:29:54 +00004312 // If this is an indirect operand, store through the pointer after the
4313 // asm.
4314 if (OpInfo.isIndirect) {
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004315 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
Chris Lattner0c583402007-04-28 20:49:53 +00004316 OpInfo.CallOperandVal));
Chris Lattner41f62592008-04-29 04:29:54 +00004317 } else {
4318 // This is the result value of the call.
4319 assert(CS.getType() != Type::VoidTy && "Bad inline asm!");
4320 // Concatenate this output onto the outputs list.
4321 RetValRegs.append(OpInfo.AssignedRegs);
Chris Lattner2cc2f662006-02-01 01:28:23 +00004322 }
Chris Lattner6656dd12006-01-31 02:03:41 +00004323
4324 // Add information to the INLINEASM node to know that this register is
4325 // set.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004326 OpInfo.AssignedRegs.AddInlineAsmOperands(2 /*REGDEF*/, DAG,
4327 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00004328 break;
4329 }
4330 case InlineAsm::isInput: {
Dan Gohman475871a2008-07-27 21:46:04 +00004331 SDValue InOperandVal = OpInfo.CallOperand;
Chris Lattner3d81fee2006-02-04 02:16:44 +00004332
Chris Lattner0c583402007-04-28 20:49:53 +00004333 if (isdigit(OpInfo.ConstraintCode[0])) { // Matching constraint?
Chris Lattner2223aea2006-02-02 00:25:23 +00004334 // If this is required to match an output register we have already set,
4335 // just use its register.
Chris Lattner0c583402007-04-28 20:49:53 +00004336 unsigned OperandNo = atoi(OpInfo.ConstraintCode.c_str());
Chris Lattner3d81fee2006-02-04 02:16:44 +00004337
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00004338 // Scan until we find the definition we already emitted of this operand.
4339 // When we find it, create a RegsForValue operand.
4340 unsigned CurOp = 2; // The first operand.
4341 for (; OperandNo; --OperandNo) {
4342 // Advance to the next operand.
4343 unsigned NumOps =
4344 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattnera15cf702006-07-20 19:02:21 +00004345 assert(((NumOps & 7) == 2 /*REGDEF*/ ||
4346 (NumOps & 7) == 4 /*MEM*/) &&
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00004347 "Skipped past definitions?");
4348 CurOp += (NumOps>>3)+1;
4349 }
4350
4351 unsigned NumOps =
4352 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattner527fae12007-02-01 01:21:12 +00004353 if ((NumOps & 7) == 2 /*REGDEF*/) {
4354 // Add NumOps>>3 registers to MatchedRegs.
4355 RegsForValue MatchedRegs;
Dan Gohman23ce5022008-04-25 18:27:55 +00004356 MatchedRegs.TLI = &TLI;
Dan Gohman1fa850b2008-05-02 00:03:54 +00004357 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
4358 MatchedRegs.RegVTs.push_back(AsmNodeOperands[CurOp+1].getValueType());
Chris Lattner527fae12007-02-01 01:21:12 +00004359 for (unsigned i = 0, e = NumOps>>3; i != e; ++i) {
4360 unsigned Reg =
4361 cast<RegisterSDNode>(AsmNodeOperands[++CurOp])->getReg();
4362 MatchedRegs.Regs.push_back(Reg);
4363 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00004364
Chris Lattner527fae12007-02-01 01:21:12 +00004365 // Use the produced MatchedRegs object to
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004366 MatchedRegs.getCopyToRegs(InOperandVal, DAG, Chain, &Flag);
Chris Lattner527fae12007-02-01 01:21:12 +00004367 MatchedRegs.AddInlineAsmOperands(1 /*REGUSE*/, DAG, AsmNodeOperands);
4368 break;
4369 } else {
4370 assert((NumOps & 7) == 4/*MEM*/ && "Unknown matching constraint!");
Chris Lattnerf9853bc2008-02-21 05:27:19 +00004371 assert((NumOps >> 3) == 1 && "Unexpected number of operands");
4372 // Add information to the INLINEASM node to know about this input.
4373 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
4374 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
4375 TLI.getPointerTy()));
4376 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
4377 break;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00004378 }
Chris Lattner2223aea2006-02-02 00:25:23 +00004379 }
Chris Lattner87bc3bd2006-02-24 01:11:24 +00004380
Chris Lattner2a600be2007-04-28 21:01:43 +00004381 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Chris Lattner0c583402007-04-28 20:49:53 +00004382 assert(!OpInfo.isIndirect &&
Chris Lattner44b2c502007-04-28 06:42:38 +00004383 "Don't know how to handle indirect other inputs yet!");
4384
Dan Gohman475871a2008-07-27 21:46:04 +00004385 std::vector<SDValue> Ops;
Chris Lattner48884cd2007-08-25 00:47:38 +00004386 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
4387 Ops, DAG);
4388 if (Ops.empty()) {
Bill Wendling832171c2006-12-07 20:04:42 +00004389 cerr << "Invalid operand for inline asm constraint '"
Chris Lattner0c583402007-04-28 20:49:53 +00004390 << OpInfo.ConstraintCode << "'!\n";
Chris Lattner53069fb2006-10-31 19:41:18 +00004391 exit(1);
4392 }
Chris Lattner87bc3bd2006-02-24 01:11:24 +00004393
4394 // Add information to the INLINEASM node to know about this input.
Chris Lattner48884cd2007-08-25 00:47:38 +00004395 unsigned ResOpType = 3 /*IMM*/ | (Ops.size() << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00004396 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
4397 TLI.getPointerTy()));
Chris Lattner48884cd2007-08-25 00:47:38 +00004398 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
Chris Lattner87bc3bd2006-02-24 01:11:24 +00004399 break;
Chris Lattner2a600be2007-04-28 21:01:43 +00004400 } else if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Chris Lattner09e4b7e2007-04-28 21:12:06 +00004401 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Chris Lattner44b2c502007-04-28 06:42:38 +00004402 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
4403 "Memory operands expect pointer values");
4404
Chris Lattner87bc3bd2006-02-24 01:11:24 +00004405 // Add information to the INLINEASM node to know about this input.
4406 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00004407 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
4408 TLI.getPointerTy()));
Chris Lattner87bc3bd2006-02-24 01:11:24 +00004409 AsmNodeOperands.push_back(InOperandVal);
4410 break;
4411 }
4412
Chris Lattner2a600be2007-04-28 21:01:43 +00004413 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
4414 OpInfo.ConstraintType == TargetLowering::C_Register) &&
4415 "Unknown constraint type!");
Chris Lattner0c583402007-04-28 20:49:53 +00004416 assert(!OpInfo.isIndirect &&
Chris Lattner44b2c502007-04-28 06:42:38 +00004417 "Don't know how to handle indirect register inputs yet!");
Chris Lattner87bc3bd2006-02-24 01:11:24 +00004418
4419 // Copy the input into the appropriate registers.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004420 assert(!OpInfo.AssignedRegs.Regs.empty() &&
4421 "Couldn't allocate input reg!");
Chris Lattner87bc3bd2006-02-24 01:11:24 +00004422
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004423 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, Chain, &Flag);
Chris Lattner87bc3bd2006-02-24 01:11:24 +00004424
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004425 OpInfo.AssignedRegs.AddInlineAsmOperands(1/*REGUSE*/, DAG,
4426 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00004427 break;
4428 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00004429 case InlineAsm::isClobber: {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00004430 // Add the clobbered value to the operand list, so that the register
4431 // allocator is aware that the physreg got clobbered.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00004432 if (!OpInfo.AssignedRegs.Regs.empty())
4433 OpInfo.AssignedRegs.AddInlineAsmOperands(2/*REGDEF*/, DAG,
4434 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00004435 break;
4436 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00004437 }
Chris Lattner6656dd12006-01-31 02:03:41 +00004438 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00004439
4440 // Finish up input operands.
4441 AsmNodeOperands[0] = Chain;
4442 if (Flag.Val) AsmNodeOperands.push_back(Flag);
4443
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00004444 Chain = DAG.getNode(ISD::INLINEASM,
4445 DAG.getNodeValueTypes(MVT::Other, MVT::Flag), 2,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004446 &AsmNodeOperands[0], AsmNodeOperands.size());
Chris Lattnerce7518c2006-01-26 22:24:51 +00004447 Flag = Chain.getValue(1);
4448
Chris Lattner6656dd12006-01-31 02:03:41 +00004449 // If this asm returns a register value, copy the result from that register
4450 // and set it as the value of the call.
Chris Lattner3a508c92007-04-12 06:00:20 +00004451 if (!RetValRegs.Regs.empty()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004452 SDValue Val = RetValRegs.getCopyFromRegs(DAG, Chain, &Flag);
Chris Lattner3fb29682008-04-29 04:48:56 +00004453
4454 // If any of the results of the inline asm is a vector, it may have the
4455 // wrong width/num elts. This can happen for register classes that can
4456 // contain multiple different value types. The preg or vreg allocated may
4457 // not have the same VT as was expected. Convert it to the right type with
Dan Gohman7f321562007-06-25 16:23:39 +00004458 // bit_convert.
Chris Lattner3fb29682008-04-29 04:48:56 +00004459 if (const StructType *ResSTy = dyn_cast<StructType>(CS.getType())) {
4460 for (unsigned i = 0, e = ResSTy->getNumElements(); i != e; ++i) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004461 if (Val.Val->getValueType(i).isVector())
Chris Lattner3fb29682008-04-29 04:48:56 +00004462 Val = DAG.getNode(ISD::BIT_CONVERT,
4463 TLI.getValueType(ResSTy->getElementType(i)), Val);
4464 }
4465 } else {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004466 if (Val.getValueType().isVector())
Chris Lattner3fb29682008-04-29 04:48:56 +00004467 Val = DAG.getNode(ISD::BIT_CONVERT, TLI.getValueType(CS.getType()),
4468 Val);
Chris Lattner3a508c92007-04-12 06:00:20 +00004469 }
Chris Lattner3fb29682008-04-29 04:48:56 +00004470
Duncan Sandsfd7b3262007-12-17 18:08:19 +00004471 setValue(CS.getInstruction(), Val);
Chris Lattner3a508c92007-04-12 06:00:20 +00004472 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00004473
Dan Gohman475871a2008-07-27 21:46:04 +00004474 std::vector<std::pair<SDValue, Value*> > StoresToEmit;
Chris Lattner6656dd12006-01-31 02:03:41 +00004475
4476 // Process indirect outputs, first output all of the flagged copies out of
4477 // physregs.
4478 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
Chris Lattner864635a2006-02-22 22:37:12 +00004479 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Chris Lattner6656dd12006-01-31 02:03:41 +00004480 Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman475871a2008-07-27 21:46:04 +00004481 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, Chain, &Flag);
Chris Lattner864635a2006-02-22 22:37:12 +00004482 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
Chris Lattner6656dd12006-01-31 02:03:41 +00004483 }
4484
4485 // Emit the non-flagged stores from the physregs.
Dan Gohman475871a2008-07-27 21:46:04 +00004486 SmallVector<SDValue, 8> OutChains;
Chris Lattner6656dd12006-01-31 02:03:41 +00004487 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i)
Chris Lattner0c583402007-04-28 20:49:53 +00004488 OutChains.push_back(DAG.getStore(Chain, StoresToEmit[i].first,
Chris Lattner6656dd12006-01-31 02:03:41 +00004489 getValue(StoresToEmit[i].second),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004490 StoresToEmit[i].second, 0));
Chris Lattner6656dd12006-01-31 02:03:41 +00004491 if (!OutChains.empty())
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004492 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
4493 &OutChains[0], OutChains.size());
Chris Lattnerce7518c2006-01-26 22:24:51 +00004494 DAG.setRoot(Chain);
4495}
4496
4497
Chris Lattner1c08c712005-01-07 07:47:53 +00004498void SelectionDAGLowering::visitMalloc(MallocInst &I) {
Dan Gohman475871a2008-07-27 21:46:04 +00004499 SDValue Src = getValue(I.getOperand(0));
Chris Lattner1c08c712005-01-07 07:47:53 +00004500
Duncan Sands83ec4b62008-06-06 12:08:01 +00004501 MVT IntPtr = TLI.getPointerTy();
Chris Lattner68cd65e2005-01-22 23:04:37 +00004502
Duncan Sands8e4eb092008-06-08 20:54:56 +00004503 if (IntPtr.bitsLT(Src.getValueType()))
Chris Lattner68cd65e2005-01-22 23:04:37 +00004504 Src = DAG.getNode(ISD::TRUNCATE, IntPtr, Src);
Duncan Sands8e4eb092008-06-08 20:54:56 +00004505 else if (IntPtr.bitsGT(Src.getValueType()))
Chris Lattner68cd65e2005-01-22 23:04:37 +00004506 Src = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, Src);
Chris Lattner1c08c712005-01-07 07:47:53 +00004507
4508 // Scale the source by the type size.
Duncan Sands514ab342007-11-01 20:53:16 +00004509 uint64_t ElementSize = TD->getABITypeSize(I.getType()->getElementType());
Chris Lattner1c08c712005-01-07 07:47:53 +00004510 Src = DAG.getNode(ISD::MUL, Src.getValueType(),
Chris Lattner0bd48932008-01-17 07:00:52 +00004511 Src, DAG.getIntPtrConstant(ElementSize));
Chris Lattner1c08c712005-01-07 07:47:53 +00004512
Reid Spencer47857812006-12-31 05:55:36 +00004513 TargetLowering::ArgListTy Args;
4514 TargetLowering::ArgListEntry Entry;
4515 Entry.Node = Src;
4516 Entry.Ty = TLI.getTargetData()->getIntPtrType();
Reid Spencer47857812006-12-31 05:55:36 +00004517 Args.push_back(Entry);
Chris Lattnercf5734d2005-01-08 19:26:18 +00004518
Dan Gohman475871a2008-07-27 21:46:04 +00004519 std::pair<SDValue,SDValue> Result =
Duncan Sands00fee652008-02-14 17:28:50 +00004520 TLI.LowerCallTo(getRoot(), I.getType(), false, false, false, CallingConv::C,
4521 true, DAG.getExternalSymbol("malloc", IntPtr), Args, DAG);
Chris Lattnercf5734d2005-01-08 19:26:18 +00004522 setValue(&I, Result.first); // Pointers always fit in registers
4523 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00004524}
4525
4526void SelectionDAGLowering::visitFree(FreeInst &I) {
Reid Spencer47857812006-12-31 05:55:36 +00004527 TargetLowering::ArgListTy Args;
4528 TargetLowering::ArgListEntry Entry;
4529 Entry.Node = getValue(I.getOperand(0));
4530 Entry.Ty = TLI.getTargetData()->getIntPtrType();
Reid Spencer47857812006-12-31 05:55:36 +00004531 Args.push_back(Entry);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004532 MVT IntPtr = TLI.getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004533 std::pair<SDValue,SDValue> Result =
Duncan Sands00fee652008-02-14 17:28:50 +00004534 TLI.LowerCallTo(getRoot(), Type::VoidTy, false, false, false,
4535 CallingConv::C, true,
Chris Lattnercf5734d2005-01-08 19:26:18 +00004536 DAG.getExternalSymbol("free", IntPtr), Args, DAG);
4537 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00004538}
4539
Evan Chengff9b3732008-01-30 18:18:23 +00004540// EmitInstrWithCustomInserter - This method should be implemented by targets
4541// that mark instructions with the 'usesCustomDAGSchedInserter' flag. These
Chris Lattner025c39b2005-08-26 20:54:47 +00004542// instructions are special in various ways, which require special support to
4543// insert. The specified MachineInstr is created but not inserted into any
4544// basic blocks, and the scheduler passes ownership of it to this method.
Evan Chengff9b3732008-01-30 18:18:23 +00004545MachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Chris Lattner025c39b2005-08-26 20:54:47 +00004546 MachineBasicBlock *MBB) {
Bill Wendling832171c2006-12-07 20:04:42 +00004547 cerr << "If a target marks an instruction with "
4548 << "'usesCustomDAGSchedInserter', it must implement "
Evan Chengff9b3732008-01-30 18:18:23 +00004549 << "TargetLowering::EmitInstrWithCustomInserter!\n";
Chris Lattner025c39b2005-08-26 20:54:47 +00004550 abort();
4551 return 0;
4552}
4553
Chris Lattner39ae3622005-01-09 00:00:49 +00004554void SelectionDAGLowering::visitVAStart(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004555 DAG.setRoot(DAG.getNode(ISD::VASTART, MVT::Other, getRoot(),
4556 getValue(I.getOperand(1)),
4557 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner39ae3622005-01-09 00:00:49 +00004558}
4559
4560void SelectionDAGLowering::visitVAArg(VAArgInst &I) {
Dan Gohman475871a2008-07-27 21:46:04 +00004561 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getRoot(),
Nate Begemanacc398c2006-01-25 18:21:52 +00004562 getValue(I.getOperand(0)),
4563 DAG.getSrcValue(I.getOperand(0)));
4564 setValue(&I, V);
4565 DAG.setRoot(V.getValue(1));
Chris Lattner1c08c712005-01-07 07:47:53 +00004566}
4567
4568void SelectionDAGLowering::visitVAEnd(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004569 DAG.setRoot(DAG.getNode(ISD::VAEND, MVT::Other, getRoot(),
4570 getValue(I.getOperand(1)),
4571 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner1c08c712005-01-07 07:47:53 +00004572}
4573
4574void SelectionDAGLowering::visitVACopy(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004575 DAG.setRoot(DAG.getNode(ISD::VACOPY, MVT::Other, getRoot(),
4576 getValue(I.getOperand(1)),
4577 getValue(I.getOperand(2)),
4578 DAG.getSrcValue(I.getOperand(1)),
4579 DAG.getSrcValue(I.getOperand(2))));
Chris Lattner1c08c712005-01-07 07:47:53 +00004580}
4581
Chris Lattnerfdfded52006-04-12 16:20:43 +00004582/// TargetLowering::LowerArguments - This is the default LowerArguments
4583/// implementation, which just inserts a FORMAL_ARGUMENTS node. FIXME: When all
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004584/// targets are migrated to using FORMAL_ARGUMENTS, this hook should be
4585/// integrated into SDISel.
Dan Gohmana44b6742008-06-30 20:31:15 +00004586void TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004587 SmallVectorImpl<SDValue> &ArgValues) {
Chris Lattnerfdfded52006-04-12 16:20:43 +00004588 // Add CC# and isVararg as operands to the FORMAL_ARGUMENTS node.
Dan Gohman475871a2008-07-27 21:46:04 +00004589 SmallVector<SDValue, 3+16> Ops;
Chris Lattner8c0c10c2006-05-16 06:45:34 +00004590 Ops.push_back(DAG.getRoot());
Chris Lattnerfdfded52006-04-12 16:20:43 +00004591 Ops.push_back(DAG.getConstant(F.getCallingConv(), getPointerTy()));
4592 Ops.push_back(DAG.getConstant(F.isVarArg(), getPointerTy()));
4593
4594 // Add one result value for each formal argument.
Dan Gohmana44b6742008-06-30 20:31:15 +00004595 SmallVector<MVT, 16> RetVals;
Anton Korobeynikov6aa279d2007-01-28 18:01:49 +00004596 unsigned j = 1;
Anton Korobeynikovac2b2cf2007-01-28 16:04:40 +00004597 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end();
4598 I != E; ++I, ++j) {
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004599 SmallVector<MVT, 4> ValueVTs;
4600 ComputeValueVTs(*this, I->getType(), ValueVTs);
4601 for (unsigned Value = 0, NumValues = ValueVTs.size();
4602 Value != NumValues; ++Value) {
4603 MVT VT = ValueVTs[Value];
4604 const Type *ArgTy = VT.getTypeForMVT();
4605 ISD::ArgFlagsTy Flags;
4606 unsigned OriginalAlignment =
4607 getTargetData()->getABITypeAlignment(ArgTy);
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00004608
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004609 if (F.paramHasAttr(j, ParamAttr::ZExt))
4610 Flags.setZExt();
4611 if (F.paramHasAttr(j, ParamAttr::SExt))
4612 Flags.setSExt();
4613 if (F.paramHasAttr(j, ParamAttr::InReg))
4614 Flags.setInReg();
4615 if (F.paramHasAttr(j, ParamAttr::StructRet))
4616 Flags.setSRet();
4617 if (F.paramHasAttr(j, ParamAttr::ByVal)) {
4618 Flags.setByVal();
4619 const PointerType *Ty = cast<PointerType>(I->getType());
4620 const Type *ElementTy = Ty->getElementType();
4621 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
4622 unsigned FrameSize = getTargetData()->getABITypeSize(ElementTy);
4623 // For ByVal, alignment should be passed from FE. BE will guess if
4624 // this info is not there but there are cases it cannot get right.
4625 if (F.getParamAlignment(j))
4626 FrameAlign = F.getParamAlignment(j);
4627 Flags.setByValAlign(FrameAlign);
4628 Flags.setByValSize(FrameSize);
4629 }
4630 if (F.paramHasAttr(j, ParamAttr::Nest))
4631 Flags.setNest();
4632 Flags.setOrigAlign(OriginalAlignment);
Duncan Sandsb988bac2008-02-11 20:58:28 +00004633
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004634 MVT RegisterVT = getRegisterType(VT);
4635 unsigned NumRegs = getNumRegisters(VT);
4636 for (unsigned i = 0; i != NumRegs; ++i) {
4637 RetVals.push_back(RegisterVT);
4638 ISD::ArgFlagsTy MyFlags = Flags;
4639 if (NumRegs > 1 && i == 0)
4640 MyFlags.setSplit();
4641 // if it isn't first piece, alignment must be 1
4642 else if (i > 0)
4643 MyFlags.setOrigAlign(1);
4644 Ops.push_back(DAG.getArgFlags(MyFlags));
4645 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004646 }
Chris Lattnerfdfded52006-04-12 16:20:43 +00004647 }
Evan Cheng3b0d2862006-04-25 23:03:35 +00004648
Chris Lattner8c0c10c2006-05-16 06:45:34 +00004649 RetVals.push_back(MVT::Other);
Chris Lattnerfdfded52006-04-12 16:20:43 +00004650
4651 // Create the node.
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00004652 SDNode *Result = DAG.getNode(ISD::FORMAL_ARGUMENTS,
Chris Lattner86ca3ca2008-02-13 07:39:09 +00004653 DAG.getVTList(&RetVals[0], RetVals.size()),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004654 &Ops[0], Ops.size()).Val;
Chris Lattner86ca3ca2008-02-13 07:39:09 +00004655
4656 // Prelower FORMAL_ARGUMENTS. This isn't required for functionality, but
4657 // allows exposing the loads that may be part of the argument access to the
4658 // first DAGCombiner pass.
Dan Gohman475871a2008-07-27 21:46:04 +00004659 SDValue TmpRes = LowerOperation(SDValue(Result, 0), DAG);
Chris Lattner86ca3ca2008-02-13 07:39:09 +00004660
4661 // The number of results should match up, except that the lowered one may have
4662 // an extra flag result.
4663 assert((Result->getNumValues() == TmpRes.Val->getNumValues() ||
4664 (Result->getNumValues()+1 == TmpRes.Val->getNumValues() &&
4665 TmpRes.getValue(Result->getNumValues()).getValueType() == MVT::Flag))
4666 && "Lowering produced unexpected number of results!");
Dan Gohman2dbc1672008-07-21 21:04:07 +00004667
4668 // The FORMAL_ARGUMENTS node itself is likely no longer needed.
4669 if (Result != TmpRes.Val && Result->use_empty()) {
4670 HandleSDNode Dummy(DAG.getRoot());
4671 DAG.RemoveDeadNode(Result);
4672 }
4673
Chris Lattner86ca3ca2008-02-13 07:39:09 +00004674 Result = TmpRes.Val;
4675
Dan Gohman27a70be2007-07-02 16:18:06 +00004676 unsigned NumArgRegs = Result->getNumValues() - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00004677 DAG.setRoot(SDValue(Result, NumArgRegs));
Chris Lattnerfdfded52006-04-12 16:20:43 +00004678
4679 // Set up the return result vector.
Chris Lattnerfdfded52006-04-12 16:20:43 +00004680 unsigned i = 0;
Reid Spencer47857812006-12-31 05:55:36 +00004681 unsigned Idx = 1;
4682 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
4683 ++I, ++Idx) {
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004684 SmallVector<MVT, 4> ValueVTs;
4685 ComputeValueVTs(*this, I->getType(), ValueVTs);
4686 for (unsigned Value = 0, NumValues = ValueVTs.size();
4687 Value != NumValues; ++Value) {
4688 MVT VT = ValueVTs[Value];
4689 MVT PartVT = getRegisterType(VT);
Duncan Sandsb988bac2008-02-11 20:58:28 +00004690
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004691 unsigned NumParts = getNumRegisters(VT);
Dan Gohman475871a2008-07-27 21:46:04 +00004692 SmallVector<SDValue, 4> Parts(NumParts);
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004693 for (unsigned j = 0; j != NumParts; ++j)
Dan Gohman475871a2008-07-27 21:46:04 +00004694 Parts[j] = SDValue(Result, i++);
Duncan Sandsb988bac2008-02-11 20:58:28 +00004695
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004696 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4697 if (F.paramHasAttr(Idx, ParamAttr::SExt))
4698 AssertOp = ISD::AssertSext;
4699 else if (F.paramHasAttr(Idx, ParamAttr::ZExt))
4700 AssertOp = ISD::AssertZext;
Duncan Sandsb988bac2008-02-11 20:58:28 +00004701
Dan Gohmana44b6742008-06-30 20:31:15 +00004702 ArgValues.push_back(getCopyFromParts(DAG, &Parts[0], NumParts, PartVT, VT,
4703 AssertOp));
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004704 }
Chris Lattnerfdfded52006-04-12 16:20:43 +00004705 }
Dan Gohman27a70be2007-07-02 16:18:06 +00004706 assert(i == NumArgRegs && "Argument register count mismatch!");
Chris Lattnerfdfded52006-04-12 16:20:43 +00004707}
4708
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004709
4710/// TargetLowering::LowerCallTo - This is the default LowerCallTo
4711/// implementation, which just inserts an ISD::CALL node, which is later custom
4712/// lowered by the target to something concrete. FIXME: When all targets are
4713/// migrated to using ISD::CALL, this hook should be integrated into SDISel.
Dan Gohman475871a2008-07-27 21:46:04 +00004714std::pair<SDValue, SDValue>
4715TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
Duncan Sands00fee652008-02-14 17:28:50 +00004716 bool RetSExt, bool RetZExt, bool isVarArg,
4717 unsigned CallingConv, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00004718 SDValue Callee,
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004719 ArgListTy &Args, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00004720 SmallVector<SDValue, 32> Ops;
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004721 Ops.push_back(Chain); // Op#0 - Chain
4722 Ops.push_back(DAG.getConstant(CallingConv, getPointerTy())); // Op#1 - CC
4723 Ops.push_back(DAG.getConstant(isVarArg, getPointerTy())); // Op#2 - VarArg
4724 Ops.push_back(DAG.getConstant(isTailCall, getPointerTy())); // Op#3 - Tail
4725 Ops.push_back(Callee);
4726
4727 // Handle all of the outgoing arguments.
4728 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004729 SmallVector<MVT, 4> ValueVTs;
4730 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
4731 for (unsigned Value = 0, NumValues = ValueVTs.size();
4732 Value != NumValues; ++Value) {
4733 MVT VT = ValueVTs[Value];
4734 const Type *ArgTy = VT.getTypeForMVT();
Dan Gohman475871a2008-07-27 21:46:04 +00004735 SDValue Op = SDValue(Args[i].Node.Val, Args[i].Node.ResNo + Value);
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004736 ISD::ArgFlagsTy Flags;
4737 unsigned OriginalAlignment =
4738 getTargetData()->getABITypeAlignment(ArgTy);
Duncan Sands276dcbd2008-03-21 09:14:45 +00004739
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004740 if (Args[i].isZExt)
4741 Flags.setZExt();
4742 if (Args[i].isSExt)
4743 Flags.setSExt();
4744 if (Args[i].isInReg)
4745 Flags.setInReg();
4746 if (Args[i].isSRet)
4747 Flags.setSRet();
4748 if (Args[i].isByVal) {
4749 Flags.setByVal();
4750 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
4751 const Type *ElementTy = Ty->getElementType();
4752 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
4753 unsigned FrameSize = getTargetData()->getABITypeSize(ElementTy);
4754 // For ByVal, alignment should come from FE. BE will guess if this
4755 // info is not there but there are cases it cannot get right.
4756 if (Args[i].Alignment)
4757 FrameAlign = Args[i].Alignment;
4758 Flags.setByValAlign(FrameAlign);
4759 Flags.setByValSize(FrameSize);
4760 }
4761 if (Args[i].isNest)
4762 Flags.setNest();
4763 Flags.setOrigAlign(OriginalAlignment);
Dan Gohman27a70be2007-07-02 16:18:06 +00004764
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004765 MVT PartVT = getRegisterType(VT);
4766 unsigned NumParts = getNumRegisters(VT);
Dan Gohman475871a2008-07-27 21:46:04 +00004767 SmallVector<SDValue, 4> Parts(NumParts);
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004768 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Duncan Sandsb988bac2008-02-11 20:58:28 +00004769
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004770 if (Args[i].isSExt)
4771 ExtendKind = ISD::SIGN_EXTEND;
4772 else if (Args[i].isZExt)
4773 ExtendKind = ISD::ZERO_EXTEND;
Duncan Sandsb988bac2008-02-11 20:58:28 +00004774
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004775 getCopyToParts(DAG, Op, &Parts[0], NumParts, PartVT, ExtendKind);
Duncan Sandsb988bac2008-02-11 20:58:28 +00004776
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004777 for (unsigned i = 0; i != NumParts; ++i) {
4778 // if it isn't first piece, alignment must be 1
4779 ISD::ArgFlagsTy MyFlags = Flags;
4780 if (NumParts > 1 && i == 0)
4781 MyFlags.setSplit();
4782 else if (i != 0)
4783 MyFlags.setOrigAlign(1);
Duncan Sandsb988bac2008-02-11 20:58:28 +00004784
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004785 Ops.push_back(Parts[i]);
4786 Ops.push_back(DAG.getArgFlags(MyFlags));
4787 }
Dan Gohman27a70be2007-07-02 16:18:06 +00004788 }
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004789 }
4790
Dan Gohmanef5d1942008-03-11 21:11:25 +00004791 // Figure out the result value types. We start by making a list of
Dan Gohman23ce5022008-04-25 18:27:55 +00004792 // the potentially illegal return value types.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004793 SmallVector<MVT, 4> LoweredRetTys;
4794 SmallVector<MVT, 4> RetTys;
Dan Gohman23ce5022008-04-25 18:27:55 +00004795 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanef5d1942008-03-11 21:11:25 +00004796
Dan Gohman23ce5022008-04-25 18:27:55 +00004797 // Then we translate that to a list of legal types.
4798 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004799 MVT VT = RetTys[I];
4800 MVT RegisterVT = getRegisterType(VT);
Dan Gohmanef5d1942008-03-11 21:11:25 +00004801 unsigned NumRegs = getNumRegisters(VT);
4802 for (unsigned i = 0; i != NumRegs; ++i)
4803 LoweredRetTys.push_back(RegisterVT);
4804 }
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004805
Dan Gohmanef5d1942008-03-11 21:11:25 +00004806 LoweredRetTys.push_back(MVT::Other); // Always has a chain.
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004807
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004808 // Create the CALL node.
Dan Gohman475871a2008-07-27 21:46:04 +00004809 SDValue Res = DAG.getNode(ISD::CALL,
Dan Gohmanef5d1942008-03-11 21:11:25 +00004810 DAG.getVTList(&LoweredRetTys[0],
4811 LoweredRetTys.size()),
Chris Lattnerbe384162006-08-16 22:57:46 +00004812 &Ops[0], Ops.size());
Dan Gohmanef5d1942008-03-11 21:11:25 +00004813 Chain = Res.getValue(LoweredRetTys.size() - 1);
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004814
4815 // Gather up the call result into a single value.
4816 if (RetTy != Type::VoidTy) {
Duncan Sands00fee652008-02-14 17:28:50 +00004817 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4818
4819 if (RetSExt)
4820 AssertOp = ISD::AssertSext;
4821 else if (RetZExt)
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004822 AssertOp = ISD::AssertZext;
Duncan Sands00fee652008-02-14 17:28:50 +00004823
Dan Gohman475871a2008-07-27 21:46:04 +00004824 SmallVector<SDValue, 4> ReturnValues;
Dan Gohmanef5d1942008-03-11 21:11:25 +00004825 unsigned RegNo = 0;
Dan Gohman23ce5022008-04-25 18:27:55 +00004826 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004827 MVT VT = RetTys[I];
4828 MVT RegisterVT = getRegisterType(VT);
Dan Gohmanef5d1942008-03-11 21:11:25 +00004829 unsigned NumRegs = getNumRegisters(VT);
4830 unsigned RegNoEnd = NumRegs + RegNo;
Dan Gohman475871a2008-07-27 21:46:04 +00004831 SmallVector<SDValue, 4> Results;
Dan Gohmanef5d1942008-03-11 21:11:25 +00004832 for (; RegNo != RegNoEnd; ++RegNo)
4833 Results.push_back(Res.getValue(RegNo));
Dan Gohman475871a2008-07-27 21:46:04 +00004834 SDValue ReturnValue =
Dan Gohmanef5d1942008-03-11 21:11:25 +00004835 getCopyFromParts(DAG, &Results[0], NumRegs, RegisterVT, VT,
4836 AssertOp);
4837 ReturnValues.push_back(ReturnValue);
4838 }
Duncan Sandsf9516202008-06-30 10:19:09 +00004839 Res = DAG.getMergeValues(DAG.getVTList(&RetTys[0], RetTys.size()),
4840 &ReturnValues[0], ReturnValues.size());
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004841 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004842
4843 return std::make_pair(Res, Chain);
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004844}
4845
Dan Gohman475871a2008-07-27 21:46:04 +00004846SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Chris Lattner171453a2005-01-16 07:28:41 +00004847 assert(0 && "LowerOperation not implemented for this target!");
4848 abort();
Dan Gohman475871a2008-07-27 21:46:04 +00004849 return SDValue();
Chris Lattner171453a2005-01-16 07:28:41 +00004850}
4851
Nate Begeman0aed7842006-01-28 03:14:31 +00004852
Chris Lattner7041ee32005-01-11 05:56:49 +00004853//===----------------------------------------------------------------------===//
4854// SelectionDAGISel code
4855//===----------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +00004856
Duncan Sands83ec4b62008-06-06 12:08:01 +00004857unsigned SelectionDAGISel::MakeReg(MVT VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +00004858 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +00004859}
4860
Chris Lattner495a0b52005-08-17 06:37:43 +00004861void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Jim Laskeyc7c3f112006-10-16 20:52:31 +00004862 AU.addRequired<AliasAnalysis>();
Gordon Henriksence224772008-01-07 01:30:38 +00004863 AU.addRequired<CollectorModuleMetadata>();
Chris Lattnerc8d288f2007-03-31 04:18:03 +00004864 AU.setPreservesAll();
Chris Lattner495a0b52005-08-17 06:37:43 +00004865}
Chris Lattner1c08c712005-01-07 07:47:53 +00004866
Chris Lattner1c08c712005-01-07 07:47:53 +00004867bool SelectionDAGISel::runOnFunction(Function &Fn) {
Dan Gohman5f43f922007-08-27 16:26:13 +00004868 // Get alias analysis for load/store combining.
4869 AA = &getAnalysis<AliasAnalysis>();
4870
Chris Lattner1c08c712005-01-07 07:47:53 +00004871 MachineFunction &MF = MachineFunction::construct(&Fn, TLI.getTargetMachine());
Gordon Henriksence224772008-01-07 01:30:38 +00004872 if (MF.getFunction()->hasCollector())
4873 GCI = &getAnalysis<CollectorModuleMetadata>().get(*MF.getFunction());
4874 else
4875 GCI = 0;
Chris Lattner84bc5422007-12-31 04:13:23 +00004876 RegInfo = &MF.getRegInfo();
Bill Wendling832171c2006-12-07 20:04:42 +00004877 DOUT << "\n\n\n=== " << Fn.getName() << "\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004878
4879 FunctionLoweringInfo FuncInfo(TLI, Fn, MF);
4880
Dale Johannesen1532f3d2008-04-02 00:25:04 +00004881 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
4882 if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator()))
4883 // Mark landing pad.
4884 FuncInfo.MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad();
Duncan Sands9fac0b52007-06-06 10:05:18 +00004885
Dan Gohman0e5f1302008-07-07 23:02:41 +00004886 SelectAllBasicBlocks(Fn, MF, FuncInfo);
Misha Brukmanedf128a2005-04-21 22:36:52 +00004887
Evan Chengad2070c2007-02-10 02:43:39 +00004888 // Add function live-ins to entry block live-in set.
4889 BasicBlock *EntryBB = &Fn.getEntryBlock();
4890 BB = FuncInfo.MBBMap[EntryBB];
Chris Lattner84bc5422007-12-31 04:13:23 +00004891 if (!RegInfo->livein_empty())
4892 for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(),
4893 E = RegInfo->livein_end(); I != E; ++I)
Evan Chengad2070c2007-02-10 02:43:39 +00004894 BB->addLiveIn(I->first);
4895
Duncan Sandsf4070822007-06-15 19:04:19 +00004896#ifndef NDEBUG
4897 assert(FuncInfo.CatchInfoFound.size() == FuncInfo.CatchInfoLost.size() &&
4898 "Not all catch info was assigned to a landing pad!");
4899#endif
4900
Chris Lattner1c08c712005-01-07 07:47:53 +00004901 return true;
4902}
4903
Chris Lattner6833b062008-04-28 07:16:35 +00004904void SelectionDAGLowering::CopyValueToVirtualRegister(Value *V, unsigned Reg) {
Dan Gohman475871a2008-07-27 21:46:04 +00004905 SDValue Op = getValue(V);
Chris Lattner18c2f132005-01-13 20:50:02 +00004906 assert((Op.getOpcode() != ISD::CopyFromReg ||
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004907 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
Chris Lattner18c2f132005-01-13 20:50:02 +00004908 "Copy from a reg to the same reg!");
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004909 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004910
Dan Gohman23ce5022008-04-25 18:27:55 +00004911 RegsForValue RFV(TLI, Reg, V->getType());
Dan Gohman475871a2008-07-27 21:46:04 +00004912 SDValue Chain = DAG.getEntryNode();
Dan Gohman23ce5022008-04-25 18:27:55 +00004913 RFV.getCopyToRegs(Op, DAG, Chain, 0);
4914 PendingExports.push_back(Chain);
Chris Lattner1c08c712005-01-07 07:47:53 +00004915}
4916
Chris Lattner068a81e2005-01-17 17:15:02 +00004917void SelectionDAGISel::
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004918LowerArguments(BasicBlock *LLVMBB, SelectionDAGLowering &SDL) {
Chris Lattner068a81e2005-01-17 17:15:02 +00004919 // If this is the entry block, emit arguments.
Evan Cheng15699fc2007-02-10 01:08:18 +00004920 Function &F = *LLVMBB->getParent();
Chris Lattner0afa8e32005-01-17 17:55:19 +00004921 FunctionLoweringInfo &FuncInfo = SDL.FuncInfo;
Dan Gohman475871a2008-07-27 21:46:04 +00004922 SDValue OldRoot = SDL.DAG.getRoot();
4923 SmallVector<SDValue, 16> Args;
Dan Gohmana44b6742008-06-30 20:31:15 +00004924 TLI.LowerArguments(F, SDL.DAG, Args);
Chris Lattner068a81e2005-01-17 17:15:02 +00004925
Chris Lattnerbf209482005-10-30 19:42:35 +00004926 unsigned a = 0;
4927 for (Function::arg_iterator AI = F.arg_begin(), E = F.arg_end();
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004928 AI != E; ++AI) {
4929 SmallVector<MVT, 4> ValueVTs;
4930 ComputeValueVTs(TLI, AI->getType(), ValueVTs);
4931 unsigned NumValues = ValueVTs.size();
Chris Lattnerbf209482005-10-30 19:42:35 +00004932 if (!AI->use_empty()) {
Duncan Sands4bdcb612008-07-02 17:40:58 +00004933 SDL.setValue(AI, SDL.DAG.getMergeValues(&Args[a], NumValues));
Chris Lattnerbf209482005-10-30 19:42:35 +00004934 // If this argument is live outside of the entry block, insert a copy from
4935 // whereever we got it to the vreg that other BB's will reference it as.
Chris Lattner251db182007-02-25 18:40:32 +00004936 DenseMap<const Value*, unsigned>::iterator VMI=FuncInfo.ValueMap.find(AI);
4937 if (VMI != FuncInfo.ValueMap.end()) {
Dan Gohman86e1ebf2008-03-27 19:56:19 +00004938 SDL.CopyValueToVirtualRegister(AI, VMI->second);
Chris Lattnerbf209482005-10-30 19:42:35 +00004939 }
Chris Lattner0afa8e32005-01-17 17:55:19 +00004940 }
Dan Gohmanf5025cf2008-06-09 21:19:23 +00004941 a += NumValues;
4942 }
Chris Lattnerbf209482005-10-30 19:42:35 +00004943
Chris Lattnerbf209482005-10-30 19:42:35 +00004944 // Finally, if the target has anything special to do, allow it to do so.
Chris Lattner96645412006-05-16 06:10:58 +00004945 // FIXME: this should insert code into the DAG!
Chris Lattnerbf209482005-10-30 19:42:35 +00004946 EmitFunctionEntryCode(F, SDL.DAG.getMachineFunction());
Chris Lattner068a81e2005-01-17 17:15:02 +00004947}
4948
Duncan Sandsf4070822007-06-15 19:04:19 +00004949static void copyCatchInfo(BasicBlock *SrcBB, BasicBlock *DestBB,
4950 MachineModuleInfo *MMI, FunctionLoweringInfo &FLI) {
Duncan Sandsf4070822007-06-15 19:04:19 +00004951 for (BasicBlock::iterator I = SrcBB->begin(), E = --SrcBB->end(); I != E; ++I)
Duncan Sandscf26d7c2007-07-04 20:52:51 +00004952 if (isSelector(I)) {
Duncan Sandsf4070822007-06-15 19:04:19 +00004953 // Apply the catch info to DestBB.
4954 addCatchInfo(cast<CallInst>(*I), MMI, FLI.MBBMap[DestBB]);
4955#ifndef NDEBUG
Duncan Sands560a7372007-11-15 09:54:37 +00004956 if (!FLI.MBBMap[SrcBB]->isLandingPad())
4957 FLI.CatchInfoFound.insert(I);
Duncan Sandsf4070822007-06-15 19:04:19 +00004958#endif
4959 }
4960}
4961
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004962/// IsFixedFrameObjectWithPosOffset - Check if object is a fixed frame object and
4963/// whether object offset >= 0.
4964static bool
Dan Gohman475871a2008-07-27 21:46:04 +00004965IsFixedFrameObjectWithPosOffset(MachineFrameInfo * MFI, SDValue Op) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004966 if (!isa<FrameIndexSDNode>(Op)) return false;
4967
4968 FrameIndexSDNode * FrameIdxNode = dyn_cast<FrameIndexSDNode>(Op);
4969 int FrameIdx = FrameIdxNode->getIndex();
4970 return MFI->isFixedObjectIndex(FrameIdx) &&
4971 MFI->getObjectOffset(FrameIdx) >= 0;
4972}
4973
4974/// IsPossiblyOverwrittenArgumentOfTailCall - Check if the operand could
4975/// possibly be overwritten when lowering the outgoing arguments in a tail
4976/// call. Currently the implementation of this call is very conservative and
4977/// assumes all arguments sourcing from FORMAL_ARGUMENTS or a CopyFromReg with
4978/// virtual registers would be overwritten by direct lowering.
Dan Gohman475871a2008-07-27 21:46:04 +00004979static bool IsPossiblyOverwrittenArgumentOfTailCall(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004980 MachineFrameInfo * MFI) {
4981 RegisterSDNode * OpReg = NULL;
4982 if (Op.getOpcode() == ISD::FORMAL_ARGUMENTS ||
4983 (Op.getOpcode()== ISD::CopyFromReg &&
4984 (OpReg = dyn_cast<RegisterSDNode>(Op.getOperand(1))) &&
4985 (OpReg->getReg() >= TargetRegisterInfo::FirstVirtualRegister)) ||
4986 (Op.getOpcode() == ISD::LOAD &&
4987 IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(1))) ||
4988 (Op.getOpcode() == ISD::MERGE_VALUES &&
4989 Op.getOperand(Op.ResNo).getOpcode() == ISD::LOAD &&
4990 IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(Op.ResNo).
4991 getOperand(1))))
4992 return true;
4993 return false;
4994}
4995
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004996/// CheckDAGForTailCallsAndFixThem - This Function looks for CALL nodes in the
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00004997/// DAG and fixes their tailcall attribute operand.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004998static void CheckDAGForTailCallsAndFixThem(SelectionDAG &DAG,
4999 TargetLowering& TLI) {
5000 SDNode * Ret = NULL;
Dan Gohman475871a2008-07-27 21:46:04 +00005001 SDValue Terminator = DAG.getRoot();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005002
5003 // Find RET node.
5004 if (Terminator.getOpcode() == ISD::RET) {
5005 Ret = Terminator.Val;
5006 }
5007
5008 // Fix tail call attribute of CALL nodes.
5009 for (SelectionDAG::allnodes_iterator BE = DAG.allnodes_begin(),
Dan Gohman0e5f1302008-07-07 23:02:41 +00005010 BI = DAG.allnodes_end(); BI != BE; ) {
5011 --BI;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005012 if (BI->getOpcode() == ISD::CALL) {
Dan Gohman475871a2008-07-27 21:46:04 +00005013 SDValue OpRet(Ret, 0);
5014 SDValue OpCall(BI, 0);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005015 bool isMarkedTailCall =
5016 cast<ConstantSDNode>(OpCall.getOperand(3))->getValue() != 0;
5017 // If CALL node has tail call attribute set to true and the call is not
5018 // eligible (no RET or the target rejects) the attribute is fixed to
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00005019 // false. The TargetLowering::IsEligibleForTailCallOptimization function
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005020 // must correctly identify tail call optimizable calls.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00005021 if (!isMarkedTailCall) continue;
5022 if (Ret==NULL ||
5023 !TLI.IsEligibleForTailCallOptimization(OpCall, OpRet, DAG)) {
5024 // Not eligible. Mark CALL node as non tail call.
Dan Gohman475871a2008-07-27 21:46:04 +00005025 SmallVector<SDValue, 32> Ops;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005026 unsigned idx=0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00005027 for(SDNode::op_iterator I =OpCall.Val->op_begin(),
5028 E = OpCall.Val->op_end(); I != E; I++, idx++) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005029 if (idx!=3)
5030 Ops.push_back(*I);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00005031 else
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005032 Ops.push_back(DAG.getConstant(false, TLI.getPointerTy()));
5033 }
5034 DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size());
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00005035 } else {
5036 // Look for tail call clobbered arguments. Emit a series of
5037 // copyto/copyfrom virtual register nodes to protect them.
Dan Gohman475871a2008-07-27 21:46:04 +00005038 SmallVector<SDValue, 32> Ops;
5039 SDValue Chain = OpCall.getOperand(0), InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00005040 unsigned idx=0;
5041 for(SDNode::op_iterator I = OpCall.Val->op_begin(),
5042 E = OpCall.Val->op_end(); I != E; I++, idx++) {
Dan Gohman475871a2008-07-27 21:46:04 +00005043 SDValue Arg = *I;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00005044 if (idx > 4 && (idx % 2)) {
5045 bool isByVal = cast<ARG_FLAGSSDNode>(OpCall.getOperand(idx+1))->
5046 getArgFlags().isByVal();
5047 MachineFunction &MF = DAG.getMachineFunction();
5048 MachineFrameInfo *MFI = MF.getFrameInfo();
5049 if (!isByVal &&
5050 IsPossiblyOverwrittenArgumentOfTailCall(Arg, MFI)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005051 MVT VT = Arg.getValueType();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00005052 unsigned VReg = MF.getRegInfo().
5053 createVirtualRegister(TLI.getRegClassFor(VT));
5054 Chain = DAG.getCopyToReg(Chain, VReg, Arg, InFlag);
5055 InFlag = Chain.getValue(1);
5056 Arg = DAG.getCopyFromReg(Chain, VReg, VT, InFlag);
5057 Chain = Arg.getValue(1);
5058 InFlag = Arg.getValue(2);
5059 }
5060 }
5061 Ops.push_back(Arg);
5062 }
5063 // Link in chain of CopyTo/CopyFromReg.
5064 Ops[0] = Chain;
5065 DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005066 }
5067 }
5068 }
5069}
5070
Chris Lattner1c08c712005-01-07 07:47:53 +00005071void SelectionDAGISel::BuildSelectionDAG(SelectionDAG &DAG, BasicBlock *LLVMBB,
5072 std::vector<std::pair<MachineInstr*, unsigned> > &PHINodesToUpdate,
Nate Begemanf15485a2006-03-27 01:32:24 +00005073 FunctionLoweringInfo &FuncInfo) {
Gordon Henriksence224772008-01-07 01:30:38 +00005074 SelectionDAGLowering SDL(DAG, TLI, *AA, FuncInfo, GCI);
Chris Lattnerddb870b2005-01-13 17:59:43 +00005075
Chris Lattnerbf209482005-10-30 19:42:35 +00005076 // Lower any arguments needed in this block if this is the entry block.
Dan Gohmanecb7a772007-03-22 16:38:57 +00005077 if (LLVMBB == &LLVMBB->getParent()->getEntryBlock())
Dan Gohman86e1ebf2008-03-27 19:56:19 +00005078 LowerArguments(LLVMBB, SDL);
Chris Lattner1c08c712005-01-07 07:47:53 +00005079
5080 BB = FuncInfo.MBBMap[LLVMBB];
5081 SDL.setCurrentBasicBlock(BB);
5082
Duncan Sandsf4070822007-06-15 19:04:19 +00005083 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Duncan Sands9fac0b52007-06-06 10:05:18 +00005084
Dale Johannesen1532f3d2008-04-02 00:25:04 +00005085 if (MMI && BB->isLandingPad()) {
Duncan Sandsf4070822007-06-15 19:04:19 +00005086 // Add a label to mark the beginning of the landing pad. Deletion of the
5087 // landing pad can thus be detected via the MachineModuleInfo.
5088 unsigned LabelID = MMI->addLandingPad(BB);
Dan Gohman44066042008-07-01 00:05:16 +00005089 DAG.setRoot(DAG.getLabel(ISD::EH_LABEL, DAG.getEntryNode(), LabelID));
Duncan Sandsf4070822007-06-15 19:04:19 +00005090
Evan Chenge47c3332007-06-27 18:45:32 +00005091 // Mark exception register as live in.
5092 unsigned Reg = TLI.getExceptionAddressRegister();
5093 if (Reg) BB->addLiveIn(Reg);
5094
5095 // Mark exception selector register as live in.
5096 Reg = TLI.getExceptionSelectorRegister();
5097 if (Reg) BB->addLiveIn(Reg);
5098
Duncan Sandsf4070822007-06-15 19:04:19 +00005099 // FIXME: Hack around an exception handling flaw (PR1508): the personality
5100 // function and list of typeids logically belong to the invoke (or, if you
5101 // like, the basic block containing the invoke), and need to be associated
5102 // with it in the dwarf exception handling tables. Currently however the
Duncan Sandscf26d7c2007-07-04 20:52:51 +00005103 // information is provided by an intrinsic (eh.selector) that can be moved
5104 // to unexpected places by the optimizers: if the unwind edge is critical,
5105 // then breaking it can result in the intrinsics being in the successor of
5106 // the landing pad, not the landing pad itself. This results in exceptions
5107 // not being caught because no typeids are associated with the invoke.
5108 // This may not be the only way things can go wrong, but it is the only way
5109 // we try to work around for the moment.
Duncan Sandsf4070822007-06-15 19:04:19 +00005110 BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
5111
5112 if (Br && Br->isUnconditional()) { // Critical edge?
5113 BasicBlock::iterator I, E;
5114 for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
Duncan Sandscf26d7c2007-07-04 20:52:51 +00005115 if (isSelector(I))
Duncan Sandsf4070822007-06-15 19:04:19 +00005116 break;
5117
5118 if (I == E)
5119 // No catch info found - try to extract some from the successor.
5120 copyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, FuncInfo);
Duncan Sands9fac0b52007-06-06 10:05:18 +00005121 }
5122 }
5123
Chris Lattner1c08c712005-01-07 07:47:53 +00005124 // Lower all of the non-terminator instructions.
5125 for (BasicBlock::iterator I = LLVMBB->begin(), E = --LLVMBB->end();
5126 I != E; ++I)
5127 SDL.visit(*I);
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00005128
Chris Lattner1c08c712005-01-07 07:47:53 +00005129 // Ensure that all instructions which are used outside of their defining
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00005130 // blocks are available as virtual registers. Invoke is handled elsewhere.
Chris Lattner1c08c712005-01-07 07:47:53 +00005131 for (BasicBlock::iterator I = LLVMBB->begin(), E = LLVMBB->end(); I != E;++I)
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00005132 if (!I->use_empty() && !isa<PHINode>(I) && !isa<InvokeInst>(I)) {
Chris Lattner9f24ad72007-02-04 01:35:11 +00005133 DenseMap<const Value*, unsigned>::iterator VMI =FuncInfo.ValueMap.find(I);
Chris Lattner1c08c712005-01-07 07:47:53 +00005134 if (VMI != FuncInfo.ValueMap.end())
Dan Gohman86e1ebf2008-03-27 19:56:19 +00005135 SDL.CopyValueToVirtualRegister(I, VMI->second);
Chris Lattner1c08c712005-01-07 07:47:53 +00005136 }
5137
5138 // Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
5139 // ensure constants are generated when needed. Remember the virtual registers
5140 // that need to be added to the Machine PHI nodes as input. We cannot just
5141 // directly add them, because expansion might result in multiple MBB's for one
5142 // BB. As such, the start of the BB might correspond to a different MBB than
5143 // the end.
Misha Brukmanedf128a2005-04-21 22:36:52 +00005144 //
Chris Lattner8c494ab2006-10-27 23:50:33 +00005145 TerminatorInst *TI = LLVMBB->getTerminator();
Chris Lattner1c08c712005-01-07 07:47:53 +00005146
5147 // Emit constants only once even if used by multiple PHI nodes.
5148 std::map<Constant*, unsigned> ConstantsOut;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005149
Chris Lattner8c494ab2006-10-27 23:50:33 +00005150 // Vector bool would be better, but vector<bool> is really slow.
5151 std::vector<unsigned char> SuccsHandled;
5152 if (TI->getNumSuccessors())
5153 SuccsHandled.resize(BB->getParent()->getNumBlockIDs());
5154
Dan Gohman532dc2e2007-07-09 20:59:04 +00005155 // Check successor nodes' PHI nodes that expect a constant to be available
5156 // from this block.
Chris Lattner1c08c712005-01-07 07:47:53 +00005157 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
5158 BasicBlock *SuccBB = TI->getSuccessor(succ);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005159 if (!isa<PHINode>(SuccBB->begin())) continue;
Chris Lattner8c494ab2006-10-27 23:50:33 +00005160 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005161
Chris Lattner8c494ab2006-10-27 23:50:33 +00005162 // If this terminator has multiple identical successors (common for
5163 // switches), only handle each succ once.
5164 unsigned SuccMBBNo = SuccMBB->getNumber();
5165 if (SuccsHandled[SuccMBBNo]) continue;
5166 SuccsHandled[SuccMBBNo] = true;
5167
5168 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Chris Lattner1c08c712005-01-07 07:47:53 +00005169 PHINode *PN;
5170
5171 // At this point we know that there is a 1-1 correspondence between LLVM PHI
5172 // nodes and Machine PHI nodes, but the incoming operands have not been
5173 // emitted yet.
5174 for (BasicBlock::iterator I = SuccBB->begin();
Chris Lattner8c494ab2006-10-27 23:50:33 +00005175 (PN = dyn_cast<PHINode>(I)); ++I) {
5176 // Ignore dead phi's.
5177 if (PN->use_empty()) continue;
5178
5179 unsigned Reg;
5180 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Chris Lattner3f7927c2006-11-29 01:12:32 +00005181
Chris Lattner8c494ab2006-10-27 23:50:33 +00005182 if (Constant *C = dyn_cast<Constant>(PHIOp)) {
5183 unsigned &RegOut = ConstantsOut[C];
5184 if (RegOut == 0) {
5185 RegOut = FuncInfo.CreateRegForValue(C);
Dan Gohman86e1ebf2008-03-27 19:56:19 +00005186 SDL.CopyValueToVirtualRegister(C, RegOut);
Chris Lattner1c08c712005-01-07 07:47:53 +00005187 }
Chris Lattner8c494ab2006-10-27 23:50:33 +00005188 Reg = RegOut;
5189 } else {
5190 Reg = FuncInfo.ValueMap[PHIOp];
5191 if (Reg == 0) {
5192 assert(isa<AllocaInst>(PHIOp) &&
5193 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
5194 "Didn't codegen value into a register!??");
5195 Reg = FuncInfo.CreateRegForValue(PHIOp);
Dan Gohman86e1ebf2008-03-27 19:56:19 +00005196 SDL.CopyValueToVirtualRegister(PHIOp, Reg);
Chris Lattner7e021512006-03-31 02:12:18 +00005197 }
Chris Lattner1c08c712005-01-07 07:47:53 +00005198 }
Chris Lattner8c494ab2006-10-27 23:50:33 +00005199
5200 // Remember that this register needs to added to the machine PHI node as
5201 // the input for this MBB.
Duncan Sands83ec4b62008-06-06 12:08:01 +00005202 MVT VT = TLI.getValueType(PN->getType());
Dan Gohman7f321562007-06-25 16:23:39 +00005203 unsigned NumRegisters = TLI.getNumRegisters(VT);
Dan Gohmanb9f10192007-06-21 14:42:22 +00005204 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Chris Lattner8c494ab2006-10-27 23:50:33 +00005205 PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
5206 }
Chris Lattner1c08c712005-01-07 07:47:53 +00005207 }
5208 ConstantsOut.clear();
5209
5210 // Lower the terminator after the copies are emitted.
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00005211 SDL.visit(*LLVMBB->getTerminator());
Chris Lattnera651cf62005-01-17 19:43:36 +00005212
Nate Begemanf15485a2006-03-27 01:32:24 +00005213 // Copy over any CaseBlock records that may now exist due to SwitchInst
Nate Begeman37efe672006-04-22 18:53:45 +00005214 // lowering, as well as any jump table information.
Nate Begemanf15485a2006-03-27 01:32:24 +00005215 SwitchCases.clear();
5216 SwitchCases = SDL.SwitchCases;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005217 JTCases.clear();
5218 JTCases = SDL.JTCases;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005219 BitTestCases.clear();
5220 BitTestCases = SDL.BitTestCases;
5221
Chris Lattnera651cf62005-01-17 19:43:36 +00005222 // Make sure the root of the DAG is up-to-date.
Dan Gohman86e1ebf2008-03-27 19:56:19 +00005223 DAG.setRoot(SDL.getControlRoot());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005224
5225 // Check whether calls in this block are real tail calls. Fix up CALL nodes
5226 // with correct tailcall attribute so that the target can rely on the tailcall
5227 // attribute indicating whether the call is really eligible for tail call
5228 // optimization.
5229 CheckDAGForTailCallsAndFixThem(DAG, TLI);
Chris Lattner1c08c712005-01-07 07:47:53 +00005230}
5231
Chris Lattneread0d882008-06-17 06:09:18 +00005232void SelectionDAGISel::ComputeLiveOutVRegInfo(SelectionDAG &DAG) {
5233 SmallPtrSet<SDNode*, 128> VisitedNodes;
5234 SmallVector<SDNode*, 128> Worklist;
5235
5236 Worklist.push_back(DAG.getRoot().Val);
5237
5238 APInt Mask;
5239 APInt KnownZero;
5240 APInt KnownOne;
5241
5242 while (!Worklist.empty()) {
5243 SDNode *N = Worklist.back();
5244 Worklist.pop_back();
5245
5246 // If we've already seen this node, ignore it.
5247 if (!VisitedNodes.insert(N))
5248 continue;
5249
5250 // Otherwise, add all chain operands to the worklist.
5251 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
5252 if (N->getOperand(i).getValueType() == MVT::Other)
5253 Worklist.push_back(N->getOperand(i).Val);
5254
5255 // If this is a CopyToReg with a vreg dest, process it.
5256 if (N->getOpcode() != ISD::CopyToReg)
5257 continue;
5258
5259 unsigned DestReg = cast<RegisterSDNode>(N->getOperand(1))->getReg();
5260 if (!TargetRegisterInfo::isVirtualRegister(DestReg))
5261 continue;
5262
5263 // Ignore non-scalar or non-integer values.
Dan Gohman475871a2008-07-27 21:46:04 +00005264 SDValue Src = N->getOperand(2);
Chris Lattneread0d882008-06-17 06:09:18 +00005265 MVT SrcVT = Src.getValueType();
5266 if (!SrcVT.isInteger() || SrcVT.isVector())
5267 continue;
5268
5269 unsigned NumSignBits = DAG.ComputeNumSignBits(Src);
5270 Mask = APInt::getAllOnesValue(SrcVT.getSizeInBits());
5271 DAG.ComputeMaskedBits(Src, Mask, KnownZero, KnownOne);
5272
5273 // Only install this information if it tells us something.
5274 if (NumSignBits != 1 || KnownZero != 0 || KnownOne != 0) {
5275 DestReg -= TargetRegisterInfo::FirstVirtualRegister;
5276 FunctionLoweringInfo &FLI = DAG.getFunctionLoweringInfo();
5277 if (DestReg >= FLI.LiveOutRegInfo.size())
5278 FLI.LiveOutRegInfo.resize(DestReg+1);
5279 FunctionLoweringInfo::LiveOutInfo &LOI = FLI.LiveOutRegInfo[DestReg];
5280 LOI.NumSignBits = NumSignBits;
5281 LOI.KnownOne = NumSignBits;
5282 LOI.KnownZero = NumSignBits;
5283 }
5284 }
5285}
5286
Nate Begemanf15485a2006-03-27 01:32:24 +00005287void SelectionDAGISel::CodeGenAndEmitDAG(SelectionDAG &DAG) {
Dan Gohman462dc7f2008-07-21 20:00:07 +00005288 std::string GroupName;
5289 if (TimePassesIsEnabled)
5290 GroupName = "Instruction Selection and Scheduling";
5291 std::string BlockName;
5292 if (ViewDAGCombine1 || ViewLegalizeTypesDAGs || ViewLegalizeDAGs ||
5293 ViewDAGCombine2 || ViewISelDAGs || ViewSchedDAGs || ViewSUnitDAGs)
5294 BlockName = DAG.getMachineFunction().getFunction()->getName() + ':' +
5295 BB->getBasicBlock()->getName();
5296
5297 DOUT << "Initial selection DAG:\n";
Dan Gohman417e11b2007-10-08 15:12:17 +00005298 DEBUG(DAG.dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +00005299
5300 if (ViewDAGCombine1) DAG.viewGraph("dag-combine1 input for " + BlockName);
Dan Gohman417e11b2007-10-08 15:12:17 +00005301
Chris Lattneraf21d552005-10-10 16:47:10 +00005302 // Run the DAG combiner in pre-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +00005303 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +00005304 NamedRegionTimer T("DAG Combining 1", GroupName);
Evan Chengebffb662008-07-01 17:59:20 +00005305 DAG.Combine(false, *AA);
5306 } else {
5307 DAG.Combine(false, *AA);
5308 }
Nate Begeman2300f552005-09-07 00:15:36 +00005309
Dan Gohman417e11b2007-10-08 15:12:17 +00005310 DOUT << "Optimized lowered selection DAG:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00005311 DEBUG(DAG.dump());
Duncan Sandsf00e74f2008-07-17 17:06:03 +00005312
Chris Lattner1c08c712005-01-07 07:47:53 +00005313 // Second step, hack on the DAG until it only uses operations and types that
5314 // the target supports.
Duncan Sandsf00e74f2008-07-17 17:06:03 +00005315 if (EnableLegalizeTypes) {// Enable this some day.
Dan Gohman462dc7f2008-07-21 20:00:07 +00005316 if (ViewLegalizeTypesDAGs) DAG.viewGraph("legalize-types input for " +
5317 BlockName);
5318
5319 if (TimePassesIsEnabled) {
5320 NamedRegionTimer T("Type Legalization", GroupName);
5321 DAG.LegalizeTypes();
5322 } else {
5323 DAG.LegalizeTypes();
5324 }
5325
5326 DOUT << "Type-legalized selection DAG:\n";
5327 DEBUG(DAG.dump());
5328
Chris Lattner70587ea2008-07-10 23:37:50 +00005329 // TODO: enable a dag combine pass here.
5330 }
Duncan Sandsf00e74f2008-07-17 17:06:03 +00005331
Dan Gohman462dc7f2008-07-21 20:00:07 +00005332 if (ViewLegalizeDAGs) DAG.viewGraph("legalize input for " + BlockName);
5333
Evan Chengebffb662008-07-01 17:59:20 +00005334 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +00005335 NamedRegionTimer T("DAG Legalization", GroupName);
Evan Chengebffb662008-07-01 17:59:20 +00005336 DAG.Legalize();
5337 } else {
5338 DAG.Legalize();
5339 }
Nate Begemanf15485a2006-03-27 01:32:24 +00005340
Bill Wendling832171c2006-12-07 20:04:42 +00005341 DOUT << "Legalized selection DAG:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00005342 DEBUG(DAG.dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00005343
Dan Gohman462dc7f2008-07-21 20:00:07 +00005344 if (ViewDAGCombine2) DAG.viewGraph("dag-combine2 input for " + BlockName);
5345
Chris Lattneraf21d552005-10-10 16:47:10 +00005346 // Run the DAG combiner in post-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +00005347 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +00005348 NamedRegionTimer T("DAG Combining 2", GroupName);
Evan Chengebffb662008-07-01 17:59:20 +00005349 DAG.Combine(true, *AA);
5350 } else {
5351 DAG.Combine(true, *AA);
5352 }
Nate Begeman2300f552005-09-07 00:15:36 +00005353
Dan Gohman417e11b2007-10-08 15:12:17 +00005354 DOUT << "Optimized legalized selection DAG:\n";
5355 DEBUG(DAG.dump());
5356
Dan Gohman462dc7f2008-07-21 20:00:07 +00005357 if (ViewISelDAGs) DAG.viewGraph("isel input for " + BlockName);
Chris Lattneread0d882008-06-17 06:09:18 +00005358
Evan Chengf1a792b2008-07-01 18:15:04 +00005359 if (!FastISel && EnableValueProp)
Chris Lattneread0d882008-06-17 06:09:18 +00005360 ComputeLiveOutVRegInfo(DAG);
Evan Cheng552c4a82006-04-28 02:09:19 +00005361
Chris Lattnera33ef482005-03-30 01:10:47 +00005362 // Third, instruction select all of the operations to machine code, adding the
5363 // code to the MachineBasicBlock.
Evan Chengebffb662008-07-01 17:59:20 +00005364 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +00005365 NamedRegionTimer T("Instruction Selection", GroupName);
Evan Chengebffb662008-07-01 17:59:20 +00005366 InstructionSelect(DAG);
5367 } else {
5368 InstructionSelect(DAG);
5369 }
Evan Chengdb8d56b2008-06-30 20:45:06 +00005370
Dan Gohman462dc7f2008-07-21 20:00:07 +00005371 DOUT << "Selected selection DAG:\n";
5372 DEBUG(DAG.dump());
5373
5374 if (ViewSchedDAGs) DAG.viewGraph("scheduler input for " + BlockName);
5375
Dan Gohman5e843682008-07-14 18:19:29 +00005376 // Schedule machine code.
5377 ScheduleDAG *Scheduler;
5378 if (TimePassesIsEnabled) {
5379 NamedRegionTimer T("Instruction Scheduling", GroupName);
5380 Scheduler = Schedule(DAG);
5381 } else {
5382 Scheduler = Schedule(DAG);
5383 }
5384
Dan Gohman462dc7f2008-07-21 20:00:07 +00005385 if (ViewSUnitDAGs) Scheduler->viewGraph();
5386
Evan Chengdb8d56b2008-06-30 20:45:06 +00005387 // Emit machine code to BB. This can change 'BB' to the last block being
5388 // inserted into.
Evan Chengebffb662008-07-01 17:59:20 +00005389 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +00005390 NamedRegionTimer T("Instruction Creation", GroupName);
5391 BB = Scheduler->EmitSchedule();
Evan Chengebffb662008-07-01 17:59:20 +00005392 } else {
Dan Gohman5e843682008-07-14 18:19:29 +00005393 BB = Scheduler->EmitSchedule();
5394 }
5395
5396 // Free the scheduler state.
5397 if (TimePassesIsEnabled) {
5398 NamedRegionTimer T("Instruction Scheduling Cleanup", GroupName);
5399 delete Scheduler;
5400 } else {
5401 delete Scheduler;
Evan Chengebffb662008-07-01 17:59:20 +00005402 }
Evan Chengdb8d56b2008-06-30 20:45:06 +00005403
5404 // Perform target specific isel post processing.
Evan Chengebffb662008-07-01 17:59:20 +00005405 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +00005406 NamedRegionTimer T("Instruction Selection Post Processing", GroupName);
Dan Gohman462dc7f2008-07-21 20:00:07 +00005407 InstructionSelectPostProcessing();
Evan Chengebffb662008-07-01 17:59:20 +00005408 } else {
Dan Gohman462dc7f2008-07-21 20:00:07 +00005409 InstructionSelectPostProcessing();
Evan Chengebffb662008-07-01 17:59:20 +00005410 }
Nate Begemanf15485a2006-03-27 01:32:24 +00005411
Bill Wendling832171c2006-12-07 20:04:42 +00005412 DOUT << "Selected machine code:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00005413 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00005414}
Chris Lattner1c08c712005-01-07 07:47:53 +00005415
Dan Gohman0e5f1302008-07-07 23:02:41 +00005416void SelectionDAGISel::SelectAllBasicBlocks(Function &Fn, MachineFunction &MF,
5417 FunctionLoweringInfo &FuncInfo) {
Dan Gohmanfed90b62008-07-28 21:51:04 +00005418 // Define NodeAllocator here so that memory allocation is reused for
Dan Gohman0e5f1302008-07-07 23:02:41 +00005419 // each basic block.
Dan Gohmanfed90b62008-07-28 21:51:04 +00005420 NodeAllocatorType NodeAllocator;
Dan Gohman0e5f1302008-07-07 23:02:41 +00005421
Dan Gohmanfed90b62008-07-28 21:51:04 +00005422 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
5423 SelectBasicBlock(I, MF, FuncInfo, NodeAllocator);
Dan Gohman0e5f1302008-07-07 23:02:41 +00005424}
5425
Dan Gohmanfed90b62008-07-28 21:51:04 +00005426void
5427SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB, MachineFunction &MF,
5428 FunctionLoweringInfo &FuncInfo,
5429 NodeAllocatorType &NodeAllocator) {
Nate Begemanf15485a2006-03-27 01:32:24 +00005430 std::vector<std::pair<MachineInstr*, unsigned> > PHINodesToUpdate;
5431 {
Chris Lattneread0d882008-06-17 06:09:18 +00005432 SelectionDAG DAG(TLI, MF, FuncInfo,
Dan Gohman0e5f1302008-07-07 23:02:41 +00005433 getAnalysisToUpdate<MachineModuleInfo>(),
Dan Gohmanfed90b62008-07-28 21:51:04 +00005434 NodeAllocator);
Nate Begemanf15485a2006-03-27 01:32:24 +00005435 CurDAG = &DAG;
5436
5437 // First step, lower LLVM code to some DAG. This DAG may use operations and
5438 // types that are not supported by the target.
5439 BuildSelectionDAG(DAG, LLVMBB, PHINodesToUpdate, FuncInfo);
5440
5441 // Second step, emit the lowered DAG as machine code.
5442 CodeGenAndEmitDAG(DAG);
5443 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005444
5445 DOUT << "Total amount of phi nodes to update: "
5446 << PHINodesToUpdate.size() << "\n";
5447 DEBUG(for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i)
5448 DOUT << "Node " << i << " : (" << PHINodesToUpdate[i].first
5449 << ", " << PHINodesToUpdate[i].second << ")\n";);
Nate Begemanf15485a2006-03-27 01:32:24 +00005450
Chris Lattnera33ef482005-03-30 01:10:47 +00005451 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner1c08c712005-01-07 07:47:53 +00005452 // PHI nodes in successors.
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005453 if (SwitchCases.empty() && JTCases.empty() && BitTestCases.empty()) {
Nate Begemanf15485a2006-03-27 01:32:24 +00005454 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
5455 MachineInstr *PHI = PHINodesToUpdate[i].first;
5456 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
5457 "This is not a machine PHI node that we are updating!");
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005458 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[i].second,
5459 false));
5460 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begemanf15485a2006-03-27 01:32:24 +00005461 }
5462 return;
Chris Lattner1c08c712005-01-07 07:47:53 +00005463 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005464
5465 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i) {
5466 // Lower header first, if it wasn't already lowered
5467 if (!BitTestCases[i].Emitted) {
Chris Lattneread0d882008-06-17 06:09:18 +00005468 SelectionDAG HSDAG(TLI, MF, FuncInfo,
Dan Gohman0e5f1302008-07-07 23:02:41 +00005469 getAnalysisToUpdate<MachineModuleInfo>(),
Dan Gohmanfed90b62008-07-28 21:51:04 +00005470 NodeAllocator);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005471 CurDAG = &HSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00005472 SelectionDAGLowering HSDL(HSDAG, TLI, *AA, FuncInfo, GCI);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005473 // Set the current basic block to the mbb we wish to insert the code into
5474 BB = BitTestCases[i].Parent;
5475 HSDL.setCurrentBasicBlock(BB);
5476 // Emit the code
5477 HSDL.visitBitTestHeader(BitTestCases[i]);
5478 HSDAG.setRoot(HSDL.getRoot());
5479 CodeGenAndEmitDAG(HSDAG);
5480 }
5481
5482 for (unsigned j = 0, ej = BitTestCases[i].Cases.size(); j != ej; ++j) {
Chris Lattneread0d882008-06-17 06:09:18 +00005483 SelectionDAG BSDAG(TLI, MF, FuncInfo,
Dan Gohman0e5f1302008-07-07 23:02:41 +00005484 getAnalysisToUpdate<MachineModuleInfo>(),
Dan Gohmanfed90b62008-07-28 21:51:04 +00005485 NodeAllocator);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005486 CurDAG = &BSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00005487 SelectionDAGLowering BSDL(BSDAG, TLI, *AA, FuncInfo, GCI);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005488 // Set the current basic block to the mbb we wish to insert the code into
5489 BB = BitTestCases[i].Cases[j].ThisBB;
5490 BSDL.setCurrentBasicBlock(BB);
5491 // Emit the code
5492 if (j+1 != ej)
5493 BSDL.visitBitTestCase(BitTestCases[i].Cases[j+1].ThisBB,
5494 BitTestCases[i].Reg,
5495 BitTestCases[i].Cases[j]);
5496 else
5497 BSDL.visitBitTestCase(BitTestCases[i].Default,
5498 BitTestCases[i].Reg,
5499 BitTestCases[i].Cases[j]);
5500
5501
5502 BSDAG.setRoot(BSDL.getRoot());
5503 CodeGenAndEmitDAG(BSDAG);
5504 }
5505
5506 // Update PHI Nodes
5507 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
5508 MachineInstr *PHI = PHINodesToUpdate[pi].first;
5509 MachineBasicBlock *PHIBB = PHI->getParent();
5510 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
5511 "This is not a machine PHI node that we are updating!");
5512 // This is "default" BB. We have two jumps to it. From "header" BB and
5513 // from last "case" BB.
5514 if (PHIBB == BitTestCases[i].Default) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005515 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5516 false));
5517 PHI->addOperand(MachineOperand::CreateMBB(BitTestCases[i].Parent));
5518 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5519 false));
5520 PHI->addOperand(MachineOperand::CreateMBB(BitTestCases[i].Cases.
5521 back().ThisBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005522 }
5523 // One of "cases" BB.
5524 for (unsigned j = 0, ej = BitTestCases[i].Cases.size(); j != ej; ++j) {
5525 MachineBasicBlock* cBB = BitTestCases[i].Cases[j].ThisBB;
5526 if (cBB->succ_end() !=
5527 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005528 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5529 false));
5530 PHI->addOperand(MachineOperand::CreateMBB(cBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005531 }
5532 }
5533 }
5534 }
5535
Nate Begeman9453eea2006-04-23 06:26:20 +00005536 // If the JumpTable record is filled in, then we need to emit a jump table.
5537 // Updating the PHI nodes is tricky in this case, since we need to determine
5538 // whether the PHI is a successor of the range check MBB or the jump table MBB
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005539 for (unsigned i = 0, e = JTCases.size(); i != e; ++i) {
5540 // Lower header first, if it wasn't already lowered
5541 if (!JTCases[i].first.Emitted) {
Chris Lattneread0d882008-06-17 06:09:18 +00005542 SelectionDAG HSDAG(TLI, MF, FuncInfo,
Dan Gohman0e5f1302008-07-07 23:02:41 +00005543 getAnalysisToUpdate<MachineModuleInfo>(),
Dan Gohmanfed90b62008-07-28 21:51:04 +00005544 NodeAllocator);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005545 CurDAG = &HSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00005546 SelectionDAGLowering HSDL(HSDAG, TLI, *AA, FuncInfo, GCI);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005547 // Set the current basic block to the mbb we wish to insert the code into
5548 BB = JTCases[i].first.HeaderBB;
5549 HSDL.setCurrentBasicBlock(BB);
5550 // Emit the code
5551 HSDL.visitJumpTableHeader(JTCases[i].second, JTCases[i].first);
5552 HSDAG.setRoot(HSDL.getRoot());
5553 CodeGenAndEmitDAG(HSDAG);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005554 }
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005555
Chris Lattneread0d882008-06-17 06:09:18 +00005556 SelectionDAG JSDAG(TLI, MF, FuncInfo,
Dan Gohman0e5f1302008-07-07 23:02:41 +00005557 getAnalysisToUpdate<MachineModuleInfo>(),
Dan Gohmanfed90b62008-07-28 21:51:04 +00005558 NodeAllocator);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005559 CurDAG = &JSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00005560 SelectionDAGLowering JSDL(JSDAG, TLI, *AA, FuncInfo, GCI);
Nate Begeman37efe672006-04-22 18:53:45 +00005561 // Set the current basic block to the mbb we wish to insert the code into
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005562 BB = JTCases[i].second.MBB;
5563 JSDL.setCurrentBasicBlock(BB);
Nate Begeman37efe672006-04-22 18:53:45 +00005564 // Emit the code
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005565 JSDL.visitJumpTable(JTCases[i].second);
5566 JSDAG.setRoot(JSDL.getRoot());
5567 CodeGenAndEmitDAG(JSDAG);
5568
Nate Begeman37efe672006-04-22 18:53:45 +00005569 // Update PHI Nodes
5570 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
5571 MachineInstr *PHI = PHINodesToUpdate[pi].first;
5572 MachineBasicBlock *PHIBB = PHI->getParent();
5573 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
5574 "This is not a machine PHI node that we are updating!");
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005575 // "default" BB. We can go there only from header BB.
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005576 if (PHIBB == JTCases[i].second.Default) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005577 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5578 false));
5579 PHI->addOperand(MachineOperand::CreateMBB(JTCases[i].first.HeaderBB));
Nate Begemanf4360a42006-05-03 03:48:02 +00005580 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005581 // JT BB. Just iterate over successors here
Nate Begemanf4360a42006-05-03 03:48:02 +00005582 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005583 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5584 false));
5585 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begeman37efe672006-04-22 18:53:45 +00005586 }
5587 }
Nate Begeman37efe672006-04-22 18:53:45 +00005588 }
5589
Chris Lattnerb2e806e2006-10-22 23:00:53 +00005590 // If the switch block involved a branch to one of the actual successors, we
5591 // need to update PHI nodes in that block.
5592 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
5593 MachineInstr *PHI = PHINodesToUpdate[i].first;
5594 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
5595 "This is not a machine PHI node that we are updating!");
5596 if (BB->isSuccessor(PHI->getParent())) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005597 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[i].second,
5598 false));
5599 PHI->addOperand(MachineOperand::CreateMBB(BB));
Chris Lattnerb2e806e2006-10-22 23:00:53 +00005600 }
5601 }
5602
Nate Begemanf15485a2006-03-27 01:32:24 +00005603 // If we generated any switch lowering information, build and codegen any
5604 // additional DAGs necessary.
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005605 for (unsigned i = 0, e = SwitchCases.size(); i != e; ++i) {
Chris Lattneread0d882008-06-17 06:09:18 +00005606 SelectionDAG SDAG(TLI, MF, FuncInfo,
Dan Gohman0e5f1302008-07-07 23:02:41 +00005607 getAnalysisToUpdate<MachineModuleInfo>(),
Dan Gohmanfed90b62008-07-28 21:51:04 +00005608 NodeAllocator);
Nate Begemanf15485a2006-03-27 01:32:24 +00005609 CurDAG = &SDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00005610 SelectionDAGLowering SDL(SDAG, TLI, *AA, FuncInfo, GCI);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005611
Nate Begemanf15485a2006-03-27 01:32:24 +00005612 // Set the current basic block to the mbb we wish to insert the code into
5613 BB = SwitchCases[i].ThisBB;
5614 SDL.setCurrentBasicBlock(BB);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005615
Nate Begemanf15485a2006-03-27 01:32:24 +00005616 // Emit the code
5617 SDL.visitSwitchCase(SwitchCases[i]);
5618 SDAG.setRoot(SDL.getRoot());
5619 CodeGenAndEmitDAG(SDAG);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005620
5621 // Handle any PHI nodes in successors of this chunk, as if we were coming
5622 // from the original BB before switch expansion. Note that PHI nodes can
5623 // occur multiple times in PHINodesToUpdate. We have to be very careful to
5624 // handle them the right number of times.
Chris Lattner57ab6592006-10-24 17:57:59 +00005625 while ((BB = SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005626 for (MachineBasicBlock::iterator Phi = BB->begin();
5627 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
5628 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
5629 for (unsigned pn = 0; ; ++pn) {
5630 assert(pn != PHINodesToUpdate.size() && "Didn't find PHI entry!");
5631 if (PHINodesToUpdate[pn].first == Phi) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005632 Phi->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pn].
5633 second, false));
5634 Phi->addOperand(MachineOperand::CreateMBB(SwitchCases[i].ThisBB));
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005635 break;
5636 }
5637 }
Nate Begemanf15485a2006-03-27 01:32:24 +00005638 }
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005639
5640 // Don't process RHS if same block as LHS.
Chris Lattner57ab6592006-10-24 17:57:59 +00005641 if (BB == SwitchCases[i].FalseBB)
5642 SwitchCases[i].FalseBB = 0;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005643
5644 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Chris Lattner24525952006-10-24 18:07:37 +00005645 SwitchCases[i].TrueBB = SwitchCases[i].FalseBB;
Chris Lattner57ab6592006-10-24 17:57:59 +00005646 SwitchCases[i].FalseBB = 0;
Nate Begemanf15485a2006-03-27 01:32:24 +00005647 }
Chris Lattner57ab6592006-10-24 17:57:59 +00005648 assert(SwitchCases[i].TrueBB == 0 && SwitchCases[i].FalseBB == 0);
Chris Lattnera33ef482005-03-30 01:10:47 +00005649 }
Chris Lattner1c08c712005-01-07 07:47:53 +00005650}
Evan Chenga9c20912006-01-21 02:32:06 +00005651
Jim Laskey13ec7022006-08-01 14:21:23 +00005652
Dan Gohman5e843682008-07-14 18:19:29 +00005653/// Schedule - Pick a safe ordering for instructions for each
Evan Chenga9c20912006-01-21 02:32:06 +00005654/// target node in the graph.
Dan Gohman5e843682008-07-14 18:19:29 +00005655///
5656ScheduleDAG *SelectionDAGISel::Schedule(SelectionDAG &DAG) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00005657 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Jim Laskey13ec7022006-08-01 14:21:23 +00005658
5659 if (!Ctor) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00005660 Ctor = ISHeuristic;
Jim Laskey9373beb2006-08-01 19:14:14 +00005661 RegisterScheduler::setDefault(Ctor);
Evan Cheng4ef10862006-01-23 07:01:07 +00005662 }
Jim Laskey13ec7022006-08-01 14:21:23 +00005663
Dan Gohman5e843682008-07-14 18:19:29 +00005664 ScheduleDAG *Scheduler = Ctor(this, &DAG, BB, FastISel);
5665 Scheduler->Run();
Dan Gohman3e1a7ae2007-08-28 20:32:58 +00005666
Dan Gohman5e843682008-07-14 18:19:29 +00005667 return Scheduler;
Evan Chenga9c20912006-01-21 02:32:06 +00005668}
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005669
Chris Lattner03fc53c2006-03-06 00:22:00 +00005670
Jim Laskey9ff542f2006-08-01 18:29:48 +00005671HazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
5672 return new HazardRecognizer();
5673}
5674
Chris Lattner75548062006-10-11 03:58:02 +00005675//===----------------------------------------------------------------------===//
5676// Helper functions used by the generated instruction selector.
5677//===----------------------------------------------------------------------===//
5678// Calls to these methods are generated by tblgen.
5679
5680/// CheckAndMask - The isel is trying to match something like (and X, 255). If
5681/// the dag combiner simplified the 255, we still want to match. RHS is the
5682/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
5683/// specified in the .td file (e.g. 255).
Dan Gohman475871a2008-07-27 21:46:04 +00005684bool SelectionDAGISel::CheckAndMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohmandc9b3d02007-07-24 23:00:27 +00005685 int64_t DesiredMaskS) const {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005686 const APInt &ActualMask = RHS->getAPIntValue();
5687 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00005688
5689 // If the actual mask exactly matches, success!
5690 if (ActualMask == DesiredMask)
5691 return true;
5692
5693 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005694 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00005695 return false;
5696
5697 // Otherwise, the DAG Combiner may have proven that the value coming in is
5698 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005699 APInt NeededMask = DesiredMask & ~ActualMask;
Dan Gohmanea859be2007-06-22 14:59:07 +00005700 if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
Chris Lattner75548062006-10-11 03:58:02 +00005701 return true;
5702
5703 // TODO: check to see if missing bits are just not demanded.
5704
5705 // Otherwise, this pattern doesn't match.
5706 return false;
5707}
5708
5709/// CheckOrMask - The isel is trying to match something like (or X, 255). If
5710/// the dag combiner simplified the 255, we still want to match. RHS is the
5711/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
5712/// specified in the .td file (e.g. 255).
Dan Gohman475871a2008-07-27 21:46:04 +00005713bool SelectionDAGISel::CheckOrMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005714 int64_t DesiredMaskS) const {
5715 const APInt &ActualMask = RHS->getAPIntValue();
5716 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00005717
5718 // If the actual mask exactly matches, success!
5719 if (ActualMask == DesiredMask)
5720 return true;
5721
5722 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005723 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00005724 return false;
5725
5726 // Otherwise, the DAG Combiner may have proven that the value coming in is
5727 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005728 APInt NeededMask = DesiredMask & ~ActualMask;
Chris Lattner75548062006-10-11 03:58:02 +00005729
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005730 APInt KnownZero, KnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +00005731 CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
Chris Lattner75548062006-10-11 03:58:02 +00005732
5733 // If all the missing bits in the or are already known to be set, match!
5734 if ((NeededMask & KnownOne) == NeededMask)
5735 return true;
5736
5737 // TODO: check to see if missing bits are just not demanded.
5738
5739 // Otherwise, this pattern doesn't match.
5740 return false;
5741}
5742
Jim Laskey9ff542f2006-08-01 18:29:48 +00005743
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005744/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
5745/// by tblgen. Others should not call it.
5746void SelectionDAGISel::
Dan Gohman475871a2008-07-27 21:46:04 +00005747SelectInlineAsmMemoryOperands(std::vector<SDValue> &Ops, SelectionDAG &DAG) {
5748 std::vector<SDValue> InOps;
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005749 std::swap(InOps, Ops);
5750
5751 Ops.push_back(InOps[0]); // input chain.
5752 Ops.push_back(InOps[1]); // input asm string.
5753
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005754 unsigned i = 2, e = InOps.size();
5755 if (InOps[e-1].getValueType() == MVT::Flag)
5756 --e; // Don't process a flag operand if it is here.
5757
5758 while (i != e) {
5759 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getValue();
5760 if ((Flags & 7) != 4 /*MEM*/) {
5761 // Just skip over this operand, copying the operands verbatim.
5762 Ops.insert(Ops.end(), InOps.begin()+i, InOps.begin()+i+(Flags >> 3) + 1);
5763 i += (Flags >> 3) + 1;
5764 } else {
5765 assert((Flags >> 3) == 1 && "Memory operand with multiple values?");
5766 // Otherwise, this is a memory operand. Ask the target to select it.
Dan Gohman475871a2008-07-27 21:46:04 +00005767 std::vector<SDValue> SelOps;
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005768 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps, DAG)) {
Bill Wendling832171c2006-12-07 20:04:42 +00005769 cerr << "Could not match memory address. Inline asm failure!\n";
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005770 exit(1);
5771 }
5772
5773 // Add this to the output node.
Duncan Sands83ec4b62008-06-06 12:08:01 +00005774 MVT IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattner36d43962006-12-16 21:14:48 +00005775 Ops.push_back(DAG.getTargetConstant(4/*MEM*/ | (SelOps.size() << 3),
Chris Lattner4b993b12007-04-09 00:33:58 +00005776 IntPtrTy));
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005777 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
5778 i += 2;
5779 }
5780 }
5781
5782 // Add the flag input back if present.
5783 if (e != InOps.size())
5784 Ops.push_back(InOps.back());
5785}
Devang Patel794fd752007-05-01 21:15:47 +00005786
Devang Patel19974732007-05-03 01:11:54 +00005787char SelectionDAGISel::ID = 0;