blob: e156cefea184329e6b2cbdaaa1b25a8731ecbc1a [file] [log] [blame]
Chris Lattner7a125372005-11-16 22:59:19 +00001//===- X86ISelDAGToDAG.cpp - A DAG pattern matching inst selector for X86 -===//
Chris Lattnerc961eea2005-11-16 01:54:32 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerc961eea2005-11-16 01:54:32 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a DAG pattern matching instruction selector for X86,
11// converting from a legalized dag to a X86 dag.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng2ef88a02006-08-07 22:28:20 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerc961eea2005-11-16 01:54:32 +000016#include "X86.h"
Evan Cheng8700e142006-01-11 06:09:51 +000017#include "X86InstrBuilder.h"
Evan Cheng0475ab52008-01-05 00:41:47 +000018#include "X86MachineFunctionInfo.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000019#include "X86RegisterInfo.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000020#include "X86Subtarget.h"
Evan Chengc4c62572006-03-13 23:20:37 +000021#include "X86TargetMachine.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000022#include "llvm/Instructions.h"
Chris Lattner420736d2006-03-25 06:47:10 +000023#include "llvm/Intrinsics.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000024#include "llvm/Support/CFG.h"
Reid Spencer7aa8a452007-01-12 23:22:14 +000025#include "llvm/Type.h"
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000026#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000027#include "llvm/CodeGen/MachineFunction.h"
Evan Chengaaca22c2006-01-10 20:26:56 +000028#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000029#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000030#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000031#include "llvm/CodeGen/SelectionDAGISel.h"
32#include "llvm/Target/TargetMachine.h"
Evan Chengb7a75a52008-09-26 23:41:32 +000033#include "llvm/Target/TargetOptions.h"
Evan Cheng25ab6902006-09-08 06:48:29 +000034#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/ErrorHandling.h"
Evan Cheng25ab6902006-09-08 06:48:29 +000036#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000037#include "llvm/Support/raw_ostream.h"
Evan Chengcdda25d2008-04-25 08:22:20 +000038#include "llvm/ADT/SmallPtrSet.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000039#include "llvm/ADT/Statistic.h"
40using namespace llvm;
41
Chris Lattner95b2c7d2006-12-19 22:59:26 +000042STATISTIC(NumLoadMoved, "Number of loads moved below TokenFactor");
43
Chris Lattnerc961eea2005-11-16 01:54:32 +000044//===----------------------------------------------------------------------===//
45// Pattern Matcher Implementation
46//===----------------------------------------------------------------------===//
47
48namespace {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000049 /// X86ISelAddressMode - This corresponds to X86AddressMode, but uses
Dan Gohman475871a2008-07-27 21:46:04 +000050 /// SDValue's instead of register numbers for the leaves of the matched
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000051 /// tree.
52 struct X86ISelAddressMode {
53 enum {
54 RegBase,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +000055 FrameIndexBase
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000056 } BaseType;
57
Dan Gohmanffce6f12010-04-29 23:30:41 +000058 // This is really a union, discriminated by BaseType!
59 SDValue Base_Reg;
60 int Base_FrameIndex;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000061
62 unsigned Scale;
Dan Gohman475871a2008-07-27 21:46:04 +000063 SDValue IndexReg;
Dan Gohman27cae7b2008-11-11 15:52:29 +000064 int32_t Disp;
Rafael Espindola094fad32009-04-08 21:14:34 +000065 SDValue Segment;
Dan Gohman46510a72010-04-15 01:51:59 +000066 const GlobalValue *GV;
67 const Constant *CP;
68 const BlockAddress *BlockAddr;
Evan Cheng25ab6902006-09-08 06:48:29 +000069 const char *ES;
70 int JT;
Evan Cheng51a9ed92006-02-25 10:09:08 +000071 unsigned Align; // CP alignment.
Chris Lattnerb8afeb92009-06-26 05:51:45 +000072 unsigned char SymbolFlags; // X86II::MO_*
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000073
74 X86ISelAddressMode()
Dan Gohmanffce6f12010-04-29 23:30:41 +000075 : BaseType(RegBase), Base_FrameIndex(0), Scale(1), IndexReg(), Disp(0),
Chris Lattner43f44aa2009-11-01 03:25:03 +000076 Segment(), GV(0), CP(0), BlockAddr(0), ES(0), JT(-1), Align(0),
Dan Gohman79b765d2009-08-25 17:47:44 +000077 SymbolFlags(X86II::MO_NO_FLAG) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000078 }
Dan Gohman2d0a1cc2009-02-07 00:43:41 +000079
80 bool hasSymbolicDisplacement() const {
Chris Lattner43f44aa2009-11-01 03:25:03 +000081 return GV != 0 || CP != 0 || ES != 0 || JT != -1 || BlockAddr != 0;
Dan Gohman2d0a1cc2009-02-07 00:43:41 +000082 }
Chris Lattner18c59872009-06-27 04:16:01 +000083
84 bool hasBaseOrIndexReg() const {
Dan Gohmanffce6f12010-04-29 23:30:41 +000085 return IndexReg.getNode() != 0 || Base_Reg.getNode() != 0;
Chris Lattner18c59872009-06-27 04:16:01 +000086 }
87
88 /// isRIPRelative - Return true if this addressing mode is already RIP
89 /// relative.
90 bool isRIPRelative() const {
91 if (BaseType != RegBase) return false;
92 if (RegisterSDNode *RegNode =
Dan Gohmanffce6f12010-04-29 23:30:41 +000093 dyn_cast_or_null<RegisterSDNode>(Base_Reg.getNode()))
Chris Lattner18c59872009-06-27 04:16:01 +000094 return RegNode->getReg() == X86::RIP;
95 return false;
96 }
97
98 void setBaseReg(SDValue Reg) {
99 BaseType = RegBase;
Dan Gohmanffce6f12010-04-29 23:30:41 +0000100 Base_Reg = Reg;
Chris Lattner18c59872009-06-27 04:16:01 +0000101 }
Dan Gohman2d0a1cc2009-02-07 00:43:41 +0000102
Dale Johannesen50dd1d02008-08-11 23:46:25 +0000103 void dump() {
David Greened7f4f242010-01-05 01:29:08 +0000104 dbgs() << "X86ISelAddressMode " << this << '\n';
Dan Gohmanffce6f12010-04-29 23:30:41 +0000105 dbgs() << "Base_Reg ";
106 if (Base_Reg.getNode() != 0)
107 Base_Reg.getNode()->dump();
Bill Wendling12321672009-08-07 21:33:25 +0000108 else
David Greened7f4f242010-01-05 01:29:08 +0000109 dbgs() << "nul";
Dan Gohmanffce6f12010-04-29 23:30:41 +0000110 dbgs() << " Base.FrameIndex " << Base_FrameIndex << '\n'
Benjamin Kramer072a56e2009-08-23 11:52:17 +0000111 << " Scale" << Scale << '\n'
112 << "IndexReg ";
Bill Wendling12321672009-08-07 21:33:25 +0000113 if (IndexReg.getNode() != 0)
114 IndexReg.getNode()->dump();
115 else
David Greened7f4f242010-01-05 01:29:08 +0000116 dbgs() << "nul";
117 dbgs() << " Disp " << Disp << '\n'
Benjamin Kramer072a56e2009-08-23 11:52:17 +0000118 << "GV ";
Bill Wendling12321672009-08-07 21:33:25 +0000119 if (GV)
120 GV->dump();
121 else
David Greened7f4f242010-01-05 01:29:08 +0000122 dbgs() << "nul";
123 dbgs() << " CP ";
Bill Wendling12321672009-08-07 21:33:25 +0000124 if (CP)
125 CP->dump();
126 else
David Greened7f4f242010-01-05 01:29:08 +0000127 dbgs() << "nul";
128 dbgs() << '\n'
Benjamin Kramer072a56e2009-08-23 11:52:17 +0000129 << "ES ";
Bill Wendling12321672009-08-07 21:33:25 +0000130 if (ES)
David Greened7f4f242010-01-05 01:29:08 +0000131 dbgs() << ES;
Bill Wendling12321672009-08-07 21:33:25 +0000132 else
David Greened7f4f242010-01-05 01:29:08 +0000133 dbgs() << "nul";
134 dbgs() << " JT" << JT << " Align" << Align << '\n';
Dale Johannesen50dd1d02008-08-11 23:46:25 +0000135 }
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000136 };
137}
138
139namespace {
Chris Lattnerc961eea2005-11-16 01:54:32 +0000140 //===--------------------------------------------------------------------===//
141 /// ISel - X86 specific code to select X86 machine instructions for
142 /// SelectionDAG operations.
143 ///
Nick Lewycky6726b6d2009-10-25 06:33:48 +0000144 class X86DAGToDAGISel : public SelectionDAGISel {
Chris Lattnerc961eea2005-11-16 01:54:32 +0000145 /// X86Lowering - This object fully describes how to lower LLVM code to an
146 /// X86-specific SelectionDAG.
Dan Gohmand858e902010-04-17 15:26:15 +0000147 const X86TargetLowering &X86Lowering;
Chris Lattnerc961eea2005-11-16 01:54:32 +0000148
149 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
150 /// make the right decision when generating code for different targets.
151 const X86Subtarget *Subtarget;
Evan Cheng7ccced62006-02-18 00:15:05 +0000152
Evan Chengb7a75a52008-09-26 23:41:32 +0000153 /// OptForSize - If true, selector should try to optimize for code size
154 /// instead of performance.
155 bool OptForSize;
156
Chris Lattnerc961eea2005-11-16 01:54:32 +0000157 public:
Bill Wendling98a366d2009-04-29 23:29:43 +0000158 explicit X86DAGToDAGISel(X86TargetMachine &tm, CodeGenOpt::Level OptLevel)
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000159 : SelectionDAGISel(tm, OptLevel),
Dan Gohmanc5534622009-06-03 20:20:00 +0000160 X86Lowering(*tm.getTargetLowering()),
161 Subtarget(&tm.getSubtarget<X86Subtarget>()),
Devang Patel4ae641f2008-10-01 23:18:38 +0000162 OptForSize(false) {}
Chris Lattnerc961eea2005-11-16 01:54:32 +0000163
164 virtual const char *getPassName() const {
165 return "X86 DAG->DAG Instruction Selection";
166 }
167
Dan Gohman64652652010-04-14 20:17:22 +0000168 virtual void EmitFunctionEntryCode();
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000169
Evan Cheng014bf212010-02-15 19:41:07 +0000170 virtual bool IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const;
171
Chris Lattner7c306da2010-03-02 06:34:30 +0000172 virtual void PreprocessISelDAG();
173
Jakob Stoklund Olesen3061c442010-09-03 00:35:18 +0000174 inline bool immSext8(SDNode *N) const {
175 return isInt<8>(cast<ConstantSDNode>(N)->getSExtValue());
176 }
177
178 // i64immSExt32 predicate - True if the 64-bit immediate fits in a 32-bit
179 // sign extended field.
180 inline bool i64immSExt32(SDNode *N) const {
181 uint64_t v = cast<ConstantSDNode>(N)->getZExtValue();
182 return (int64_t)v == (int32_t)v;
183 }
184
Chris Lattnerc961eea2005-11-16 01:54:32 +0000185// Include the pieces autogenerated from the target description.
186#include "X86GenDAGISel.inc"
187
188 private:
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000189 SDNode *Select(SDNode *N);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000190 SDNode *SelectAtomic64(SDNode *Node, unsigned Opc);
Owen Andersone50ed302009-08-10 22:56:29 +0000191 SDNode *SelectAtomicLoadAdd(SDNode *Node, EVT NVT);
Chris Lattnerc961eea2005-11-16 01:54:32 +0000192
Chris Lattnerf93b90c2010-09-22 04:39:11 +0000193 bool MatchLoadInAddress(LoadSDNode *N, X86ISelAddressMode &AM);
Rafael Espindola49a168d2009-04-12 21:55:03 +0000194 bool MatchWrapper(SDValue N, X86ISelAddressMode &AM);
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000195 bool MatchAddress(SDValue N, X86ISelAddressMode &AM);
196 bool MatchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
197 unsigned Depth);
Rafael Espindola523249f2009-03-31 16:16:57 +0000198 bool MatchAddressBase(SDValue N, X86ISelAddressMode &AM);
Chris Lattnerb86faa12010-09-21 22:07:31 +0000199 bool SelectAddr(SDNode *Parent, SDValue N, SDValue &Base,
Rafael Espindola094fad32009-04-08 21:14:34 +0000200 SDValue &Scale, SDValue &Index, SDValue &Disp,
201 SDValue &Segment);
Chris Lattner52a261b2010-09-21 20:31:19 +0000202 bool SelectLEAAddr(SDValue N, SDValue &Base,
Chris Lattner599b5312010-07-08 23:46:44 +0000203 SDValue &Scale, SDValue &Index, SDValue &Disp,
204 SDValue &Segment);
Chris Lattner52a261b2010-09-21 20:31:19 +0000205 bool SelectTLSADDRAddr(SDValue N, SDValue &Base,
Chris Lattner599b5312010-07-08 23:46:44 +0000206 SDValue &Scale, SDValue &Index, SDValue &Disp,
207 SDValue &Segment);
Chris Lattnere60f7b42010-03-01 22:51:11 +0000208 bool SelectScalarSSELoad(SDNode *Root, SDValue N,
Chris Lattner92d3ada2010-02-16 22:35:06 +0000209 SDValue &Base, SDValue &Scale,
Dan Gohman475871a2008-07-27 21:46:04 +0000210 SDValue &Index, SDValue &Disp,
Rafael Espindola094fad32009-04-08 21:14:34 +0000211 SDValue &Segment,
Chris Lattnera170b5e2010-02-21 03:17:59 +0000212 SDValue &NodeWithChain);
213
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000214 bool TryFoldLoad(SDNode *P, SDValue N,
Dan Gohman475871a2008-07-27 21:46:04 +0000215 SDValue &Base, SDValue &Scale,
Rafael Espindola094fad32009-04-08 21:14:34 +0000216 SDValue &Index, SDValue &Disp,
217 SDValue &Segment);
Chris Lattner7c306da2010-03-02 06:34:30 +0000218
Chris Lattnerc0bad572006-06-08 18:03:49 +0000219 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
220 /// inline asm expressions.
Dan Gohman475871a2008-07-27 21:46:04 +0000221 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
Chris Lattnerc0bad572006-06-08 18:03:49 +0000222 char ConstraintCode,
Dan Gohmanf350b272008-08-23 02:25:05 +0000223 std::vector<SDValue> &OutOps);
Chris Lattnerc0bad572006-06-08 18:03:49 +0000224
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000225 void EmitSpecialCodeForMain(MachineBasicBlock *BB, MachineFrameInfo *MFI);
226
Dan Gohman475871a2008-07-27 21:46:04 +0000227 inline void getAddressOperands(X86ISelAddressMode &AM, SDValue &Base,
228 SDValue &Scale, SDValue &Index,
Rafael Espindola094fad32009-04-08 21:14:34 +0000229 SDValue &Disp, SDValue &Segment) {
Evan Chenge5280532005-12-12 21:49:40 +0000230 Base = (AM.BaseType == X86ISelAddressMode::FrameIndexBase) ?
Dan Gohmanffce6f12010-04-29 23:30:41 +0000231 CurDAG->getTargetFrameIndex(AM.Base_FrameIndex, TLI.getPointerTy()) :
232 AM.Base_Reg;
Evan Chengbdce7b42005-12-17 09:13:43 +0000233 Scale = getI8Imm(AM.Scale);
Evan Chenge5280532005-12-12 21:49:40 +0000234 Index = AM.IndexReg;
Evan Cheng25ab6902006-09-08 06:48:29 +0000235 // These are 32-bit even in 64-bit mode since RIP relative offset
236 // is 32-bit.
237 if (AM.GV)
Devang Patel0d881da2010-07-06 22:08:15 +0000238 Disp = CurDAG->getTargetGlobalAddress(AM.GV, DebugLoc(),
239 MVT::i32, AM.Disp,
Chris Lattnerb8afeb92009-06-26 05:51:45 +0000240 AM.SymbolFlags);
Evan Cheng25ab6902006-09-08 06:48:29 +0000241 else if (AM.CP)
Owen Anderson825b72b2009-08-11 20:47:22 +0000242 Disp = CurDAG->getTargetConstantPool(AM.CP, MVT::i32,
Chris Lattnerb8afeb92009-06-26 05:51:45 +0000243 AM.Align, AM.Disp, AM.SymbolFlags);
Evan Cheng25ab6902006-09-08 06:48:29 +0000244 else if (AM.ES)
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 Disp = CurDAG->getTargetExternalSymbol(AM.ES, MVT::i32, AM.SymbolFlags);
Evan Cheng25ab6902006-09-08 06:48:29 +0000246 else if (AM.JT != -1)
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 Disp = CurDAG->getTargetJumpTable(AM.JT, MVT::i32, AM.SymbolFlags);
Chris Lattner43f44aa2009-11-01 03:25:03 +0000248 else if (AM.BlockAddr)
Dan Gohman29cbade2009-11-20 23:18:13 +0000249 Disp = CurDAG->getBlockAddress(AM.BlockAddr, MVT::i32,
250 true, AM.SymbolFlags);
Evan Cheng25ab6902006-09-08 06:48:29 +0000251 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 Disp = CurDAG->getTargetConstant(AM.Disp, MVT::i32);
Rafael Espindola094fad32009-04-08 21:14:34 +0000253
254 if (AM.Segment.getNode())
255 Segment = AM.Segment;
256 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 Segment = CurDAG->getRegister(0, MVT::i32);
Evan Chenge5280532005-12-12 21:49:40 +0000258 }
259
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000260 /// getI8Imm - Return a target constant with the specified value, of type
261 /// i8.
Dan Gohman475871a2008-07-27 21:46:04 +0000262 inline SDValue getI8Imm(unsigned Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 return CurDAG->getTargetConstant(Imm, MVT::i8);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000264 }
265
Chris Lattnerc961eea2005-11-16 01:54:32 +0000266 /// getI32Imm - Return a target constant with the specified value, of type
267 /// i32.
Dan Gohman475871a2008-07-27 21:46:04 +0000268 inline SDValue getI32Imm(unsigned Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 return CurDAG->getTargetConstant(Imm, MVT::i32);
Chris Lattnerc961eea2005-11-16 01:54:32 +0000270 }
Evan Chengf597dc72006-02-10 22:24:32 +0000271
Dan Gohman8b746962008-09-23 18:22:58 +0000272 /// getGlobalBaseReg - Return an SDNode that returns the value of
273 /// the global base register. Output instructions required to
274 /// initialize the global base register, if necessary.
275 ///
Evan Cheng9ade2182006-08-26 05:34:46 +0000276 SDNode *getGlobalBaseReg();
Evan Cheng7ccced62006-02-18 00:15:05 +0000277
Dan Gohmanc5534622009-06-03 20:20:00 +0000278 /// getTargetMachine - Return a reference to the TargetMachine, casted
279 /// to the target-specific type.
280 const X86TargetMachine &getTargetMachine() {
281 return static_cast<const X86TargetMachine &>(TM);
282 }
283
284 /// getInstrInfo - Return a reference to the TargetInstrInfo, casted
285 /// to the target-specific type.
286 const X86InstrInfo *getInstrInfo() {
287 return getTargetMachine().getInstrInfo();
288 }
Chris Lattnerc961eea2005-11-16 01:54:32 +0000289 };
290}
291
Evan Chengf4b4c412006-08-08 00:31:00 +0000292
Evan Cheng014bf212010-02-15 19:41:07 +0000293bool
294X86DAGToDAGISel::IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const {
Bill Wendling98a366d2009-04-29 23:29:43 +0000295 if (OptLevel == CodeGenOpt::None) return false;
Evan Cheng27e1fe92006-10-14 08:33:25 +0000296
Evan Cheng014bf212010-02-15 19:41:07 +0000297 if (!N.hasOneUse())
298 return false;
299
300 if (N.getOpcode() != ISD::LOAD)
301 return true;
302
303 // If N is a load, do additional profitability checks.
304 if (U == Root) {
Evan Cheng884c70c2008-11-27 00:49:46 +0000305 switch (U->getOpcode()) {
306 default: break;
Dan Gohman9ef51c82010-01-04 20:51:50 +0000307 case X86ISD::ADD:
308 case X86ISD::SUB:
309 case X86ISD::AND:
310 case X86ISD::XOR:
311 case X86ISD::OR:
Evan Cheng884c70c2008-11-27 00:49:46 +0000312 case ISD::ADD:
313 case ISD::ADDC:
314 case ISD::ADDE:
315 case ISD::AND:
316 case ISD::OR:
317 case ISD::XOR: {
Rafael Espindoladbcfb302009-04-10 10:09:34 +0000318 SDValue Op1 = U->getOperand(1);
319
Evan Cheng884c70c2008-11-27 00:49:46 +0000320 // If the other operand is a 8-bit immediate we should fold the immediate
321 // instead. This reduces code size.
322 // e.g.
323 // movl 4(%esp), %eax
324 // addl $4, %eax
325 // vs.
326 // movl $4, %eax
327 // addl 4(%esp), %eax
328 // The former is 2 bytes shorter. In case where the increment is 1, then
329 // the saving can be 4 bytes (by using incl %eax).
Rafael Espindoladbcfb302009-04-10 10:09:34 +0000330 if (ConstantSDNode *Imm = dyn_cast<ConstantSDNode>(Op1))
Dan Gohman9a49d312009-03-14 02:07:16 +0000331 if (Imm->getAPIntValue().isSignedIntN(8))
332 return false;
Rafael Espindoladbcfb302009-04-10 10:09:34 +0000333
334 // If the other operand is a TLS address, we should fold it instead.
335 // This produces
336 // movl %gs:0, %eax
337 // leal i@NTPOFF(%eax), %eax
338 // instead of
339 // movl $i@NTPOFF, %eax
340 // addl %gs:0, %eax
341 // if the block also has an access to a second TLS address this will save
342 // a load.
343 // FIXME: This is probably also true for non TLS addresses.
344 if (Op1.getOpcode() == X86ISD::Wrapper) {
345 SDValue Val = Op1.getOperand(0);
346 if (Val.getOpcode() == ISD::TargetGlobalTLSAddress)
347 return false;
348 }
Evan Cheng884c70c2008-11-27 00:49:46 +0000349 }
350 }
Evan Cheng014bf212010-02-15 19:41:07 +0000351 }
352
353 return true;
354}
355
Evan Chengf48ef032010-03-14 03:48:46 +0000356/// MoveBelowCallOrigChain - Replace the original chain operand of the call with
357/// load's chain operand and move load below the call's chain operand.
358static void MoveBelowOrigChain(SelectionDAG *CurDAG, SDValue Load,
359 SDValue Call, SDValue OrigChain) {
Evan Chengab6c3bb2008-08-25 21:27:18 +0000360 SmallVector<SDValue, 8> Ops;
Evan Chengf48ef032010-03-14 03:48:46 +0000361 SDValue Chain = OrigChain.getOperand(0);
Evan Cheng5b2e5892009-01-26 18:43:34 +0000362 if (Chain.getNode() == Load.getNode())
363 Ops.push_back(Load.getOperand(0));
364 else {
365 assert(Chain.getOpcode() == ISD::TokenFactor &&
Evan Chengf48ef032010-03-14 03:48:46 +0000366 "Unexpected chain operand");
Evan Cheng5b2e5892009-01-26 18:43:34 +0000367 for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i)
368 if (Chain.getOperand(i).getNode() == Load.getNode())
369 Ops.push_back(Load.getOperand(0));
370 else
371 Ops.push_back(Chain.getOperand(i));
372 SDValue NewChain =
Dale Johannesened2eee62009-02-06 01:31:28 +0000373 CurDAG->getNode(ISD::TokenFactor, Load.getDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 MVT::Other, &Ops[0], Ops.size());
Evan Cheng5b2e5892009-01-26 18:43:34 +0000375 Ops.clear();
376 Ops.push_back(NewChain);
377 }
Evan Chengf48ef032010-03-14 03:48:46 +0000378 for (unsigned i = 1, e = OrigChain.getNumOperands(); i != e; ++i)
379 Ops.push_back(OrigChain.getOperand(i));
Dan Gohman027657d2010-06-18 15:30:29 +0000380 CurDAG->UpdateNodeOperands(OrigChain.getNode(), &Ops[0], Ops.size());
381 CurDAG->UpdateNodeOperands(Load.getNode(), Call.getOperand(0),
Evan Chengab6c3bb2008-08-25 21:27:18 +0000382 Load.getOperand(1), Load.getOperand(2));
383 Ops.clear();
Gabor Greifba36cb52008-08-28 21:40:38 +0000384 Ops.push_back(SDValue(Load.getNode(), 1));
385 for (unsigned i = 1, e = Call.getNode()->getNumOperands(); i != e; ++i)
Evan Chengab6c3bb2008-08-25 21:27:18 +0000386 Ops.push_back(Call.getOperand(i));
Dan Gohman027657d2010-06-18 15:30:29 +0000387 CurDAG->UpdateNodeOperands(Call.getNode(), &Ops[0], Ops.size());
Evan Chengab6c3bb2008-08-25 21:27:18 +0000388}
389
390/// isCalleeLoad - Return true if call address is a load and it can be
391/// moved below CALLSEQ_START and the chains leading up to the call.
392/// Return the CALLSEQ_START by reference as a second output.
Evan Chengf48ef032010-03-14 03:48:46 +0000393/// In the case of a tail call, there isn't a callseq node between the call
394/// chain and the load.
395static bool isCalleeLoad(SDValue Callee, SDValue &Chain, bool HasCallSeq) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000396 if (Callee.getNode() == Chain.getNode() || !Callee.hasOneUse())
Evan Chengab6c3bb2008-08-25 21:27:18 +0000397 return false;
Gabor Greifba36cb52008-08-28 21:40:38 +0000398 LoadSDNode *LD = dyn_cast<LoadSDNode>(Callee.getNode());
Evan Chengab6c3bb2008-08-25 21:27:18 +0000399 if (!LD ||
400 LD->isVolatile() ||
401 LD->getAddressingMode() != ISD::UNINDEXED ||
402 LD->getExtensionType() != ISD::NON_EXTLOAD)
403 return false;
404
405 // Now let's find the callseq_start.
Evan Chengf48ef032010-03-14 03:48:46 +0000406 while (HasCallSeq && Chain.getOpcode() != ISD::CALLSEQ_START) {
Evan Chengab6c3bb2008-08-25 21:27:18 +0000407 if (!Chain.hasOneUse())
408 return false;
409 Chain = Chain.getOperand(0);
410 }
Evan Chengf48ef032010-03-14 03:48:46 +0000411
412 if (!Chain.getNumOperands())
413 return false;
Evan Cheng5b2e5892009-01-26 18:43:34 +0000414 if (Chain.getOperand(0).getNode() == Callee.getNode())
415 return true;
416 if (Chain.getOperand(0).getOpcode() == ISD::TokenFactor &&
Dan Gohman1e038a82009-09-15 01:22:01 +0000417 Callee.getValue(1).isOperandOf(Chain.getOperand(0).getNode()) &&
418 Callee.getValue(1).hasOneUse())
Evan Cheng5b2e5892009-01-26 18:43:34 +0000419 return true;
420 return false;
Evan Chengab6c3bb2008-08-25 21:27:18 +0000421}
422
Chris Lattnerfb444af2010-03-02 23:12:51 +0000423void X86DAGToDAGISel::PreprocessISelDAG() {
Chris Lattner97d85342010-03-04 01:43:43 +0000424 // OptForSize is used in pattern predicates that isel is matching.
Chris Lattnerfb444af2010-03-02 23:12:51 +0000425 OptForSize = MF->getFunction()->hasFnAttr(Attribute::OptimizeForSize);
426
Dan Gohmanf350b272008-08-23 02:25:05 +0000427 for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(),
428 E = CurDAG->allnodes_end(); I != E; ) {
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000429 SDNode *N = I++; // Preincrement iterator to avoid invalidation issues.
Chris Lattnerfb444af2010-03-02 23:12:51 +0000430
Evan Chengf48ef032010-03-14 03:48:46 +0000431 if (OptLevel != CodeGenOpt::None &&
432 (N->getOpcode() == X86ISD::CALL ||
433 N->getOpcode() == X86ISD::TC_RETURN)) {
Chris Lattnerfb444af2010-03-02 23:12:51 +0000434 /// Also try moving call address load from outside callseq_start to just
435 /// before the call to allow it to be folded.
436 ///
437 /// [Load chain]
438 /// ^
439 /// |
440 /// [Load]
441 /// ^ ^
442 /// | |
443 /// / \--
444 /// / |
445 ///[CALLSEQ_START] |
446 /// ^ |
447 /// | |
448 /// [LOAD/C2Reg] |
449 /// | |
450 /// \ /
451 /// \ /
452 /// [CALL]
Evan Chengf48ef032010-03-14 03:48:46 +0000453 bool HasCallSeq = N->getOpcode() == X86ISD::CALL;
Chris Lattnerfb444af2010-03-02 23:12:51 +0000454 SDValue Chain = N->getOperand(0);
455 SDValue Load = N->getOperand(1);
Evan Chengf48ef032010-03-14 03:48:46 +0000456 if (!isCalleeLoad(Load, Chain, HasCallSeq))
Chris Lattnerfb444af2010-03-02 23:12:51 +0000457 continue;
Evan Chengf48ef032010-03-14 03:48:46 +0000458 MoveBelowOrigChain(CurDAG, Load, SDValue(N, 0), Chain);
Chris Lattnerfb444af2010-03-02 23:12:51 +0000459 ++NumLoadMoved;
460 continue;
461 }
462
463 // Lower fpround and fpextend nodes that target the FP stack to be store and
464 // load to the stack. This is a gross hack. We would like to simply mark
465 // these as being illegal, but when we do that, legalize produces these when
466 // it expands calls, then expands these in the same legalize pass. We would
467 // like dag combine to be able to hack on these between the call expansion
468 // and the node legalization. As such this pass basically does "really
469 // late" legalization of these inline with the X86 isel pass.
470 // FIXME: This should only happen when not compiled with -O0.
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000471 if (N->getOpcode() != ISD::FP_ROUND && N->getOpcode() != ISD::FP_EXTEND)
472 continue;
473
474 // If the source and destination are SSE registers, then this is a legal
475 // conversion that should not be lowered.
Owen Andersone50ed302009-08-10 22:56:29 +0000476 EVT SrcVT = N->getOperand(0).getValueType();
477 EVT DstVT = N->getValueType(0);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000478 bool SrcIsSSE = X86Lowering.isScalarFPTypeInSSEReg(SrcVT);
479 bool DstIsSSE = X86Lowering.isScalarFPTypeInSSEReg(DstVT);
480 if (SrcIsSSE && DstIsSSE)
481 continue;
482
Chris Lattner6fa2f9c2008-03-09 07:05:32 +0000483 if (!SrcIsSSE && !DstIsSSE) {
484 // If this is an FPStack extension, it is a noop.
485 if (N->getOpcode() == ISD::FP_EXTEND)
486 continue;
487 // If this is a value-preserving FPStack truncation, it is a noop.
488 if (N->getConstantOperandVal(1))
489 continue;
490 }
491
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000492 // Here we could have an FP stack truncation or an FPStack <-> SSE convert.
493 // FPStack has extload and truncstore. SSE can fold direct loads into other
494 // operations. Based on this, decide what we want to do.
Owen Andersone50ed302009-08-10 22:56:29 +0000495 EVT MemVT;
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000496 if (N->getOpcode() == ISD::FP_ROUND)
497 MemVT = DstVT; // FP_ROUND must use DstVT, we can't do a 'trunc load'.
498 else
499 MemVT = SrcIsSSE ? SrcVT : DstVT;
500
Dan Gohmanf350b272008-08-23 02:25:05 +0000501 SDValue MemTmp = CurDAG->CreateStackTemporary(MemVT);
Dale Johannesend8392542009-02-03 21:48:12 +0000502 DebugLoc dl = N->getDebugLoc();
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000503
504 // FIXME: optimize the case where the src/dest is a load or store?
Dale Johannesend8392542009-02-03 21:48:12 +0000505 SDValue Store = CurDAG->getTruncStore(CurDAG->getEntryNode(), dl,
Dan Gohmanf350b272008-08-23 02:25:05 +0000506 N->getOperand(0),
Chris Lattner3d6ccfb2010-09-21 17:04:51 +0000507 MemTmp, MachinePointerInfo(), MemVT,
David Greenedb8d9892010-02-15 16:57:43 +0000508 false, false, 0);
Stuart Hastingsa9011292011-02-16 16:23:55 +0000509 SDValue Result = CurDAG->getExtLoad(ISD::EXTLOAD, dl, DstVT, Store, MemTmp,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +0000510 MachinePointerInfo(),
511 MemVT, false, false, 0);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000512
513 // We're about to replace all uses of the FP_ROUND/FP_EXTEND with the
514 // extload we created. This will cause general havok on the dag because
515 // anything below the conversion could be folded into other existing nodes.
516 // To avoid invalidating 'I', back it up to the convert node.
517 --I;
Dan Gohmanf350b272008-08-23 02:25:05 +0000518 CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 0), Result);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000519
520 // Now that we did that, the node is dead. Increment the iterator to the
521 // next node to process, then delete N.
522 ++I;
Dan Gohmanf350b272008-08-23 02:25:05 +0000523 CurDAG->DeleteNode(N);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000524 }
525}
526
Chris Lattnerc961eea2005-11-16 01:54:32 +0000527
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000528/// EmitSpecialCodeForMain - Emit any code that needs to be executed only in
529/// the main function.
530void X86DAGToDAGISel::EmitSpecialCodeForMain(MachineBasicBlock *BB,
531 MachineFrameInfo *MFI) {
532 const TargetInstrInfo *TII = TM.getInstrInfo();
Bill Wendling78d15762011-01-06 00:47:10 +0000533 if (Subtarget->isTargetCygMing()) {
534 unsigned CallOp =
NAKAMURA Takumi40ccb792011-01-27 03:20:19 +0000535 Subtarget->is64Bit() ? X86::WINCALL64pcrel32 : X86::CALLpcrel32;
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000536 BuildMI(BB, DebugLoc(),
Bill Wendling78d15762011-01-06 00:47:10 +0000537 TII->get(CallOp)).addExternalSymbol("__main");
538 }
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000539}
540
Dan Gohman64652652010-04-14 20:17:22 +0000541void X86DAGToDAGISel::EmitFunctionEntryCode() {
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000542 // If this is main, emit special code for main.
Dan Gohman64652652010-04-14 20:17:22 +0000543 if (const Function *Fn = MF->getFunction())
544 if (Fn->hasExternalLinkage() && Fn->getName() == "main")
545 EmitSpecialCodeForMain(MF->begin(), MF->getFrameInfo());
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000546}
547
Rafael Espindola094fad32009-04-08 21:14:34 +0000548
Chris Lattnerf93b90c2010-09-22 04:39:11 +0000549bool X86DAGToDAGISel::MatchLoadInAddress(LoadSDNode *N, X86ISelAddressMode &AM){
550 SDValue Address = N->getOperand(1);
551
552 // load gs:0 -> GS segment register.
553 // load fs:0 -> FS segment register.
554 //
Rafael Espindola094fad32009-04-08 21:14:34 +0000555 // This optimization is valid because the GNU TLS model defines that
556 // gs:0 (or fs:0 on X86-64) contains its own address.
557 // For more information see http://people.redhat.com/drepper/tls.pdf
Chris Lattnerf93b90c2010-09-22 04:39:11 +0000558 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Address))
559 if (C->getSExtValue() == 0 && AM.Segment.getNode() == 0 &&
560 Subtarget->isTargetELF())
561 switch (N->getPointerInfo().getAddrSpace()) {
562 case 256:
563 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
564 return false;
565 case 257:
566 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
567 return false;
568 }
569
Rafael Espindola094fad32009-04-08 21:14:34 +0000570 return true;
571}
572
Chris Lattner18c59872009-06-27 04:16:01 +0000573/// MatchWrapper - Try to match X86ISD::Wrapper and X86ISD::WrapperRIP nodes
574/// into an addressing mode. These wrap things that will resolve down into a
575/// symbol reference. If no match is possible, this returns true, otherwise it
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000576/// returns false.
Rafael Espindola49a168d2009-04-12 21:55:03 +0000577bool X86DAGToDAGISel::MatchWrapper(SDValue N, X86ISelAddressMode &AM) {
Chris Lattner18c59872009-06-27 04:16:01 +0000578 // If the addressing mode already has a symbol as the displacement, we can
579 // never match another symbol.
Rafael Espindola49a168d2009-04-12 21:55:03 +0000580 if (AM.hasSymbolicDisplacement())
581 return true;
Rafael Espindola49a168d2009-04-12 21:55:03 +0000582
583 SDValue N0 = N.getOperand(0);
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000584 CodeModel::Model M = TM.getCodeModel();
585
Chris Lattner18c59872009-06-27 04:16:01 +0000586 // Handle X86-64 rip-relative addresses. We check this before checking direct
587 // folding because RIP is preferable to non-RIP accesses.
588 if (Subtarget->is64Bit() &&
589 // Under X86-64 non-small code model, GV (and friends) are 64-bits, so
590 // they cannot be folded into immediate fields.
591 // FIXME: This can be improved for kernel and other models?
Anton Korobeynikov25f1aa02009-08-21 15:41:56 +0000592 (M == CodeModel::Small || M == CodeModel::Kernel) &&
Chris Lattner18c59872009-06-27 04:16:01 +0000593 // Base and index reg must be 0 in order to use %rip as base and lowering
594 // must allow RIP.
595 !AM.hasBaseOrIndexReg() && N.getOpcode() == X86ISD::WrapperRIP) {
Chris Lattner18c59872009-06-27 04:16:01 +0000596 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
597 int64_t Offset = AM.Disp + G->getOffset();
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000598 if (!X86::isOffsetSuitableForCodeModel(Offset, M)) return true;
Chris Lattner18c59872009-06-27 04:16:01 +0000599 AM.GV = G->getGlobal();
600 AM.Disp = Offset;
Chris Lattnerb8afeb92009-06-26 05:51:45 +0000601 AM.SymbolFlags = G->getTargetFlags();
Chris Lattner18c59872009-06-27 04:16:01 +0000602 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
603 int64_t Offset = AM.Disp + CP->getOffset();
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000604 if (!X86::isOffsetSuitableForCodeModel(Offset, M)) return true;
Rafael Espindola49a168d2009-04-12 21:55:03 +0000605 AM.CP = CP->getConstVal();
606 AM.Align = CP->getAlignment();
Chris Lattner18c59872009-06-27 04:16:01 +0000607 AM.Disp = Offset;
Chris Lattner0b0deab2009-06-26 05:56:49 +0000608 AM.SymbolFlags = CP->getTargetFlags();
Chris Lattner18c59872009-06-27 04:16:01 +0000609 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(N0)) {
610 AM.ES = S->getSymbol();
611 AM.SymbolFlags = S->getTargetFlags();
Chris Lattner43f44aa2009-11-01 03:25:03 +0000612 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
Chris Lattner18c59872009-06-27 04:16:01 +0000613 AM.JT = J->getIndex();
614 AM.SymbolFlags = J->getTargetFlags();
Chris Lattner43f44aa2009-11-01 03:25:03 +0000615 } else {
616 AM.BlockAddr = cast<BlockAddressSDNode>(N0)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +0000617 AM.SymbolFlags = cast<BlockAddressSDNode>(N0)->getTargetFlags();
Rafael Espindola49a168d2009-04-12 21:55:03 +0000618 }
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000619
Chris Lattner18c59872009-06-27 04:16:01 +0000620 if (N.getOpcode() == X86ISD::WrapperRIP)
Owen Anderson825b72b2009-08-11 20:47:22 +0000621 AM.setBaseReg(CurDAG->getRegister(X86::RIP, MVT::i64));
Rafael Espindola49a168d2009-04-12 21:55:03 +0000622 return false;
Chris Lattner18c59872009-06-27 04:16:01 +0000623 }
624
625 // Handle the case when globals fit in our immediate field: This is true for
626 // X86-32 always and X86-64 when in -static -mcmodel=small mode. In 64-bit
627 // mode, this results in a non-RIP-relative computation.
628 if (!Subtarget->is64Bit() ||
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000629 ((M == CodeModel::Small || M == CodeModel::Kernel) &&
Chris Lattner18c59872009-06-27 04:16:01 +0000630 TM.getRelocationModel() == Reloc::Static)) {
631 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
632 AM.GV = G->getGlobal();
633 AM.Disp += G->getOffset();
634 AM.SymbolFlags = G->getTargetFlags();
635 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
636 AM.CP = CP->getConstVal();
637 AM.Align = CP->getAlignment();
638 AM.Disp += CP->getOffset();
639 AM.SymbolFlags = CP->getTargetFlags();
640 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(N0)) {
641 AM.ES = S->getSymbol();
642 AM.SymbolFlags = S->getTargetFlags();
Chris Lattner43f44aa2009-11-01 03:25:03 +0000643 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
Chris Lattner18c59872009-06-27 04:16:01 +0000644 AM.JT = J->getIndex();
645 AM.SymbolFlags = J->getTargetFlags();
Chris Lattner43f44aa2009-11-01 03:25:03 +0000646 } else {
647 AM.BlockAddr = cast<BlockAddressSDNode>(N0)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +0000648 AM.SymbolFlags = cast<BlockAddressSDNode>(N0)->getTargetFlags();
Chris Lattner18c59872009-06-27 04:16:01 +0000649 }
Rafael Espindola49a168d2009-04-12 21:55:03 +0000650 return false;
651 }
652
653 return true;
654}
655
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000656/// MatchAddress - Add the specified node to the specified addressing mode,
657/// returning true if it cannot be done. This just pattern matches for the
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000658/// addressing mode.
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000659bool X86DAGToDAGISel::MatchAddress(SDValue N, X86ISelAddressMode &AM) {
Dan Gohmane5408102010-06-18 01:24:29 +0000660 if (MatchAddressRecursively(N, AM, 0))
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000661 return true;
662
663 // Post-processing: Convert lea(,%reg,2) to lea(%reg,%reg), which has
664 // a smaller encoding and avoids a scaled-index.
665 if (AM.Scale == 2 &&
666 AM.BaseType == X86ISelAddressMode::RegBase &&
Dan Gohmanffce6f12010-04-29 23:30:41 +0000667 AM.Base_Reg.getNode() == 0) {
668 AM.Base_Reg = AM.IndexReg;
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000669 AM.Scale = 1;
670 }
671
Dan Gohmanef74e9b2009-08-20 18:23:44 +0000672 // Post-processing: Convert foo to foo(%rip), even in non-PIC mode,
673 // because it has a smaller encoding.
674 // TODO: Which other code models can use this?
675 if (TM.getCodeModel() == CodeModel::Small &&
676 Subtarget->is64Bit() &&
677 AM.Scale == 1 &&
678 AM.BaseType == X86ISelAddressMode::RegBase &&
Dan Gohmanffce6f12010-04-29 23:30:41 +0000679 AM.Base_Reg.getNode() == 0 &&
Dan Gohmanef74e9b2009-08-20 18:23:44 +0000680 AM.IndexReg.getNode() == 0 &&
Dan Gohman79b765d2009-08-25 17:47:44 +0000681 AM.SymbolFlags == X86II::MO_NO_FLAG &&
Dan Gohmanef74e9b2009-08-20 18:23:44 +0000682 AM.hasSymbolicDisplacement())
Dan Gohmanffce6f12010-04-29 23:30:41 +0000683 AM.Base_Reg = CurDAG->getRegister(X86::RIP, MVT::i64);
Dan Gohmanef74e9b2009-08-20 18:23:44 +0000684
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000685 return false;
686}
687
688bool X86DAGToDAGISel::MatchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
689 unsigned Depth) {
Dan Gohman6520e202008-10-18 02:06:02 +0000690 bool is64Bit = Subtarget->is64Bit();
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000691 DebugLoc dl = N.getDebugLoc();
Bill Wendling12321672009-08-07 21:33:25 +0000692 DEBUG({
David Greened7f4f242010-01-05 01:29:08 +0000693 dbgs() << "MatchAddress: ";
Bill Wendling12321672009-08-07 21:33:25 +0000694 AM.dump();
695 });
Dan Gohmanbadb2d22007-08-13 20:03:06 +0000696 // Limit recursion.
697 if (Depth > 5)
Rafael Espindola523249f2009-03-31 16:16:57 +0000698 return MatchAddressBase(N, AM);
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000699
700 CodeModel::Model M = TM.getCodeModel();
701
Chris Lattner18c59872009-06-27 04:16:01 +0000702 // If this is already a %rip relative address, we can only merge immediates
703 // into it. Instead of handling this in every case, we handle it here.
Evan Cheng25ab6902006-09-08 06:48:29 +0000704 // RIP relative addressing: %rip + 32-bit displacement!
Chris Lattner18c59872009-06-27 04:16:01 +0000705 if (AM.isRIPRelative()) {
706 // FIXME: JumpTable and ExternalSymbol address currently don't like
707 // displacements. It isn't very important, but this should be fixed for
708 // consistency.
709 if (!AM.ES && AM.JT != -1) return true;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000710
Chris Lattner18c59872009-06-27 04:16:01 +0000711 if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N)) {
712 int64_t Val = AM.Disp + Cst->getSExtValue();
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000713 if (X86::isOffsetSuitableForCodeModel(Val, M,
714 AM.hasSymbolicDisplacement())) {
Chris Lattner18c59872009-06-27 04:16:01 +0000715 AM.Disp = Val;
Evan Cheng25ab6902006-09-08 06:48:29 +0000716 return false;
717 }
718 }
719 return true;
720 }
721
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000722 switch (N.getOpcode()) {
723 default: break;
Evan Cheng25ab6902006-09-08 06:48:29 +0000724 case ISD::Constant: {
Dan Gohman27cae7b2008-11-11 15:52:29 +0000725 uint64_t Val = cast<ConstantSDNode>(N)->getSExtValue();
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000726 if (!is64Bit ||
727 X86::isOffsetSuitableForCodeModel(AM.Disp + Val, M,
728 AM.hasSymbolicDisplacement())) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000729 AM.Disp += Val;
730 return false;
731 }
732 break;
733 }
Evan Cheng51a9ed92006-02-25 10:09:08 +0000734
Rafael Espindola49a168d2009-04-12 21:55:03 +0000735 case X86ISD::Wrapper:
Chris Lattner18c59872009-06-27 04:16:01 +0000736 case X86ISD::WrapperRIP:
Rafael Espindola49a168d2009-04-12 21:55:03 +0000737 if (!MatchWrapper(N, AM))
738 return false;
Evan Cheng51a9ed92006-02-25 10:09:08 +0000739 break;
740
Rafael Espindola094fad32009-04-08 21:14:34 +0000741 case ISD::LOAD:
Chris Lattnerf93b90c2010-09-22 04:39:11 +0000742 if (!MatchLoadInAddress(cast<LoadSDNode>(N), AM))
Rafael Espindola094fad32009-04-08 21:14:34 +0000743 return false;
744 break;
745
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000746 case ISD::FrameIndex:
Gabor Greif93c53e52008-08-31 15:37:04 +0000747 if (AM.BaseType == X86ISelAddressMode::RegBase
Dan Gohmanffce6f12010-04-29 23:30:41 +0000748 && AM.Base_Reg.getNode() == 0) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000749 AM.BaseType = X86ISelAddressMode::FrameIndexBase;
Dan Gohmanffce6f12010-04-29 23:30:41 +0000750 AM.Base_FrameIndex = cast<FrameIndexSDNode>(N)->getIndex();
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000751 return false;
752 }
753 break;
Evan Chengec693f72005-12-08 02:01:35 +0000754
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000755 case ISD::SHL:
Chris Lattner18c59872009-06-27 04:16:01 +0000756 if (AM.IndexReg.getNode() != 0 || AM.Scale != 1)
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000757 break;
758
Gabor Greif93c53e52008-08-31 15:37:04 +0000759 if (ConstantSDNode
760 *CN = dyn_cast<ConstantSDNode>(N.getNode()->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000761 unsigned Val = CN->getZExtValue();
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000762 // Note that we handle x<<1 as (,x,2) rather than (x,x) here so
763 // that the base operand remains free for further matching. If
764 // the base doesn't end up getting used, a post-processing step
765 // in MatchAddress turns (,x,2) into (x,x), which is cheaper.
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000766 if (Val == 1 || Val == 2 || Val == 3) {
767 AM.Scale = 1 << Val;
Gabor Greifba36cb52008-08-28 21:40:38 +0000768 SDValue ShVal = N.getNode()->getOperand(0);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000769
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000770 // Okay, we know that we have a scale by now. However, if the scaled
771 // value is an add of something and a constant, we can fold the
772 // constant into the disp field here.
Chris Lattner0a9481f2011-02-13 22:25:43 +0000773 if (CurDAG->isBaseWithConstantOffset(ShVal)) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000774 AM.IndexReg = ShVal.getNode()->getOperand(0);
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000775 ConstantSDNode *AddVal =
Gabor Greifba36cb52008-08-28 21:40:38 +0000776 cast<ConstantSDNode>(ShVal.getNode()->getOperand(1));
Evan Cheng8e278262009-01-17 07:09:27 +0000777 uint64_t Disp = AM.Disp + (AddVal->getSExtValue() << Val);
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000778 if (!is64Bit ||
779 X86::isOffsetSuitableForCodeModel(Disp, M,
780 AM.hasSymbolicDisplacement()))
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000781 AM.Disp = Disp;
782 else
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000783 AM.IndexReg = ShVal;
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000784 } else {
785 AM.IndexReg = ShVal;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000786 }
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000787 return false;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000788 }
789 break;
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000790 }
Evan Chengec693f72005-12-08 02:01:35 +0000791
Dan Gohman83688052007-10-22 20:22:24 +0000792 case ISD::SMUL_LOHI:
793 case ISD::UMUL_LOHI:
794 // A mul_lohi where we need the low part can be folded as a plain multiply.
Gabor Greif99a6cb92008-08-26 22:36:50 +0000795 if (N.getResNo() != 0) break;
Dan Gohman83688052007-10-22 20:22:24 +0000796 // FALL THROUGH
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000797 case ISD::MUL:
Evan Cheng73f24c92009-03-30 21:36:47 +0000798 case X86ISD::MUL_IMM:
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000799 // X*[3,5,9] -> X+X*[2,4,8]
Dan Gohman8be6bbe2008-11-05 04:14:16 +0000800 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Dan Gohmanffce6f12010-04-29 23:30:41 +0000801 AM.Base_Reg.getNode() == 0 &&
Chris Lattner18c59872009-06-27 04:16:01 +0000802 AM.IndexReg.getNode() == 0) {
Gabor Greif93c53e52008-08-31 15:37:04 +0000803 if (ConstantSDNode
804 *CN = dyn_cast<ConstantSDNode>(N.getNode()->getOperand(1)))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000805 if (CN->getZExtValue() == 3 || CN->getZExtValue() == 5 ||
806 CN->getZExtValue() == 9) {
807 AM.Scale = unsigned(CN->getZExtValue())-1;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000808
Gabor Greifba36cb52008-08-28 21:40:38 +0000809 SDValue MulVal = N.getNode()->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000810 SDValue Reg;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000811
812 // Okay, we know that we have a scale by now. However, if the scaled
813 // value is an add of something and a constant, we can fold the
814 // constant into the disp field here.
Gabor Greifba36cb52008-08-28 21:40:38 +0000815 if (MulVal.getNode()->getOpcode() == ISD::ADD && MulVal.hasOneUse() &&
816 isa<ConstantSDNode>(MulVal.getNode()->getOperand(1))) {
817 Reg = MulVal.getNode()->getOperand(0);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000818 ConstantSDNode *AddVal =
Gabor Greifba36cb52008-08-28 21:40:38 +0000819 cast<ConstantSDNode>(MulVal.getNode()->getOperand(1));
Evan Cheng8e278262009-01-17 07:09:27 +0000820 uint64_t Disp = AM.Disp + AddVal->getSExtValue() *
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000821 CN->getZExtValue();
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000822 if (!is64Bit ||
823 X86::isOffsetSuitableForCodeModel(Disp, M,
824 AM.hasSymbolicDisplacement()))
Evan Cheng25ab6902006-09-08 06:48:29 +0000825 AM.Disp = Disp;
826 else
Gabor Greifba36cb52008-08-28 21:40:38 +0000827 Reg = N.getNode()->getOperand(0);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000828 } else {
Gabor Greifba36cb52008-08-28 21:40:38 +0000829 Reg = N.getNode()->getOperand(0);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000830 }
831
Dan Gohmanffce6f12010-04-29 23:30:41 +0000832 AM.IndexReg = AM.Base_Reg = Reg;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000833 return false;
834 }
Chris Lattner62412262007-02-04 20:18:17 +0000835 }
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000836 break;
837
Dan Gohman3cd90a12009-05-11 18:02:53 +0000838 case ISD::SUB: {
839 // Given A-B, if A can be completely folded into the address and
840 // the index field with the index field unused, use -B as the index.
841 // This is a win if a has multiple parts that can be folded into
842 // the address. Also, this saves a mov if the base register has
843 // other uses, since it avoids a two-address sub instruction, however
844 // it costs an additional mov if the index register has other uses.
845
Dan Gohmane5408102010-06-18 01:24:29 +0000846 // Add an artificial use to this node so that we can keep track of
847 // it if it gets CSE'd with a different node.
848 HandleSDNode Handle(N);
849
Dan Gohman3cd90a12009-05-11 18:02:53 +0000850 // Test if the LHS of the sub can be folded.
851 X86ISelAddressMode Backup = AM;
Dan Gohmane5408102010-06-18 01:24:29 +0000852 if (MatchAddressRecursively(N.getNode()->getOperand(0), AM, Depth+1)) {
Dan Gohman3cd90a12009-05-11 18:02:53 +0000853 AM = Backup;
854 break;
855 }
856 // Test if the index field is free for use.
Chris Lattner18c59872009-06-27 04:16:01 +0000857 if (AM.IndexReg.getNode() || AM.isRIPRelative()) {
Dan Gohman3cd90a12009-05-11 18:02:53 +0000858 AM = Backup;
859 break;
860 }
Evan Chengf3caa522010-03-17 23:58:35 +0000861
Dan Gohman3cd90a12009-05-11 18:02:53 +0000862 int Cost = 0;
Dan Gohmane5408102010-06-18 01:24:29 +0000863 SDValue RHS = Handle.getValue().getNode()->getOperand(1);
Dan Gohman3cd90a12009-05-11 18:02:53 +0000864 // If the RHS involves a register with multiple uses, this
865 // transformation incurs an extra mov, due to the neg instruction
866 // clobbering its operand.
867 if (!RHS.getNode()->hasOneUse() ||
868 RHS.getNode()->getOpcode() == ISD::CopyFromReg ||
869 RHS.getNode()->getOpcode() == ISD::TRUNCATE ||
870 RHS.getNode()->getOpcode() == ISD::ANY_EXTEND ||
871 (RHS.getNode()->getOpcode() == ISD::ZERO_EXTEND &&
Owen Anderson825b72b2009-08-11 20:47:22 +0000872 RHS.getNode()->getOperand(0).getValueType() == MVT::i32))
Dan Gohman3cd90a12009-05-11 18:02:53 +0000873 ++Cost;
874 // If the base is a register with multiple uses, this
875 // transformation may save a mov.
876 if ((AM.BaseType == X86ISelAddressMode::RegBase &&
Dan Gohmanffce6f12010-04-29 23:30:41 +0000877 AM.Base_Reg.getNode() &&
878 !AM.Base_Reg.getNode()->hasOneUse()) ||
Dan Gohman3cd90a12009-05-11 18:02:53 +0000879 AM.BaseType == X86ISelAddressMode::FrameIndexBase)
880 --Cost;
881 // If the folded LHS was interesting, this transformation saves
882 // address arithmetic.
883 if ((AM.hasSymbolicDisplacement() && !Backup.hasSymbolicDisplacement()) +
884 ((AM.Disp != 0) && (Backup.Disp == 0)) +
885 (AM.Segment.getNode() && !Backup.Segment.getNode()) >= 2)
886 --Cost;
887 // If it doesn't look like it may be an overall win, don't do it.
888 if (Cost >= 0) {
889 AM = Backup;
890 break;
891 }
892
893 // Ok, the transformation is legal and appears profitable. Go for it.
894 SDValue Zero = CurDAG->getConstant(0, N.getValueType());
895 SDValue Neg = CurDAG->getNode(ISD::SUB, dl, N.getValueType(), Zero, RHS);
896 AM.IndexReg = Neg;
897 AM.Scale = 1;
898
899 // Insert the new nodes into the topological ordering.
900 if (Zero.getNode()->getNodeId() == -1 ||
901 Zero.getNode()->getNodeId() > N.getNode()->getNodeId()) {
902 CurDAG->RepositionNode(N.getNode(), Zero.getNode());
903 Zero.getNode()->setNodeId(N.getNode()->getNodeId());
904 }
905 if (Neg.getNode()->getNodeId() == -1 ||
906 Neg.getNode()->getNodeId() > N.getNode()->getNodeId()) {
907 CurDAG->RepositionNode(N.getNode(), Neg.getNode());
908 Neg.getNode()->setNodeId(N.getNode()->getNodeId());
909 }
910 return false;
911 }
912
Evan Cheng8e278262009-01-17 07:09:27 +0000913 case ISD::ADD: {
Dan Gohmane5408102010-06-18 01:24:29 +0000914 // Add an artificial use to this node so that we can keep track of
915 // it if it gets CSE'd with a different node.
916 HandleSDNode Handle(N);
Dan Gohmane5408102010-06-18 01:24:29 +0000917
Evan Cheng8e278262009-01-17 07:09:27 +0000918 X86ISelAddressMode Backup = AM;
Chris Lattnerdec28ce2011-01-16 08:48:11 +0000919 if (!MatchAddressRecursively(N.getOperand(0), AM, Depth+1) &&
920 !MatchAddressRecursively(Handle.getValue().getOperand(1), AM, Depth+1))
Dan Gohmane5408102010-06-18 01:24:29 +0000921 return false;
922 AM = Backup;
Chris Lattnerdec28ce2011-01-16 08:48:11 +0000923
Evan Chengf3caa522010-03-17 23:58:35 +0000924 // Try again after commuting the operands.
Chris Lattnerdec28ce2011-01-16 08:48:11 +0000925 if (!MatchAddressRecursively(Handle.getValue().getOperand(1), AM, Depth+1)&&
926 !MatchAddressRecursively(Handle.getValue().getOperand(0), AM, Depth+1))
Dan Gohmane5408102010-06-18 01:24:29 +0000927 return false;
Evan Cheng8e278262009-01-17 07:09:27 +0000928 AM = Backup;
Dan Gohman77502c92009-03-13 02:25:09 +0000929
930 // If we couldn't fold both operands into the address at the same time,
931 // see if we can just put each operand into a register and fold at least
932 // the add.
933 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Dan Gohmanffce6f12010-04-29 23:30:41 +0000934 !AM.Base_Reg.getNode() &&
Chris Lattner18c59872009-06-27 04:16:01 +0000935 !AM.IndexReg.getNode()) {
Chris Lattnerdec28ce2011-01-16 08:48:11 +0000936 N = Handle.getValue();
937 AM.Base_Reg = N.getOperand(0);
938 AM.IndexReg = N.getOperand(1);
Dan Gohman77502c92009-03-13 02:25:09 +0000939 AM.Scale = 1;
940 return false;
941 }
Chris Lattnerdec28ce2011-01-16 08:48:11 +0000942 N = Handle.getValue();
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000943 break;
Evan Cheng8e278262009-01-17 07:09:27 +0000944 }
Evan Chenge6ad27e2006-05-30 06:59:36 +0000945
Chris Lattner62412262007-02-04 20:18:17 +0000946 case ISD::OR:
947 // Handle "X | C" as "X + C" iff X is known to have C bits clear.
Chris Lattner0a9481f2011-02-13 22:25:43 +0000948 if (CurDAG->isBaseWithConstantOffset(N)) {
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000949 X86ISelAddressMode Backup = AM;
Chris Lattnerd6139422010-04-20 23:18:40 +0000950 ConstantSDNode *CN = cast<ConstantSDNode>(N.getOperand(1));
Dan Gohman27cae7b2008-11-11 15:52:29 +0000951 uint64_t Offset = CN->getSExtValue();
Evan Chengf3caa522010-03-17 23:58:35 +0000952
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000953 // Start with the LHS as an addr mode.
Dan Gohmane5408102010-06-18 01:24:29 +0000954 if (!MatchAddressRecursively(N.getOperand(0), AM, Depth+1) &&
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000955 // Address could not have picked a GV address for the displacement.
956 AM.GV == NULL &&
957 // On x86-64, the resultant disp must fit in 32-bits.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000958 (!is64Bit ||
959 X86::isOffsetSuitableForCodeModel(AM.Disp + Offset, M,
Evan Chengf3caa522010-03-17 23:58:35 +0000960 AM.hasSymbolicDisplacement()))) {
Dan Gohman27cae7b2008-11-11 15:52:29 +0000961 AM.Disp += Offset;
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000962 return false;
Evan Chenge6ad27e2006-05-30 06:59:36 +0000963 }
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000964 AM = Backup;
Evan Chenge6ad27e2006-05-30 06:59:36 +0000965 }
966 break;
Evan Cheng1314b002007-12-13 00:43:27 +0000967
968 case ISD::AND: {
Dan Gohman21e3dfb2009-04-13 16:09:41 +0000969 // Perform some heroic transforms on an and of a constant-count shift
970 // with a constant to enable use of the scaled offset field.
971
Dan Gohman475871a2008-07-27 21:46:04 +0000972 SDValue Shift = N.getOperand(0);
Dan Gohman21e3dfb2009-04-13 16:09:41 +0000973 if (Shift.getNumOperands() != 2) break;
Dan Gohman8be6bbe2008-11-05 04:14:16 +0000974
Evan Cheng1314b002007-12-13 00:43:27 +0000975 // Scale must not be used already.
Gabor Greifba36cb52008-08-28 21:40:38 +0000976 if (AM.IndexReg.getNode() != 0 || AM.Scale != 1) break;
Evan Chengbe3bf422008-02-07 08:53:49 +0000977
Dan Gohman21e3dfb2009-04-13 16:09:41 +0000978 SDValue X = Shift.getOperand(0);
Evan Cheng1314b002007-12-13 00:43:27 +0000979 ConstantSDNode *C2 = dyn_cast<ConstantSDNode>(N.getOperand(1));
980 ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(Shift.getOperand(1));
981 if (!C1 || !C2) break;
982
Dan Gohman21e3dfb2009-04-13 16:09:41 +0000983 // Handle "(X >> (8-C1)) & C2" as "(X >> 8) & 0xff)" if safe. This
984 // allows us to convert the shift and and into an h-register extract and
985 // a scaled index.
986 if (Shift.getOpcode() == ISD::SRL && Shift.hasOneUse()) {
987 unsigned ScaleLog = 8 - C1->getZExtValue();
Rafael Espindola7c366832009-04-16 12:34:53 +0000988 if (ScaleLog > 0 && ScaleLog < 4 &&
Dan Gohman21e3dfb2009-04-13 16:09:41 +0000989 C2->getZExtValue() == (UINT64_C(0xff) << ScaleLog)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000990 SDValue Eight = CurDAG->getConstant(8, MVT::i8);
Dan Gohman21e3dfb2009-04-13 16:09:41 +0000991 SDValue Mask = CurDAG->getConstant(0xff, N.getValueType());
992 SDValue Srl = CurDAG->getNode(ISD::SRL, dl, N.getValueType(),
993 X, Eight);
994 SDValue And = CurDAG->getNode(ISD::AND, dl, N.getValueType(),
995 Srl, Mask);
Owen Anderson825b72b2009-08-11 20:47:22 +0000996 SDValue ShlCount = CurDAG->getConstant(ScaleLog, MVT::i8);
Dan Gohman62ad1382009-04-14 22:45:05 +0000997 SDValue Shl = CurDAG->getNode(ISD::SHL, dl, N.getValueType(),
998 And, ShlCount);
Dan Gohman21e3dfb2009-04-13 16:09:41 +0000999
1000 // Insert the new nodes into the topological ordering.
1001 if (Eight.getNode()->getNodeId() == -1 ||
1002 Eight.getNode()->getNodeId() > X.getNode()->getNodeId()) {
1003 CurDAG->RepositionNode(X.getNode(), Eight.getNode());
1004 Eight.getNode()->setNodeId(X.getNode()->getNodeId());
1005 }
1006 if (Mask.getNode()->getNodeId() == -1 ||
1007 Mask.getNode()->getNodeId() > X.getNode()->getNodeId()) {
1008 CurDAG->RepositionNode(X.getNode(), Mask.getNode());
1009 Mask.getNode()->setNodeId(X.getNode()->getNodeId());
1010 }
1011 if (Srl.getNode()->getNodeId() == -1 ||
1012 Srl.getNode()->getNodeId() > Shift.getNode()->getNodeId()) {
1013 CurDAG->RepositionNode(Shift.getNode(), Srl.getNode());
1014 Srl.getNode()->setNodeId(Shift.getNode()->getNodeId());
1015 }
1016 if (And.getNode()->getNodeId() == -1 ||
1017 And.getNode()->getNodeId() > N.getNode()->getNodeId()) {
1018 CurDAG->RepositionNode(N.getNode(), And.getNode());
1019 And.getNode()->setNodeId(N.getNode()->getNodeId());
1020 }
Dan Gohman62ad1382009-04-14 22:45:05 +00001021 if (ShlCount.getNode()->getNodeId() == -1 ||
1022 ShlCount.getNode()->getNodeId() > X.getNode()->getNodeId()) {
1023 CurDAG->RepositionNode(X.getNode(), ShlCount.getNode());
1024 ShlCount.getNode()->setNodeId(N.getNode()->getNodeId());
1025 }
1026 if (Shl.getNode()->getNodeId() == -1 ||
1027 Shl.getNode()->getNodeId() > N.getNode()->getNodeId()) {
1028 CurDAG->RepositionNode(N.getNode(), Shl.getNode());
1029 Shl.getNode()->setNodeId(N.getNode()->getNodeId());
1030 }
Dan Gohmane5408102010-06-18 01:24:29 +00001031 CurDAG->ReplaceAllUsesWith(N, Shl);
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001032 AM.IndexReg = And;
1033 AM.Scale = (1 << ScaleLog);
1034 return false;
1035 }
1036 }
1037
1038 // Handle "(X << C1) & C2" as "(X & (C2>>C1)) << C1" if safe and if this
1039 // allows us to fold the shift into this addressing mode.
1040 if (Shift.getOpcode() != ISD::SHL) break;
1041
Evan Cheng1314b002007-12-13 00:43:27 +00001042 // Not likely to be profitable if either the AND or SHIFT node has more
1043 // than one use (unless all uses are for address computation). Besides,
1044 // isel mechanism requires their node ids to be reused.
1045 if (!N.hasOneUse() || !Shift.hasOneUse())
1046 break;
1047
1048 // Verify that the shift amount is something we can fold.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001049 unsigned ShiftCst = C1->getZExtValue();
Evan Cheng1314b002007-12-13 00:43:27 +00001050 if (ShiftCst != 1 && ShiftCst != 2 && ShiftCst != 3)
1051 break;
1052
1053 // Get the new AND mask, this folds to a constant.
Dale Johannesend8392542009-02-03 21:48:12 +00001054 SDValue NewANDMask = CurDAG->getNode(ISD::SRL, dl, N.getValueType(),
Evan Cheng552e3be2008-10-14 17:15:39 +00001055 SDValue(C2, 0), SDValue(C1, 0));
Dale Johannesend8392542009-02-03 21:48:12 +00001056 SDValue NewAND = CurDAG->getNode(ISD::AND, dl, N.getValueType(), X,
1057 NewANDMask);
1058 SDValue NewSHIFT = CurDAG->getNode(ISD::SHL, dl, N.getValueType(),
Dan Gohman7b8e9642008-10-13 20:52:04 +00001059 NewAND, SDValue(C1, 0));
Dan Gohman8be6bbe2008-11-05 04:14:16 +00001060
1061 // Insert the new nodes into the topological ordering.
1062 if (C1->getNodeId() > X.getNode()->getNodeId()) {
1063 CurDAG->RepositionNode(X.getNode(), C1);
1064 C1->setNodeId(X.getNode()->getNodeId());
1065 }
1066 if (NewANDMask.getNode()->getNodeId() == -1 ||
1067 NewANDMask.getNode()->getNodeId() > X.getNode()->getNodeId()) {
1068 CurDAG->RepositionNode(X.getNode(), NewANDMask.getNode());
1069 NewANDMask.getNode()->setNodeId(X.getNode()->getNodeId());
1070 }
1071 if (NewAND.getNode()->getNodeId() == -1 ||
1072 NewAND.getNode()->getNodeId() > Shift.getNode()->getNodeId()) {
1073 CurDAG->RepositionNode(Shift.getNode(), NewAND.getNode());
1074 NewAND.getNode()->setNodeId(Shift.getNode()->getNodeId());
1075 }
1076 if (NewSHIFT.getNode()->getNodeId() == -1 ||
1077 NewSHIFT.getNode()->getNodeId() > N.getNode()->getNodeId()) {
1078 CurDAG->RepositionNode(N.getNode(), NewSHIFT.getNode());
1079 NewSHIFT.getNode()->setNodeId(N.getNode()->getNodeId());
1080 }
1081
Dan Gohmane5408102010-06-18 01:24:29 +00001082 CurDAG->ReplaceAllUsesWith(N, NewSHIFT);
Evan Cheng1314b002007-12-13 00:43:27 +00001083
1084 AM.Scale = 1 << ShiftCst;
1085 AM.IndexReg = NewAND;
1086 return false;
1087 }
Evan Chenge6ad27e2006-05-30 06:59:36 +00001088 }
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001089
Rafael Espindola523249f2009-03-31 16:16:57 +00001090 return MatchAddressBase(N, AM);
Dan Gohmanbadb2d22007-08-13 20:03:06 +00001091}
1092
1093/// MatchAddressBase - Helper for MatchAddress. Add the specified node to the
1094/// specified addressing mode without any further recursion.
Rafael Espindola523249f2009-03-31 16:16:57 +00001095bool X86DAGToDAGISel::MatchAddressBase(SDValue N, X86ISelAddressMode &AM) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001096 // Is the base register already occupied?
Dan Gohmanffce6f12010-04-29 23:30:41 +00001097 if (AM.BaseType != X86ISelAddressMode::RegBase || AM.Base_Reg.getNode()) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001098 // If so, check to see if the scale index register is set.
Chris Lattner18c59872009-06-27 04:16:01 +00001099 if (AM.IndexReg.getNode() == 0) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001100 AM.IndexReg = N;
1101 AM.Scale = 1;
1102 return false;
1103 }
1104
1105 // Otherwise, we cannot select it.
1106 return true;
1107 }
1108
1109 // Default, generate it as a register.
1110 AM.BaseType = X86ISelAddressMode::RegBase;
Dan Gohmanffce6f12010-04-29 23:30:41 +00001111 AM.Base_Reg = N;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001112 return false;
1113}
1114
Evan Chengec693f72005-12-08 02:01:35 +00001115/// SelectAddr - returns true if it is able pattern match an addressing mode.
1116/// It returns the operands which make up the maximal addressing mode it can
1117/// match by reference.
Chris Lattnerb86faa12010-09-21 22:07:31 +00001118///
1119/// Parent is the parent node of the addr operand that is being matched. It
1120/// is always a load, store, atomic node, or null. It is only null when
1121/// checking memory operands for inline asm nodes.
1122bool X86DAGToDAGISel::SelectAddr(SDNode *Parent, SDValue N, SDValue &Base,
Dan Gohman475871a2008-07-27 21:46:04 +00001123 SDValue &Scale, SDValue &Index,
Rafael Espindola094fad32009-04-08 21:14:34 +00001124 SDValue &Disp, SDValue &Segment) {
Evan Chengec693f72005-12-08 02:01:35 +00001125 X86ISelAddressMode AM;
Chris Lattnerf93b90c2010-09-22 04:39:11 +00001126
1127 if (Parent &&
1128 // This list of opcodes are all the nodes that have an "addr:$ptr" operand
1129 // that are not a MemSDNode, and thus don't have proper addrspace info.
Chris Lattnerf93b90c2010-09-22 04:39:11 +00001130 Parent->getOpcode() != ISD::INTRINSIC_W_CHAIN && // unaligned loads, fixme
Eric Christopher56a8b812010-09-22 20:42:08 +00001131 Parent->getOpcode() != ISD::INTRINSIC_VOID && // nontemporal stores
1132 Parent->getOpcode() != X86ISD::TLSCALL) { // Fixme
Chris Lattnerf93b90c2010-09-22 04:39:11 +00001133 unsigned AddrSpace =
1134 cast<MemSDNode>(Parent)->getPointerInfo().getAddrSpace();
1135 // AddrSpace 256 -> GS, 257 -> FS.
1136 if (AddrSpace == 256)
1137 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
1138 if (AddrSpace == 257)
1139 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
1140 }
1141
Evan Chengc7928f82009-12-18 01:59:21 +00001142 if (MatchAddress(N, AM))
Evan Cheng8700e142006-01-11 06:09:51 +00001143 return false;
Evan Chengec693f72005-12-08 02:01:35 +00001144
Owen Andersone50ed302009-08-10 22:56:29 +00001145 EVT VT = N.getValueType();
Evan Cheng8700e142006-01-11 06:09:51 +00001146 if (AM.BaseType == X86ISelAddressMode::RegBase) {
Dan Gohmanffce6f12010-04-29 23:30:41 +00001147 if (!AM.Base_Reg.getNode())
1148 AM.Base_Reg = CurDAG->getRegister(0, VT);
Evan Chengec693f72005-12-08 02:01:35 +00001149 }
Evan Cheng8700e142006-01-11 06:09:51 +00001150
Gabor Greifba36cb52008-08-28 21:40:38 +00001151 if (!AM.IndexReg.getNode())
Evan Cheng25ab6902006-09-08 06:48:29 +00001152 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Cheng8700e142006-01-11 06:09:51 +00001153
Rafael Espindola094fad32009-04-08 21:14:34 +00001154 getAddressOperands(AM, Base, Scale, Index, Disp, Segment);
Evan Cheng8700e142006-01-11 06:09:51 +00001155 return true;
Evan Chengec693f72005-12-08 02:01:35 +00001156}
1157
Chris Lattner3a7cd952006-10-07 21:55:32 +00001158/// SelectScalarSSELoad - Match a scalar SSE load. In particular, we want to
1159/// match a load whose top elements are either undef or zeros. The load flavor
1160/// is derived from the type of N, which is either v4f32 or v2f64.
Chris Lattner64b49862010-02-17 06:07:47 +00001161///
1162/// We also return:
Chris Lattnera170b5e2010-02-21 03:17:59 +00001163/// PatternChainNode: this is the matched node that has a chain input and
1164/// output.
Chris Lattnere60f7b42010-03-01 22:51:11 +00001165bool X86DAGToDAGISel::SelectScalarSSELoad(SDNode *Root,
Dan Gohman475871a2008-07-27 21:46:04 +00001166 SDValue N, SDValue &Base,
1167 SDValue &Scale, SDValue &Index,
Rafael Espindola094fad32009-04-08 21:14:34 +00001168 SDValue &Disp, SDValue &Segment,
Chris Lattnera170b5e2010-02-21 03:17:59 +00001169 SDValue &PatternNodeWithChain) {
Chris Lattner3a7cd952006-10-07 21:55:32 +00001170 if (N.getOpcode() == ISD::SCALAR_TO_VECTOR) {
Chris Lattnera170b5e2010-02-21 03:17:59 +00001171 PatternNodeWithChain = N.getOperand(0);
1172 if (ISD::isNON_EXTLoad(PatternNodeWithChain.getNode()) &&
1173 PatternNodeWithChain.hasOneUse() &&
Chris Lattnerf1c64282010-02-21 04:53:34 +00001174 IsProfitableToFold(N.getOperand(0), N.getNode(), Root) &&
Dan Gohmand858e902010-04-17 15:26:15 +00001175 IsLegalToFold(N.getOperand(0), N.getNode(), Root, OptLevel)) {
Chris Lattnera170b5e2010-02-21 03:17:59 +00001176 LoadSDNode *LD = cast<LoadSDNode>(PatternNodeWithChain);
Chris Lattnerb86faa12010-09-21 22:07:31 +00001177 if (!SelectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp, Segment))
Chris Lattner3a7cd952006-10-07 21:55:32 +00001178 return false;
1179 return true;
1180 }
1181 }
Chris Lattner4fe4f252006-10-11 22:09:58 +00001182
1183 // Also handle the case where we explicitly require zeros in the top
Chris Lattner3a7cd952006-10-07 21:55:32 +00001184 // elements. This is a vector shuffle from the zero vector.
Gabor Greifba36cb52008-08-28 21:40:38 +00001185 if (N.getOpcode() == X86ISD::VZEXT_MOVL && N.getNode()->hasOneUse() &&
Chris Lattner8a594482007-11-25 00:24:49 +00001186 // Check to see if the top elements are all zeros (or bitcast of zeros).
Evan Cheng7e2ff772008-05-08 00:57:18 +00001187 N.getOperand(0).getOpcode() == ISD::SCALAR_TO_VECTOR &&
Gabor Greifba36cb52008-08-28 21:40:38 +00001188 N.getOperand(0).getNode()->hasOneUse() &&
1189 ISD::isNON_EXTLoad(N.getOperand(0).getOperand(0).getNode()) &&
Chris Lattner92d3ada2010-02-16 22:35:06 +00001190 N.getOperand(0).getOperand(0).hasOneUse() &&
1191 IsProfitableToFold(N.getOperand(0), N.getNode(), Root) &&
Dan Gohmand858e902010-04-17 15:26:15 +00001192 IsLegalToFold(N.getOperand(0), N.getNode(), Root, OptLevel)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00001193 // Okay, this is a zero extending load. Fold it.
1194 LoadSDNode *LD = cast<LoadSDNode>(N.getOperand(0).getOperand(0));
Chris Lattnerb86faa12010-09-21 22:07:31 +00001195 if (!SelectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp, Segment))
Evan Cheng7e2ff772008-05-08 00:57:18 +00001196 return false;
Chris Lattnera170b5e2010-02-21 03:17:59 +00001197 PatternNodeWithChain = SDValue(LD, 0);
Evan Cheng7e2ff772008-05-08 00:57:18 +00001198 return true;
Chris Lattner4fe4f252006-10-11 22:09:58 +00001199 }
Chris Lattner3a7cd952006-10-07 21:55:32 +00001200 return false;
1201}
1202
1203
Evan Cheng51a9ed92006-02-25 10:09:08 +00001204/// SelectLEAAddr - it calls SelectAddr and determines if the maximal addressing
1205/// mode it matches can be cost effectively emitted as an LEA instruction.
Chris Lattner52a261b2010-09-21 20:31:19 +00001206bool X86DAGToDAGISel::SelectLEAAddr(SDValue N,
Dan Gohman475871a2008-07-27 21:46:04 +00001207 SDValue &Base, SDValue &Scale,
Chris Lattner599b5312010-07-08 23:46:44 +00001208 SDValue &Index, SDValue &Disp,
1209 SDValue &Segment) {
Evan Cheng51a9ed92006-02-25 10:09:08 +00001210 X86ISelAddressMode AM;
Rafael Espindoladbcfb302009-04-10 10:09:34 +00001211
1212 // Set AM.Segment to prevent MatchAddress from using one. LEA doesn't support
1213 // segments.
1214 SDValue Copy = AM.Segment;
Owen Anderson825b72b2009-08-11 20:47:22 +00001215 SDValue T = CurDAG->getRegister(0, MVT::i32);
Rafael Espindoladbcfb302009-04-10 10:09:34 +00001216 AM.Segment = T;
Evan Cheng51a9ed92006-02-25 10:09:08 +00001217 if (MatchAddress(N, AM))
1218 return false;
Rafael Espindoladbcfb302009-04-10 10:09:34 +00001219 assert (T == AM.Segment);
1220 AM.Segment = Copy;
Rafael Espindola094fad32009-04-08 21:14:34 +00001221
Owen Andersone50ed302009-08-10 22:56:29 +00001222 EVT VT = N.getValueType();
Evan Cheng51a9ed92006-02-25 10:09:08 +00001223 unsigned Complexity = 0;
1224 if (AM.BaseType == X86ISelAddressMode::RegBase)
Dan Gohmanffce6f12010-04-29 23:30:41 +00001225 if (AM.Base_Reg.getNode())
Evan Cheng51a9ed92006-02-25 10:09:08 +00001226 Complexity = 1;
1227 else
Dan Gohmanffce6f12010-04-29 23:30:41 +00001228 AM.Base_Reg = CurDAG->getRegister(0, VT);
Evan Cheng51a9ed92006-02-25 10:09:08 +00001229 else if (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1230 Complexity = 4;
1231
Gabor Greifba36cb52008-08-28 21:40:38 +00001232 if (AM.IndexReg.getNode())
Evan Cheng51a9ed92006-02-25 10:09:08 +00001233 Complexity++;
1234 else
Evan Cheng25ab6902006-09-08 06:48:29 +00001235 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Cheng51a9ed92006-02-25 10:09:08 +00001236
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001237 // Don't match just leal(,%reg,2). It's cheaper to do addl %reg, %reg, or with
1238 // a simple shift.
1239 if (AM.Scale > 1)
Evan Cheng8c03fe42006-02-28 21:13:57 +00001240 Complexity++;
Evan Cheng51a9ed92006-02-25 10:09:08 +00001241
1242 // FIXME: We are artificially lowering the criteria to turn ADD %reg, $GA
1243 // to a LEA. This is determined with some expermentation but is by no means
1244 // optimal (especially for code size consideration). LEA is nice because of
1245 // its three-address nature. Tweak the cost function again when we can run
1246 // convertToThreeAddress() at register allocation time.
Dan Gohman2d0a1cc2009-02-07 00:43:41 +00001247 if (AM.hasSymbolicDisplacement()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00001248 // For X86-64, we should always use lea to materialize RIP relative
1249 // addresses.
Evan Cheng953fa042006-12-05 22:03:40 +00001250 if (Subtarget->is64Bit())
Evan Cheng25ab6902006-09-08 06:48:29 +00001251 Complexity = 4;
1252 else
1253 Complexity += 2;
1254 }
Evan Cheng51a9ed92006-02-25 10:09:08 +00001255
Dan Gohmanffce6f12010-04-29 23:30:41 +00001256 if (AM.Disp && (AM.Base_Reg.getNode() || AM.IndexReg.getNode()))
Evan Cheng51a9ed92006-02-25 10:09:08 +00001257 Complexity++;
1258
Chris Lattner25142782009-07-11 22:50:33 +00001259 // If it isn't worth using an LEA, reject it.
Chris Lattner14f75112009-07-11 23:07:30 +00001260 if (Complexity <= 2)
Chris Lattner25142782009-07-11 22:50:33 +00001261 return false;
1262
Chris Lattner25142782009-07-11 22:50:33 +00001263 getAddressOperands(AM, Base, Scale, Index, Disp, Segment);
1264 return true;
Evan Cheng51a9ed92006-02-25 10:09:08 +00001265}
1266
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001267/// SelectTLSADDRAddr - This is only run on TargetGlobalTLSAddress nodes.
Chris Lattner52a261b2010-09-21 20:31:19 +00001268bool X86DAGToDAGISel::SelectTLSADDRAddr(SDValue N, SDValue &Base,
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001269 SDValue &Scale, SDValue &Index,
Chris Lattner599b5312010-07-08 23:46:44 +00001270 SDValue &Disp, SDValue &Segment) {
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001271 assert(N.getOpcode() == ISD::TargetGlobalTLSAddress);
1272 const GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(N);
Eric Christopher30ef0e52010-06-03 04:07:48 +00001273
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001274 X86ISelAddressMode AM;
1275 AM.GV = GA->getGlobal();
1276 AM.Disp += GA->getOffset();
Dan Gohmanffce6f12010-04-29 23:30:41 +00001277 AM.Base_Reg = CurDAG->getRegister(0, N.getValueType());
Chris Lattnerba8ef452009-06-26 21:18:37 +00001278 AM.SymbolFlags = GA->getTargetFlags();
1279
Owen Anderson825b72b2009-08-11 20:47:22 +00001280 if (N.getValueType() == MVT::i32) {
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001281 AM.Scale = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00001282 AM.IndexReg = CurDAG->getRegister(X86::EBX, MVT::i32);
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001283 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00001284 AM.IndexReg = CurDAG->getRegister(0, MVT::i64);
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001285 }
1286
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001287 getAddressOperands(AM, Base, Scale, Index, Disp, Segment);
1288 return true;
1289}
1290
1291
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001292bool X86DAGToDAGISel::TryFoldLoad(SDNode *P, SDValue N,
Dan Gohman475871a2008-07-27 21:46:04 +00001293 SDValue &Base, SDValue &Scale,
Rafael Espindola094fad32009-04-08 21:14:34 +00001294 SDValue &Index, SDValue &Disp,
1295 SDValue &Segment) {
Chris Lattnerd1b73822010-03-02 22:20:06 +00001296 if (!ISD::isNON_EXTLoad(N.getNode()) ||
1297 !IsProfitableToFold(N, P, P) ||
Dan Gohmand858e902010-04-17 15:26:15 +00001298 !IsLegalToFold(N, P, P, OptLevel))
Chris Lattnerd1b73822010-03-02 22:20:06 +00001299 return false;
1300
Chris Lattnerb86faa12010-09-21 22:07:31 +00001301 return SelectAddr(N.getNode(),
1302 N.getOperand(1), Base, Scale, Index, Disp, Segment);
Evan Cheng0114e942006-01-06 20:36:21 +00001303}
1304
Dan Gohman8b746962008-09-23 18:22:58 +00001305/// getGlobalBaseReg - Return an SDNode that returns the value of
1306/// the global base register. Output instructions required to
1307/// initialize the global base register, if necessary.
Evan Cheng7ccced62006-02-18 00:15:05 +00001308///
Evan Cheng9ade2182006-08-26 05:34:46 +00001309SDNode *X86DAGToDAGISel::getGlobalBaseReg() {
Dan Gohmanc5534622009-06-03 20:20:00 +00001310 unsigned GlobalBaseReg = getInstrInfo()->getGlobalBaseReg(MF);
Gabor Greifba36cb52008-08-28 21:40:38 +00001311 return CurDAG->getRegister(GlobalBaseReg, TLI.getPointerTy()).getNode();
Evan Cheng7ccced62006-02-18 00:15:05 +00001312}
1313
Dale Johannesen48c1bc22008-10-02 18:53:47 +00001314SDNode *X86DAGToDAGISel::SelectAtomic64(SDNode *Node, unsigned Opc) {
1315 SDValue Chain = Node->getOperand(0);
1316 SDValue In1 = Node->getOperand(1);
1317 SDValue In2L = Node->getOperand(2);
1318 SDValue In2H = Node->getOperand(3);
Rafael Espindola094fad32009-04-08 21:14:34 +00001319 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Chris Lattnerb86faa12010-09-21 22:07:31 +00001320 if (!SelectAddr(Node, In1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4))
Dale Johannesen48c1bc22008-10-02 18:53:47 +00001321 return NULL;
Dan Gohmanc76909a2009-09-25 20:36:54 +00001322 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
1323 MemOp[0] = cast<MemSDNode>(Node)->getMemOperand();
1324 const SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, In2L, In2H, Chain};
1325 SDNode *ResNode = CurDAG->getMachineNode(Opc, Node->getDebugLoc(),
1326 MVT::i32, MVT::i32, MVT::Other, Ops,
1327 array_lengthof(Ops));
1328 cast<MachineSDNode>(ResNode)->setMemRefs(MemOp, MemOp + 1);
1329 return ResNode;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00001330}
Christopher Lambc59e5212007-08-10 21:48:46 +00001331
Owen Andersone50ed302009-08-10 22:56:29 +00001332SDNode *X86DAGToDAGISel::SelectAtomicLoadAdd(SDNode *Node, EVT NVT) {
Evan Cheng37b73872009-07-30 08:33:02 +00001333 if (Node->hasAnyUseOfValue(0))
1334 return 0;
1335
1336 // Optimize common patterns for __sync_add_and_fetch and
1337 // __sync_sub_and_fetch where the result is not used. This allows us
1338 // to use "lock" version of add, sub, inc, dec instructions.
1339 // FIXME: Do not use special instructions but instead add the "lock"
1340 // prefix to the target node somehow. The extra information will then be
1341 // transferred to machine instruction and it denotes the prefix.
1342 SDValue Chain = Node->getOperand(0);
1343 SDValue Ptr = Node->getOperand(1);
1344 SDValue Val = Node->getOperand(2);
1345 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Chris Lattnerb86faa12010-09-21 22:07:31 +00001346 if (!SelectAddr(Node, Ptr, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4))
Evan Cheng37b73872009-07-30 08:33:02 +00001347 return 0;
1348
1349 bool isInc = false, isDec = false, isSub = false, isCN = false;
1350 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Val);
1351 if (CN) {
1352 isCN = true;
1353 int64_t CNVal = CN->getSExtValue();
1354 if (CNVal == 1)
1355 isInc = true;
1356 else if (CNVal == -1)
1357 isDec = true;
1358 else if (CNVal >= 0)
1359 Val = CurDAG->getTargetConstant(CNVal, NVT);
1360 else {
1361 isSub = true;
1362 Val = CurDAG->getTargetConstant(-CNVal, NVT);
1363 }
1364 } else if (Val.hasOneUse() &&
1365 Val.getOpcode() == ISD::SUB &&
1366 X86::isZeroNode(Val.getOperand(0))) {
1367 isSub = true;
1368 Val = Val.getOperand(1);
1369 }
1370
1371 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001372 switch (NVT.getSimpleVT().SimpleTy) {
Evan Cheng37b73872009-07-30 08:33:02 +00001373 default: return 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001374 case MVT::i8:
Evan Cheng37b73872009-07-30 08:33:02 +00001375 if (isInc)
1376 Opc = X86::LOCK_INC8m;
1377 else if (isDec)
1378 Opc = X86::LOCK_DEC8m;
1379 else if (isSub) {
1380 if (isCN)
1381 Opc = X86::LOCK_SUB8mi;
1382 else
1383 Opc = X86::LOCK_SUB8mr;
1384 } else {
1385 if (isCN)
1386 Opc = X86::LOCK_ADD8mi;
1387 else
1388 Opc = X86::LOCK_ADD8mr;
1389 }
1390 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001391 case MVT::i16:
Evan Cheng37b73872009-07-30 08:33:02 +00001392 if (isInc)
1393 Opc = X86::LOCK_INC16m;
1394 else if (isDec)
1395 Opc = X86::LOCK_DEC16m;
1396 else if (isSub) {
1397 if (isCN) {
Jakob Stoklund Olesen3061c442010-09-03 00:35:18 +00001398 if (immSext8(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001399 Opc = X86::LOCK_SUB16mi8;
1400 else
1401 Opc = X86::LOCK_SUB16mi;
1402 } else
1403 Opc = X86::LOCK_SUB16mr;
1404 } else {
1405 if (isCN) {
Jakob Stoklund Olesen3061c442010-09-03 00:35:18 +00001406 if (immSext8(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001407 Opc = X86::LOCK_ADD16mi8;
1408 else
1409 Opc = X86::LOCK_ADD16mi;
1410 } else
1411 Opc = X86::LOCK_ADD16mr;
1412 }
1413 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001414 case MVT::i32:
Evan Cheng37b73872009-07-30 08:33:02 +00001415 if (isInc)
1416 Opc = X86::LOCK_INC32m;
1417 else if (isDec)
1418 Opc = X86::LOCK_DEC32m;
1419 else if (isSub) {
1420 if (isCN) {
Jakob Stoklund Olesen3061c442010-09-03 00:35:18 +00001421 if (immSext8(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001422 Opc = X86::LOCK_SUB32mi8;
1423 else
1424 Opc = X86::LOCK_SUB32mi;
1425 } else
1426 Opc = X86::LOCK_SUB32mr;
1427 } else {
1428 if (isCN) {
Jakob Stoklund Olesen3061c442010-09-03 00:35:18 +00001429 if (immSext8(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001430 Opc = X86::LOCK_ADD32mi8;
1431 else
1432 Opc = X86::LOCK_ADD32mi;
1433 } else
1434 Opc = X86::LOCK_ADD32mr;
1435 }
1436 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001437 case MVT::i64:
Evan Cheng37b73872009-07-30 08:33:02 +00001438 if (isInc)
1439 Opc = X86::LOCK_INC64m;
1440 else if (isDec)
1441 Opc = X86::LOCK_DEC64m;
1442 else if (isSub) {
1443 Opc = X86::LOCK_SUB64mr;
1444 if (isCN) {
Jakob Stoklund Olesen3061c442010-09-03 00:35:18 +00001445 if (immSext8(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001446 Opc = X86::LOCK_SUB64mi8;
Jakob Stoklund Olesen3061c442010-09-03 00:35:18 +00001447 else if (i64immSExt32(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001448 Opc = X86::LOCK_SUB64mi32;
1449 }
1450 } else {
1451 Opc = X86::LOCK_ADD64mr;
1452 if (isCN) {
Jakob Stoklund Olesen3061c442010-09-03 00:35:18 +00001453 if (immSext8(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001454 Opc = X86::LOCK_ADD64mi8;
Jakob Stoklund Olesen3061c442010-09-03 00:35:18 +00001455 else if (i64immSExt32(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001456 Opc = X86::LOCK_ADD64mi32;
1457 }
1458 }
1459 break;
1460 }
1461
1462 DebugLoc dl = Node->getDebugLoc();
Chris Lattner518bb532010-02-09 19:54:29 +00001463 SDValue Undef = SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF,
Dan Gohman602b0c82009-09-25 18:54:59 +00001464 dl, NVT), 0);
Dan Gohmanc76909a2009-09-25 20:36:54 +00001465 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
1466 MemOp[0] = cast<MemSDNode>(Node)->getMemOperand();
Evan Cheng37b73872009-07-30 08:33:02 +00001467 if (isInc || isDec) {
Dan Gohmanc76909a2009-09-25 20:36:54 +00001468 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Chain };
1469 SDValue Ret = SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 6), 0);
1470 cast<MachineSDNode>(Ret)->setMemRefs(MemOp, MemOp + 1);
Evan Cheng37b73872009-07-30 08:33:02 +00001471 SDValue RetVals[] = { Undef, Ret };
1472 return CurDAG->getMergeValues(RetVals, 2, dl).getNode();
1473 } else {
Dan Gohmanc76909a2009-09-25 20:36:54 +00001474 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Val, Chain };
1475 SDValue Ret = SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 7), 0);
1476 cast<MachineSDNode>(Ret)->setMemRefs(MemOp, MemOp + 1);
Evan Cheng37b73872009-07-30 08:33:02 +00001477 SDValue RetVals[] = { Undef, Ret };
1478 return CurDAG->getMergeValues(RetVals, 2, dl).getNode();
1479 }
1480}
1481
Dan Gohman11596ed2009-10-09 20:35:19 +00001482/// HasNoSignedComparisonUses - Test whether the given X86ISD::CMP node has
1483/// any uses which require the SF or OF bits to be accurate.
1484static bool HasNoSignedComparisonUses(SDNode *N) {
1485 // Examine each user of the node.
1486 for (SDNode::use_iterator UI = N->use_begin(),
1487 UE = N->use_end(); UI != UE; ++UI) {
1488 // Only examine CopyToReg uses.
1489 if (UI->getOpcode() != ISD::CopyToReg)
1490 return false;
1491 // Only examine CopyToReg uses that copy to EFLAGS.
1492 if (cast<RegisterSDNode>(UI->getOperand(1))->getReg() !=
1493 X86::EFLAGS)
1494 return false;
1495 // Examine each user of the CopyToReg use.
1496 for (SDNode::use_iterator FlagUI = UI->use_begin(),
1497 FlagUE = UI->use_end(); FlagUI != FlagUE; ++FlagUI) {
1498 // Only examine the Flag result.
1499 if (FlagUI.getUse().getResNo() != 1) continue;
1500 // Anything unusual: assume conservatively.
1501 if (!FlagUI->isMachineOpcode()) return false;
1502 // Examine the opcode of the user.
1503 switch (FlagUI->getMachineOpcode()) {
1504 // These comparisons don't treat the most significant bit specially.
1505 case X86::SETAr: case X86::SETAEr: case X86::SETBr: case X86::SETBEr:
1506 case X86::SETEr: case X86::SETNEr: case X86::SETPr: case X86::SETNPr:
1507 case X86::SETAm: case X86::SETAEm: case X86::SETBm: case X86::SETBEm:
1508 case X86::SETEm: case X86::SETNEm: case X86::SETPm: case X86::SETNPm:
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001509 case X86::JA_4: case X86::JAE_4: case X86::JB_4: case X86::JBE_4:
1510 case X86::JE_4: case X86::JNE_4: case X86::JP_4: case X86::JNP_4:
Dan Gohman11596ed2009-10-09 20:35:19 +00001511 case X86::CMOVA16rr: case X86::CMOVA16rm:
1512 case X86::CMOVA32rr: case X86::CMOVA32rm:
1513 case X86::CMOVA64rr: case X86::CMOVA64rm:
1514 case X86::CMOVAE16rr: case X86::CMOVAE16rm:
1515 case X86::CMOVAE32rr: case X86::CMOVAE32rm:
1516 case X86::CMOVAE64rr: case X86::CMOVAE64rm:
1517 case X86::CMOVB16rr: case X86::CMOVB16rm:
1518 case X86::CMOVB32rr: case X86::CMOVB32rm:
1519 case X86::CMOVB64rr: case X86::CMOVB64rm:
Chris Lattner25cbf502010-10-05 23:00:14 +00001520 case X86::CMOVBE16rr: case X86::CMOVBE16rm:
1521 case X86::CMOVBE32rr: case X86::CMOVBE32rm:
1522 case X86::CMOVBE64rr: case X86::CMOVBE64rm:
Dan Gohman11596ed2009-10-09 20:35:19 +00001523 case X86::CMOVE16rr: case X86::CMOVE16rm:
1524 case X86::CMOVE32rr: case X86::CMOVE32rm:
1525 case X86::CMOVE64rr: case X86::CMOVE64rm:
1526 case X86::CMOVNE16rr: case X86::CMOVNE16rm:
1527 case X86::CMOVNE32rr: case X86::CMOVNE32rm:
1528 case X86::CMOVNE64rr: case X86::CMOVNE64rm:
1529 case X86::CMOVNP16rr: case X86::CMOVNP16rm:
1530 case X86::CMOVNP32rr: case X86::CMOVNP32rm:
1531 case X86::CMOVNP64rr: case X86::CMOVNP64rm:
1532 case X86::CMOVP16rr: case X86::CMOVP16rm:
1533 case X86::CMOVP32rr: case X86::CMOVP32rm:
1534 case X86::CMOVP64rr: case X86::CMOVP64rm:
1535 continue;
1536 // Anything else: assume conservatively.
1537 default: return false;
1538 }
1539 }
1540 }
1541 return true;
1542}
1543
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001544SDNode *X86DAGToDAGISel::Select(SDNode *Node) {
Owen Andersone50ed302009-08-10 22:56:29 +00001545 EVT NVT = Node->getValueType(0);
Evan Cheng0114e942006-01-06 20:36:21 +00001546 unsigned Opc, MOpc;
1547 unsigned Opcode = Node->getOpcode();
Dale Johannesend8392542009-02-03 21:48:12 +00001548 DebugLoc dl = Node->getDebugLoc();
1549
Chris Lattner7c306da2010-03-02 06:34:30 +00001550 DEBUG(dbgs() << "Selecting: "; Node->dump(CurDAG); dbgs() << '\n');
Evan Chengf597dc72006-02-10 22:24:32 +00001551
Dan Gohmane8be6c62008-07-17 19:10:17 +00001552 if (Node->isMachineOpcode()) {
Chris Lattner7c306da2010-03-02 06:34:30 +00001553 DEBUG(dbgs() << "== "; Node->dump(CurDAG); dbgs() << '\n');
Evan Cheng64a752f2006-08-11 09:08:15 +00001554 return NULL; // Already selected.
Evan Cheng34167212006-02-09 00:37:58 +00001555 }
Evan Cheng38262ca2006-01-11 22:15:18 +00001556
Evan Cheng0114e942006-01-06 20:36:21 +00001557 switch (Opcode) {
Dan Gohman72677342009-08-02 16:10:52 +00001558 default: break;
1559 case X86ISD::GlobalBaseReg:
1560 return getGlobalBaseReg();
Evan Cheng020d2e82006-02-23 20:41:18 +00001561
Dan Gohman72677342009-08-02 16:10:52 +00001562 case X86ISD::ATOMOR64_DAG:
1563 return SelectAtomic64(Node, X86::ATOMOR6432);
1564 case X86ISD::ATOMXOR64_DAG:
1565 return SelectAtomic64(Node, X86::ATOMXOR6432);
1566 case X86ISD::ATOMADD64_DAG:
1567 return SelectAtomic64(Node, X86::ATOMADD6432);
1568 case X86ISD::ATOMSUB64_DAG:
1569 return SelectAtomic64(Node, X86::ATOMSUB6432);
1570 case X86ISD::ATOMNAND64_DAG:
1571 return SelectAtomic64(Node, X86::ATOMNAND6432);
1572 case X86ISD::ATOMAND64_DAG:
1573 return SelectAtomic64(Node, X86::ATOMAND6432);
1574 case X86ISD::ATOMSWAP64_DAG:
1575 return SelectAtomic64(Node, X86::ATOMSWAP6432);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00001576
Dan Gohman72677342009-08-02 16:10:52 +00001577 case ISD::ATOMIC_LOAD_ADD: {
1578 SDNode *RetVal = SelectAtomicLoadAdd(Node, NVT);
1579 if (RetVal)
1580 return RetVal;
1581 break;
1582 }
Benjamin Kramerb20a8fc2011-04-22 15:30:40 +00001583 case ISD::AND:
1584 case ISD::OR:
1585 case ISD::XOR: {
1586 // For operations of the form (x << C1) op C2, check if we can use a smaller
1587 // encoding for C2 by transforming it into (x op (C2>>C1)) << C1.
1588 SDValue N0 = Node->getOperand(0);
1589 SDValue N1 = Node->getOperand(1);
1590
1591 if (N0->getOpcode() != ISD::SHL || !N0->hasOneUse())
1592 break;
1593
1594 // i8 is unshrinkable, i16 should be promoted to i32.
1595 if (NVT != MVT::i32 && NVT != MVT::i64)
1596 break;
1597
1598 ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N1);
1599 ConstantSDNode *ShlCst = dyn_cast<ConstantSDNode>(N0->getOperand(1));
1600 if (!Cst || !ShlCst)
1601 break;
1602
1603 int64_t Val = Cst->getSExtValue();
1604 uint64_t ShlVal = ShlCst->getZExtValue();
1605
1606 // Make sure that we don't change the operation by removing bits.
1607 // This only matters for OR and XOR, AND is unaffected.
1608 if (Opcode != ISD::AND && ((Val >> ShlVal) << ShlVal) != Val)
1609 break;
1610
1611 unsigned ShlOp, Op;
1612 EVT CstVT = NVT;
1613
1614 // Check the minimum bitwidth for the new constant.
1615 // TODO: AND32ri is the same as AND64ri32 with zext imm.
1616 // TODO: MOV32ri+OR64r is cheaper than MOV64ri64+OR64rr
1617 // TODO: Using 16 and 8 bit operations is also possible for or32 & xor32.
1618 if (!isInt<8>(Val) && isInt<8>(Val >> ShlVal))
1619 CstVT = MVT::i8;
1620 else if (!isInt<32>(Val) && isInt<32>(Val >> ShlVal))
1621 CstVT = MVT::i32;
1622
1623 // Bail if there is no smaller encoding.
1624 if (NVT == CstVT)
1625 break;
1626
1627 switch (NVT.getSimpleVT().SimpleTy) {
1628 default: llvm_unreachable("Unsupported VT!");
1629 case MVT::i32:
1630 assert(CstVT == MVT::i8);
1631 ShlOp = X86::SHL32ri;
1632
1633 switch (Opcode) {
1634 case ISD::AND: Op = X86::AND32ri8; break;
1635 case ISD::OR: Op = X86::OR32ri8; break;
1636 case ISD::XOR: Op = X86::XOR32ri8; break;
1637 }
1638 break;
1639 case MVT::i64:
1640 assert(CstVT == MVT::i8 || CstVT == MVT::i32);
1641 ShlOp = X86::SHL64ri;
1642
1643 switch (Opcode) {
1644 case ISD::AND: Op = CstVT==MVT::i8? X86::AND64ri8 : X86::AND64ri32; break;
1645 case ISD::OR: Op = CstVT==MVT::i8? X86::OR64ri8 : X86::OR64ri32; break;
1646 case ISD::XOR: Op = CstVT==MVT::i8? X86::XOR64ri8 : X86::XOR64ri32; break;
1647 }
1648 break;
1649 }
1650
1651 // Emit the smaller op and the shift.
1652 SDValue NewCst = CurDAG->getTargetConstant(Val >> ShlVal, CstVT);
1653 SDNode *New = CurDAG->getMachineNode(Op, dl, NVT, N0->getOperand(0),NewCst);
1654 return CurDAG->SelectNodeTo(Node, ShlOp, NVT, SDValue(New, 0),
1655 getI8Imm(ShlVal));
1656 break;
1657 }
Chris Lattnerb20e0b12010-12-05 07:30:36 +00001658 case X86ISD::UMUL: {
1659 SDValue N0 = Node->getOperand(0);
1660 SDValue N1 = Node->getOperand(1);
1661
Ted Kremenekd7f696e2011-01-14 22:34:13 +00001662 unsigned LoReg;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00001663 switch (NVT.getSimpleVT().SimpleTy) {
1664 default: llvm_unreachable("Unsupported VT!");
Ted Kremenekd7f696e2011-01-14 22:34:13 +00001665 case MVT::i8: LoReg = X86::AL; Opc = X86::MUL8r; break;
1666 case MVT::i16: LoReg = X86::AX; Opc = X86::MUL16r; break;
1667 case MVT::i32: LoReg = X86::EAX; Opc = X86::MUL32r; break;
1668 case MVT::i64: LoReg = X86::RAX; Opc = X86::MUL64r; break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00001669 }
1670
1671 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, LoReg,
1672 N0, SDValue()).getValue(1);
1673
1674 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::i32);
1675 SDValue Ops[] = {N1, InFlag};
1676 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops, 2);
1677
1678 ReplaceUses(SDValue(Node, 0), SDValue(CNode, 0));
1679 ReplaceUses(SDValue(Node, 1), SDValue(CNode, 1));
1680 ReplaceUses(SDValue(Node, 2), SDValue(CNode, 2));
1681 return NULL;
1682 }
1683
Dan Gohman72677342009-08-02 16:10:52 +00001684 case ISD::SMUL_LOHI:
1685 case ISD::UMUL_LOHI: {
1686 SDValue N0 = Node->getOperand(0);
1687 SDValue N1 = Node->getOperand(1);
1688
1689 bool isSigned = Opcode == ISD::SMUL_LOHI;
Bill Wendling12321672009-08-07 21:33:25 +00001690 if (!isSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001691 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00001692 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001693 case MVT::i8: Opc = X86::MUL8r; MOpc = X86::MUL8m; break;
1694 case MVT::i16: Opc = X86::MUL16r; MOpc = X86::MUL16m; break;
1695 case MVT::i32: Opc = X86::MUL32r; MOpc = X86::MUL32m; break;
1696 case MVT::i64: Opc = X86::MUL64r; MOpc = X86::MUL64m; break;
Dan Gohman72677342009-08-02 16:10:52 +00001697 }
Bill Wendling12321672009-08-07 21:33:25 +00001698 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00001699 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00001700 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001701 case MVT::i8: Opc = X86::IMUL8r; MOpc = X86::IMUL8m; break;
1702 case MVT::i16: Opc = X86::IMUL16r; MOpc = X86::IMUL16m; break;
1703 case MVT::i32: Opc = X86::IMUL32r; MOpc = X86::IMUL32m; break;
1704 case MVT::i64: Opc = X86::IMUL64r; MOpc = X86::IMUL64m; break;
Dan Gohman72677342009-08-02 16:10:52 +00001705 }
Bill Wendling12321672009-08-07 21:33:25 +00001706 }
Dan Gohman72677342009-08-02 16:10:52 +00001707
1708 unsigned LoReg, HiReg;
Owen Anderson825b72b2009-08-11 20:47:22 +00001709 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00001710 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001711 case MVT::i8: LoReg = X86::AL; HiReg = X86::AH; break;
1712 case MVT::i16: LoReg = X86::AX; HiReg = X86::DX; break;
1713 case MVT::i32: LoReg = X86::EAX; HiReg = X86::EDX; break;
1714 case MVT::i64: LoReg = X86::RAX; HiReg = X86::RDX; break;
Dan Gohman72677342009-08-02 16:10:52 +00001715 }
1716
1717 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001718 bool foldedLoad = TryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Bill Wendling12321672009-08-07 21:33:25 +00001719 // Multiply is commmutative.
Dan Gohman72677342009-08-02 16:10:52 +00001720 if (!foldedLoad) {
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001721 foldedLoad = TryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman72677342009-08-02 16:10:52 +00001722 if (foldedLoad)
1723 std::swap(N0, N1);
1724 }
1725
1726 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, LoReg,
1727 N0, SDValue()).getValue(1);
1728
1729 if (foldedLoad) {
1730 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
1731 InFlag };
1732 SDNode *CNode =
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001733 CurDAG->getMachineNode(MOpc, dl, MVT::Other, MVT::Glue, Ops,
Dan Gohman602b0c82009-09-25 18:54:59 +00001734 array_lengthof(Ops));
Dan Gohman72677342009-08-02 16:10:52 +00001735 InFlag = SDValue(CNode, 1);
Chris Lattnerb20e0b12010-12-05 07:30:36 +00001736
Dan Gohman72677342009-08-02 16:10:52 +00001737 // Update the chain.
1738 ReplaceUses(N1.getValue(1), SDValue(CNode, 0));
1739 } else {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001740 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, MVT::Glue, N1, InFlag);
Chris Lattnerb20e0b12010-12-05 07:30:36 +00001741 InFlag = SDValue(CNode, 0);
Dan Gohman72677342009-08-02 16:10:52 +00001742 }
1743
Jakob Stoklund Olesen4f5d84e2010-06-26 00:39:23 +00001744 // Prevent use of AH in a REX instruction by referencing AX instead.
1745 if (HiReg == X86::AH && Subtarget->is64Bit() &&
1746 !SDValue(Node, 1).use_empty()) {
1747 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
1748 X86::AX, MVT::i16, InFlag);
1749 InFlag = Result.getValue(2);
1750 // Get the low part if needed. Don't use getCopyFromReg for aliasing
1751 // registers.
1752 if (!SDValue(Node, 0).use_empty())
1753 ReplaceUses(SDValue(Node, 1),
1754 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
1755
1756 // Shift AX down 8 bits.
1757 Result = SDValue(CurDAG->getMachineNode(X86::SHR16ri, dl, MVT::i16,
1758 Result,
1759 CurDAG->getTargetConstant(8, MVT::i8)), 0);
1760 // Then truncate it down to i8.
1761 ReplaceUses(SDValue(Node, 1),
1762 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
1763 }
Dan Gohman72677342009-08-02 16:10:52 +00001764 // Copy the low half of the result, if it is needed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001765 if (!SDValue(Node, 0).use_empty()) {
Dan Gohman72677342009-08-02 16:10:52 +00001766 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
1767 LoReg, NVT, InFlag);
1768 InFlag = Result.getValue(2);
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001769 ReplaceUses(SDValue(Node, 0), Result);
Chris Lattner7c306da2010-03-02 06:34:30 +00001770 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman72677342009-08-02 16:10:52 +00001771 }
1772 // Copy the high half of the result, if it is needed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001773 if (!SDValue(Node, 1).use_empty()) {
Jakob Stoklund Olesen4f5d84e2010-06-26 00:39:23 +00001774 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
1775 HiReg, NVT, InFlag);
1776 InFlag = Result.getValue(2);
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001777 ReplaceUses(SDValue(Node, 1), Result);
Chris Lattner7c306da2010-03-02 06:34:30 +00001778 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman72677342009-08-02 16:10:52 +00001779 }
Chris Lattnerb20e0b12010-12-05 07:30:36 +00001780
Dan Gohman72677342009-08-02 16:10:52 +00001781 return NULL;
1782 }
1783
1784 case ISD::SDIVREM:
1785 case ISD::UDIVREM: {
1786 SDValue N0 = Node->getOperand(0);
1787 SDValue N1 = Node->getOperand(1);
1788
1789 bool isSigned = Opcode == ISD::SDIVREM;
Bill Wendling12321672009-08-07 21:33:25 +00001790 if (!isSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001791 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00001792 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001793 case MVT::i8: Opc = X86::DIV8r; MOpc = X86::DIV8m; break;
1794 case MVT::i16: Opc = X86::DIV16r; MOpc = X86::DIV16m; break;
1795 case MVT::i32: Opc = X86::DIV32r; MOpc = X86::DIV32m; break;
1796 case MVT::i64: Opc = X86::DIV64r; MOpc = X86::DIV64m; break;
Dan Gohman72677342009-08-02 16:10:52 +00001797 }
Bill Wendling12321672009-08-07 21:33:25 +00001798 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00001799 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00001800 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001801 case MVT::i8: Opc = X86::IDIV8r; MOpc = X86::IDIV8m; break;
1802 case MVT::i16: Opc = X86::IDIV16r; MOpc = X86::IDIV16m; break;
1803 case MVT::i32: Opc = X86::IDIV32r; MOpc = X86::IDIV32m; break;
1804 case MVT::i64: Opc = X86::IDIV64r; MOpc = X86::IDIV64m; break;
Dan Gohman72677342009-08-02 16:10:52 +00001805 }
Bill Wendling12321672009-08-07 21:33:25 +00001806 }
Dan Gohman72677342009-08-02 16:10:52 +00001807
Chris Lattner9e323832009-12-23 01:45:04 +00001808 unsigned LoReg, HiReg, ClrReg;
Dan Gohman72677342009-08-02 16:10:52 +00001809 unsigned ClrOpcode, SExtOpcode;
Owen Anderson825b72b2009-08-11 20:47:22 +00001810 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00001811 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001812 case MVT::i8:
Chris Lattner9e323832009-12-23 01:45:04 +00001813 LoReg = X86::AL; ClrReg = HiReg = X86::AH;
Dan Gohman72677342009-08-02 16:10:52 +00001814 ClrOpcode = 0;
1815 SExtOpcode = X86::CBW;
1816 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001817 case MVT::i16:
Dan Gohman72677342009-08-02 16:10:52 +00001818 LoReg = X86::AX; HiReg = X86::DX;
Dan Gohmanf1b4d262010-01-12 04:42:54 +00001819 ClrOpcode = X86::MOV16r0; ClrReg = X86::DX;
Dan Gohman72677342009-08-02 16:10:52 +00001820 SExtOpcode = X86::CWD;
1821 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001822 case MVT::i32:
Chris Lattner9e323832009-12-23 01:45:04 +00001823 LoReg = X86::EAX; ClrReg = HiReg = X86::EDX;
Dan Gohman72677342009-08-02 16:10:52 +00001824 ClrOpcode = X86::MOV32r0;
1825 SExtOpcode = X86::CDQ;
1826 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001827 case MVT::i64:
Chris Lattner9e323832009-12-23 01:45:04 +00001828 LoReg = X86::RAX; ClrReg = HiReg = X86::RDX;
Dan Gohmanf1b4d262010-01-12 04:42:54 +00001829 ClrOpcode = X86::MOV64r0;
Dan Gohman72677342009-08-02 16:10:52 +00001830 SExtOpcode = X86::CQO;
Evan Cheng37b73872009-07-30 08:33:02 +00001831 break;
1832 }
1833
Dan Gohman72677342009-08-02 16:10:52 +00001834 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001835 bool foldedLoad = TryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman72677342009-08-02 16:10:52 +00001836 bool signBitIsZero = CurDAG->SignBitIsZero(N0);
Dan Gohman525178c2007-10-08 18:33:35 +00001837
Dan Gohman72677342009-08-02 16:10:52 +00001838 SDValue InFlag;
Owen Anderson825b72b2009-08-11 20:47:22 +00001839 if (NVT == MVT::i8 && (!isSigned || signBitIsZero)) {
Dan Gohman72677342009-08-02 16:10:52 +00001840 // Special case for div8, just use a move with zero extension to AX to
1841 // clear the upper 8 bits (AH).
1842 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Move, Chain;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001843 if (TryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4)) {
Dan Gohman72677342009-08-02 16:10:52 +00001844 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N0.getOperand(0) };
1845 Move =
Dan Gohman602b0c82009-09-25 18:54:59 +00001846 SDValue(CurDAG->getMachineNode(X86::MOVZX16rm8, dl, MVT::i16,
1847 MVT::Other, Ops,
1848 array_lengthof(Ops)), 0);
Dan Gohman72677342009-08-02 16:10:52 +00001849 Chain = Move.getValue(1);
1850 ReplaceUses(N0.getValue(1), Chain);
Evan Cheng0114e942006-01-06 20:36:21 +00001851 } else {
Dan Gohman72677342009-08-02 16:10:52 +00001852 Move =
Dan Gohman602b0c82009-09-25 18:54:59 +00001853 SDValue(CurDAG->getMachineNode(X86::MOVZX16rr8, dl, MVT::i16, N0),0);
Dan Gohman72677342009-08-02 16:10:52 +00001854 Chain = CurDAG->getEntryNode();
1855 }
1856 Chain = CurDAG->getCopyToReg(Chain, dl, X86::AX, Move, SDValue());
1857 InFlag = Chain.getValue(1);
1858 } else {
1859 InFlag =
1860 CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl,
1861 LoReg, N0, SDValue()).getValue(1);
1862 if (isSigned && !signBitIsZero) {
1863 // Sign extend the low part into the high part.
Evan Cheng7e9b26f2006-02-09 07:17:49 +00001864 InFlag =
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001865 SDValue(CurDAG->getMachineNode(SExtOpcode, dl, MVT::Glue, InFlag),0);
Dan Gohman72677342009-08-02 16:10:52 +00001866 } else {
1867 // Zero out the high part, effectively zero extending the input.
Dan Gohmanf1b4d262010-01-12 04:42:54 +00001868 SDValue ClrNode =
1869 SDValue(CurDAG->getMachineNode(ClrOpcode, dl, NVT), 0);
Chris Lattner9e323832009-12-23 01:45:04 +00001870 InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, ClrReg,
Dan Gohman72677342009-08-02 16:10:52 +00001871 ClrNode, InFlag).getValue(1);
Dan Gohman525178c2007-10-08 18:33:35 +00001872 }
Evan Cheng948f3432006-01-06 23:19:29 +00001873 }
Dan Gohman525178c2007-10-08 18:33:35 +00001874
Dan Gohman72677342009-08-02 16:10:52 +00001875 if (foldedLoad) {
1876 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
1877 InFlag };
1878 SDNode *CNode =
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001879 CurDAG->getMachineNode(MOpc, dl, MVT::Other, MVT::Glue, Ops,
Dan Gohman602b0c82009-09-25 18:54:59 +00001880 array_lengthof(Ops));
Dan Gohman72677342009-08-02 16:10:52 +00001881 InFlag = SDValue(CNode, 1);
1882 // Update the chain.
1883 ReplaceUses(N1.getValue(1), SDValue(CNode, 0));
1884 } else {
1885 InFlag =
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001886 SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Glue, N1, InFlag), 0);
Dan Gohman72677342009-08-02 16:10:52 +00001887 }
Evan Cheng948f3432006-01-06 23:19:29 +00001888
Jakob Stoklund Olesen4f5d84e2010-06-26 00:39:23 +00001889 // Prevent use of AH in a REX instruction by referencing AX instead.
1890 // Shift it down 8 bits.
1891 if (HiReg == X86::AH && Subtarget->is64Bit() &&
1892 !SDValue(Node, 1).use_empty()) {
1893 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
1894 X86::AX, MVT::i16, InFlag);
1895 InFlag = Result.getValue(2);
1896
1897 // If we also need AL (the quotient), get it by extracting a subreg from
1898 // Result. The fast register allocator does not like multiple CopyFromReg
1899 // nodes using aliasing registers.
1900 if (!SDValue(Node, 0).use_empty())
1901 ReplaceUses(SDValue(Node, 0),
1902 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
1903
1904 // Shift AX right by 8 bits instead of using AH.
1905 Result = SDValue(CurDAG->getMachineNode(X86::SHR16ri, dl, MVT::i16,
1906 Result,
1907 CurDAG->getTargetConstant(8, MVT::i8)),
1908 0);
1909 ReplaceUses(SDValue(Node, 1),
1910 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
1911 }
Dan Gohman72677342009-08-02 16:10:52 +00001912 // Copy the division (low) result, if it is needed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001913 if (!SDValue(Node, 0).use_empty()) {
Dan Gohman72677342009-08-02 16:10:52 +00001914 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
1915 LoReg, NVT, InFlag);
1916 InFlag = Result.getValue(2);
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001917 ReplaceUses(SDValue(Node, 0), Result);
Chris Lattner7c306da2010-03-02 06:34:30 +00001918 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman72677342009-08-02 16:10:52 +00001919 }
1920 // Copy the remainder (high) result, if it is needed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001921 if (!SDValue(Node, 1).use_empty()) {
Jakob Stoklund Olesen4f5d84e2010-06-26 00:39:23 +00001922 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
1923 HiReg, NVT, InFlag);
1924 InFlag = Result.getValue(2);
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001925 ReplaceUses(SDValue(Node, 1), Result);
Chris Lattner7c306da2010-03-02 06:34:30 +00001926 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman72677342009-08-02 16:10:52 +00001927 }
Dan Gohman72677342009-08-02 16:10:52 +00001928 return NULL;
1929 }
1930
Dan Gohman6a402dc2009-08-19 18:16:17 +00001931 case X86ISD::CMP: {
Dan Gohman6a402dc2009-08-19 18:16:17 +00001932 SDValue N0 = Node->getOperand(0);
1933 SDValue N1 = Node->getOperand(1);
1934
1935 // Look for (X86cmp (and $op, $imm), 0) and see if we can convert it to
1936 // use a smaller encoding.
Eli Friedman77524422010-08-04 22:40:58 +00001937 if (N0.getOpcode() == ISD::TRUNCATE && N0.hasOneUse() &&
1938 HasNoSignedComparisonUses(Node))
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00001939 // Look past the truncate if CMP is the only use of it.
1940 N0 = N0.getOperand(0);
Dan Gohman6a402dc2009-08-19 18:16:17 +00001941 if (N0.getNode()->getOpcode() == ISD::AND && N0.getNode()->hasOneUse() &&
1942 N0.getValueType() != MVT::i8 &&
1943 X86::isZeroNode(N1)) {
1944 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getNode()->getOperand(1));
1945 if (!C) break;
1946
1947 // For example, convert "testl %eax, $8" to "testb %al, $8"
Dan Gohman11596ed2009-10-09 20:35:19 +00001948 if ((C->getZExtValue() & ~UINT64_C(0xff)) == 0 &&
1949 (!(C->getZExtValue() & 0x80) ||
1950 HasNoSignedComparisonUses(Node))) {
Dan Gohman6a402dc2009-08-19 18:16:17 +00001951 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), MVT::i8);
1952 SDValue Reg = N0.getNode()->getOperand(0);
1953
1954 // On x86-32, only the ABCD registers have 8-bit subregisters.
1955 if (!Subtarget->is64Bit()) {
1956 TargetRegisterClass *TRC = 0;
1957 switch (N0.getValueType().getSimpleVT().SimpleTy) {
1958 case MVT::i32: TRC = &X86::GR32_ABCDRegClass; break;
1959 case MVT::i16: TRC = &X86::GR16_ABCDRegClass; break;
1960 default: llvm_unreachable("Unsupported TEST operand type!");
1961 }
1962 SDValue RC = CurDAG->getTargetConstant(TRC->getID(), MVT::i32);
Dan Gohman602b0c82009-09-25 18:54:59 +00001963 Reg = SDValue(CurDAG->getMachineNode(X86::COPY_TO_REGCLASS, dl,
1964 Reg.getValueType(), Reg, RC), 0);
Dan Gohman6a402dc2009-08-19 18:16:17 +00001965 }
1966
1967 // Extract the l-register.
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00001968 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl,
Dan Gohman6a402dc2009-08-19 18:16:17 +00001969 MVT::i8, Reg);
1970
1971 // Emit a testb.
Dan Gohman602b0c82009-09-25 18:54:59 +00001972 return CurDAG->getMachineNode(X86::TEST8ri, dl, MVT::i32, Subreg, Imm);
Dan Gohman6a402dc2009-08-19 18:16:17 +00001973 }
1974
1975 // For example, "testl %eax, $2048" to "testb %ah, $8".
Dan Gohman11596ed2009-10-09 20:35:19 +00001976 if ((C->getZExtValue() & ~UINT64_C(0xff00)) == 0 &&
1977 (!(C->getZExtValue() & 0x8000) ||
1978 HasNoSignedComparisonUses(Node))) {
Dan Gohman6a402dc2009-08-19 18:16:17 +00001979 // Shift the immediate right by 8 bits.
1980 SDValue ShiftedImm = CurDAG->getTargetConstant(C->getZExtValue() >> 8,
1981 MVT::i8);
1982 SDValue Reg = N0.getNode()->getOperand(0);
1983
1984 // Put the value in an ABCD register.
1985 TargetRegisterClass *TRC = 0;
1986 switch (N0.getValueType().getSimpleVT().SimpleTy) {
1987 case MVT::i64: TRC = &X86::GR64_ABCDRegClass; break;
1988 case MVT::i32: TRC = &X86::GR32_ABCDRegClass; break;
1989 case MVT::i16: TRC = &X86::GR16_ABCDRegClass; break;
1990 default: llvm_unreachable("Unsupported TEST operand type!");
1991 }
1992 SDValue RC = CurDAG->getTargetConstant(TRC->getID(), MVT::i32);
Dan Gohman602b0c82009-09-25 18:54:59 +00001993 Reg = SDValue(CurDAG->getMachineNode(X86::COPY_TO_REGCLASS, dl,
1994 Reg.getValueType(), Reg, RC), 0);
Dan Gohman6a402dc2009-08-19 18:16:17 +00001995
1996 // Extract the h-register.
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00001997 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_8bit_hi, dl,
Dan Gohman6a402dc2009-08-19 18:16:17 +00001998 MVT::i8, Reg);
1999
2000 // Emit a testb. No special NOREX tricks are needed since there's
2001 // only one GPR operand!
Dan Gohman602b0c82009-09-25 18:54:59 +00002002 return CurDAG->getMachineNode(X86::TEST8ri, dl, MVT::i32,
2003 Subreg, ShiftedImm);
Dan Gohman6a402dc2009-08-19 18:16:17 +00002004 }
2005
2006 // For example, "testl %eax, $32776" to "testw %ax, $32776".
2007 if ((C->getZExtValue() & ~UINT64_C(0xffff)) == 0 &&
Dan Gohman11596ed2009-10-09 20:35:19 +00002008 N0.getValueType() != MVT::i16 &&
2009 (!(C->getZExtValue() & 0x8000) ||
2010 HasNoSignedComparisonUses(Node))) {
Dan Gohman6a402dc2009-08-19 18:16:17 +00002011 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), MVT::i16);
2012 SDValue Reg = N0.getNode()->getOperand(0);
2013
2014 // Extract the 16-bit subregister.
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002015 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_16bit, dl,
Dan Gohman6a402dc2009-08-19 18:16:17 +00002016 MVT::i16, Reg);
2017
2018 // Emit a testw.
Dan Gohman602b0c82009-09-25 18:54:59 +00002019 return CurDAG->getMachineNode(X86::TEST16ri, dl, MVT::i32, Subreg, Imm);
Dan Gohman6a402dc2009-08-19 18:16:17 +00002020 }
2021
2022 // For example, "testq %rax, $268468232" to "testl %eax, $268468232".
2023 if ((C->getZExtValue() & ~UINT64_C(0xffffffff)) == 0 &&
Dan Gohman11596ed2009-10-09 20:35:19 +00002024 N0.getValueType() == MVT::i64 &&
2025 (!(C->getZExtValue() & 0x80000000) ||
2026 HasNoSignedComparisonUses(Node))) {
Dan Gohman6a402dc2009-08-19 18:16:17 +00002027 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), MVT::i32);
2028 SDValue Reg = N0.getNode()->getOperand(0);
2029
2030 // Extract the 32-bit subregister.
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002031 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_32bit, dl,
Dan Gohman6a402dc2009-08-19 18:16:17 +00002032 MVT::i32, Reg);
2033
2034 // Emit a testl.
Dan Gohman602b0c82009-09-25 18:54:59 +00002035 return CurDAG->getMachineNode(X86::TEST32ri, dl, MVT::i32, Subreg, Imm);
Dan Gohman6a402dc2009-08-19 18:16:17 +00002036 }
2037 }
2038 break;
2039 }
Chris Lattnerc961eea2005-11-16 01:54:32 +00002040 }
2041
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002042 SDNode *ResNode = SelectCode(Node);
Evan Cheng64a752f2006-08-11 09:08:15 +00002043
Chris Lattner7c306da2010-03-02 06:34:30 +00002044 DEBUG(dbgs() << "=> ";
2045 if (ResNode == NULL || ResNode == Node)
2046 Node->dump(CurDAG);
2047 else
2048 ResNode->dump(CurDAG);
2049 dbgs() << '\n');
Evan Cheng64a752f2006-08-11 09:08:15 +00002050
2051 return ResNode;
Chris Lattnerc961eea2005-11-16 01:54:32 +00002052}
2053
Chris Lattnerc0bad572006-06-08 18:03:49 +00002054bool X86DAGToDAGISel::
Dan Gohman475871a2008-07-27 21:46:04 +00002055SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
Dan Gohmanf350b272008-08-23 02:25:05 +00002056 std::vector<SDValue> &OutOps) {
Rafael Espindola094fad32009-04-08 21:14:34 +00002057 SDValue Op0, Op1, Op2, Op3, Op4;
Chris Lattnerc0bad572006-06-08 18:03:49 +00002058 switch (ConstraintCode) {
2059 case 'o': // offsetable ??
2060 case 'v': // not offsetable ??
2061 default: return true;
2062 case 'm': // memory
Chris Lattnerb86faa12010-09-21 22:07:31 +00002063 if (!SelectAddr(0, Op, Op0, Op1, Op2, Op3, Op4))
Chris Lattnerc0bad572006-06-08 18:03:49 +00002064 return true;
2065 break;
2066 }
2067
Evan Cheng04699902006-08-26 01:05:16 +00002068 OutOps.push_back(Op0);
2069 OutOps.push_back(Op1);
2070 OutOps.push_back(Op2);
2071 OutOps.push_back(Op3);
Rafael Espindola094fad32009-04-08 21:14:34 +00002072 OutOps.push_back(Op4);
Chris Lattnerc0bad572006-06-08 18:03:49 +00002073 return false;
2074}
2075
Chris Lattnerc961eea2005-11-16 01:54:32 +00002076/// createX86ISelDag - This pass converts a legalized DAG into a
2077/// X86-specific DAG, ready for instruction scheduling.
2078///
Bill Wendling98a366d2009-04-29 23:29:43 +00002079FunctionPass *llvm::createX86ISelDag(X86TargetMachine &TM,
2080 llvm::CodeGenOpt::Level OptLevel) {
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +00002081 return new X86DAGToDAGISel(TM, OptLevel);
Chris Lattnerc961eea2005-11-16 01:54:32 +00002082}