blob: 51565bb80aa70d536c994a27f49a6834f90c385e [file] [log] [blame]
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +00001//===-- MSP430ISelLowering.cpp - MSP430 DAG Lowering Implementation ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the MSP430TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "msp430-lower"
15
16#include "MSP430ISelLowering.h"
17#include "MSP430.h"
Anton Korobeynikov06ccca52009-12-07 02:28:10 +000018#include "MSP430MachineFunctionInfo.h"
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +000019#include "MSP430TargetMachine.h"
20#include "MSP430Subtarget.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
24#include "llvm/CallingConv.h"
25#include "llvm/GlobalVariable.h"
26#include "llvm/GlobalAlias.h"
27#include "llvm/CodeGen/CallingConvLower.h"
28#include "llvm/CodeGen/MachineFrameInfo.h"
29#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
31#include "llvm/CodeGen/MachineRegisterInfo.h"
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +000032#include "llvm/CodeGen/PseudoSourceValue.h"
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +000033#include "llvm/CodeGen/SelectionDAGISel.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000034#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +000035#include "llvm/CodeGen/ValueTypes.h"
Anton Korobeynikovb2de1ea2009-12-07 02:27:08 +000036#include "llvm/Support/CommandLine.h"
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +000037#include "llvm/Support/Debug.h"
Torok Edwin804e0fe2009-07-08 19:04:27 +000038#include "llvm/Support/ErrorHandling.h"
Chris Lattner4437ae22009-08-23 07:05:07 +000039#include "llvm/Support/raw_ostream.h"
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +000040#include "llvm/ADT/VectorExtras.h"
41using namespace llvm;
42
Anton Korobeynikovb2de1ea2009-12-07 02:27:08 +000043typedef enum {
44 NoHWMult,
45 HWMultIntr,
46 HWMultNoIntr
47} HWMultUseMode;
48
49static cl::opt<HWMultUseMode>
50HWMultMode("msp430-hwmult-mode",
51 cl::desc("Hardware multiplier use mode"),
52 cl::init(HWMultNoIntr),
53 cl::values(
54 clEnumValN(NoHWMult, "no",
55 "Do not use hardware multiplier"),
56 clEnumValN(HWMultIntr, "interrupts",
57 "Assume hardware multiplier can be used inside interrupts"),
58 clEnumValN(HWMultNoIntr, "use",
59 "Assume hardware multiplier cannot be used inside interrupts"),
60 clEnumValEnd));
61
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +000062MSP430TargetLowering::MSP430TargetLowering(MSP430TargetMachine &tm) :
Chris Lattnerf0144122009-07-28 03:13:23 +000063 TargetLowering(tm, new TargetLoweringObjectFileELF()),
64 Subtarget(*tm.getSubtargetImpl()), TM(tm) {
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +000065
Anton Korobeynikov06ccca52009-12-07 02:28:10 +000066 TD = getTargetData();
67
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +000068 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +000069 addRegisterClass(MVT::i8, MSP430::GR8RegisterClass);
70 addRegisterClass(MVT::i16, MSP430::GR16RegisterClass);
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +000071
72 // Compute derived properties from the register classes
73 computeRegisterProperties();
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +000074
Anton Korobeynikov1476d972009-05-03 13:03:14 +000075 // Provide all sorts of operation actions
76
77 // Division is expensive
78 setIntDivIsCheap(false);
79
Anton Korobeynikovd2c94ae2009-05-03 13:03:33 +000080 // Even if we have only 1 bit shift here, we can perform
81 // shifts of the whole bitwidth 1 bit per step.
Owen Anderson825b72b2009-08-11 20:47:22 +000082 setShiftAmountType(MVT::i8);
Anton Korobeynikovd2c94ae2009-05-03 13:03:33 +000083
Anton Korobeynikovc08163e2009-05-03 13:11:35 +000084 setStackPointerRegisterToSaveRestore(MSP430::SPW);
85 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000086 setSchedulingPreference(Sched::Latency);
Anton Korobeynikovc08163e2009-05-03 13:11:35 +000087
Anton Korobeynikov06ac0822009-11-07 17:15:25 +000088 // We have post-incremented loads / stores.
Anton Korobeynikov6534f832009-11-07 17:15:06 +000089 setIndexedLoadAction(ISD::POST_INC, MVT::i8, Legal);
90 setIndexedLoadAction(ISD::POST_INC, MVT::i16, Legal);
91
92 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
93 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
94 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
95 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +000096 setLoadExtAction(ISD::SEXTLOAD, MVT::i16, Expand);
Anton Korobeynikov36b6e532009-05-03 13:06:03 +000097
Anton Korobeynikov54f30d32009-05-03 13:06:26 +000098 // We don't have any truncstores
Owen Anderson825b72b2009-08-11 20:47:22 +000099 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Anton Korobeynikov54f30d32009-05-03 13:06:26 +0000100
Owen Anderson825b72b2009-08-11 20:47:22 +0000101 setOperationAction(ISD::SRA, MVT::i8, Custom);
102 setOperationAction(ISD::SHL, MVT::i8, Custom);
103 setOperationAction(ISD::SRL, MVT::i8, Custom);
104 setOperationAction(ISD::SRA, MVT::i16, Custom);
105 setOperationAction(ISD::SHL, MVT::i16, Custom);
106 setOperationAction(ISD::SRL, MVT::i16, Custom);
107 setOperationAction(ISD::ROTL, MVT::i8, Expand);
108 setOperationAction(ISD::ROTR, MVT::i8, Expand);
109 setOperationAction(ISD::ROTL, MVT::i16, Expand);
110 setOperationAction(ISD::ROTR, MVT::i16, Expand);
111 setOperationAction(ISD::GlobalAddress, MVT::i16, Custom);
112 setOperationAction(ISD::ExternalSymbol, MVT::i16, Custom);
Anton Korobeynikov69d5b482010-05-01 12:04:32 +0000113 setOperationAction(ISD::BlockAddress, MVT::i16, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000115 setOperationAction(ISD::BR_CC, MVT::i8, Custom);
116 setOperationAction(ISD::BR_CC, MVT::i16, Custom);
117 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Anton Korobeynikov8d1ffbd2009-12-11 23:01:29 +0000118 setOperationAction(ISD::SETCC, MVT::i8, Custom);
119 setOperationAction(ISD::SETCC, MVT::i16, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000120 setOperationAction(ISD::SELECT, MVT::i8, Expand);
121 setOperationAction(ISD::SELECT, MVT::i16, Expand);
122 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
123 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
124 setOperationAction(ISD::SIGN_EXTEND, MVT::i16, Custom);
Anton Korobeynikov379a0872009-08-25 17:00:23 +0000125 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i8, Expand);
126 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i16, Expand);
Anton Korobeynikov8725bd22009-05-03 13:14:25 +0000127
Owen Anderson825b72b2009-08-11 20:47:22 +0000128 setOperationAction(ISD::CTTZ, MVT::i8, Expand);
129 setOperationAction(ISD::CTTZ, MVT::i16, Expand);
130 setOperationAction(ISD::CTLZ, MVT::i8, Expand);
131 setOperationAction(ISD::CTLZ, MVT::i16, Expand);
132 setOperationAction(ISD::CTPOP, MVT::i8, Expand);
133 setOperationAction(ISD::CTPOP, MVT::i16, Expand);
Eli Friedmane4ce8802009-07-17 07:28:06 +0000134
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setOperationAction(ISD::SHL_PARTS, MVT::i8, Expand);
136 setOperationAction(ISD::SHL_PARTS, MVT::i16, Expand);
137 setOperationAction(ISD::SRL_PARTS, MVT::i8, Expand);
138 setOperationAction(ISD::SRL_PARTS, MVT::i16, Expand);
139 setOperationAction(ISD::SRA_PARTS, MVT::i8, Expand);
140 setOperationAction(ISD::SRA_PARTS, MVT::i16, Expand);
Eli Friedmane4ce8802009-07-17 07:28:06 +0000141
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Eli Friedmane4ce8802009-07-17 07:28:06 +0000143
Anton Korobeynikov8725bd22009-05-03 13:14:25 +0000144 // FIXME: Implement efficiently multiplication by a constant
Anton Korobeynikov8983da72009-11-07 17:14:39 +0000145 setOperationAction(ISD::MUL, MVT::i8, Expand);
146 setOperationAction(ISD::MULHS, MVT::i8, Expand);
147 setOperationAction(ISD::MULHU, MVT::i8, Expand);
148 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
149 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::MUL, MVT::i16, Expand);
151 setOperationAction(ISD::MULHS, MVT::i16, Expand);
152 setOperationAction(ISD::MULHU, MVT::i16, Expand);
153 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
154 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
Anton Korobeynikovf2f54022009-05-03 13:18:33 +0000155
Anton Korobeynikov8983da72009-11-07 17:14:39 +0000156 setOperationAction(ISD::UDIV, MVT::i8, Expand);
157 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
158 setOperationAction(ISD::UREM, MVT::i8, Expand);
159 setOperationAction(ISD::SDIV, MVT::i8, Expand);
160 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
161 setOperationAction(ISD::SREM, MVT::i8, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::UDIV, MVT::i16, Expand);
163 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
164 setOperationAction(ISD::UREM, MVT::i16, Expand);
165 setOperationAction(ISD::SDIV, MVT::i16, Expand);
166 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
167 setOperationAction(ISD::SREM, MVT::i16, Expand);
Anton Korobeynikovb2de1ea2009-12-07 02:27:08 +0000168
169 // Libcalls names.
170 if (HWMultMode == HWMultIntr) {
171 setLibcallName(RTLIB::MUL_I8, "__mulqi3hw");
172 setLibcallName(RTLIB::MUL_I16, "__mulhi3hw");
173 } else if (HWMultMode == HWMultNoIntr) {
174 setLibcallName(RTLIB::MUL_I8, "__mulqi3hw_noint");
175 setLibcallName(RTLIB::MUL_I16, "__mulhi3hw_noint");
176 }
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +0000177}
178
Dan Gohmand858e902010-04-17 15:26:15 +0000179SDValue MSP430TargetLowering::LowerOperation(SDValue Op,
180 SelectionDAG &DAG) const {
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +0000181 switch (Op.getOpcode()) {
Anton Korobeynikovea54c982009-05-03 13:13:17 +0000182 case ISD::SHL: // FALLTHROUGH
Anton Korobeynikove699d0f2009-05-03 13:16:17 +0000183 case ISD::SRL:
Anton Korobeynikov44288852009-05-03 13:07:31 +0000184 case ISD::SRA: return LowerShifts(Op, DAG);
Anton Korobeynikov3513ca82009-05-03 13:08:33 +0000185 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Anton Korobeynikov69d5b482010-05-01 12:04:32 +0000186 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Anton Korobeynikov5d59f682009-05-03 13:14:46 +0000187 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Anton Korobeynikov8d1ffbd2009-12-11 23:01:29 +0000188 case ISD::SETCC: return LowerSETCC(Op, DAG);
Anton Korobeynikov1bb8cd72009-05-03 13:19:09 +0000189 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
190 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Anton Korobeynikovb78e2142009-05-03 13:17:49 +0000191 case ISD::SIGN_EXTEND: return LowerSIGN_EXTEND(Op, DAG);
Anton Korobeynikov06ccca52009-12-07 02:28:10 +0000192 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
193 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +0000194 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000195 llvm_unreachable("unimplemented operand");
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +0000196 return SDValue();
197 }
198}
199
Bill Wendlingb4202b82009-07-01 18:50:55 +0000200/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000201unsigned MSP430TargetLowering::getFunctionAlignment(const Function *F) const {
Anton Korobeynikov3741be32009-11-22 01:13:39 +0000202 return F->hasFnAttr(Attribute::OptimizeForSize) ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000203}
204
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000205//===----------------------------------------------------------------------===//
Anton Korobeynikovcd761282009-08-26 13:44:29 +0000206// MSP430 Inline Assembly Support
207//===----------------------------------------------------------------------===//
208
209/// getConstraintType - Given a constraint letter, return the type of
210/// constraint it is for this target.
211TargetLowering::ConstraintType
212MSP430TargetLowering::getConstraintType(const std::string &Constraint) const {
213 if (Constraint.size() == 1) {
214 switch (Constraint[0]) {
215 case 'r':
216 return C_RegisterClass;
217 default:
218 break;
219 }
220 }
221 return TargetLowering::getConstraintType(Constraint);
222}
223
224std::pair<unsigned, const TargetRegisterClass*>
225MSP430TargetLowering::
226getRegForInlineAsmConstraint(const std::string &Constraint,
227 EVT VT) const {
228 if (Constraint.size() == 1) {
229 // GCC Constraint Letters
230 switch (Constraint[0]) {
231 default: break;
232 case 'r': // GENERAL_REGS
233 if (VT == MVT::i8)
234 return std::make_pair(0U, MSP430::GR8RegisterClass);
235
236 return std::make_pair(0U, MSP430::GR16RegisterClass);
237 }
238 }
239
240 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
241}
242
243//===----------------------------------------------------------------------===//
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000244// Calling Convention Implementation
245//===----------------------------------------------------------------------===//
246
Anton Korobeynikovf2c3e172009-05-03 12:57:15 +0000247#include "MSP430GenCallingConv.inc"
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000248
Dan Gohman98ca4f22009-08-05 01:29:28 +0000249SDValue
250MSP430TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000251 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000252 bool isVarArg,
253 const SmallVectorImpl<ISD::InputArg>
254 &Ins,
255 DebugLoc dl,
256 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000257 SmallVectorImpl<SDValue> &InVals)
258 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000259
260 switch (CallConv) {
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000261 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000262 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000263 case CallingConv::C:
264 case CallingConv::Fast:
Dan Gohman98ca4f22009-08-05 01:29:28 +0000265 return LowerCCCArguments(Chain, CallConv, isVarArg, Ins, dl, DAG, InVals);
Anton Korobeynikove662f7a2009-12-07 02:27:53 +0000266 case CallingConv::MSP430_INTR:
267 if (Ins.empty())
268 return Chain;
269 else {
Chris Lattner75361b62010-04-07 22:58:41 +0000270 report_fatal_error("ISRs cannot have arguments");
Anton Korobeynikove662f7a2009-12-07 02:27:53 +0000271 return SDValue();
272 }
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000273 }
274}
275
Dan Gohman98ca4f22009-08-05 01:29:28 +0000276SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000277MSP430TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000278 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000279 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000280 const SmallVectorImpl<ISD::OutputArg> &Outs,
281 const SmallVectorImpl<ISD::InputArg> &Ins,
282 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000283 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +0000284 // MSP430 target does not yet support tail call optimization.
285 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000286
287 switch (CallConv) {
Anton Korobeynikov44288852009-05-03 13:07:31 +0000288 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000289 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov44288852009-05-03 13:07:31 +0000290 case CallingConv::Fast:
291 case CallingConv::C:
Dan Gohman98ca4f22009-08-05 01:29:28 +0000292 return LowerCCCCallTo(Chain, Callee, CallConv, isVarArg, isTailCall,
293 Outs, Ins, dl, DAG, InVals);
Anton Korobeynikove662f7a2009-12-07 02:27:53 +0000294 case CallingConv::MSP430_INTR:
Chris Lattner75361b62010-04-07 22:58:41 +0000295 report_fatal_error("ISRs cannot be called directly");
Anton Korobeynikove662f7a2009-12-07 02:27:53 +0000296 return SDValue();
Anton Korobeynikov44288852009-05-03 13:07:31 +0000297 }
298}
299
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000300/// LowerCCCArguments - transform physical registers into virtual registers and
301/// generate load operations for arguments places on the stack.
302// FIXME: struct return stuff
303// FIXME: varargs
Dan Gohman98ca4f22009-08-05 01:29:28 +0000304SDValue
305MSP430TargetLowering::LowerCCCArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000306 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000307 bool isVarArg,
308 const SmallVectorImpl<ISD::InputArg>
309 &Ins,
310 DebugLoc dl,
311 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000312 SmallVectorImpl<SDValue> &InVals)
313 const {
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000314 MachineFunction &MF = DAG.getMachineFunction();
315 MachineFrameInfo *MFI = MF.getFrameInfo();
316 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000317
318 // Assign locations to all of the incoming arguments.
319 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000320 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
321 ArgLocs, *DAG.getContext());
322 CCInfo.AnalyzeFormalArguments(Ins, CC_MSP430);
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000323
324 assert(!isVarArg && "Varargs not supported yet");
325
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000326 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
327 CCValAssign &VA = ArgLocs[i];
328 if (VA.isRegLoc()) {
329 // Arguments passed in registers
Owen Andersone50ed302009-08-10 22:56:29 +0000330 EVT RegVT = VA.getLocVT();
Owen Anderson825b72b2009-08-11 20:47:22 +0000331 switch (RegVT.getSimpleVT().SimpleTy) {
Torok Edwin804e0fe2009-07-08 19:04:27 +0000332 default:
333 {
Torok Edwindac237e2009-07-08 20:53:28 +0000334#ifndef NDEBUG
Chris Lattner4437ae22009-08-23 07:05:07 +0000335 errs() << "LowerFormalArguments Unhandled argument type: "
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 << RegVT.getSimpleVT().SimpleTy << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +0000337#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000338 llvm_unreachable(0);
Torok Edwin804e0fe2009-07-08 19:04:27 +0000339 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 case MVT::i16:
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000341 unsigned VReg =
Anton Korobeynikov1df221f2009-05-03 13:02:04 +0000342 RegInfo.createVirtualRegister(MSP430::GR16RegisterClass);
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000343 RegInfo.addLiveIn(VA.getLocReg(), VReg);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000344 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, VReg, RegVT);
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000345
346 // If this is an 8-bit value, it is really passed promoted to 16
347 // bits. Insert an assert[sz]ext to capture this, then truncate to the
348 // right size.
349 if (VA.getLocInfo() == CCValAssign::SExt)
350 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
351 DAG.getValueType(VA.getValVT()));
352 else if (VA.getLocInfo() == CCValAssign::ZExt)
353 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
354 DAG.getValueType(VA.getValVT()));
355
356 if (VA.getLocInfo() != CCValAssign::Full)
357 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
358
Dan Gohman98ca4f22009-08-05 01:29:28 +0000359 InVals.push_back(ArgValue);
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000360 }
361 } else {
362 // Sanity check
363 assert(VA.isMemLoc());
364 // Load the argument to a virtual register
365 unsigned ObjSize = VA.getLocVT().getSizeInBits()/8;
366 if (ObjSize > 2) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000367 errs() << "LowerFormalArguments Unhandled argument type: "
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 << VA.getLocVT().getSimpleVT().SimpleTy
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000369 << "\n";
370 }
371 // Create the frame index object for this incoming parameter...
David Greene3f2bf852009-11-12 20:49:22 +0000372 int FI = MFI->CreateFixedObject(ObjSize, VA.getLocMemOffset(), true, false);
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000373
374 // Create the SelectionDAG nodes corresponding to a load
375 //from this parameter
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 SDValue FIN = DAG.getFrameIndex(FI, MVT::i16);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000377 InVals.push_back(DAG.getLoad(VA.getLocVT(), dl, Chain, FIN,
David Greene4d58b642010-02-15 16:56:22 +0000378 PseudoSourceValue::getFixedStack(FI), 0,
379 false, false, 0));
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000380 }
381 }
382
Dan Gohman98ca4f22009-08-05 01:29:28 +0000383 return Chain;
Anton Korobeynikovc8fbb6a2009-05-03 12:59:33 +0000384}
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000385
Dan Gohman98ca4f22009-08-05 01:29:28 +0000386SDValue
387MSP430TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000388 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000389 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmand858e902010-04-17 15:26:15 +0000390 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000391
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000392 // CCValAssign - represent the assignment of the return value to a location
393 SmallVector<CCValAssign, 16> RVLocs;
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000394
Anton Korobeynikove662f7a2009-12-07 02:27:53 +0000395 // ISRs cannot return any value.
396 if (CallConv == CallingConv::MSP430_INTR && !Outs.empty()) {
Chris Lattner75361b62010-04-07 22:58:41 +0000397 report_fatal_error("ISRs cannot return any value");
Anton Korobeynikove662f7a2009-12-07 02:27:53 +0000398 return SDValue();
399 }
400
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000401 // CCState - Info about the registers and stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000402 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
403 RVLocs, *DAG.getContext());
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000404
Dan Gohman98ca4f22009-08-05 01:29:28 +0000405 // Analize return values.
406 CCInfo.AnalyzeReturn(Outs, RetCC_MSP430);
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000407
408 // If this is the first return lowered for this function, add the regs to the
409 // liveout set for the function.
410 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
411 for (unsigned i = 0; i != RVLocs.size(); ++i)
412 if (RVLocs[i].isRegLoc())
413 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
414 }
415
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000416 SDValue Flag;
417
418 // Copy the result values into the output registers.
419 for (unsigned i = 0; i != RVLocs.size(); ++i) {
420 CCValAssign &VA = RVLocs[i];
421 assert(VA.isRegLoc() && "Can only return in registers!");
422
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000423 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +0000424 Outs[i].Val, Flag);
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000425
Anton Korobeynikovdcb802c2009-05-03 13:00:11 +0000426 // Guarantee that all emitted copies are stuck together,
427 // avoiding something bad.
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000428 Flag = Chain.getValue(1);
429 }
430
Anton Korobeynikove662f7a2009-12-07 02:27:53 +0000431 unsigned Opc = (CallConv == CallingConv::MSP430_INTR ?
432 MSP430ISD::RETI_FLAG : MSP430ISD::RET_FLAG);
433
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000434 if (Flag.getNode())
Anton Korobeynikove662f7a2009-12-07 02:27:53 +0000435 return DAG.getNode(Opc, dl, MVT::Other, Chain, Flag);
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000436
437 // Return Void
Anton Korobeynikove662f7a2009-12-07 02:27:53 +0000438 return DAG.getNode(Opc, dl, MVT::Other, Chain);
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000439}
440
Anton Korobeynikov44288852009-05-03 13:07:31 +0000441/// LowerCCCCallTo - functions arguments are copied from virtual regs to
442/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
443/// TODO: sret.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000444SDValue
445MSP430TargetLowering::LowerCCCCallTo(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000446 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000447 bool isTailCall,
448 const SmallVectorImpl<ISD::OutputArg>
449 &Outs,
450 const SmallVectorImpl<ISD::InputArg> &Ins,
451 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000452 SmallVectorImpl<SDValue> &InVals) const {
Anton Korobeynikov44288852009-05-03 13:07:31 +0000453 // Analyze operands of the call, assigning locations to each operand.
454 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000455 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
456 ArgLocs, *DAG.getContext());
Anton Korobeynikov44288852009-05-03 13:07:31 +0000457
Dan Gohman98ca4f22009-08-05 01:29:28 +0000458 CCInfo.AnalyzeCallOperands(Outs, CC_MSP430);
Anton Korobeynikov44288852009-05-03 13:07:31 +0000459
460 // Get a count of how many bytes are to be pushed on the stack.
461 unsigned NumBytes = CCInfo.getNextStackOffset();
462
463 Chain = DAG.getCALLSEQ_START(Chain ,DAG.getConstant(NumBytes,
464 getPointerTy(), true));
465
466 SmallVector<std::pair<unsigned, SDValue>, 4> RegsToPass;
467 SmallVector<SDValue, 12> MemOpChains;
468 SDValue StackPtr;
469
470 // Walk the register/memloc assignments, inserting copies/loads.
471 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
472 CCValAssign &VA = ArgLocs[i];
473
Dan Gohman98ca4f22009-08-05 01:29:28 +0000474 SDValue Arg = Outs[i].Val;
Anton Korobeynikov44288852009-05-03 13:07:31 +0000475
476 // Promote the value if needed.
477 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000478 default: llvm_unreachable("Unknown loc info!");
Anton Korobeynikov44288852009-05-03 13:07:31 +0000479 case CCValAssign::Full: break;
480 case CCValAssign::SExt:
481 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
482 break;
483 case CCValAssign::ZExt:
484 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
485 break;
486 case CCValAssign::AExt:
487 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
488 break;
489 }
490
491 // Arguments that can be passed on register must be kept at RegsToPass
492 // vector
493 if (VA.isRegLoc()) {
494 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
495 } else {
496 assert(VA.isMemLoc());
497
498 if (StackPtr.getNode() == 0)
499 StackPtr = DAG.getCopyFromReg(Chain, dl, MSP430::SPW, getPointerTy());
500
501 SDValue PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(),
502 StackPtr,
503 DAG.getIntPtrConstant(VA.getLocMemOffset()));
504
505
506 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
507 PseudoSourceValue::getStack(),
David Greene4d58b642010-02-15 16:56:22 +0000508 VA.getLocMemOffset(), false, false, 0));
Anton Korobeynikov44288852009-05-03 13:07:31 +0000509 }
510 }
511
512 // Transform all store nodes into one single node because all store nodes are
513 // independent of each other.
514 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Anton Korobeynikov44288852009-05-03 13:07:31 +0000516 &MemOpChains[0], MemOpChains.size());
517
518 // Build a sequence of copy-to-reg nodes chained together with token chain and
519 // flag operands which copy the outgoing args into registers. The InFlag in
520 // necessary since all emited instructions must be stuck together.
521 SDValue InFlag;
522 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
523 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
524 RegsToPass[i].second, InFlag);
525 InFlag = Chain.getValue(1);
526 }
527
528 // If the callee is a GlobalAddress node (quite common, every direct call is)
529 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
530 // Likewise ExternalSymbol -> TargetExternalSymbol.
531 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Owen Anderson825b72b2009-08-11 20:47:22 +0000532 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), MVT::i16);
Anton Korobeynikov44288852009-05-03 13:07:31 +0000533 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), MVT::i16);
Anton Korobeynikov44288852009-05-03 13:07:31 +0000535
536 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov44288852009-05-03 13:07:31 +0000538 SmallVector<SDValue, 8> Ops;
539 Ops.push_back(Chain);
540 Ops.push_back(Callee);
541
542 // Add argument registers to the end of the list so that they are
543 // known live into the call.
544 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
545 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
546 RegsToPass[i].second.getValueType()));
547
548 if (InFlag.getNode())
549 Ops.push_back(InFlag);
550
551 Chain = DAG.getNode(MSP430ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
552 InFlag = Chain.getValue(1);
553
554 // Create the CALLSEQ_END node.
555 Chain = DAG.getCALLSEQ_END(Chain,
556 DAG.getConstant(NumBytes, getPointerTy(), true),
557 DAG.getConstant(0, getPointerTy(), true),
558 InFlag);
559 InFlag = Chain.getValue(1);
560
561 // Handle result values, copying them out of physregs into vregs that we
562 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000563 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins, dl,
564 DAG, InVals);
Anton Korobeynikov44288852009-05-03 13:07:31 +0000565}
566
Dan Gohman98ca4f22009-08-05 01:29:28 +0000567/// LowerCallResult - Lower the result values of a call into the
568/// appropriate copies out of appropriate physical registers.
569///
570SDValue
Anton Korobeynikov44288852009-05-03 13:07:31 +0000571MSP430TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000572 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000573 const SmallVectorImpl<ISD::InputArg> &Ins,
574 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000575 SmallVectorImpl<SDValue> &InVals) const {
Anton Korobeynikov44288852009-05-03 13:07:31 +0000576
577 // Assign locations to each value returned by this call.
578 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000579 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000580 RVLocs, *DAG.getContext());
Anton Korobeynikov44288852009-05-03 13:07:31 +0000581
Dan Gohman98ca4f22009-08-05 01:29:28 +0000582 CCInfo.AnalyzeCallResult(Ins, RetCC_MSP430);
Anton Korobeynikov44288852009-05-03 13:07:31 +0000583
584 // Copy all of the result registers out of their specified physreg.
585 for (unsigned i = 0; i != RVLocs.size(); ++i) {
586 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
587 RVLocs[i].getValVT(), InFlag).getValue(1);
588 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000589 InVals.push_back(Chain.getValue(0));
Anton Korobeynikov44288852009-05-03 13:07:31 +0000590 }
591
Dan Gohman98ca4f22009-08-05 01:29:28 +0000592 return Chain;
Anton Korobeynikov44288852009-05-03 13:07:31 +0000593}
594
Anton Korobeynikovd2c94ae2009-05-03 13:03:33 +0000595SDValue MSP430TargetLowering::LowerShifts(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +0000596 SelectionDAG &DAG) const {
Anton Korobeynikovea54c982009-05-03 13:13:17 +0000597 unsigned Opc = Op.getOpcode();
Anton Korobeynikovd2c94ae2009-05-03 13:03:33 +0000598 SDNode* N = Op.getNode();
Owen Andersone50ed302009-08-10 22:56:29 +0000599 EVT VT = Op.getValueType();
Anton Korobeynikovd2c94ae2009-05-03 13:03:33 +0000600 DebugLoc dl = N->getDebugLoc();
601
Anton Korobeynikov2625de32009-12-12 18:55:37 +0000602 // Expand non-constant shifts to loops:
Anton Korobeynikovd2c94ae2009-05-03 13:03:33 +0000603 if (!isa<ConstantSDNode>(N->getOperand(1)))
Anton Korobeynikov2625de32009-12-12 18:55:37 +0000604 switch (Opc) {
605 default:
606 assert(0 && "Invalid shift opcode!");
607 case ISD::SHL:
608 return DAG.getNode(MSP430ISD::SHL, dl,
609 VT, N->getOperand(0), N->getOperand(1));
610 case ISD::SRA:
611 return DAG.getNode(MSP430ISD::SRA, dl,
612 VT, N->getOperand(0), N->getOperand(1));
613 case ISD::SRL:
614 return DAG.getNode(MSP430ISD::SRL, dl,
615 VT, N->getOperand(0), N->getOperand(1));
616 }
Anton Korobeynikovd2c94ae2009-05-03 13:03:33 +0000617
618 uint64_t ShiftAmount = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
619
620 // Expand the stuff into sequence of shifts.
621 // FIXME: for some shift amounts this might be done better!
622 // E.g.: foo >> (8 + N) => sxt(swpb(foo)) >> N
623 SDValue Victim = N->getOperand(0);
Anton Korobeynikove699d0f2009-05-03 13:16:17 +0000624
625 if (Opc == ISD::SRL && ShiftAmount) {
626 // Emit a special goodness here:
627 // srl A, 1 => clrc; rrc A
Anton Korobeynikovbf8ef3f2009-05-03 13:16:37 +0000628 Victim = DAG.getNode(MSP430ISD::RRC, dl, VT, Victim);
Anton Korobeynikove699d0f2009-05-03 13:16:17 +0000629 ShiftAmount -= 1;
630 }
631
Anton Korobeynikovd2c94ae2009-05-03 13:03:33 +0000632 while (ShiftAmount--)
Anton Korobeynikovaceb6202009-05-17 10:15:22 +0000633 Victim = DAG.getNode((Opc == ISD::SHL ? MSP430ISD::RLA : MSP430ISD::RRA),
Anton Korobeynikovea54c982009-05-03 13:13:17 +0000634 dl, VT, Victim);
Anton Korobeynikovd2c94ae2009-05-03 13:03:33 +0000635
636 return Victim;
637}
638
Dan Gohmand858e902010-04-17 15:26:15 +0000639SDValue MSP430TargetLowering::LowerGlobalAddress(SDValue Op,
640 SelectionDAG &DAG) const {
Anton Korobeynikov3513ca82009-05-03 13:08:33 +0000641 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
642 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
643
644 // Create the TargetGlobalAddress node, folding in the constant offset.
645 SDValue Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
646 return DAG.getNode(MSP430ISD::Wrapper, Op.getDebugLoc(),
647 getPointerTy(), Result);
648}
649
Anton Korobeynikov5d59f682009-05-03 13:14:46 +0000650SDValue MSP430TargetLowering::LowerExternalSymbol(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +0000651 SelectionDAG &DAG) const {
Anton Korobeynikov5d59f682009-05-03 13:14:46 +0000652 DebugLoc dl = Op.getDebugLoc();
653 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
654 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
655
656 return DAG.getNode(MSP430ISD::Wrapper, dl, getPointerTy(), Result);;
657}
658
Anton Korobeynikov69d5b482010-05-01 12:04:32 +0000659SDValue MSP430TargetLowering::LowerBlockAddress(SDValue Op,
660 SelectionDAG &DAG) const {
661 DebugLoc dl = Op.getDebugLoc();
662 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
663 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(), /*isTarget=*/true);
664
665 return DAG.getNode(MSP430ISD::Wrapper, dl, getPointerTy(), Result);;
666}
667
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000668static SDValue EmitCMP(SDValue &LHS, SDValue &RHS, SDValue &TargetCC,
Anton Korobeynikov1bb8cd72009-05-03 13:19:09 +0000669 ISD::CondCode CC,
670 DebugLoc dl, SelectionDAG &DAG) {
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000671 // FIXME: Handle bittests someday
672 assert(!LHS.getValueType().isFloatingPoint() && "We don't handle FP yet");
673
674 // FIXME: Handle jump negative someday
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000675 MSP430CC::CondCodes TCC = MSP430CC::COND_INVALID;
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000676 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000677 default: llvm_unreachable("Invalid integer condition!");
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000678 case ISD::SETEQ:
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000679 TCC = MSP430CC::COND_E; // aka COND_Z
Anton Korobeynikovf7ed9792010-01-15 01:29:49 +0000680 // Minor optimization: if LHS is a constant, swap operands, then the
Anton Korobeynikov1722f062009-11-22 01:14:08 +0000681 // constant can be folded into comparison.
Anton Korobeynikovf7ed9792010-01-15 01:29:49 +0000682 if (LHS.getOpcode() == ISD::Constant)
Anton Korobeynikov1722f062009-11-22 01:14:08 +0000683 std::swap(LHS, RHS);
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000684 break;
685 case ISD::SETNE:
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000686 TCC = MSP430CC::COND_NE; // aka COND_NZ
Anton Korobeynikovf7ed9792010-01-15 01:29:49 +0000687 // Minor optimization: if LHS is a constant, swap operands, then the
Anton Korobeynikov1722f062009-11-22 01:14:08 +0000688 // constant can be folded into comparison.
Anton Korobeynikovf7ed9792010-01-15 01:29:49 +0000689 if (LHS.getOpcode() == ISD::Constant)
Anton Korobeynikov1722f062009-11-22 01:14:08 +0000690 std::swap(LHS, RHS);
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000691 break;
692 case ISD::SETULE:
693 std::swap(LHS, RHS); // FALLTHROUGH
694 case ISD::SETUGE:
Anton Korobeynikov0c1ba912010-01-15 21:18:02 +0000695 // Turn lhs u>= rhs with lhs constant into rhs u< lhs+1, this allows us to
696 // fold constant into instruction.
697 if (const ConstantSDNode * C = dyn_cast<ConstantSDNode>(LHS)) {
698 LHS = RHS;
699 RHS = DAG.getConstant(C->getSExtValue() + 1, C->getValueType(0));
700 TCC = MSP430CC::COND_LO;
701 break;
702 }
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000703 TCC = MSP430CC::COND_HS; // aka COND_C
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000704 break;
705 case ISD::SETUGT:
706 std::swap(LHS, RHS); // FALLTHROUGH
707 case ISD::SETULT:
Anton Korobeynikov0c1ba912010-01-15 21:18:02 +0000708 // Turn lhs u< rhs with lhs constant into rhs u>= lhs+1, this allows us to
709 // fold constant into instruction.
710 if (const ConstantSDNode * C = dyn_cast<ConstantSDNode>(LHS)) {
711 LHS = RHS;
712 RHS = DAG.getConstant(C->getSExtValue() + 1, C->getValueType(0));
713 TCC = MSP430CC::COND_HS;
714 break;
715 }
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000716 TCC = MSP430CC::COND_LO; // aka COND_NC
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000717 break;
718 case ISD::SETLE:
719 std::swap(LHS, RHS); // FALLTHROUGH
720 case ISD::SETGE:
Anton Korobeynikov0c1ba912010-01-15 21:18:02 +0000721 // Turn lhs >= rhs with lhs constant into rhs < lhs+1, this allows us to
722 // fold constant into instruction.
723 if (const ConstantSDNode * C = dyn_cast<ConstantSDNode>(LHS)) {
724 LHS = RHS;
725 RHS = DAG.getConstant(C->getSExtValue() + 1, C->getValueType(0));
726 TCC = MSP430CC::COND_L;
727 break;
728 }
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000729 TCC = MSP430CC::COND_GE;
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000730 break;
731 case ISD::SETGT:
732 std::swap(LHS, RHS); // FALLTHROUGH
733 case ISD::SETLT:
Anton Korobeynikov0c1ba912010-01-15 21:18:02 +0000734 // Turn lhs < rhs with lhs constant into rhs >= lhs+1, this allows us to
735 // fold constant into instruction.
736 if (const ConstantSDNode * C = dyn_cast<ConstantSDNode>(LHS)) {
737 LHS = RHS;
738 RHS = DAG.getConstant(C->getSExtValue() + 1, C->getValueType(0));
739 TCC = MSP430CC::COND_GE;
740 break;
741 }
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000742 TCC = MSP430CC::COND_L;
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000743 break;
744 }
745
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000746 TargetCC = DAG.getConstant(TCC, MVT::i8);
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 return DAG.getNode(MSP430ISD::CMP, dl, MVT::Flag, LHS, RHS);
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000748}
749
Anton Korobeynikov1bb8cd72009-05-03 13:19:09 +0000750
Dan Gohmand858e902010-04-17 15:26:15 +0000751SDValue MSP430TargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000752 SDValue Chain = Op.getOperand(0);
Anton Korobeynikov1bb8cd72009-05-03 13:19:09 +0000753 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
754 SDValue LHS = Op.getOperand(2);
755 SDValue RHS = Op.getOperand(3);
756 SDValue Dest = Op.getOperand(4);
757 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000758
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000759 SDValue TargetCC;
Anton Korobeynikov1bb8cd72009-05-03 13:19:09 +0000760 SDValue Flag = EmitCMP(LHS, RHS, TargetCC, CC, dl, DAG);
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000761
Anton Korobeynikov1bb8cd72009-05-03 13:19:09 +0000762 return DAG.getNode(MSP430ISD::BR_CC, dl, Op.getValueType(),
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000763 Chain, Dest, TargetCC, Flag);
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000764}
765
Dan Gohmand858e902010-04-17 15:26:15 +0000766SDValue MSP430TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov8d1ffbd2009-12-11 23:01:29 +0000767 SDValue LHS = Op.getOperand(0);
768 SDValue RHS = Op.getOperand(1);
769 DebugLoc dl = Op.getDebugLoc();
770
771 // If we are doing an AND and testing against zero, then the CMP
772 // will not be generated. The AND (or BIT) will generate the condition codes,
773 // but they are different from CMP.
Anton Korobeynikovcb50e0b2010-01-15 21:18:18 +0000774 // FIXME: since we're doing a post-processing, use a pseudoinstr here, so
775 // lowering & isel wouldn't diverge.
Anton Korobeynikov8d1ffbd2009-12-11 23:01:29 +0000776 bool andCC = false;
777 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
778 if (RHSC->isNullValue() && LHS.hasOneUse() &&
779 (LHS.getOpcode() == ISD::AND ||
780 (LHS.getOpcode() == ISD::TRUNCATE &&
781 LHS.getOperand(0).getOpcode() == ISD::AND))) {
782 andCC = true;
783 }
784 }
785 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
786 SDValue TargetCC;
787 SDValue Flag = EmitCMP(LHS, RHS, TargetCC, CC, dl, DAG);
788
789 // Get the condition codes directly from the status register, if its easy.
790 // Otherwise a branch will be generated. Note that the AND and BIT
791 // instructions generate different flags than CMP, the carry bit can be used
792 // for NE/EQ.
793 bool Invert = false;
794 bool Shift = false;
795 bool Convert = true;
796 switch (cast<ConstantSDNode>(TargetCC)->getZExtValue()) {
797 default:
798 Convert = false;
799 break;
800 case MSP430CC::COND_HS:
801 // Res = SRW & 1, no processing is required
802 break;
Anton Korobeynikovcb50e0b2010-01-15 21:18:18 +0000803 case MSP430CC::COND_LO:
Anton Korobeynikov8d1ffbd2009-12-11 23:01:29 +0000804 // Res = ~(SRW & 1)
805 Invert = true;
806 break;
Anton Korobeynikovcb50e0b2010-01-15 21:18:18 +0000807 case MSP430CC::COND_NE:
Anton Korobeynikov8d1ffbd2009-12-11 23:01:29 +0000808 if (andCC) {
809 // C = ~Z, thus Res = SRW & 1, no processing is required
810 } else {
Anton Korobeynikov455080f2010-02-21 12:28:58 +0000811 // Res = ~((SRW >> 1) & 1)
Anton Korobeynikov8d1ffbd2009-12-11 23:01:29 +0000812 Shift = true;
Anton Korobeynikov455080f2010-02-21 12:28:58 +0000813 Invert = true;
Anton Korobeynikov8d1ffbd2009-12-11 23:01:29 +0000814 }
815 break;
Anton Korobeynikovcb50e0b2010-01-15 21:18:18 +0000816 case MSP430CC::COND_E:
Anton Korobeynikov455080f2010-02-21 12:28:58 +0000817 Shift = true;
818 // C = ~Z for AND instruction, thus we can put Res = ~(SRW & 1), however,
819 // Res = (SRW >> 1) & 1 is 1 word shorter.
Anton Korobeynikov8d1ffbd2009-12-11 23:01:29 +0000820 break;
821 }
822 EVT VT = Op.getValueType();
823 SDValue One = DAG.getConstant(1, VT);
824 if (Convert) {
825 SDValue SR = DAG.getCopyFromReg(DAG.getEntryNode(), dl, MSP430::SRW,
Anton Korobeynikovcb50e0b2010-01-15 21:18:18 +0000826 MVT::i16, Flag);
Anton Korobeynikov8d1ffbd2009-12-11 23:01:29 +0000827 if (Shift)
828 // FIXME: somewhere this is turned into a SRL, lower it MSP specific?
829 SR = DAG.getNode(ISD::SRA, dl, MVT::i16, SR, One);
830 SR = DAG.getNode(ISD::AND, dl, MVT::i16, SR, One);
831 if (Invert)
832 SR = DAG.getNode(ISD::XOR, dl, MVT::i16, SR, One);
833 return SR;
834 } else {
835 SDValue Zero = DAG.getConstant(0, VT);
836 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
837 SmallVector<SDValue, 4> Ops;
838 Ops.push_back(One);
839 Ops.push_back(Zero);
840 Ops.push_back(TargetCC);
841 Ops.push_back(Flag);
842 return DAG.getNode(MSP430ISD::SELECT_CC, dl, VTs, &Ops[0], Ops.size());
843 }
844}
845
Dan Gohmand858e902010-04-17 15:26:15 +0000846SDValue MSP430TargetLowering::LowerSELECT_CC(SDValue Op,
847 SelectionDAG &DAG) const {
Anton Korobeynikov1bb8cd72009-05-03 13:19:09 +0000848 SDValue LHS = Op.getOperand(0);
849 SDValue RHS = Op.getOperand(1);
850 SDValue TrueV = Op.getOperand(2);
851 SDValue FalseV = Op.getOperand(3);
852 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Anton Korobeynikov8b528e52009-05-03 13:12:23 +0000853 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov8b528e52009-05-03 13:12:23 +0000854
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000855 SDValue TargetCC;
Anton Korobeynikov1bb8cd72009-05-03 13:19:09 +0000856 SDValue Flag = EmitCMP(LHS, RHS, TargetCC, CC, dl, DAG);
Anton Korobeynikov8b528e52009-05-03 13:12:23 +0000857
Owen Anderson825b72b2009-08-11 20:47:22 +0000858 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Anton Korobeynikov8b528e52009-05-03 13:12:23 +0000859 SmallVector<SDValue, 4> Ops;
860 Ops.push_back(TrueV);
861 Ops.push_back(FalseV);
Anton Korobeynikov3926fb62009-10-21 19:16:49 +0000862 Ops.push_back(TargetCC);
Anton Korobeynikov1bb8cd72009-05-03 13:19:09 +0000863 Ops.push_back(Flag);
Anton Korobeynikov8b528e52009-05-03 13:12:23 +0000864
Anton Korobeynikov1bb8cd72009-05-03 13:19:09 +0000865 return DAG.getNode(MSP430ISD::SELECT_CC, dl, VTs, &Ops[0], Ops.size());
Anton Korobeynikov8b528e52009-05-03 13:12:23 +0000866}
867
Anton Korobeynikovb78e2142009-05-03 13:17:49 +0000868SDValue MSP430TargetLowering::LowerSIGN_EXTEND(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +0000869 SelectionDAG &DAG) const {
Anton Korobeynikovb78e2142009-05-03 13:17:49 +0000870 SDValue Val = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +0000871 EVT VT = Op.getValueType();
Anton Korobeynikovb78e2142009-05-03 13:17:49 +0000872 DebugLoc dl = Op.getDebugLoc();
873
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 assert(VT == MVT::i16 && "Only support i16 for now!");
Anton Korobeynikovb78e2142009-05-03 13:17:49 +0000875
876 return DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, VT,
877 DAG.getNode(ISD::ANY_EXTEND, dl, VT, Val),
878 DAG.getValueType(Val.getValueType()));
879}
880
Dan Gohmand858e902010-04-17 15:26:15 +0000881SDValue
882MSP430TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikov06ccca52009-12-07 02:28:10 +0000883 MachineFunction &MF = DAG.getMachineFunction();
884 MSP430MachineFunctionInfo *FuncInfo = MF.getInfo<MSP430MachineFunctionInfo>();
885 int ReturnAddrIndex = FuncInfo->getRAIndex();
886
887 if (ReturnAddrIndex == 0) {
888 // Set up a frame object for the return address.
889 uint64_t SlotSize = TD->getPointerSize();
890 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
891 true, false);
892 FuncInfo->setRAIndex(ReturnAddrIndex);
893 }
894
895 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
896}
897
Dan Gohmand858e902010-04-17 15:26:15 +0000898SDValue MSP430TargetLowering::LowerRETURNADDR(SDValue Op,
899 SelectionDAG &DAG) const {
Anton Korobeynikov06ccca52009-12-07 02:28:10 +0000900 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
901 DebugLoc dl = Op.getDebugLoc();
902
903 if (Depth > 0) {
904 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
905 SDValue Offset =
906 DAG.getConstant(TD->getPointerSize(), MVT::i16);
907 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
908 DAG.getNode(ISD::ADD, dl, getPointerTy(),
909 FrameAddr, Offset),
David Greene4d58b642010-02-15 16:56:22 +0000910 NULL, 0, false, false, 0);
Anton Korobeynikov06ccca52009-12-07 02:28:10 +0000911 }
912
913 // Just load the return address.
914 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
915 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene4d58b642010-02-15 16:56:22 +0000916 RetAddrFI, NULL, 0, false, false, 0);
Anton Korobeynikov06ccca52009-12-07 02:28:10 +0000917}
918
Dan Gohmand858e902010-04-17 15:26:15 +0000919SDValue MSP430TargetLowering::LowerFRAMEADDR(SDValue Op,
920 SelectionDAG &DAG) const {
Anton Korobeynikov06ccca52009-12-07 02:28:10 +0000921 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
922 MFI->setFrameAddressIsTaken(true);
923 EVT VT = Op.getValueType();
924 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
925 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
926 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
927 MSP430::FPW, VT);
928 while (Depth--)
David Greene4d58b642010-02-15 16:56:22 +0000929 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
930 false, false, 0);
Anton Korobeynikov06ccca52009-12-07 02:28:10 +0000931 return FrameAddr;
932}
933
Anton Korobeynikov6534f832009-11-07 17:15:06 +0000934/// getPostIndexedAddressParts - returns true by value, base pointer and
935/// offset pointer and addressing mode by reference if this node can be
936/// combined with a load / store to form a post-indexed load / store.
937bool MSP430TargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
938 SDValue &Base,
939 SDValue &Offset,
940 ISD::MemIndexedMode &AM,
941 SelectionDAG &DAG) const {
942
943 LoadSDNode *LD = cast<LoadSDNode>(N);
944 if (LD->getExtensionType() != ISD::NON_EXTLOAD)
945 return false;
946
947 EVT VT = LD->getMemoryVT();
948 if (VT != MVT::i8 && VT != MVT::i16)
949 return false;
950
951 if (Op->getOpcode() != ISD::ADD)
952 return false;
953
954 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Op->getOperand(1))) {
955 uint64_t RHSC = RHS->getZExtValue();
956 if ((VT == MVT::i16 && RHSC != 2) ||
957 (VT == MVT::i8 && RHSC != 1))
958 return false;
959
960 Base = Op->getOperand(0);
961 Offset = DAG.getConstant(RHSC, VT);
962 AM = ISD::POST_INC;
963 return true;
964 }
965
966 return false;
967}
968
969
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000970const char *MSP430TargetLowering::getTargetNodeName(unsigned Opcode) const {
971 switch (Opcode) {
972 default: return NULL;
973 case MSP430ISD::RET_FLAG: return "MSP430ISD::RET_FLAG";
Anton Korobeynikov6bfcba72009-12-07 02:28:41 +0000974 case MSP430ISD::RETI_FLAG: return "MSP430ISD::RETI_FLAG";
Anton Korobeynikovd2c94ae2009-05-03 13:03:33 +0000975 case MSP430ISD::RRA: return "MSP430ISD::RRA";
Anton Korobeynikove699d0f2009-05-03 13:16:17 +0000976 case MSP430ISD::RLA: return "MSP430ISD::RLA";
977 case MSP430ISD::RRC: return "MSP430ISD::RRC";
Anton Korobeynikovb5612642009-05-03 13:07:54 +0000978 case MSP430ISD::CALL: return "MSP430ISD::CALL";
Anton Korobeynikov3513ca82009-05-03 13:08:33 +0000979 case MSP430ISD::Wrapper: return "MSP430ISD::Wrapper";
Anton Korobeynikov1bb8cd72009-05-03 13:19:09 +0000980 case MSP430ISD::BR_CC: return "MSP430ISD::BR_CC";
Anton Korobeynikoved1a51a2009-05-03 13:12:06 +0000981 case MSP430ISD::CMP: return "MSP430ISD::CMP";
Anton Korobeynikov1bb8cd72009-05-03 13:19:09 +0000982 case MSP430ISD::SELECT_CC: return "MSP430ISD::SELECT_CC";
Anton Korobeynikov2625de32009-12-12 18:55:37 +0000983 case MSP430ISD::SHL: return "MSP430ISD::SHL";
984 case MSP430ISD::SRA: return "MSP430ISD::SRA";
Anton Korobeynikovfd1b7c72009-05-03 12:59:50 +0000985 }
986}
Anton Korobeynikov8b528e52009-05-03 13:12:23 +0000987
Anton Korobeynikov9afb7c52010-01-15 21:19:43 +0000988bool MSP430TargetLowering::isTruncateFree(const Type *Ty1,
989 const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +0000990 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Anton Korobeynikov9afb7c52010-01-15 21:19:43 +0000991 return false;
992
993 return (Ty1->getPrimitiveSizeInBits() > Ty2->getPrimitiveSizeInBits());
994}
995
996bool MSP430TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
997 if (!VT1.isInteger() || !VT2.isInteger())
998 return false;
999
1000 return (VT1.getSizeInBits() > VT2.getSizeInBits());
1001}
1002
1003bool MSP430TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
1004 // MSP430 implicitly zero-extends 8-bit results in 16-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00001005 return 0 && Ty1->isIntegerTy(8) && Ty2->isIntegerTy(16);
Anton Korobeynikov9afb7c52010-01-15 21:19:43 +00001006}
1007
1008bool MSP430TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
1009 // MSP430 implicitly zero-extends 8-bit results in 16-bit registers.
1010 return 0 && VT1 == MVT::i8 && VT2 == MVT::i16;
1011}
1012
Anton Korobeynikov8b528e52009-05-03 13:12:23 +00001013//===----------------------------------------------------------------------===//
1014// Other Lowering Code
1015//===----------------------------------------------------------------------===//
1016
1017MachineBasicBlock*
Anton Korobeynikov2625de32009-12-12 18:55:37 +00001018MSP430TargetLowering::EmitShiftInstr(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00001019 MachineBasicBlock *BB) const {
Anton Korobeynikov2625de32009-12-12 18:55:37 +00001020 MachineFunction *F = BB->getParent();
1021 MachineRegisterInfo &RI = F->getRegInfo();
1022 DebugLoc dl = MI->getDebugLoc();
1023 const TargetInstrInfo &TII = *getTargetMachine().getInstrInfo();
1024
1025 unsigned Opc;
1026 const TargetRegisterClass * RC;
1027 switch (MI->getOpcode()) {
1028 default:
1029 assert(0 && "Invalid shift opcode!");
1030 case MSP430::Shl8:
1031 Opc = MSP430::SHL8r1;
1032 RC = MSP430::GR8RegisterClass;
1033 break;
1034 case MSP430::Shl16:
1035 Opc = MSP430::SHL16r1;
1036 RC = MSP430::GR16RegisterClass;
1037 break;
1038 case MSP430::Sra8:
1039 Opc = MSP430::SAR8r1;
1040 RC = MSP430::GR8RegisterClass;
1041 break;
1042 case MSP430::Sra16:
1043 Opc = MSP430::SAR16r1;
1044 RC = MSP430::GR16RegisterClass;
1045 break;
1046 case MSP430::Srl8:
1047 Opc = MSP430::SAR8r1c;
1048 RC = MSP430::GR8RegisterClass;
1049 break;
1050 case MSP430::Srl16:
1051 Opc = MSP430::SAR16r1c;
1052 RC = MSP430::GR16RegisterClass;
1053 break;
1054 }
1055
1056 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1057 MachineFunction::iterator I = BB;
1058 ++I;
1059
1060 // Create loop block
1061 MachineBasicBlock *LoopBB = F->CreateMachineBasicBlock(LLVM_BB);
1062 MachineBasicBlock *RemBB = F->CreateMachineBasicBlock(LLVM_BB);
1063
1064 F->insert(I, LoopBB);
1065 F->insert(I, RemBB);
1066
1067 // Update machine-CFG edges by transferring all successors of the current
1068 // block to the block containing instructions after shift.
1069 RemBB->transferSuccessors(BB);
1070
Anton Korobeynikov2625de32009-12-12 18:55:37 +00001071 // Add adges BB => LoopBB => RemBB, BB => RemBB, LoopBB => LoopBB
1072 BB->addSuccessor(LoopBB);
1073 BB->addSuccessor(RemBB);
1074 LoopBB->addSuccessor(RemBB);
1075 LoopBB->addSuccessor(LoopBB);
1076
1077 unsigned ShiftAmtReg = RI.createVirtualRegister(MSP430::GR8RegisterClass);
1078 unsigned ShiftAmtReg2 = RI.createVirtualRegister(MSP430::GR8RegisterClass);
1079 unsigned ShiftReg = RI.createVirtualRegister(RC);
1080 unsigned ShiftReg2 = RI.createVirtualRegister(RC);
1081 unsigned ShiftAmtSrcReg = MI->getOperand(2).getReg();
1082 unsigned SrcReg = MI->getOperand(1).getReg();
1083 unsigned DstReg = MI->getOperand(0).getReg();
1084
1085 // BB:
1086 // cmp 0, N
1087 // je RemBB
Anton Korobeynikovf7ed9792010-01-15 01:29:49 +00001088 BuildMI(BB, dl, TII.get(MSP430::CMP8ri))
1089 .addReg(ShiftAmtSrcReg).addImm(0);
Anton Korobeynikov2625de32009-12-12 18:55:37 +00001090 BuildMI(BB, dl, TII.get(MSP430::JCC))
1091 .addMBB(RemBB)
1092 .addImm(MSP430CC::COND_E);
1093
1094 // LoopBB:
1095 // ShiftReg = phi [%SrcReg, BB], [%ShiftReg2, LoopBB]
1096 // ShiftAmt = phi [%N, BB], [%ShiftAmt2, LoopBB]
1097 // ShiftReg2 = shift ShiftReg
1098 // ShiftAmt2 = ShiftAmt - 1;
1099 BuildMI(LoopBB, dl, TII.get(MSP430::PHI), ShiftReg)
1100 .addReg(SrcReg).addMBB(BB)
1101 .addReg(ShiftReg2).addMBB(LoopBB);
1102 BuildMI(LoopBB, dl, TII.get(MSP430::PHI), ShiftAmtReg)
1103 .addReg(ShiftAmtSrcReg).addMBB(BB)
1104 .addReg(ShiftAmtReg2).addMBB(LoopBB);
1105 BuildMI(LoopBB, dl, TII.get(Opc), ShiftReg2)
1106 .addReg(ShiftReg);
1107 BuildMI(LoopBB, dl, TII.get(MSP430::SUB8ri), ShiftAmtReg2)
1108 .addReg(ShiftAmtReg).addImm(1);
1109 BuildMI(LoopBB, dl, TII.get(MSP430::JCC))
1110 .addMBB(LoopBB)
1111 .addImm(MSP430CC::COND_NE);
1112
1113 // RemBB:
1114 // DestReg = phi [%SrcReg, BB], [%ShiftReg, LoopBB]
1115 BuildMI(RemBB, dl, TII.get(MSP430::PHI), DstReg)
1116 .addReg(SrcReg).addMBB(BB)
1117 .addReg(ShiftReg2).addMBB(LoopBB);
1118
Anton Korobeynikov5fcf52c2010-01-14 22:09:11 +00001119 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Anton Korobeynikov2625de32009-12-12 18:55:37 +00001120 return RemBB;
1121}
1122
1123MachineBasicBlock*
Anton Korobeynikov8b528e52009-05-03 13:12:23 +00001124MSP430TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00001125 MachineBasicBlock *BB) const {
Anton Korobeynikov2625de32009-12-12 18:55:37 +00001126 unsigned Opc = MI->getOpcode();
1127
1128 if (Opc == MSP430::Shl8 || Opc == MSP430::Shl16 ||
1129 Opc == MSP430::Sra8 || Opc == MSP430::Sra16 ||
1130 Opc == MSP430::Srl8 || Opc == MSP430::Srl16)
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00001131 return EmitShiftInstr(MI, BB);
Anton Korobeynikov2625de32009-12-12 18:55:37 +00001132
Anton Korobeynikov8b528e52009-05-03 13:12:23 +00001133 const TargetInstrInfo &TII = *getTargetMachine().getInstrInfo();
1134 DebugLoc dl = MI->getDebugLoc();
Anton Korobeynikov2625de32009-12-12 18:55:37 +00001135
1136 assert((Opc == MSP430::Select16 || Opc == MSP430::Select8) &&
Anton Korobeynikov8b528e52009-05-03 13:12:23 +00001137 "Unexpected instr type to insert");
1138
1139 // To "insert" a SELECT instruction, we actually have to insert the diamond
1140 // control-flow pattern. The incoming instruction knows the destination vreg
1141 // to set, the condition code register to branch on, the true/false values to
1142 // select between, and a branch opcode to use.
1143 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1144 MachineFunction::iterator I = BB;
1145 ++I;
1146
1147 // thisMBB:
1148 // ...
1149 // TrueVal = ...
1150 // cmpTY ccX, r1, r2
1151 // jCC copy1MBB
1152 // fallthrough --> copy0MBB
1153 MachineBasicBlock *thisMBB = BB;
1154 MachineFunction *F = BB->getParent();
1155 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
1156 MachineBasicBlock *copy1MBB = F->CreateMachineBasicBlock(LLVM_BB);
1157 BuildMI(BB, dl, TII.get(MSP430::JCC))
1158 .addMBB(copy1MBB)
1159 .addImm(MI->getOperand(3).getImm());
1160 F->insert(I, copy0MBB);
1161 F->insert(I, copy1MBB);
1162 // Update machine-CFG edges by transferring all successors of the current
1163 // block to the new block which will contain the Phi node for the select.
1164 copy1MBB->transferSuccessors(BB);
1165 // Next, add the true and fallthrough blocks as its successors.
1166 BB->addSuccessor(copy0MBB);
1167 BB->addSuccessor(copy1MBB);
1168
1169 // copy0MBB:
1170 // %FalseValue = ...
1171 // # fallthrough to copy1MBB
1172 BB = copy0MBB;
1173
1174 // Update machine-CFG edges
1175 BB->addSuccessor(copy1MBB);
1176
1177 // copy1MBB:
1178 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
1179 // ...
1180 BB = copy1MBB;
1181 BuildMI(BB, dl, TII.get(MSP430::PHI),
1182 MI->getOperand(0).getReg())
1183 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB)
1184 .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB);
1185
1186 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
1187 return BB;
1188}