blob: a0d18f84f833c69a4485bb1af6916d867605bd72 [file] [log] [blame]
Chris Lattner1c08c712005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
Chris Lattner1c08c712005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
Chris Lattner1c08c712005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000015#include "llvm/ADT/BitVector.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000016#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000017#include "llvm/CodeGen/SelectionDAGISel.h"
Evan Chenga9c20912006-01-21 02:32:06 +000018#include "llvm/CodeGen/ScheduleDAG.h"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000019#include "llvm/Constants.h"
Chris Lattneradf6a962005-05-13 18:50:42 +000020#include "llvm/CallingConv.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Chris Lattner36ce6912005-11-29 06:21:05 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerce7518c2006-01-26 22:24:51 +000024#include "llvm/InlineAsm.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000025#include "llvm/Instructions.h"
26#include "llvm/Intrinsics.h"
Jim Laskey43970fe2006-03-23 18:06:46 +000027#include "llvm/IntrinsicInst.h"
Reid Spencer5694b6e2007-04-09 06:17:21 +000028#include "llvm/ParameterAttributes.h"
Gordon Henriksence224772008-01-07 01:30:38 +000029#include "llvm/CodeGen/Collector.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000030#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineFrameInfo.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
34#include "llvm/CodeGen/MachineModuleInfo.h"
35#include "llvm/CodeGen/MachineRegisterInfo.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000036#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000037#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000038#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000039#include "llvm/Target/TargetData.h"
40#include "llvm/Target/TargetFrameInfo.h"
41#include "llvm/Target/TargetInstrInfo.h"
42#include "llvm/Target/TargetLowering.h"
43#include "llvm/Target/TargetMachine.h"
Vladimir Prus12472912006-05-23 13:43:15 +000044#include "llvm/Target/TargetOptions.h"
Chris Lattner7c0104b2005-11-09 04:45:33 +000045#include "llvm/Support/MathExtras.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000046#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000047#include "llvm/Support/Compiler.h"
Jeff Cohen7e881032006-02-24 02:52:40 +000048#include <algorithm>
Chris Lattner1c08c712005-01-07 07:47:53 +000049using namespace llvm;
50
Chris Lattnerda8abb02005-09-01 18:44:10 +000051#ifndef NDEBUG
Chris Lattner7944d9d2005-01-12 03:41:21 +000052static cl::opt<bool>
Evan Chenga9c20912006-01-21 02:32:06 +000053ViewISelDAGs("view-isel-dags", cl::Hidden,
54 cl::desc("Pop up a window to show isel dags as they are selected"));
55static cl::opt<bool>
56ViewSchedDAGs("view-sched-dags", cl::Hidden,
57 cl::desc("Pop up a window to show sched dags as they are processed"));
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000058static cl::opt<bool>
59ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
Chris Lattner5bab7852008-01-25 17:24:52 +000060 cl::desc("Pop up a window to show SUnit dags after they are processed"));
Chris Lattner7944d9d2005-01-12 03:41:21 +000061#else
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000062static const bool ViewISelDAGs = 0, ViewSchedDAGs = 0, ViewSUnitDAGs = 0;
Chris Lattner7944d9d2005-01-12 03:41:21 +000063#endif
64
Jim Laskeyeb577ba2006-08-02 12:30:23 +000065//===---------------------------------------------------------------------===//
66///
67/// RegisterScheduler class - Track the registration of instruction schedulers.
68///
69//===---------------------------------------------------------------------===//
70MachinePassRegistry RegisterScheduler::Registry;
71
72//===---------------------------------------------------------------------===//
73///
74/// ISHeuristic command line option for instruction schedulers.
75///
76//===---------------------------------------------------------------------===//
Evan Cheng4ef10862006-01-23 07:01:07 +000077namespace {
Jim Laskeyeb577ba2006-08-02 12:30:23 +000078 cl::opt<RegisterScheduler::FunctionPassCtor, false,
79 RegisterPassParser<RegisterScheduler> >
Dale Johannesene7e7d0d2007-07-13 17:13:54 +000080 ISHeuristic("pre-RA-sched",
Chris Lattner3700f902006-08-03 00:18:59 +000081 cl::init(&createDefaultScheduler),
Chris Lattner5bab7852008-01-25 17:24:52 +000082 cl::desc("Instruction schedulers available (before register"
83 " allocation):"));
Jim Laskey13ec7022006-08-01 14:21:23 +000084
Jim Laskey9ff542f2006-08-01 18:29:48 +000085 static RegisterScheduler
Jim Laskey9373beb2006-08-01 19:14:14 +000086 defaultListDAGScheduler("default", " Best scheduler for the target",
87 createDefaultScheduler);
Evan Cheng4ef10862006-01-23 07:01:07 +000088} // namespace
89
Evan Cheng5c807602008-02-26 02:33:44 +000090namespace { struct SDISelAsmOperandInfo; }
Chris Lattnerbf996f12007-04-30 17:29:31 +000091
Chris Lattner864635a2006-02-22 22:37:12 +000092namespace {
93 /// RegsForValue - This struct represents the physical registers that a
94 /// particular value is assigned and the type information about the value.
95 /// This is needed because values can be promoted into larger registers and
96 /// expanded into multiple smaller registers than the value.
Chris Lattner95255282006-06-28 23:17:24 +000097 struct VISIBILITY_HIDDEN RegsForValue {
Dan Gohmanb6f5b002007-06-28 23:29:44 +000098 /// Regs - This list holds the register (for legal and promoted values)
Chris Lattner864635a2006-02-22 22:37:12 +000099 /// or register set (for expanded values) that the value should be assigned
100 /// to.
101 std::vector<unsigned> Regs;
102
103 /// RegVT - The value type of each register.
104 ///
105 MVT::ValueType RegVT;
106
107 /// ValueVT - The value type of the LLVM value, which may be promoted from
108 /// RegVT or made from merging the two expanded parts.
109 MVT::ValueType ValueVT;
110
111 RegsForValue() : RegVT(MVT::Other), ValueVT(MVT::Other) {}
112
113 RegsForValue(unsigned Reg, MVT::ValueType regvt, MVT::ValueType valuevt)
114 : RegVT(regvt), ValueVT(valuevt) {
115 Regs.push_back(Reg);
116 }
117 RegsForValue(const std::vector<unsigned> &regs,
118 MVT::ValueType regvt, MVT::ValueType valuevt)
119 : Regs(regs), RegVT(regvt), ValueVT(valuevt) {
120 }
121
122 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
123 /// this value and returns the result as a ValueVT value. This uses
124 /// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000125 /// If the Flag pointer is NULL, no flag is used.
Chris Lattner864635a2006-02-22 22:37:12 +0000126 SDOperand getCopyFromRegs(SelectionDAG &DAG,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000127 SDOperand &Chain, SDOperand *Flag) const;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000128
129 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
130 /// specified value into the registers specified by this object. This uses
131 /// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000132 /// If the Flag pointer is NULL, no flag is used.
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000133 void getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000134 SDOperand &Chain, SDOperand *Flag) const;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000135
136 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
137 /// operand list. This adds the code marker and includes the number of
138 /// values added into it.
139 void AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattner9f6637d2006-02-23 20:06:57 +0000140 std::vector<SDOperand> &Ops) const;
Chris Lattner864635a2006-02-22 22:37:12 +0000141 };
142}
Evan Cheng4ef10862006-01-23 07:01:07 +0000143
Chris Lattner1c08c712005-01-07 07:47:53 +0000144namespace llvm {
145 //===--------------------------------------------------------------------===//
Jim Laskey9373beb2006-08-01 19:14:14 +0000146 /// createDefaultScheduler - This creates an instruction scheduler appropriate
147 /// for the target.
148 ScheduleDAG* createDefaultScheduler(SelectionDAGISel *IS,
149 SelectionDAG *DAG,
150 MachineBasicBlock *BB) {
151 TargetLowering &TLI = IS->getTargetLowering();
152
153 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency) {
154 return createTDListDAGScheduler(IS, DAG, BB);
155 } else {
156 assert(TLI.getSchedulingPreference() ==
157 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
158 return createBURRListDAGScheduler(IS, DAG, BB);
159 }
160 }
161
162
163 //===--------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +0000164 /// FunctionLoweringInfo - This contains information that is global to a
165 /// function that is used when lowering a region of the function.
Chris Lattnerf26bc8e2005-01-08 19:52:31 +0000166 class FunctionLoweringInfo {
167 public:
Chris Lattner1c08c712005-01-07 07:47:53 +0000168 TargetLowering &TLI;
169 Function &Fn;
170 MachineFunction &MF;
Chris Lattner84bc5422007-12-31 04:13:23 +0000171 MachineRegisterInfo &RegInfo;
Chris Lattner1c08c712005-01-07 07:47:53 +0000172
173 FunctionLoweringInfo(TargetLowering &TLI, Function &Fn,MachineFunction &MF);
174
175 /// MBBMap - A mapping from LLVM basic blocks to their machine code entry.
176 std::map<const BasicBlock*, MachineBasicBlock *> MBBMap;
177
178 /// ValueMap - Since we emit code for the function a basic block at a time,
179 /// we must remember which virtual registers hold the values for
180 /// cross-basic-block values.
Chris Lattner9f24ad72007-02-04 01:35:11 +0000181 DenseMap<const Value*, unsigned> ValueMap;
Chris Lattner1c08c712005-01-07 07:47:53 +0000182
183 /// StaticAllocaMap - Keep track of frame indices for fixed sized allocas in
184 /// the entry block. This allows the allocas to be efficiently referenced
185 /// anywhere in the function.
186 std::map<const AllocaInst*, int> StaticAllocaMap;
187
Duncan Sandsf4070822007-06-15 19:04:19 +0000188#ifndef NDEBUG
189 SmallSet<Instruction*, 8> CatchInfoLost;
190 SmallSet<Instruction*, 8> CatchInfoFound;
191#endif
192
Chris Lattner1c08c712005-01-07 07:47:53 +0000193 unsigned MakeReg(MVT::ValueType VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000194 return RegInfo.createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +0000195 }
Chris Lattner571e4342006-10-27 21:36:01 +0000196
197 /// isExportedInst - Return true if the specified value is an instruction
198 /// exported from its block.
199 bool isExportedInst(const Value *V) {
200 return ValueMap.count(V);
201 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000202
Chris Lattner3c384492006-03-16 19:51:18 +0000203 unsigned CreateRegForValue(const Value *V);
204
Chris Lattner1c08c712005-01-07 07:47:53 +0000205 unsigned InitializeRegForValue(const Value *V) {
206 unsigned &R = ValueMap[V];
207 assert(R == 0 && "Already initialized this value register!");
208 return R = CreateRegForValue(V);
209 }
210 };
211}
212
Duncan Sandscf26d7c2007-07-04 20:52:51 +0000213/// isSelector - Return true if this instruction is a call to the
214/// eh.selector intrinsic.
215static bool isSelector(Instruction *I) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000216 if (IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +0000217 return (II->getIntrinsicID() == Intrinsic::eh_selector_i32 ||
218 II->getIntrinsicID() == Intrinsic::eh_selector_i64);
Duncan Sandsf4070822007-06-15 19:04:19 +0000219 return false;
220}
221
Chris Lattner1c08c712005-01-07 07:47:53 +0000222/// isUsedOutsideOfDefiningBlock - Return true if this instruction is used by
Nate Begemanf15485a2006-03-27 01:32:24 +0000223/// PHI nodes or outside of the basic block that defines it, or used by a
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000224/// switch or atomic instruction, which may expand to multiple basic blocks.
Chris Lattner1c08c712005-01-07 07:47:53 +0000225static bool isUsedOutsideOfDefiningBlock(Instruction *I) {
226 if (isa<PHINode>(I)) return true;
227 BasicBlock *BB = I->getParent();
228 for (Value::use_iterator UI = I->use_begin(), E = I->use_end(); UI != E; ++UI)
Nate Begemanf15485a2006-03-27 01:32:24 +0000229 if (cast<Instruction>(*UI)->getParent() != BB || isa<PHINode>(*UI) ||
Chris Lattner571e4342006-10-27 21:36:01 +0000230 // FIXME: Remove switchinst special case.
Nate Begemanf15485a2006-03-27 01:32:24 +0000231 isa<SwitchInst>(*UI))
Chris Lattner1c08c712005-01-07 07:47:53 +0000232 return true;
233 return false;
234}
235
Chris Lattnerbf209482005-10-30 19:42:35 +0000236/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
Nate Begemanf15485a2006-03-27 01:32:24 +0000237/// entry block, return true. This includes arguments used by switches, since
238/// the switch may expand into multiple basic blocks.
Chris Lattnerbf209482005-10-30 19:42:35 +0000239static bool isOnlyUsedInEntryBlock(Argument *A) {
240 BasicBlock *Entry = A->getParent()->begin();
241 for (Value::use_iterator UI = A->use_begin(), E = A->use_end(); UI != E; ++UI)
Nate Begemanf15485a2006-03-27 01:32:24 +0000242 if (cast<Instruction>(*UI)->getParent() != Entry || isa<SwitchInst>(*UI))
Chris Lattnerbf209482005-10-30 19:42:35 +0000243 return false; // Use not in entry block.
244 return true;
245}
246
Chris Lattner1c08c712005-01-07 07:47:53 +0000247FunctionLoweringInfo::FunctionLoweringInfo(TargetLowering &tli,
Misha Brukmanedf128a2005-04-21 22:36:52 +0000248 Function &fn, MachineFunction &mf)
Chris Lattner84bc5422007-12-31 04:13:23 +0000249 : TLI(tli), Fn(fn), MF(mf), RegInfo(MF.getRegInfo()) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000250
Chris Lattnerbf209482005-10-30 19:42:35 +0000251 // Create a vreg for each argument register that is not dead and is used
252 // outside of the entry block for the function.
253 for (Function::arg_iterator AI = Fn.arg_begin(), E = Fn.arg_end();
254 AI != E; ++AI)
255 if (!isOnlyUsedInEntryBlock(AI))
256 InitializeRegForValue(AI);
257
Chris Lattner1c08c712005-01-07 07:47:53 +0000258 // Initialize the mapping of values to registers. This is only set up for
259 // instruction values that are used outside of the block that defines
260 // them.
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000261 Function::iterator BB = Fn.begin(), EB = Fn.end();
Chris Lattner1c08c712005-01-07 07:47:53 +0000262 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
263 if (AllocaInst *AI = dyn_cast<AllocaInst>(I))
Reid Spencerb83eb642006-10-20 07:07:24 +0000264 if (ConstantInt *CUI = dyn_cast<ConstantInt>(AI->getArraySize())) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000265 const Type *Ty = AI->getAllocatedType();
Duncan Sands514ab342007-11-01 20:53:16 +0000266 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Nate Begemanae232e72005-11-06 09:00:38 +0000267 unsigned Align =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +0000268 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
Nate Begemanae232e72005-11-06 09:00:38 +0000269 AI->getAlignment());
Chris Lattnera8217e32005-05-13 23:14:17 +0000270
Reid Spencerb83eb642006-10-20 07:07:24 +0000271 TySize *= CUI->getZExtValue(); // Get total allocated size.
Chris Lattnerd222f6a2005-10-18 22:14:06 +0000272 if (TySize == 0) TySize = 1; // Don't create zero-sized stack objects.
Chris Lattner1c08c712005-01-07 07:47:53 +0000273 StaticAllocaMap[AI] =
Chris Lattner6266c182007-04-25 04:08:28 +0000274 MF.getFrameInfo()->CreateStackObject(TySize, Align);
Chris Lattner1c08c712005-01-07 07:47:53 +0000275 }
276
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000277 for (; BB != EB; ++BB)
278 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
Chris Lattner1c08c712005-01-07 07:47:53 +0000279 if (!I->use_empty() && isUsedOutsideOfDefiningBlock(I))
280 if (!isa<AllocaInst>(I) ||
281 !StaticAllocaMap.count(cast<AllocaInst>(I)))
282 InitializeRegForValue(I);
283
284 // Create an initial MachineBasicBlock for each LLVM BasicBlock in F. This
285 // also creates the initial PHI MachineInstrs, though none of the input
286 // operands are populated.
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000287 for (BB = Fn.begin(), EB = Fn.end(); BB != EB; ++BB) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000288 MachineBasicBlock *MBB = new MachineBasicBlock(BB);
289 MBBMap[BB] = MBB;
290 MF.getBasicBlockList().push_back(MBB);
291
292 // Create Machine PHI nodes for LLVM PHI nodes, lowering them as
293 // appropriate.
294 PHINode *PN;
Chris Lattner8c494ab2006-10-27 23:50:33 +0000295 for (BasicBlock::iterator I = BB->begin();(PN = dyn_cast<PHINode>(I)); ++I){
296 if (PN->use_empty()) continue;
297
298 MVT::ValueType VT = TLI.getValueType(PN->getType());
Dan Gohman7f321562007-06-25 16:23:39 +0000299 unsigned NumRegisters = TLI.getNumRegisters(VT);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000300 unsigned PHIReg = ValueMap[PN];
301 assert(PHIReg && "PHI node does not have an assigned virtual register!");
Evan Chengc0f64ff2006-11-27 23:37:22 +0000302 const TargetInstrInfo *TII = TLI.getTargetMachine().getInstrInfo();
Dan Gohmanb9f10192007-06-21 14:42:22 +0000303 for (unsigned i = 0; i != NumRegisters; ++i)
Evan Chengc0f64ff2006-11-27 23:37:22 +0000304 BuildMI(MBB, TII->get(TargetInstrInfo::PHI), PHIReg+i);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000305 }
Chris Lattner1c08c712005-01-07 07:47:53 +0000306 }
307}
308
Chris Lattner3c384492006-03-16 19:51:18 +0000309/// CreateRegForValue - Allocate the appropriate number of virtual registers of
310/// the correctly promoted or expanded types. Assign these registers
311/// consecutive vreg numbers and return the first assigned number.
312unsigned FunctionLoweringInfo::CreateRegForValue(const Value *V) {
313 MVT::ValueType VT = TLI.getValueType(V->getType());
314
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000315 unsigned NumRegisters = TLI.getNumRegisters(VT);
316 MVT::ValueType RegisterVT = TLI.getRegisterType(VT);
Bill Wendling95b39552007-04-24 21:13:23 +0000317
Dan Gohman8c8c5fc2007-06-27 14:34:07 +0000318 unsigned R = MakeReg(RegisterVT);
319 for (unsigned i = 1; i != NumRegisters; ++i)
320 MakeReg(RegisterVT);
321
Chris Lattner3c384492006-03-16 19:51:18 +0000322 return R;
323}
Chris Lattner1c08c712005-01-07 07:47:53 +0000324
325//===----------------------------------------------------------------------===//
326/// SelectionDAGLowering - This is the common target-independent lowering
327/// implementation that is parameterized by a TargetLowering object.
328/// Also, targets can overload any lowering method.
329///
330namespace llvm {
331class SelectionDAGLowering {
332 MachineBasicBlock *CurMBB;
333
Chris Lattner0da331f2007-02-04 01:31:47 +0000334 DenseMap<const Value*, SDOperand> NodeMap;
Chris Lattner1c08c712005-01-07 07:47:53 +0000335
Chris Lattnerd3948112005-01-17 22:19:26 +0000336 /// PendingLoads - Loads are not emitted to the program immediately. We bunch
337 /// them up and then emit token factor nodes when possible. This allows us to
338 /// get simple disambiguation between loads without worrying about alias
339 /// analysis.
340 std::vector<SDOperand> PendingLoads;
341
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000342 /// Case - A struct to record the Value for a switch case, and the
343 /// case's target basic block.
344 struct Case {
345 Constant* Low;
346 Constant* High;
347 MachineBasicBlock* BB;
348
349 Case() : Low(0), High(0), BB(0) { }
350 Case(Constant* low, Constant* high, MachineBasicBlock* bb) :
351 Low(low), High(high), BB(bb) { }
352 uint64_t size() const {
353 uint64_t rHigh = cast<ConstantInt>(High)->getSExtValue();
354 uint64_t rLow = cast<ConstantInt>(Low)->getSExtValue();
355 return (rHigh - rLow + 1ULL);
356 }
357 };
358
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000359 struct CaseBits {
360 uint64_t Mask;
361 MachineBasicBlock* BB;
362 unsigned Bits;
363
364 CaseBits(uint64_t mask, MachineBasicBlock* bb, unsigned bits):
365 Mask(mask), BB(bb), Bits(bits) { }
366 };
367
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000368 typedef std::vector<Case> CaseVector;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000369 typedef std::vector<CaseBits> CaseBitsVector;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000370 typedef CaseVector::iterator CaseItr;
371 typedef std::pair<CaseItr, CaseItr> CaseRange;
Nate Begemanf15485a2006-03-27 01:32:24 +0000372
373 /// CaseRec - A struct with ctor used in lowering switches to a binary tree
374 /// of conditional branches.
375 struct CaseRec {
376 CaseRec(MachineBasicBlock *bb, Constant *lt, Constant *ge, CaseRange r) :
377 CaseBB(bb), LT(lt), GE(ge), Range(r) {}
378
379 /// CaseBB - The MBB in which to emit the compare and branch
380 MachineBasicBlock *CaseBB;
381 /// LT, GE - If nonzero, we know the current case value must be less-than or
382 /// greater-than-or-equal-to these Constants.
383 Constant *LT;
384 Constant *GE;
385 /// Range - A pair of iterators representing the range of case values to be
386 /// processed at this point in the binary search tree.
387 CaseRange Range;
388 };
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000389
390 typedef std::vector<CaseRec> CaseRecVector;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000391
392 /// The comparison function for sorting the switch case values in the vector.
393 /// WARNING: Case ranges should be disjoint!
Nate Begemanf15485a2006-03-27 01:32:24 +0000394 struct CaseCmp {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000395 bool operator () (const Case& C1, const Case& C2) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000396 assert(isa<ConstantInt>(C1.Low) && isa<ConstantInt>(C2.High));
397 const ConstantInt* CI1 = cast<const ConstantInt>(C1.Low);
398 const ConstantInt* CI2 = cast<const ConstantInt>(C2.High);
399 return CI1->getValue().slt(CI2->getValue());
Nate Begemanf15485a2006-03-27 01:32:24 +0000400 }
401 };
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000402
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000403 struct CaseBitsCmp {
404 bool operator () (const CaseBits& C1, const CaseBits& C2) {
405 return C1.Bits > C2.Bits;
406 }
407 };
408
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000409 unsigned Clusterify(CaseVector& Cases, const SwitchInst &SI);
Nate Begemanf15485a2006-03-27 01:32:24 +0000410
Chris Lattner1c08c712005-01-07 07:47:53 +0000411public:
412 // TLI - This is information that describes the available target features we
413 // need for lowering. This indicates when operations are unavailable,
414 // implemented with a libcall, etc.
415 TargetLowering &TLI;
416 SelectionDAG &DAG;
Owen Andersona69571c2006-05-03 01:29:57 +0000417 const TargetData *TD;
Dan Gohman5f43f922007-08-27 16:26:13 +0000418 AliasAnalysis &AA;
Chris Lattner1c08c712005-01-07 07:47:53 +0000419
Nate Begemanf15485a2006-03-27 01:32:24 +0000420 /// SwitchCases - Vector of CaseBlock structures used to communicate
421 /// SwitchInst code generation information.
422 std::vector<SelectionDAGISel::CaseBlock> SwitchCases;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000423 /// JTCases - Vector of JumpTable structures used to communicate
424 /// SwitchInst code generation information.
425 std::vector<SelectionDAGISel::JumpTableBlock> JTCases;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000426 std::vector<SelectionDAGISel::BitTestBlock> BitTestCases;
Nate Begemanf15485a2006-03-27 01:32:24 +0000427
Chris Lattner1c08c712005-01-07 07:47:53 +0000428 /// FuncInfo - Information about the function as a whole.
429 ///
430 FunctionLoweringInfo &FuncInfo;
Gordon Henriksence224772008-01-07 01:30:38 +0000431
432 /// GCI - Garbage collection metadata for the function.
433 CollectorMetadata *GCI;
Chris Lattner1c08c712005-01-07 07:47:53 +0000434
435 SelectionDAGLowering(SelectionDAG &dag, TargetLowering &tli,
Dan Gohman5f43f922007-08-27 16:26:13 +0000436 AliasAnalysis &aa,
Gordon Henriksence224772008-01-07 01:30:38 +0000437 FunctionLoweringInfo &funcinfo,
438 CollectorMetadata *gci)
Dan Gohman5f43f922007-08-27 16:26:13 +0000439 : TLI(tli), DAG(dag), TD(DAG.getTarget().getTargetData()), AA(aa),
Gordon Henriksence224772008-01-07 01:30:38 +0000440 FuncInfo(funcinfo), GCI(gci) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000441 }
442
Chris Lattnera651cf62005-01-17 19:43:36 +0000443 /// getRoot - Return the current virtual root of the Selection DAG.
444 ///
445 SDOperand getRoot() {
Chris Lattnerd3948112005-01-17 22:19:26 +0000446 if (PendingLoads.empty())
447 return DAG.getRoot();
Misha Brukmanedf128a2005-04-21 22:36:52 +0000448
Chris Lattnerd3948112005-01-17 22:19:26 +0000449 if (PendingLoads.size() == 1) {
450 SDOperand Root = PendingLoads[0];
451 DAG.setRoot(Root);
452 PendingLoads.clear();
453 return Root;
454 }
455
456 // Otherwise, we have to make a token factor node.
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000457 SDOperand Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
458 &PendingLoads[0], PendingLoads.size());
Chris Lattnerd3948112005-01-17 22:19:26 +0000459 PendingLoads.clear();
460 DAG.setRoot(Root);
461 return Root;
Chris Lattnera651cf62005-01-17 19:43:36 +0000462 }
463
Chris Lattner571e4342006-10-27 21:36:01 +0000464 SDOperand CopyValueToVirtualRegister(Value *V, unsigned Reg);
465
Chris Lattner1c08c712005-01-07 07:47:53 +0000466 void visit(Instruction &I) { visit(I.getOpcode(), I); }
467
468 void visit(unsigned Opcode, User &I) {
Chris Lattner1e7aa5c2006-11-10 04:41:34 +0000469 // Note: this doesn't use InstVisitor, because it has to work with
470 // ConstantExpr's in addition to instructions.
Chris Lattner1c08c712005-01-07 07:47:53 +0000471 switch (Opcode) {
472 default: assert(0 && "Unknown instruction type encountered!");
473 abort();
474 // Build the switch statement using the Instruction.def file.
475#define HANDLE_INST(NUM, OPCODE, CLASS) \
476 case Instruction::OPCODE:return visit##OPCODE((CLASS&)I);
477#include "llvm/Instruction.def"
478 }
479 }
480
481 void setCurrentBasicBlock(MachineBasicBlock *MBB) { CurMBB = MBB; }
482
Chris Lattner28b5b1c2006-03-15 22:19:46 +0000483 SDOperand getLoadFrom(const Type *Ty, SDOperand Ptr,
Evan Cheng466685d2006-10-09 20:57:25 +0000484 const Value *SV, SDOperand Root,
Christopher Lamb95c218a2007-04-22 23:15:30 +0000485 bool isVolatile, unsigned Alignment);
Chris Lattner1c08c712005-01-07 07:47:53 +0000486
Chris Lattner199862b2006-03-16 19:57:50 +0000487 SDOperand getValue(const Value *V);
Chris Lattner1c08c712005-01-07 07:47:53 +0000488
Chris Lattner0da331f2007-02-04 01:31:47 +0000489 void setValue(const Value *V, SDOperand NewN) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000490 SDOperand &N = NodeMap[V];
491 assert(N.Val == 0 && "Already set a value for this node!");
Chris Lattner0da331f2007-02-04 01:31:47 +0000492 N = NewN;
Chris Lattner1c08c712005-01-07 07:47:53 +0000493 }
Chris Lattner4e4b5762006-02-01 18:59:47 +0000494
Evan Cheng5c807602008-02-26 02:33:44 +0000495 void GetRegistersForValue(SDISelAsmOperandInfo &OpInfo, bool HasEarlyClobber,
Chris Lattnere7cf56a2007-04-30 21:11:17 +0000496 std::set<unsigned> &OutputRegs,
497 std::set<unsigned> &InputRegs);
Nate Begemanf15485a2006-03-27 01:32:24 +0000498
Chris Lattner571e4342006-10-27 21:36:01 +0000499 void FindMergedConditions(Value *Cond, MachineBasicBlock *TBB,
500 MachineBasicBlock *FBB, MachineBasicBlock *CurBB,
501 unsigned Opc);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000502 bool isExportableFromCurrentBlock(Value *V, const BasicBlock *FromBB);
Chris Lattner571e4342006-10-27 21:36:01 +0000503 void ExportFromCurrentBlock(Value *V);
Duncan Sands6f74b482007-12-19 09:48:52 +0000504 void LowerCallTo(CallSite CS, SDOperand Callee, bool IsTailCall,
Anton Korobeynikov070280e2007-05-23 11:08:31 +0000505 MachineBasicBlock *LandingPad = NULL);
Duncan Sandsdc024672007-11-27 13:23:08 +0000506
Chris Lattner1c08c712005-01-07 07:47:53 +0000507 // Terminator instructions.
508 void visitRet(ReturnInst &I);
509 void visitBr(BranchInst &I);
Nate Begemanf15485a2006-03-27 01:32:24 +0000510 void visitSwitch(SwitchInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000511 void visitUnreachable(UnreachableInst &I) { /* noop */ }
512
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000513 // Helpers for visitSwitch
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000514 bool handleSmallSwitchRange(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000515 CaseRecVector& WorkList,
516 Value* SV,
517 MachineBasicBlock* Default);
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000518 bool handleJTSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000519 CaseRecVector& WorkList,
520 Value* SV,
521 MachineBasicBlock* Default);
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000522 bool handleBTSplitSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000523 CaseRecVector& WorkList,
524 Value* SV,
525 MachineBasicBlock* Default);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000526 bool handleBitTestsSwitchCase(CaseRec& CR,
527 CaseRecVector& WorkList,
528 Value* SV,
529 MachineBasicBlock* Default);
Nate Begemanf15485a2006-03-27 01:32:24 +0000530 void visitSwitchCase(SelectionDAGISel::CaseBlock &CB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000531 void visitBitTestHeader(SelectionDAGISel::BitTestBlock &B);
532 void visitBitTestCase(MachineBasicBlock* NextMBB,
533 unsigned Reg,
534 SelectionDAGISel::BitTestCase &B);
Nate Begeman37efe672006-04-22 18:53:45 +0000535 void visitJumpTable(SelectionDAGISel::JumpTable &JT);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000536 void visitJumpTableHeader(SelectionDAGISel::JumpTable &JT,
537 SelectionDAGISel::JumpTableHeader &JTH);
Nate Begemanf15485a2006-03-27 01:32:24 +0000538
Chris Lattner1c08c712005-01-07 07:47:53 +0000539 // These all get lowered before this pass.
Jim Laskeyb180aa12007-02-21 22:53:45 +0000540 void visitInvoke(InvokeInst &I);
541 void visitUnwind(UnwindInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000542
Dan Gohman7f321562007-06-25 16:23:39 +0000543 void visitBinary(User &I, unsigned OpCode);
Nate Begemane21ea612005-11-18 07:42:56 +0000544 void visitShift(User &I, unsigned Opcode);
Nate Begeman5fbb5d22005-11-19 00:36:38 +0000545 void visitAdd(User &I) {
Dan Gohman7f321562007-06-25 16:23:39 +0000546 if (I.getType()->isFPOrFPVector())
547 visitBinary(I, ISD::FADD);
Reid Spencer1628cec2006-10-26 06:15:43 +0000548 else
Dan Gohman7f321562007-06-25 16:23:39 +0000549 visitBinary(I, ISD::ADD);
Chris Lattner01b3d732005-09-28 22:28:18 +0000550 }
Chris Lattnerb9fccc42005-04-02 05:04:50 +0000551 void visitSub(User &I);
Reid Spencer1628cec2006-10-26 06:15:43 +0000552 void visitMul(User &I) {
Dan Gohman7f321562007-06-25 16:23:39 +0000553 if (I.getType()->isFPOrFPVector())
554 visitBinary(I, ISD::FMUL);
Reid Spencer1628cec2006-10-26 06:15:43 +0000555 else
Dan Gohman7f321562007-06-25 16:23:39 +0000556 visitBinary(I, ISD::MUL);
Chris Lattner01b3d732005-09-28 22:28:18 +0000557 }
Dan Gohman7f321562007-06-25 16:23:39 +0000558 void visitURem(User &I) { visitBinary(I, ISD::UREM); }
559 void visitSRem(User &I) { visitBinary(I, ISD::SREM); }
560 void visitFRem(User &I) { visitBinary(I, ISD::FREM); }
561 void visitUDiv(User &I) { visitBinary(I, ISD::UDIV); }
562 void visitSDiv(User &I) { visitBinary(I, ISD::SDIV); }
563 void visitFDiv(User &I) { visitBinary(I, ISD::FDIV); }
564 void visitAnd (User &I) { visitBinary(I, ISD::AND); }
565 void visitOr (User &I) { visitBinary(I, ISD::OR); }
566 void visitXor (User &I) { visitBinary(I, ISD::XOR); }
Reid Spencer24d6da52007-01-21 00:29:26 +0000567 void visitShl (User &I) { visitShift(I, ISD::SHL); }
Reid Spencer3822ff52006-11-08 06:47:33 +0000568 void visitLShr(User &I) { visitShift(I, ISD::SRL); }
569 void visitAShr(User &I) { visitShift(I, ISD::SRA); }
Reid Spencer45fb3f32006-11-20 01:22:35 +0000570 void visitICmp(User &I);
571 void visitFCmp(User &I);
Reid Spencer3da59db2006-11-27 01:05:10 +0000572 // Visit the conversion instructions
573 void visitTrunc(User &I);
574 void visitZExt(User &I);
575 void visitSExt(User &I);
576 void visitFPTrunc(User &I);
577 void visitFPExt(User &I);
578 void visitFPToUI(User &I);
579 void visitFPToSI(User &I);
580 void visitUIToFP(User &I);
581 void visitSIToFP(User &I);
582 void visitPtrToInt(User &I);
583 void visitIntToPtr(User &I);
584 void visitBitCast(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000585
Chris Lattner2bbd8102006-03-29 00:11:43 +0000586 void visitExtractElement(User &I);
587 void visitInsertElement(User &I);
Chris Lattner3e104b12006-04-08 04:15:24 +0000588 void visitShuffleVector(User &I);
Chris Lattnerc7029802006-03-18 01:44:44 +0000589
Chris Lattner1c08c712005-01-07 07:47:53 +0000590 void visitGetElementPtr(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000591 void visitSelect(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000592
593 void visitMalloc(MallocInst &I);
594 void visitFree(FreeInst &I);
595 void visitAlloca(AllocaInst &I);
596 void visitLoad(LoadInst &I);
597 void visitStore(StoreInst &I);
598 void visitPHI(PHINode &I) { } // PHI nodes are handled specially.
599 void visitCall(CallInst &I);
Duncan Sandsfd7b3262007-12-17 18:08:19 +0000600 void visitInlineAsm(CallSite CS);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +0000601 const char *visitIntrinsicCall(CallInst &I, unsigned Intrinsic);
Chris Lattner0eade312006-03-24 02:22:33 +0000602 void visitTargetIntrinsic(CallInst &I, unsigned Intrinsic);
Chris Lattner1c08c712005-01-07 07:47:53 +0000603
Chris Lattner1c08c712005-01-07 07:47:53 +0000604 void visitVAStart(CallInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000605 void visitVAArg(VAArgInst &I);
606 void visitVAEnd(CallInst &I);
607 void visitVACopy(CallInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000608
Chris Lattner7041ee32005-01-11 05:56:49 +0000609 void visitMemIntrinsic(CallInst &I, unsigned Op);
Chris Lattner1c08c712005-01-07 07:47:53 +0000610
Devang Patel40a04212008-02-19 22:15:16 +0000611 void visitGetResult(GetResultInst &I) {
Devang Patelc40a84a2008-02-20 18:37:40 +0000612 assert (0 && "getresult unimplemented");
Devang Patel40a04212008-02-19 22:15:16 +0000613 }
614
Chris Lattner1c08c712005-01-07 07:47:53 +0000615 void visitUserOp1(Instruction &I) {
616 assert(0 && "UserOp1 should not exist at instruction selection time!");
617 abort();
618 }
619 void visitUserOp2(Instruction &I) {
620 assert(0 && "UserOp2 should not exist at instruction selection time!");
621 abort();
622 }
623};
624} // end namespace llvm
625
Dan Gohman6183f782007-07-05 20:12:34 +0000626
Duncan Sandsb988bac2008-02-11 20:58:28 +0000627/// getCopyFromParts - Create a value that contains the specified legal parts
628/// combined into the value they represent. If the parts combine to a type
629/// larger then ValueVT then AssertOp can be used to specify whether the extra
630/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
Chris Lattner4468c1f2008-03-09 09:38:46 +0000631/// (ISD::AssertSext).
Dan Gohman6183f782007-07-05 20:12:34 +0000632static SDOperand getCopyFromParts(SelectionDAG &DAG,
633 const SDOperand *Parts,
634 unsigned NumParts,
635 MVT::ValueType PartVT,
636 MVT::ValueType ValueVT,
Chris Lattner4468c1f2008-03-09 09:38:46 +0000637 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Duncan Sands014e04a2008-02-12 20:46:31 +0000638 assert(NumParts > 0 && "No parts to assemble!");
639 TargetLowering &TLI = DAG.getTargetLoweringInfo();
640 SDOperand Val = Parts[0];
Dan Gohman6183f782007-07-05 20:12:34 +0000641
Duncan Sands014e04a2008-02-12 20:46:31 +0000642 if (NumParts > 1) {
643 // Assemble the value from multiple parts.
644 if (!MVT::isVector(ValueVT)) {
645 unsigned PartBits = MVT::getSizeInBits(PartVT);
646 unsigned ValueBits = MVT::getSizeInBits(ValueVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000647
Duncan Sands014e04a2008-02-12 20:46:31 +0000648 // Assemble the power of 2 part.
649 unsigned RoundParts = NumParts & (NumParts - 1) ?
650 1 << Log2_32(NumParts) : NumParts;
651 unsigned RoundBits = PartBits * RoundParts;
652 MVT::ValueType RoundVT = RoundBits == ValueBits ?
653 ValueVT : MVT::getIntegerType(RoundBits);
654 SDOperand Lo, Hi;
655
656 if (RoundParts > 2) {
657 MVT::ValueType HalfVT = MVT::getIntegerType(RoundBits/2);
658 Lo = getCopyFromParts(DAG, Parts, RoundParts/2, PartVT, HalfVT);
659 Hi = getCopyFromParts(DAG, Parts+RoundParts/2, RoundParts/2,
660 PartVT, HalfVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000661 } else {
Duncan Sands014e04a2008-02-12 20:46:31 +0000662 Lo = Parts[0];
663 Hi = Parts[1];
Dan Gohman6183f782007-07-05 20:12:34 +0000664 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000665 if (TLI.isBigEndian())
666 std::swap(Lo, Hi);
667 Val = DAG.getNode(ISD::BUILD_PAIR, RoundVT, Lo, Hi);
668
669 if (RoundParts < NumParts) {
670 // Assemble the trailing non-power-of-2 part.
671 unsigned OddParts = NumParts - RoundParts;
672 MVT::ValueType OddVT = MVT::getIntegerType(OddParts * PartBits);
673 Hi = getCopyFromParts(DAG, Parts+RoundParts, OddParts, PartVT, OddVT);
674
675 // Combine the round and odd parts.
676 Lo = Val;
677 if (TLI.isBigEndian())
678 std::swap(Lo, Hi);
679 MVT::ValueType TotalVT = MVT::getIntegerType(NumParts * PartBits);
680 Hi = DAG.getNode(ISD::ANY_EXTEND, TotalVT, Hi);
681 Hi = DAG.getNode(ISD::SHL, TotalVT, Hi,
682 DAG.getConstant(MVT::getSizeInBits(Lo.getValueType()),
683 TLI.getShiftAmountTy()));
684 Lo = DAG.getNode(ISD::ZERO_EXTEND, TotalVT, Lo);
685 Val = DAG.getNode(ISD::OR, TotalVT, Lo, Hi);
686 }
687 } else {
688 // Handle a multi-element vector.
689 MVT::ValueType IntermediateVT, RegisterVT;
690 unsigned NumIntermediates;
691 unsigned NumRegs =
692 TLI.getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
693 RegisterVT);
694
695 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
696 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
697 assert(RegisterVT == Parts[0].getValueType() &&
698 "Part type doesn't match part!");
699
700 // Assemble the parts into intermediate operands.
701 SmallVector<SDOperand, 8> Ops(NumIntermediates);
702 if (NumIntermediates == NumParts) {
703 // If the register was not expanded, truncate or copy the value,
704 // as appropriate.
705 for (unsigned i = 0; i != NumParts; ++i)
706 Ops[i] = getCopyFromParts(DAG, &Parts[i], 1,
707 PartVT, IntermediateVT);
708 } else if (NumParts > 0) {
709 // If the intermediate type was expanded, build the intermediate operands
710 // from the parts.
711 assert(NumParts % NumIntermediates == 0 &&
712 "Must expand into a divisible number of parts!");
713 unsigned Factor = NumParts / NumIntermediates;
714 for (unsigned i = 0; i != NumIntermediates; ++i)
715 Ops[i] = getCopyFromParts(DAG, &Parts[i * Factor], Factor,
716 PartVT, IntermediateVT);
717 }
718
719 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the intermediate
720 // operands.
721 Val = DAG.getNode(MVT::isVector(IntermediateVT) ?
722 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR,
723 ValueVT, &Ops[0], NumIntermediates);
Dan Gohman6183f782007-07-05 20:12:34 +0000724 }
Dan Gohman6183f782007-07-05 20:12:34 +0000725 }
726
Duncan Sands014e04a2008-02-12 20:46:31 +0000727 // There is now one part, held in Val. Correct it to match ValueVT.
728 PartVT = Val.getValueType();
Dan Gohman6183f782007-07-05 20:12:34 +0000729
Duncan Sands014e04a2008-02-12 20:46:31 +0000730 if (PartVT == ValueVT)
731 return Val;
Dan Gohman6183f782007-07-05 20:12:34 +0000732
Duncan Sands014e04a2008-02-12 20:46:31 +0000733 if (MVT::isVector(PartVT)) {
734 assert(MVT::isVector(ValueVT) && "Unknown vector conversion!");
735 return DAG.getNode(ISD::BIT_CONVERT, ValueVT, Val);
Dan Gohman6183f782007-07-05 20:12:34 +0000736 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000737
738 if (MVT::isVector(ValueVT)) {
739 assert(MVT::getVectorElementType(ValueVT) == PartVT &&
740 MVT::getVectorNumElements(ValueVT) == 1 &&
741 "Only trivial scalar-to-vector conversions should get here!");
742 return DAG.getNode(ISD::BUILD_VECTOR, ValueVT, Val);
743 }
744
745 if (MVT::isInteger(PartVT) &&
746 MVT::isInteger(ValueVT)) {
747 if (MVT::getSizeInBits(ValueVT) < MVT::getSizeInBits(PartVT)) {
748 // For a truncate, see if we have any information to
749 // indicate whether the truncated bits will always be
750 // zero or sign-extension.
751 if (AssertOp != ISD::DELETED_NODE)
752 Val = DAG.getNode(AssertOp, PartVT, Val,
753 DAG.getValueType(ValueVT));
754 return DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
755 } else {
756 return DAG.getNode(ISD::ANY_EXTEND, ValueVT, Val);
757 }
758 }
759
Chris Lattnerd43d85c2008-03-09 07:47:22 +0000760 if (MVT::isFloatingPoint(PartVT) && MVT::isFloatingPoint(ValueVT)) {
761 if (ValueVT < Val.getValueType())
Chris Lattner4468c1f2008-03-09 09:38:46 +0000762 // FP_ROUND's are always exact here.
Chris Lattnerd43d85c2008-03-09 07:47:22 +0000763 return DAG.getNode(ISD::FP_ROUND, ValueVT, Val,
Chris Lattner4468c1f2008-03-09 09:38:46 +0000764 DAG.getIntPtrConstant(1));
Chris Lattnerd43d85c2008-03-09 07:47:22 +0000765 return DAG.getNode(ISD::FP_EXTEND, ValueVT, Val);
766 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000767
768 if (MVT::getSizeInBits(PartVT) == MVT::getSizeInBits(ValueVT))
769 return DAG.getNode(ISD::BIT_CONVERT, ValueVT, Val);
770
771 assert(0 && "Unknown mismatch!");
Dan Gohman6183f782007-07-05 20:12:34 +0000772}
773
Duncan Sandsb988bac2008-02-11 20:58:28 +0000774/// getCopyToParts - Create a series of nodes that contain the specified value
775/// split into legal parts. If the parts contain more bits than Val, then, for
776/// integers, ExtendKind can be used to specify how to generate the extra bits.
Dan Gohman6183f782007-07-05 20:12:34 +0000777static void getCopyToParts(SelectionDAG &DAG,
778 SDOperand Val,
779 SDOperand *Parts,
780 unsigned NumParts,
Duncan Sandsb988bac2008-02-11 20:58:28 +0000781 MVT::ValueType PartVT,
782 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Dan Gohman25ac7e82007-08-10 14:59:38 +0000783 TargetLowering &TLI = DAG.getTargetLoweringInfo();
784 MVT::ValueType PtrVT = TLI.getPointerTy();
Dan Gohman6183f782007-07-05 20:12:34 +0000785 MVT::ValueType ValueVT = Val.getValueType();
Duncan Sands014e04a2008-02-12 20:46:31 +0000786 unsigned PartBits = MVT::getSizeInBits(PartVT);
787 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
Dan Gohman6183f782007-07-05 20:12:34 +0000788
Duncan Sands014e04a2008-02-12 20:46:31 +0000789 if (!NumParts)
790 return;
791
792 if (!MVT::isVector(ValueVT)) {
793 if (PartVT == ValueVT) {
794 assert(NumParts == 1 && "No-op copy with multiple parts!");
795 Parts[0] = Val;
Dan Gohman6183f782007-07-05 20:12:34 +0000796 return;
797 }
798
Duncan Sands014e04a2008-02-12 20:46:31 +0000799 if (NumParts * PartBits > MVT::getSizeInBits(ValueVT)) {
800 // If the parts cover more bits than the value has, promote the value.
801 if (MVT::isFloatingPoint(PartVT) && MVT::isFloatingPoint(ValueVT)) {
802 assert(NumParts == 1 && "Do not know what to promote to!");
Dan Gohman6183f782007-07-05 20:12:34 +0000803 Val = DAG.getNode(ISD::FP_EXTEND, PartVT, Val);
Duncan Sands014e04a2008-02-12 20:46:31 +0000804 } else if (MVT::isInteger(PartVT) && MVT::isInteger(ValueVT)) {
805 ValueVT = MVT::getIntegerType(NumParts * PartBits);
806 Val = DAG.getNode(ExtendKind, ValueVT, Val);
807 } else {
808 assert(0 && "Unknown mismatch!");
809 }
810 } else if (PartBits == MVT::getSizeInBits(ValueVT)) {
811 // Different types of the same size.
812 assert(NumParts == 1 && PartVT != ValueVT);
813 Val = DAG.getNode(ISD::BIT_CONVERT, PartVT, Val);
814 } else if (NumParts * PartBits < MVT::getSizeInBits(ValueVT)) {
815 // If the parts cover less bits than value has, truncate the value.
816 if (MVT::isInteger(PartVT) && MVT::isInteger(ValueVT)) {
817 ValueVT = MVT::getIntegerType(NumParts * PartBits);
818 Val = DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
Dan Gohman6183f782007-07-05 20:12:34 +0000819 } else {
820 assert(0 && "Unknown mismatch!");
821 }
822 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000823
824 // The value may have changed - recompute ValueVT.
825 ValueVT = Val.getValueType();
826 assert(NumParts * PartBits == MVT::getSizeInBits(ValueVT) &&
827 "Failed to tile the value with PartVT!");
828
829 if (NumParts == 1) {
830 assert(PartVT == ValueVT && "Type conversion failed!");
831 Parts[0] = Val;
832 return;
833 }
834
835 // Expand the value into multiple parts.
836 if (NumParts & (NumParts - 1)) {
837 // The number of parts is not a power of 2. Split off and copy the tail.
838 assert(MVT::isInteger(PartVT) && MVT::isInteger(ValueVT) &&
839 "Do not know what to expand to!");
840 unsigned RoundParts = 1 << Log2_32(NumParts);
841 unsigned RoundBits = RoundParts * PartBits;
842 unsigned OddParts = NumParts - RoundParts;
843 SDOperand OddVal = DAG.getNode(ISD::SRL, ValueVT, Val,
844 DAG.getConstant(RoundBits,
845 TLI.getShiftAmountTy()));
846 getCopyToParts(DAG, OddVal, Parts + RoundParts, OddParts, PartVT);
847 if (TLI.isBigEndian())
848 // The odd parts were reversed by getCopyToParts - unreverse them.
849 std::reverse(Parts + RoundParts, Parts + NumParts);
850 NumParts = RoundParts;
851 ValueVT = MVT::getIntegerType(NumParts * PartBits);
852 Val = DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
853 }
854
855 // The number of parts is a power of 2. Repeatedly bisect the value using
856 // EXTRACT_ELEMENT.
857 Parts[0] = Val;
858 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
859 for (unsigned i = 0; i < NumParts; i += StepSize) {
860 unsigned ThisBits = StepSize * PartBits / 2;
861 MVT::ValueType ThisVT =
862 ThisBits == PartBits ? PartVT : MVT::getIntegerType (ThisBits);
863
864 Parts[i+StepSize/2] =
865 DAG.getNode(ISD::EXTRACT_ELEMENT, ThisVT, Parts[i],
866 DAG.getConstant(1, PtrVT));
867 Parts[i] =
868 DAG.getNode(ISD::EXTRACT_ELEMENT, ThisVT, Parts[i],
869 DAG.getConstant(0, PtrVT));
870 }
871 }
872
873 if (TLI.isBigEndian())
874 std::reverse(Parts, Parts + NumParts);
875
876 return;
877 }
878
879 // Vector ValueVT.
880 if (NumParts == 1) {
881 if (PartVT != ValueVT) {
882 if (MVT::isVector(PartVT)) {
883 Val = DAG.getNode(ISD::BIT_CONVERT, PartVT, Val);
884 } else {
885 assert(MVT::getVectorElementType(ValueVT) == PartVT &&
886 MVT::getVectorNumElements(ValueVT) == 1 &&
887 "Only trivial vector-to-scalar conversions should get here!");
888 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, PartVT, Val,
889 DAG.getConstant(0, PtrVT));
890 }
891 }
892
Dan Gohman6183f782007-07-05 20:12:34 +0000893 Parts[0] = Val;
894 return;
895 }
896
897 // Handle a multi-element vector.
898 MVT::ValueType IntermediateVT, RegisterVT;
899 unsigned NumIntermediates;
900 unsigned NumRegs =
901 DAG.getTargetLoweringInfo()
902 .getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
903 RegisterVT);
904 unsigned NumElements = MVT::getVectorNumElements(ValueVT);
905
906 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
907 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
908
909 // Split the vector into intermediate operands.
910 SmallVector<SDOperand, 8> Ops(NumIntermediates);
911 for (unsigned i = 0; i != NumIntermediates; ++i)
912 if (MVT::isVector(IntermediateVT))
913 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR,
914 IntermediateVT, Val,
915 DAG.getConstant(i * (NumElements / NumIntermediates),
Dan Gohman25ac7e82007-08-10 14:59:38 +0000916 PtrVT));
Dan Gohman6183f782007-07-05 20:12:34 +0000917 else
918 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT,
919 IntermediateVT, Val,
Dan Gohman25ac7e82007-08-10 14:59:38 +0000920 DAG.getConstant(i, PtrVT));
Dan Gohman6183f782007-07-05 20:12:34 +0000921
922 // Split the intermediate operands into legal parts.
923 if (NumParts == NumIntermediates) {
924 // If the register was not expanded, promote or copy the value,
925 // as appropriate.
926 for (unsigned i = 0; i != NumParts; ++i)
Dan Gohman532dc2e2007-07-09 20:59:04 +0000927 getCopyToParts(DAG, Ops[i], &Parts[i], 1, PartVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000928 } else if (NumParts > 0) {
929 // If the intermediate type was expanded, split each the value into
930 // legal parts.
931 assert(NumParts % NumIntermediates == 0 &&
932 "Must expand into a divisible number of parts!");
933 unsigned Factor = NumParts / NumIntermediates;
934 for (unsigned i = 0; i != NumIntermediates; ++i)
Dan Gohman532dc2e2007-07-09 20:59:04 +0000935 getCopyToParts(DAG, Ops[i], &Parts[i * Factor], Factor, PartVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000936 }
937}
938
939
Chris Lattner199862b2006-03-16 19:57:50 +0000940SDOperand SelectionDAGLowering::getValue(const Value *V) {
941 SDOperand &N = NodeMap[V];
942 if (N.Val) return N;
943
944 const Type *VTy = V->getType();
945 MVT::ValueType VT = TLI.getValueType(VTy);
946 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(V))) {
947 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
948 visit(CE->getOpcode(), *CE);
Chris Lattner0da331f2007-02-04 01:31:47 +0000949 SDOperand N1 = NodeMap[V];
950 assert(N1.Val && "visit didn't populate the ValueMap!");
951 return N1;
Chris Lattner199862b2006-03-16 19:57:50 +0000952 } else if (GlobalValue *GV = dyn_cast<GlobalValue>(C)) {
953 return N = DAG.getGlobalAddress(GV, VT);
954 } else if (isa<ConstantPointerNull>(C)) {
955 return N = DAG.getConstant(0, TLI.getPointerTy());
956 } else if (isa<UndefValue>(C)) {
Reid Spencer9d6565a2007-02-15 02:26:10 +0000957 if (!isa<VectorType>(VTy))
Chris Lattner23d564c2006-03-19 00:20:20 +0000958 return N = DAG.getNode(ISD::UNDEF, VT);
959
Dan Gohman7f321562007-06-25 16:23:39 +0000960 // Create a BUILD_VECTOR of undef nodes.
Reid Spencer9d6565a2007-02-15 02:26:10 +0000961 const VectorType *PTy = cast<VectorType>(VTy);
Chris Lattner23d564c2006-03-19 00:20:20 +0000962 unsigned NumElements = PTy->getNumElements();
963 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
964
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000965 SmallVector<SDOperand, 8> Ops;
Chris Lattner23d564c2006-03-19 00:20:20 +0000966 Ops.assign(NumElements, DAG.getNode(ISD::UNDEF, PVT));
967
968 // Create a VConstant node with generic Vector type.
Dan Gohman7f321562007-06-25 16:23:39 +0000969 MVT::ValueType VT = MVT::getVectorType(PVT, NumElements);
970 return N = DAG.getNode(ISD::BUILD_VECTOR, VT,
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000971 &Ops[0], Ops.size());
Chris Lattner199862b2006-03-16 19:57:50 +0000972 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
Dale Johannesen43421b32007-09-06 18:13:44 +0000973 return N = DAG.getConstantFP(CFP->getValueAPF(), VT);
Reid Spencer9d6565a2007-02-15 02:26:10 +0000974 } else if (const VectorType *PTy = dyn_cast<VectorType>(VTy)) {
Chris Lattner199862b2006-03-16 19:57:50 +0000975 unsigned NumElements = PTy->getNumElements();
976 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
Chris Lattner199862b2006-03-16 19:57:50 +0000977
978 // Now that we know the number and type of the elements, push a
979 // Constant or ConstantFP node onto the ops list for each element of
Dan Gohman07a96762007-07-16 14:29:03 +0000980 // the vector constant.
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000981 SmallVector<SDOperand, 8> Ops;
Reid Spencer9d6565a2007-02-15 02:26:10 +0000982 if (ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Chris Lattner2bbd8102006-03-29 00:11:43 +0000983 for (unsigned i = 0; i != NumElements; ++i)
984 Ops.push_back(getValue(CP->getOperand(i)));
Chris Lattner199862b2006-03-16 19:57:50 +0000985 } else {
Dan Gohman07a96762007-07-16 14:29:03 +0000986 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Chris Lattner199862b2006-03-16 19:57:50 +0000987 SDOperand Op;
988 if (MVT::isFloatingPoint(PVT))
989 Op = DAG.getConstantFP(0, PVT);
990 else
991 Op = DAG.getConstant(0, PVT);
992 Ops.assign(NumElements, Op);
993 }
994
Dan Gohman7f321562007-06-25 16:23:39 +0000995 // Create a BUILD_VECTOR node.
996 MVT::ValueType VT = MVT::getVectorType(PVT, NumElements);
997 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, VT, &Ops[0],
Chris Lattner0da331f2007-02-04 01:31:47 +0000998 Ops.size());
Chris Lattner199862b2006-03-16 19:57:50 +0000999 } else {
1000 // Canonicalize all constant ints to be unsigned.
Dan Gohmanc6f9a062008-02-29 01:41:59 +00001001 return N = DAG.getConstant(cast<ConstantInt>(C)->getValue(),VT);
Chris Lattner199862b2006-03-16 19:57:50 +00001002 }
1003 }
1004
1005 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1006 std::map<const AllocaInst*, int>::iterator SI =
1007 FuncInfo.StaticAllocaMap.find(AI);
1008 if (SI != FuncInfo.StaticAllocaMap.end())
1009 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1010 }
1011
Chris Lattner251db182007-02-25 18:40:32 +00001012 unsigned InReg = FuncInfo.ValueMap[V];
1013 assert(InReg && "Value not in map!");
Chris Lattner199862b2006-03-16 19:57:50 +00001014
Dan Gohmanb6f5b002007-06-28 23:29:44 +00001015 MVT::ValueType RegisterVT = TLI.getRegisterType(VT);
1016 unsigned NumRegs = TLI.getNumRegisters(VT);
Chris Lattner70c2a612006-03-31 02:06:56 +00001017
Dan Gohmanb6f5b002007-06-28 23:29:44 +00001018 std::vector<unsigned> Regs(NumRegs);
1019 for (unsigned i = 0; i != NumRegs; ++i)
1020 Regs[i] = InReg + i;
1021
1022 RegsForValue RFV(Regs, RegisterVT, VT);
1023 SDOperand Chain = DAG.getEntryNode();
1024
1025 return RFV.getCopyFromRegs(DAG, Chain, NULL);
Chris Lattner199862b2006-03-16 19:57:50 +00001026}
1027
1028
Chris Lattner1c08c712005-01-07 07:47:53 +00001029void SelectionDAGLowering::visitRet(ReturnInst &I) {
1030 if (I.getNumOperands() == 0) {
Chris Lattnera651cf62005-01-17 19:43:36 +00001031 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other, getRoot()));
Chris Lattner1c08c712005-01-07 07:47:53 +00001032 return;
1033 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001034 SmallVector<SDOperand, 8> NewValues;
Nate Begemanee625572006-01-27 21:09:22 +00001035 NewValues.push_back(getRoot());
1036 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
1037 SDOperand RetOp = getValue(I.getOperand(i));
Duncan Sandsb988bac2008-02-11 20:58:28 +00001038 MVT::ValueType VT = RetOp.getValueType();
1039
Evan Cheng8e7d0562006-05-26 23:09:09 +00001040 // FIXME: C calling convention requires the return type to be promoted to
1041 // at least 32-bit. But this is not necessary for non-C calling conventions.
Duncan Sandsb988bac2008-02-11 20:58:28 +00001042 if (MVT::isInteger(VT)) {
1043 MVT::ValueType MinVT = TLI.getRegisterType(MVT::i32);
1044 if (MVT::getSizeInBits(VT) < MVT::getSizeInBits(MinVT))
1045 VT = MinVT;
1046 }
1047
1048 unsigned NumParts = TLI.getNumRegisters(VT);
1049 MVT::ValueType PartVT = TLI.getRegisterType(VT);
1050 SmallVector<SDOperand, 4> Parts(NumParts);
1051 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
1052
1053 const Function *F = I.getParent()->getParent();
1054 if (F->paramHasAttr(0, ParamAttr::SExt))
1055 ExtendKind = ISD::SIGN_EXTEND;
1056 else if (F->paramHasAttr(0, ParamAttr::ZExt))
1057 ExtendKind = ISD::ZERO_EXTEND;
1058
1059 getCopyToParts(DAG, RetOp, &Parts[0], NumParts, PartVT, ExtendKind);
1060
1061 for (unsigned i = 0; i < NumParts; ++i) {
1062 NewValues.push_back(Parts[i]);
Dan Gohman6183f782007-07-05 20:12:34 +00001063 NewValues.push_back(DAG.getConstant(false, MVT::i32));
Nate Begemanee625572006-01-27 21:09:22 +00001064 }
Chris Lattner1c08c712005-01-07 07:47:53 +00001065 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001066 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other,
1067 &NewValues[0], NewValues.size()));
Chris Lattner1c08c712005-01-07 07:47:53 +00001068}
1069
Chris Lattner571e4342006-10-27 21:36:01 +00001070/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1071/// the current basic block, add it to ValueMap now so that we'll get a
1072/// CopyTo/FromReg.
1073void SelectionDAGLowering::ExportFromCurrentBlock(Value *V) {
1074 // No need to export constants.
1075 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
1076
1077 // Already exported?
1078 if (FuncInfo.isExportedInst(V)) return;
1079
1080 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1081 PendingLoads.push_back(CopyValueToVirtualRegister(V, Reg));
1082}
1083
Chris Lattner8c494ab2006-10-27 23:50:33 +00001084bool SelectionDAGLowering::isExportableFromCurrentBlock(Value *V,
1085 const BasicBlock *FromBB) {
1086 // The operands of the setcc have to be in this block. We don't know
1087 // how to export them from some other block.
1088 if (Instruction *VI = dyn_cast<Instruction>(V)) {
1089 // Can export from current BB.
1090 if (VI->getParent() == FromBB)
1091 return true;
1092
1093 // Is already exported, noop.
1094 return FuncInfo.isExportedInst(V);
1095 }
1096
1097 // If this is an argument, we can export it if the BB is the entry block or
1098 // if it is already exported.
1099 if (isa<Argument>(V)) {
1100 if (FromBB == &FromBB->getParent()->getEntryBlock())
1101 return true;
1102
1103 // Otherwise, can only export this if it is already exported.
1104 return FuncInfo.isExportedInst(V);
1105 }
1106
1107 // Otherwise, constants can always be exported.
1108 return true;
1109}
1110
Chris Lattner6a586c82006-10-29 21:01:20 +00001111static bool InBlock(const Value *V, const BasicBlock *BB) {
1112 if (const Instruction *I = dyn_cast<Instruction>(V))
1113 return I->getParent() == BB;
1114 return true;
1115}
1116
Chris Lattner571e4342006-10-27 21:36:01 +00001117/// FindMergedConditions - If Cond is an expression like
1118void SelectionDAGLowering::FindMergedConditions(Value *Cond,
1119 MachineBasicBlock *TBB,
1120 MachineBasicBlock *FBB,
1121 MachineBasicBlock *CurBB,
1122 unsigned Opc) {
Chris Lattner571e4342006-10-27 21:36:01 +00001123 // If this node is not part of the or/and tree, emit it as a branch.
Reid Spencere4d87aa2006-12-23 06:05:41 +00001124 Instruction *BOp = dyn_cast<Instruction>(Cond);
Chris Lattner571e4342006-10-27 21:36:01 +00001125
Reid Spencere4d87aa2006-12-23 06:05:41 +00001126 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
1127 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
Chris Lattner6a586c82006-10-29 21:01:20 +00001128 BOp->getParent() != CurBB->getBasicBlock() ||
1129 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1130 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Chris Lattner571e4342006-10-27 21:36:01 +00001131 const BasicBlock *BB = CurBB->getBasicBlock();
1132
Reid Spencere4d87aa2006-12-23 06:05:41 +00001133 // If the leaf of the tree is a comparison, merge the condition into
1134 // the caseblock.
1135 if ((isa<ICmpInst>(Cond) || isa<FCmpInst>(Cond)) &&
1136 // The operands of the cmp have to be in this block. We don't know
Chris Lattner5a145f02006-10-29 18:23:37 +00001137 // how to export them from some other block. If this is the first block
1138 // of the sequence, no exporting is needed.
1139 (CurBB == CurMBB ||
1140 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1141 isExportableFromCurrentBlock(BOp->getOperand(1), BB)))) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00001142 BOp = cast<Instruction>(Cond);
1143 ISD::CondCode Condition;
1144 if (ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
1145 switch (IC->getPredicate()) {
1146 default: assert(0 && "Unknown icmp predicate opcode!");
1147 case ICmpInst::ICMP_EQ: Condition = ISD::SETEQ; break;
1148 case ICmpInst::ICMP_NE: Condition = ISD::SETNE; break;
1149 case ICmpInst::ICMP_SLE: Condition = ISD::SETLE; break;
1150 case ICmpInst::ICMP_ULE: Condition = ISD::SETULE; break;
1151 case ICmpInst::ICMP_SGE: Condition = ISD::SETGE; break;
1152 case ICmpInst::ICMP_UGE: Condition = ISD::SETUGE; break;
1153 case ICmpInst::ICMP_SLT: Condition = ISD::SETLT; break;
1154 case ICmpInst::ICMP_ULT: Condition = ISD::SETULT; break;
1155 case ICmpInst::ICMP_SGT: Condition = ISD::SETGT; break;
1156 case ICmpInst::ICMP_UGT: Condition = ISD::SETUGT; break;
1157 }
1158 } else if (FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
1159 ISD::CondCode FPC, FOC;
1160 switch (FC->getPredicate()) {
1161 default: assert(0 && "Unknown fcmp predicate opcode!");
1162 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
1163 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
1164 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
1165 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
1166 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
1167 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
1168 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
1169 case FCmpInst::FCMP_ORD: FOC = ISD::SETEQ; FPC = ISD::SETO; break;
1170 case FCmpInst::FCMP_UNO: FOC = ISD::SETNE; FPC = ISD::SETUO; break;
1171 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
1172 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
1173 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
1174 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
1175 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
1176 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
1177 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
1178 }
1179 if (FiniteOnlyFPMath())
1180 Condition = FOC;
1181 else
1182 Condition = FPC;
1183 } else {
Chris Lattner0da331f2007-02-04 01:31:47 +00001184 Condition = ISD::SETEQ; // silence warning.
Reid Spencere4d87aa2006-12-23 06:05:41 +00001185 assert(0 && "Unknown compare instruction");
Chris Lattner571e4342006-10-27 21:36:01 +00001186 }
1187
Chris Lattner571e4342006-10-27 21:36:01 +00001188 SelectionDAGISel::CaseBlock CB(Condition, BOp->getOperand(0),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001189 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
Chris Lattner571e4342006-10-27 21:36:01 +00001190 SwitchCases.push_back(CB);
1191 return;
1192 }
1193
1194 // Create a CaseBlock record representing this branch.
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +00001195 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001196 NULL, TBB, FBB, CurBB);
Chris Lattner571e4342006-10-27 21:36:01 +00001197 SwitchCases.push_back(CB);
Chris Lattner571e4342006-10-27 21:36:01 +00001198 return;
1199 }
1200
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001201
1202 // Create TmpBB after CurBB.
Chris Lattner571e4342006-10-27 21:36:01 +00001203 MachineFunction::iterator BBI = CurBB;
1204 MachineBasicBlock *TmpBB = new MachineBasicBlock(CurBB->getBasicBlock());
1205 CurBB->getParent()->getBasicBlockList().insert(++BBI, TmpBB);
1206
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001207 if (Opc == Instruction::Or) {
1208 // Codegen X | Y as:
1209 // jmp_if_X TBB
1210 // jmp TmpBB
1211 // TmpBB:
1212 // jmp_if_Y TBB
1213 // jmp FBB
1214 //
Chris Lattner571e4342006-10-27 21:36:01 +00001215
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001216 // Emit the LHS condition.
1217 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, Opc);
1218
1219 // Emit the RHS condition into TmpBB.
1220 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1221 } else {
1222 assert(Opc == Instruction::And && "Unknown merge op!");
1223 // Codegen X & Y as:
1224 // jmp_if_X TmpBB
1225 // jmp FBB
1226 // TmpBB:
1227 // jmp_if_Y TBB
1228 // jmp FBB
1229 //
1230 // This requires creation of TmpBB after CurBB.
1231
1232 // Emit the LHS condition.
1233 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, Opc);
1234
1235 // Emit the RHS condition into TmpBB.
1236 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1237 }
Chris Lattner571e4342006-10-27 21:36:01 +00001238}
1239
Chris Lattnerdf19f272006-10-31 22:37:42 +00001240/// If the set of cases should be emitted as a series of branches, return true.
1241/// If we should emit this as a bunch of and/or'd together conditions, return
1242/// false.
1243static bool
1244ShouldEmitAsBranches(const std::vector<SelectionDAGISel::CaseBlock> &Cases) {
1245 if (Cases.size() != 2) return true;
1246
Chris Lattner0ccb5002006-10-31 23:06:00 +00001247 // If this is two comparisons of the same values or'd or and'd together, they
1248 // will get folded into a single comparison, so don't emit two blocks.
1249 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1250 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1251 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1252 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1253 return false;
1254 }
1255
Chris Lattnerdf19f272006-10-31 22:37:42 +00001256 return true;
1257}
1258
Chris Lattner1c08c712005-01-07 07:47:53 +00001259void SelectionDAGLowering::visitBr(BranchInst &I) {
1260 // Update machine-CFG edges.
1261 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
Chris Lattner1c08c712005-01-07 07:47:53 +00001262
1263 // Figure out which block is immediately after the current one.
1264 MachineBasicBlock *NextBlock = 0;
1265 MachineFunction::iterator BBI = CurMBB;
1266 if (++BBI != CurMBB->getParent()->end())
1267 NextBlock = BBI;
1268
1269 if (I.isUnconditional()) {
1270 // If this is not a fall-through branch, emit the branch.
1271 if (Succ0MBB != NextBlock)
Chris Lattnera651cf62005-01-17 19:43:36 +00001272 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
Misha Brukmandedf2bd2005-04-22 04:01:18 +00001273 DAG.getBasicBlock(Succ0MBB)));
Chris Lattner1c08c712005-01-07 07:47:53 +00001274
Chris Lattner57ab6592006-10-24 17:57:59 +00001275 // Update machine-CFG edges.
1276 CurMBB->addSuccessor(Succ0MBB);
Chris Lattner57ab6592006-10-24 17:57:59 +00001277 return;
1278 }
1279
1280 // If this condition is one of the special cases we handle, do special stuff
1281 // now.
1282 Value *CondVal = I.getCondition();
Chris Lattner57ab6592006-10-24 17:57:59 +00001283 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
Chris Lattner571e4342006-10-27 21:36:01 +00001284
1285 // If this is a series of conditions that are or'd or and'd together, emit
1286 // this as a sequence of branches instead of setcc's with and/or operations.
1287 // For example, instead of something like:
1288 // cmp A, B
1289 // C = seteq
1290 // cmp D, E
1291 // F = setle
1292 // or C, F
1293 // jnz foo
1294 // Emit:
1295 // cmp A, B
1296 // je foo
1297 // cmp D, E
1298 // jle foo
1299 //
1300 if (BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
1301 if (BOp->hasOneUse() &&
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001302 (BOp->getOpcode() == Instruction::And ||
Chris Lattner571e4342006-10-27 21:36:01 +00001303 BOp->getOpcode() == Instruction::Or)) {
1304 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, CurMBB, BOp->getOpcode());
Chris Lattner0ccb5002006-10-31 23:06:00 +00001305 // If the compares in later blocks need to use values not currently
1306 // exported from this block, export them now. This block should always
1307 // be the first entry.
1308 assert(SwitchCases[0].ThisBB == CurMBB && "Unexpected lowering!");
1309
Chris Lattnerdf19f272006-10-31 22:37:42 +00001310 // Allow some cases to be rejected.
1311 if (ShouldEmitAsBranches(SwitchCases)) {
Chris Lattnerdf19f272006-10-31 22:37:42 +00001312 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1313 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1314 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1315 }
1316
1317 // Emit the branch for this block.
1318 visitSwitchCase(SwitchCases[0]);
1319 SwitchCases.erase(SwitchCases.begin());
1320 return;
Chris Lattner5a145f02006-10-29 18:23:37 +00001321 }
1322
Chris Lattner0ccb5002006-10-31 23:06:00 +00001323 // Okay, we decided not to do this, remove any inserted MBB's and clear
1324 // SwitchCases.
1325 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
1326 CurMBB->getParent()->getBasicBlockList().erase(SwitchCases[i].ThisBB);
1327
Chris Lattnerdf19f272006-10-31 22:37:42 +00001328 SwitchCases.clear();
Chris Lattner571e4342006-10-27 21:36:01 +00001329 }
1330 }
Chris Lattner24525952006-10-24 18:07:37 +00001331
1332 // Create a CaseBlock record representing this branch.
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +00001333 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001334 NULL, Succ0MBB, Succ1MBB, CurMBB);
Chris Lattner24525952006-10-24 18:07:37 +00001335 // Use visitSwitchCase to actually insert the fast branch sequence for this
1336 // cond branch.
1337 visitSwitchCase(CB);
Chris Lattner1c08c712005-01-07 07:47:53 +00001338}
1339
Nate Begemanf15485a2006-03-27 01:32:24 +00001340/// visitSwitchCase - Emits the necessary code to represent a single node in
1341/// the binary search tree resulting from lowering a switch instruction.
1342void SelectionDAGLowering::visitSwitchCase(SelectionDAGISel::CaseBlock &CB) {
Chris Lattner57ab6592006-10-24 17:57:59 +00001343 SDOperand Cond;
1344 SDOperand CondLHS = getValue(CB.CmpLHS);
1345
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001346 // Build the setcc now.
1347 if (CB.CmpMHS == NULL) {
1348 // Fold "(X == true)" to X and "(X == false)" to !X to
1349 // handle common cases produced by branch lowering.
1350 if (CB.CmpRHS == ConstantInt::getTrue() && CB.CC == ISD::SETEQ)
1351 Cond = CondLHS;
1352 else if (CB.CmpRHS == ConstantInt::getFalse() && CB.CC == ISD::SETEQ) {
1353 SDOperand True = DAG.getConstant(1, CondLHS.getValueType());
1354 Cond = DAG.getNode(ISD::XOR, CondLHS.getValueType(), CondLHS, True);
1355 } else
1356 Cond = DAG.getSetCC(MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
1357 } else {
1358 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001359
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001360 uint64_t Low = cast<ConstantInt>(CB.CmpLHS)->getSExtValue();
1361 uint64_t High = cast<ConstantInt>(CB.CmpRHS)->getSExtValue();
1362
1363 SDOperand CmpOp = getValue(CB.CmpMHS);
1364 MVT::ValueType VT = CmpOp.getValueType();
1365
1366 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
1367 Cond = DAG.getSetCC(MVT::i1, CmpOp, DAG.getConstant(High, VT), ISD::SETLE);
1368 } else {
1369 SDOperand SUB = DAG.getNode(ISD::SUB, VT, CmpOp, DAG.getConstant(Low, VT));
1370 Cond = DAG.getSetCC(MVT::i1, SUB,
1371 DAG.getConstant(High-Low, VT), ISD::SETULE);
1372 }
1373
1374 }
1375
Nate Begemanf15485a2006-03-27 01:32:24 +00001376 // Set NextBlock to be the MBB immediately after the current one, if any.
1377 // This is used to avoid emitting unnecessary branches to the next block.
1378 MachineBasicBlock *NextBlock = 0;
1379 MachineFunction::iterator BBI = CurMBB;
1380 if (++BBI != CurMBB->getParent()->end())
1381 NextBlock = BBI;
1382
1383 // If the lhs block is the next block, invert the condition so that we can
1384 // fall through to the lhs instead of the rhs block.
Chris Lattner57ab6592006-10-24 17:57:59 +00001385 if (CB.TrueBB == NextBlock) {
1386 std::swap(CB.TrueBB, CB.FalseBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00001387 SDOperand True = DAG.getConstant(1, Cond.getValueType());
1388 Cond = DAG.getNode(ISD::XOR, Cond.getValueType(), Cond, True);
1389 }
1390 SDOperand BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, getRoot(), Cond,
Chris Lattner57ab6592006-10-24 17:57:59 +00001391 DAG.getBasicBlock(CB.TrueBB));
1392 if (CB.FalseBB == NextBlock)
Nate Begemanf15485a2006-03-27 01:32:24 +00001393 DAG.setRoot(BrCond);
1394 else
1395 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
Chris Lattner57ab6592006-10-24 17:57:59 +00001396 DAG.getBasicBlock(CB.FalseBB)));
Nate Begemanf15485a2006-03-27 01:32:24 +00001397 // Update successor info
Chris Lattner57ab6592006-10-24 17:57:59 +00001398 CurMBB->addSuccessor(CB.TrueBB);
1399 CurMBB->addSuccessor(CB.FalseBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00001400}
1401
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001402/// visitJumpTable - Emit JumpTable node in the current MBB
Nate Begeman37efe672006-04-22 18:53:45 +00001403void SelectionDAGLowering::visitJumpTable(SelectionDAGISel::JumpTable &JT) {
Nate Begeman37efe672006-04-22 18:53:45 +00001404 // Emit the code for the jump table
Scott Michelf147a8d2007-04-24 01:24:20 +00001405 assert(JT.Reg != -1U && "Should lower JT Header first!");
Nate Begeman37efe672006-04-22 18:53:45 +00001406 MVT::ValueType PTy = TLI.getPointerTy();
Evan Cheng3d4ce112006-10-30 08:00:44 +00001407 SDOperand Index = DAG.getCopyFromReg(getRoot(), JT.Reg, PTy);
1408 SDOperand Table = DAG.getJumpTable(JT.JTI, PTy);
1409 DAG.setRoot(DAG.getNode(ISD::BR_JT, MVT::Other, Index.getValue(1),
1410 Table, Index));
1411 return;
Nate Begeman37efe672006-04-22 18:53:45 +00001412}
1413
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001414/// visitJumpTableHeader - This function emits necessary code to produce index
1415/// in the JumpTable from switch case.
1416void SelectionDAGLowering::visitJumpTableHeader(SelectionDAGISel::JumpTable &JT,
1417 SelectionDAGISel::JumpTableHeader &JTH) {
1418 // Subtract the lowest switch case value from the value being switched on
1419 // and conditional branch to default mbb if the result is greater than the
1420 // difference between smallest and largest cases.
1421 SDOperand SwitchOp = getValue(JTH.SValue);
1422 MVT::ValueType VT = SwitchOp.getValueType();
1423 SDOperand SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
1424 DAG.getConstant(JTH.First, VT));
1425
1426 // The SDNode we just created, which holds the value being switched on
1427 // minus the the smallest case value, needs to be copied to a virtual
1428 // register so it can be used as an index into the jump table in a
1429 // subsequent basic block. This value may be smaller or larger than the
1430 // target's pointer type, and therefore require extension or truncating.
Dan Gohman7f321562007-06-25 16:23:39 +00001431 if (MVT::getSizeInBits(VT) > MVT::getSizeInBits(TLI.getPointerTy()))
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001432 SwitchOp = DAG.getNode(ISD::TRUNCATE, TLI.getPointerTy(), SUB);
1433 else
1434 SwitchOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(), SUB);
1435
1436 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
1437 SDOperand CopyTo = DAG.getCopyToReg(getRoot(), JumpTableReg, SwitchOp);
1438 JT.Reg = JumpTableReg;
1439
1440 // Emit the range check for the jump table, and branch to the default
1441 // block for the switch statement if the value being switched on exceeds
1442 // the largest case in the switch.
1443 SDOperand CMP = DAG.getSetCC(TLI.getSetCCResultTy(), SUB,
1444 DAG.getConstant(JTH.Last-JTH.First,VT),
1445 ISD::SETUGT);
1446
1447 // Set NextBlock to be the MBB immediately after the current one, if any.
1448 // This is used to avoid emitting unnecessary branches to the next block.
1449 MachineBasicBlock *NextBlock = 0;
1450 MachineFunction::iterator BBI = CurMBB;
1451 if (++BBI != CurMBB->getParent()->end())
1452 NextBlock = BBI;
1453
1454 SDOperand BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, CMP,
1455 DAG.getBasicBlock(JT.Default));
1456
1457 if (JT.MBB == NextBlock)
1458 DAG.setRoot(BrCond);
1459 else
1460 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001461 DAG.getBasicBlock(JT.MBB)));
1462
1463 return;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001464}
1465
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001466/// visitBitTestHeader - This function emits necessary code to produce value
1467/// suitable for "bit tests"
1468void SelectionDAGLowering::visitBitTestHeader(SelectionDAGISel::BitTestBlock &B) {
1469 // Subtract the minimum value
1470 SDOperand SwitchOp = getValue(B.SValue);
1471 MVT::ValueType VT = SwitchOp.getValueType();
1472 SDOperand SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
1473 DAG.getConstant(B.First, VT));
1474
1475 // Check range
1476 SDOperand RangeCmp = DAG.getSetCC(TLI.getSetCCResultTy(), SUB,
1477 DAG.getConstant(B.Range, VT),
1478 ISD::SETUGT);
1479
1480 SDOperand ShiftOp;
Dan Gohman7f321562007-06-25 16:23:39 +00001481 if (MVT::getSizeInBits(VT) > MVT::getSizeInBits(TLI.getShiftAmountTy()))
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001482 ShiftOp = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), SUB);
1483 else
1484 ShiftOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getShiftAmountTy(), SUB);
1485
1486 // Make desired shift
1487 SDOperand SwitchVal = DAG.getNode(ISD::SHL, TLI.getPointerTy(),
1488 DAG.getConstant(1, TLI.getPointerTy()),
1489 ShiftOp);
1490
1491 unsigned SwitchReg = FuncInfo.MakeReg(TLI.getPointerTy());
1492 SDOperand CopyTo = DAG.getCopyToReg(getRoot(), SwitchReg, SwitchVal);
1493 B.Reg = SwitchReg;
1494
1495 SDOperand BrRange = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, RangeCmp,
1496 DAG.getBasicBlock(B.Default));
1497
1498 // Set NextBlock to be the MBB immediately after the current one, if any.
1499 // This is used to avoid emitting unnecessary branches to the next block.
1500 MachineBasicBlock *NextBlock = 0;
1501 MachineFunction::iterator BBI = CurMBB;
1502 if (++BBI != CurMBB->getParent()->end())
1503 NextBlock = BBI;
1504
1505 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1506 if (MBB == NextBlock)
1507 DAG.setRoot(BrRange);
1508 else
1509 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, CopyTo,
1510 DAG.getBasicBlock(MBB)));
1511
1512 CurMBB->addSuccessor(B.Default);
1513 CurMBB->addSuccessor(MBB);
1514
1515 return;
1516}
1517
1518/// visitBitTestCase - this function produces one "bit test"
1519void SelectionDAGLowering::visitBitTestCase(MachineBasicBlock* NextMBB,
1520 unsigned Reg,
1521 SelectionDAGISel::BitTestCase &B) {
1522 // Emit bit tests and jumps
1523 SDOperand SwitchVal = DAG.getCopyFromReg(getRoot(), Reg, TLI.getPointerTy());
1524
1525 SDOperand AndOp = DAG.getNode(ISD::AND, TLI.getPointerTy(),
1526 SwitchVal,
1527 DAG.getConstant(B.Mask,
1528 TLI.getPointerTy()));
1529 SDOperand AndCmp = DAG.getSetCC(TLI.getSetCCResultTy(), AndOp,
1530 DAG.getConstant(0, TLI.getPointerTy()),
1531 ISD::SETNE);
1532 SDOperand BrAnd = DAG.getNode(ISD::BRCOND, MVT::Other, getRoot(),
1533 AndCmp, DAG.getBasicBlock(B.TargetBB));
1534
1535 // Set NextBlock to be the MBB immediately after the current one, if any.
1536 // This is used to avoid emitting unnecessary branches to the next block.
1537 MachineBasicBlock *NextBlock = 0;
1538 MachineFunction::iterator BBI = CurMBB;
1539 if (++BBI != CurMBB->getParent()->end())
1540 NextBlock = BBI;
1541
1542 if (NextMBB == NextBlock)
1543 DAG.setRoot(BrAnd);
1544 else
1545 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrAnd,
1546 DAG.getBasicBlock(NextMBB)));
1547
1548 CurMBB->addSuccessor(B.TargetBB);
1549 CurMBB->addSuccessor(NextMBB);
1550
1551 return;
1552}
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001553
Jim Laskeyb180aa12007-02-21 22:53:45 +00001554void SelectionDAGLowering::visitInvoke(InvokeInst &I) {
1555 // Retrieve successors.
1556 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001557 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
Duncan Sands9fac0b52007-06-06 10:05:18 +00001558
Duncan Sandsfd7b3262007-12-17 18:08:19 +00001559 if (isa<InlineAsm>(I.getCalledValue()))
1560 visitInlineAsm(&I);
1561 else
Duncan Sands6f74b482007-12-19 09:48:52 +00001562 LowerCallTo(&I, getValue(I.getOperand(0)), false, LandingPad);
Duncan Sands9fac0b52007-06-06 10:05:18 +00001563
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001564 // If the value of the invoke is used outside of its defining block, make it
1565 // available as a virtual register.
1566 if (!I.use_empty()) {
1567 DenseMap<const Value*, unsigned>::iterator VMI = FuncInfo.ValueMap.find(&I);
1568 if (VMI != FuncInfo.ValueMap.end())
1569 DAG.setRoot(CopyValueToVirtualRegister(&I, VMI->second));
Jim Laskey183f47f2007-02-25 21:43:59 +00001570 }
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001571
1572 // Drop into normal successor.
1573 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
1574 DAG.getBasicBlock(Return)));
1575
1576 // Update successor info
1577 CurMBB->addSuccessor(Return);
1578 CurMBB->addSuccessor(LandingPad);
Jim Laskeyb180aa12007-02-21 22:53:45 +00001579}
1580
1581void SelectionDAGLowering::visitUnwind(UnwindInst &I) {
1582}
1583
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001584/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001585/// small case ranges).
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001586bool SelectionDAGLowering::handleSmallSwitchRange(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001587 CaseRecVector& WorkList,
1588 Value* SV,
1589 MachineBasicBlock* Default) {
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001590 Case& BackCase = *(CR.Range.second-1);
1591
1592 // Size is the number of Cases represented by this range.
1593 unsigned Size = CR.Range.second - CR.Range.first;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001594 if (Size > 3)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001595 return false;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001596
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001597 // Get the MachineFunction which holds the current MBB. This is used when
1598 // inserting any additional MBBs necessary to represent the switch.
1599 MachineFunction *CurMF = CurMBB->getParent();
1600
1601 // Figure out which block is immediately after the current one.
1602 MachineBasicBlock *NextBlock = 0;
1603 MachineFunction::iterator BBI = CR.CaseBB;
1604
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001605 if (++BBI != CurMBB->getParent()->end())
1606 NextBlock = BBI;
1607
1608 // TODO: If any two of the cases has the same destination, and if one value
1609 // is the same as the other, but has one bit unset that the other has set,
1610 // use bit manipulation to do two compares at once. For example:
1611 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
1612
1613 // Rearrange the case blocks so that the last one falls through if possible.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001614 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001615 // The last case block won't fall through into 'NextBlock' if we emit the
1616 // branches in this order. See if rearranging a case value would help.
1617 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001618 if (I->BB == NextBlock) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001619 std::swap(*I, BackCase);
1620 break;
1621 }
1622 }
1623 }
1624
1625 // Create a CaseBlock record representing a conditional branch to
1626 // the Case's target mbb if the value being switched on SV is equal
1627 // to C.
1628 MachineBasicBlock *CurBlock = CR.CaseBB;
1629 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1630 MachineBasicBlock *FallThrough;
1631 if (I != E-1) {
1632 FallThrough = new MachineBasicBlock(CurBlock->getBasicBlock());
1633 CurMF->getBasicBlockList().insert(BBI, FallThrough);
1634 } else {
1635 // If the last case doesn't match, go to the default block.
1636 FallThrough = Default;
1637 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001638
1639 Value *RHS, *LHS, *MHS;
1640 ISD::CondCode CC;
1641 if (I->High == I->Low) {
1642 // This is just small small case range :) containing exactly 1 case
1643 CC = ISD::SETEQ;
1644 LHS = SV; RHS = I->High; MHS = NULL;
1645 } else {
1646 CC = ISD::SETLE;
1647 LHS = I->Low; MHS = SV; RHS = I->High;
1648 }
1649 SelectionDAGISel::CaseBlock CB(CC, LHS, RHS, MHS,
1650 I->BB, FallThrough, CurBlock);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001651
1652 // If emitting the first comparison, just call visitSwitchCase to emit the
1653 // code into the current block. Otherwise, push the CaseBlock onto the
1654 // vector to be later processed by SDISel, and insert the node's MBB
1655 // before the next MBB.
1656 if (CurBlock == CurMBB)
1657 visitSwitchCase(CB);
1658 else
1659 SwitchCases.push_back(CB);
1660
1661 CurBlock = FallThrough;
1662 }
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001663
1664 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001665}
1666
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001667static inline bool areJTsAllowed(const TargetLowering &TLI) {
1668 return (TLI.isOperationLegal(ISD::BR_JT, MVT::Other) ||
1669 TLI.isOperationLegal(ISD::BRIND, MVT::Other));
1670}
1671
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001672/// handleJTSwitchCase - Emit jumptable for current switch case range
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001673bool SelectionDAGLowering::handleJTSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001674 CaseRecVector& WorkList,
1675 Value* SV,
1676 MachineBasicBlock* Default) {
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001677 Case& FrontCase = *CR.Range.first;
1678 Case& BackCase = *(CR.Range.second-1);
1679
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001680 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
1681 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
1682
1683 uint64_t TSize = 0;
1684 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1685 I!=E; ++I)
1686 TSize += I->size();
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001687
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001688 if (!areJTsAllowed(TLI) || TSize <= 3)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001689 return false;
1690
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001691 double Density = (double)TSize / (double)((Last - First) + 1ULL);
1692 if (Density < 0.4)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001693 return false;
1694
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001695 DOUT << "Lowering jump table\n"
1696 << "First entry: " << First << ". Last entry: " << Last << "\n"
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001697 << "Size: " << TSize << ". Density: " << Density << "\n\n";
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001698
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001699 // Get the MachineFunction which holds the current MBB. This is used when
1700 // inserting any additional MBBs necessary to represent the switch.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001701 MachineFunction *CurMF = CurMBB->getParent();
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001702
1703 // Figure out which block is immediately after the current one.
1704 MachineBasicBlock *NextBlock = 0;
1705 MachineFunction::iterator BBI = CR.CaseBB;
1706
1707 if (++BBI != CurMBB->getParent()->end())
1708 NextBlock = BBI;
1709
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001710 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1711
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001712 // Create a new basic block to hold the code for loading the address
1713 // of the jump table, and jumping to it. Update successor information;
1714 // we will either branch to the default case for the switch, or the jump
1715 // table.
1716 MachineBasicBlock *JumpTableBB = new MachineBasicBlock(LLVMBB);
1717 CurMF->getBasicBlockList().insert(BBI, JumpTableBB);
1718 CR.CaseBB->addSuccessor(Default);
1719 CR.CaseBB->addSuccessor(JumpTableBB);
1720
1721 // Build a vector of destination BBs, corresponding to each target
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001722 // of the jump table. If the value of the jump table slot corresponds to
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001723 // a case statement, push the case's BB onto the vector, otherwise, push
1724 // the default BB.
1725 std::vector<MachineBasicBlock*> DestBBs;
1726 int64_t TEI = First;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001727 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
1728 int64_t Low = cast<ConstantInt>(I->Low)->getSExtValue();
1729 int64_t High = cast<ConstantInt>(I->High)->getSExtValue();
1730
1731 if ((Low <= TEI) && (TEI <= High)) {
1732 DestBBs.push_back(I->BB);
1733 if (TEI==High)
1734 ++I;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001735 } else {
1736 DestBBs.push_back(Default);
1737 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001738 }
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001739
1740 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001741 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001742 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
1743 E = DestBBs.end(); I != E; ++I) {
1744 if (!SuccsHandled[(*I)->getNumber()]) {
1745 SuccsHandled[(*I)->getNumber()] = true;
1746 JumpTableBB->addSuccessor(*I);
1747 }
1748 }
1749
1750 // Create a jump table index for this jump table, or return an existing
1751 // one.
1752 unsigned JTI = CurMF->getJumpTableInfo()->getJumpTableIndex(DestBBs);
1753
1754 // Set the jump table information so that we can codegen it as a second
1755 // MachineBasicBlock
Scott Michelf147a8d2007-04-24 01:24:20 +00001756 SelectionDAGISel::JumpTable JT(-1U, JTI, JumpTableBB, Default);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001757 SelectionDAGISel::JumpTableHeader JTH(First, Last, SV, CR.CaseBB,
1758 (CR.CaseBB == CurMBB));
1759 if (CR.CaseBB == CurMBB)
1760 visitJumpTableHeader(JT, JTH);
1761
1762 JTCases.push_back(SelectionDAGISel::JumpTableBlock(JTH, JT));
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001763
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001764 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001765}
1766
1767/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1768/// 2 subtrees.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001769bool SelectionDAGLowering::handleBTSplitSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001770 CaseRecVector& WorkList,
1771 Value* SV,
1772 MachineBasicBlock* Default) {
1773 // Get the MachineFunction which holds the current MBB. This is used when
1774 // inserting any additional MBBs necessary to represent the switch.
1775 MachineFunction *CurMF = CurMBB->getParent();
1776
1777 // Figure out which block is immediately after the current one.
1778 MachineBasicBlock *NextBlock = 0;
1779 MachineFunction::iterator BBI = CR.CaseBB;
1780
1781 if (++BBI != CurMBB->getParent()->end())
1782 NextBlock = BBI;
1783
1784 Case& FrontCase = *CR.Range.first;
1785 Case& BackCase = *(CR.Range.second-1);
1786 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1787
1788 // Size is the number of Cases represented by this range.
1789 unsigned Size = CR.Range.second - CR.Range.first;
1790
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001791 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
1792 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001793 double FMetric = 0;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001794 CaseItr Pivot = CR.Range.first + Size/2;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001795
1796 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1797 // (heuristically) allow us to emit JumpTable's later.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001798 uint64_t TSize = 0;
1799 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1800 I!=E; ++I)
1801 TSize += I->size();
1802
1803 uint64_t LSize = FrontCase.size();
1804 uint64_t RSize = TSize-LSize;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001805 DOUT << "Selecting best pivot: \n"
1806 << "First: " << First << ", Last: " << Last <<"\n"
1807 << "LSize: " << LSize << ", RSize: " << RSize << "\n";
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001808 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001809 J!=E; ++I, ++J) {
1810 int64_t LEnd = cast<ConstantInt>(I->High)->getSExtValue();
1811 int64_t RBegin = cast<ConstantInt>(J->Low)->getSExtValue();
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001812 assert((RBegin-LEnd>=1) && "Invalid case distance");
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001813 double LDensity = (double)LSize / (double)((LEnd - First) + 1ULL);
1814 double RDensity = (double)RSize / (double)((Last - RBegin) + 1ULL);
Anton Korobeynikov54e2b142007-04-09 21:57:03 +00001815 double Metric = Log2_64(RBegin-LEnd)*(LDensity+RDensity);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001816 // Should always split in some non-trivial place
1817 DOUT <<"=>Step\n"
1818 << "LEnd: " << LEnd << ", RBegin: " << RBegin << "\n"
1819 << "LDensity: " << LDensity << ", RDensity: " << RDensity << "\n"
1820 << "Metric: " << Metric << "\n";
1821 if (FMetric < Metric) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001822 Pivot = J;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001823 FMetric = Metric;
1824 DOUT << "Current metric set to: " << FMetric << "\n";
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001825 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001826
1827 LSize += J->size();
1828 RSize -= J->size();
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001829 }
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001830 if (areJTsAllowed(TLI)) {
1831 // If our case is dense we *really* should handle it earlier!
1832 assert((FMetric > 0) && "Should handle dense range earlier!");
1833 } else {
1834 Pivot = CR.Range.first + Size/2;
1835 }
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001836
1837 CaseRange LHSR(CR.Range.first, Pivot);
1838 CaseRange RHSR(Pivot, CR.Range.second);
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001839 Constant *C = Pivot->Low;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001840 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
1841
1842 // We know that we branch to the LHS if the Value being switched on is
1843 // less than the Pivot value, C. We use this to optimize our binary
1844 // tree a bit, by recognizing that if SV is greater than or equal to the
1845 // LHS's Case Value, and that Case Value is exactly one less than the
1846 // Pivot's Value, then we can branch directly to the LHS's Target,
1847 // rather than creating a leaf node for it.
1848 if ((LHSR.second - LHSR.first) == 1 &&
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001849 LHSR.first->High == CR.GE &&
1850 cast<ConstantInt>(C)->getSExtValue() ==
1851 (cast<ConstantInt>(CR.GE)->getSExtValue() + 1LL)) {
1852 TrueBB = LHSR.first->BB;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001853 } else {
1854 TrueBB = new MachineBasicBlock(LLVMBB);
1855 CurMF->getBasicBlockList().insert(BBI, TrueBB);
1856 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
1857 }
1858
1859 // Similar to the optimization above, if the Value being switched on is
1860 // known to be less than the Constant CR.LT, and the current Case Value
1861 // is CR.LT - 1, then we can branch directly to the target block for
1862 // the current Case Value, rather than emitting a RHS leaf node for it.
1863 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001864 cast<ConstantInt>(RHSR.first->Low)->getSExtValue() ==
1865 (cast<ConstantInt>(CR.LT)->getSExtValue() - 1LL)) {
1866 FalseBB = RHSR.first->BB;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001867 } else {
1868 FalseBB = new MachineBasicBlock(LLVMBB);
1869 CurMF->getBasicBlockList().insert(BBI, FalseBB);
1870 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
1871 }
1872
1873 // Create a CaseBlock record representing a conditional branch to
1874 // the LHS node if the value being switched on SV is less than C.
1875 // Otherwise, branch to LHS.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001876 SelectionDAGISel::CaseBlock CB(ISD::SETLT, SV, C, NULL,
1877 TrueBB, FalseBB, CR.CaseBB);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001878
1879 if (CR.CaseBB == CurMBB)
1880 visitSwitchCase(CB);
1881 else
1882 SwitchCases.push_back(CB);
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001883
1884 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001885}
1886
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001887/// handleBitTestsSwitchCase - if current case range has few destination and
1888/// range span less, than machine word bitwidth, encode case range into series
1889/// of masks and emit bit tests with these masks.
1890bool SelectionDAGLowering::handleBitTestsSwitchCase(CaseRec& CR,
1891 CaseRecVector& WorkList,
1892 Value* SV,
Chris Lattner3ff98172007-04-14 02:26:56 +00001893 MachineBasicBlock* Default){
Dan Gohmanb55757e2007-05-18 17:52:13 +00001894 unsigned IntPtrBits = MVT::getSizeInBits(TLI.getPointerTy());
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001895
1896 Case& FrontCase = *CR.Range.first;
1897 Case& BackCase = *(CR.Range.second-1);
1898
1899 // Get the MachineFunction which holds the current MBB. This is used when
1900 // inserting any additional MBBs necessary to represent the switch.
1901 MachineFunction *CurMF = CurMBB->getParent();
1902
1903 unsigned numCmps = 0;
1904 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1905 I!=E; ++I) {
1906 // Single case counts one, case range - two.
1907 if (I->Low == I->High)
1908 numCmps +=1;
1909 else
1910 numCmps +=2;
1911 }
1912
1913 // Count unique destinations
1914 SmallSet<MachineBasicBlock*, 4> Dests;
1915 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1916 Dests.insert(I->BB);
1917 if (Dests.size() > 3)
1918 // Don't bother the code below, if there are too much unique destinations
1919 return false;
1920 }
1921 DOUT << "Total number of unique destinations: " << Dests.size() << "\n"
1922 << "Total number of comparisons: " << numCmps << "\n";
1923
1924 // Compute span of values.
1925 Constant* minValue = FrontCase.Low;
1926 Constant* maxValue = BackCase.High;
1927 uint64_t range = cast<ConstantInt>(maxValue)->getSExtValue() -
1928 cast<ConstantInt>(minValue)->getSExtValue();
1929 DOUT << "Compare range: " << range << "\n"
1930 << "Low bound: " << cast<ConstantInt>(minValue)->getSExtValue() << "\n"
1931 << "High bound: " << cast<ConstantInt>(maxValue)->getSExtValue() << "\n";
1932
Anton Korobeynikovab8fd402007-04-26 20:44:04 +00001933 if (range>=IntPtrBits ||
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001934 (!(Dests.size() == 1 && numCmps >= 3) &&
1935 !(Dests.size() == 2 && numCmps >= 5) &&
1936 !(Dests.size() >= 3 && numCmps >= 6)))
1937 return false;
1938
1939 DOUT << "Emitting bit tests\n";
1940 int64_t lowBound = 0;
1941
1942 // Optimize the case where all the case values fit in a
1943 // word without having to subtract minValue. In this case,
1944 // we can optimize away the subtraction.
1945 if (cast<ConstantInt>(minValue)->getSExtValue() >= 0 &&
Anton Korobeynikove01017b2007-04-14 13:25:55 +00001946 cast<ConstantInt>(maxValue)->getSExtValue() < IntPtrBits) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001947 range = cast<ConstantInt>(maxValue)->getSExtValue();
1948 } else {
1949 lowBound = cast<ConstantInt>(minValue)->getSExtValue();
1950 }
1951
1952 CaseBitsVector CasesBits;
1953 unsigned i, count = 0;
1954
1955 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1956 MachineBasicBlock* Dest = I->BB;
1957 for (i = 0; i < count; ++i)
1958 if (Dest == CasesBits[i].BB)
1959 break;
1960
1961 if (i == count) {
1962 assert((count < 3) && "Too much destinations to test!");
1963 CasesBits.push_back(CaseBits(0, Dest, 0));
1964 count++;
1965 }
1966
1967 uint64_t lo = cast<ConstantInt>(I->Low)->getSExtValue() - lowBound;
1968 uint64_t hi = cast<ConstantInt>(I->High)->getSExtValue() - lowBound;
1969
1970 for (uint64_t j = lo; j <= hi; j++) {
Anton Korobeynikove01017b2007-04-14 13:25:55 +00001971 CasesBits[i].Mask |= 1ULL << j;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001972 CasesBits[i].Bits++;
1973 }
1974
1975 }
1976 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
1977
1978 SelectionDAGISel::BitTestInfo BTC;
1979
1980 // Figure out which block is immediately after the current one.
1981 MachineFunction::iterator BBI = CR.CaseBB;
1982 ++BBI;
1983
1984 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1985
1986 DOUT << "Cases:\n";
1987 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
1988 DOUT << "Mask: " << CasesBits[i].Mask << ", Bits: " << CasesBits[i].Bits
1989 << ", BB: " << CasesBits[i].BB << "\n";
1990
1991 MachineBasicBlock *CaseBB = new MachineBasicBlock(LLVMBB);
1992 CurMF->getBasicBlockList().insert(BBI, CaseBB);
1993 BTC.push_back(SelectionDAGISel::BitTestCase(CasesBits[i].Mask,
1994 CaseBB,
1995 CasesBits[i].BB));
1996 }
1997
1998 SelectionDAGISel::BitTestBlock BTB(lowBound, range, SV,
Jeff Cohenefc36622007-04-09 14:32:59 +00001999 -1U, (CR.CaseBB == CurMBB),
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002000 CR.CaseBB, Default, BTC);
2001
2002 if (CR.CaseBB == CurMBB)
2003 visitBitTestHeader(BTB);
2004
2005 BitTestCases.push_back(BTB);
2006
2007 return true;
2008}
2009
2010
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002011// Clusterify - Transform simple list of Cases into list of CaseRange's
2012unsigned SelectionDAGLowering::Clusterify(CaseVector& Cases,
2013 const SwitchInst& SI) {
2014 unsigned numCmps = 0;
2015
2016 // Start with "simple" cases
2017 for (unsigned i = 1; i < SI.getNumSuccessors(); ++i) {
2018 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2019 Cases.push_back(Case(SI.getSuccessorValue(i),
2020 SI.getSuccessorValue(i),
2021 SMBB));
2022 }
Chris Lattnerb3d9cdb2007-11-27 06:14:32 +00002023 std::sort(Cases.begin(), Cases.end(), CaseCmp());
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002024
2025 // Merge case into clusters
2026 if (Cases.size()>=2)
David Greenea2a48852007-06-29 03:42:23 +00002027 // Must recompute end() each iteration because it may be
2028 // invalidated by erase if we hold on to it
Chris Lattner27a6c732007-11-24 07:07:01 +00002029 for (CaseItr I=Cases.begin(), J=++(Cases.begin()); J!=Cases.end(); ) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002030 int64_t nextValue = cast<ConstantInt>(J->Low)->getSExtValue();
2031 int64_t currentValue = cast<ConstantInt>(I->High)->getSExtValue();
2032 MachineBasicBlock* nextBB = J->BB;
2033 MachineBasicBlock* currentBB = I->BB;
2034
2035 // If the two neighboring cases go to the same destination, merge them
2036 // into a single case.
2037 if ((nextValue-currentValue==1) && (currentBB == nextBB)) {
2038 I->High = J->High;
2039 J = Cases.erase(J);
2040 } else {
2041 I = J++;
2042 }
2043 }
2044
2045 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2046 if (I->Low != I->High)
2047 // A range counts double, since it requires two compares.
2048 ++numCmps;
2049 }
2050
2051 return numCmps;
2052}
2053
2054void SelectionDAGLowering::visitSwitch(SwitchInst &SI) {
Nate Begemanf15485a2006-03-27 01:32:24 +00002055 // Figure out which block is immediately after the current one.
2056 MachineBasicBlock *NextBlock = 0;
2057 MachineFunction::iterator BBI = CurMBB;
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002058
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002059 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002060
Nate Begemanf15485a2006-03-27 01:32:24 +00002061 // If there is only the default destination, branch to it if it is not the
2062 // next basic block. Otherwise, just fall through.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002063 if (SI.getNumOperands() == 2) {
Nate Begemanf15485a2006-03-27 01:32:24 +00002064 // Update machine-CFG edges.
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002065
Nate Begemanf15485a2006-03-27 01:32:24 +00002066 // If this is not a fall-through branch, emit the branch.
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002067 if (Default != NextBlock)
Nate Begemanf15485a2006-03-27 01:32:24 +00002068 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002069 DAG.getBasicBlock(Default)));
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002070
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002071 CurMBB->addSuccessor(Default);
Nate Begemanf15485a2006-03-27 01:32:24 +00002072 return;
2073 }
2074
2075 // If there are any non-default case statements, create a vector of Cases
2076 // representing each one, and sort the vector so that we can efficiently
2077 // create a binary search tree from them.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002078 CaseVector Cases;
2079 unsigned numCmps = Clusterify(Cases, SI);
2080 DOUT << "Clusterify finished. Total clusters: " << Cases.size()
2081 << ". Total compares: " << numCmps << "\n";
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002082
Nate Begemanf15485a2006-03-27 01:32:24 +00002083 // Get the Value to be switched on and default basic blocks, which will be
2084 // inserted into CaseBlock records, representing basic blocks in the binary
2085 // search tree.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002086 Value *SV = SI.getOperand(0);
Nate Begeman37efe672006-04-22 18:53:45 +00002087
Nate Begemanf15485a2006-03-27 01:32:24 +00002088 // Push the initial CaseRec onto the worklist
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002089 CaseRecVector WorkList;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002090 WorkList.push_back(CaseRec(CurMBB,0,0,CaseRange(Cases.begin(),Cases.end())));
2091
2092 while (!WorkList.empty()) {
Nate Begemanf15485a2006-03-27 01:32:24 +00002093 // Grab a record representing a case range to process off the worklist
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002094 CaseRec CR = WorkList.back();
2095 WorkList.pop_back();
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002096
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002097 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default))
2098 continue;
2099
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002100 // If the range has few cases (two or less) emit a series of specific
2101 // tests.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00002102 if (handleSmallSwitchRange(CR, WorkList, SV, Default))
2103 continue;
2104
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002105 // If the switch has more than 5 blocks, and at least 40% dense, and the
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002106 // target supports indirect branches, then emit a jump table rather than
2107 // lowering the switch to a binary tree of conditional branches.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00002108 if (handleJTSwitchCase(CR, WorkList, SV, Default))
2109 continue;
2110
2111 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2112 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
2113 handleBTSplitSwitchCase(CR, WorkList, SV, Default);
Nate Begemanf15485a2006-03-27 01:32:24 +00002114 }
2115}
2116
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002117
Chris Lattnerb9fccc42005-04-02 05:04:50 +00002118void SelectionDAGLowering::visitSub(User &I) {
2119 // -0.0 - X --> fneg
Reid Spencer24d6da52007-01-21 00:29:26 +00002120 const Type *Ty = I.getType();
Reid Spencer9d6565a2007-02-15 02:26:10 +00002121 if (isa<VectorType>(Ty)) {
Dan Gohman7f321562007-06-25 16:23:39 +00002122 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2123 const VectorType *DestTy = cast<VectorType>(I.getType());
2124 const Type *ElTy = DestTy->getElementType();
Evan Chengc45453f2007-06-29 21:44:35 +00002125 if (ElTy->isFloatingPoint()) {
2126 unsigned VL = DestTy->getNumElements();
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00002127 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Evan Chengc45453f2007-06-29 21:44:35 +00002128 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
2129 if (CV == CNZ) {
2130 SDOperand Op2 = getValue(I.getOperand(1));
2131 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
2132 return;
2133 }
Dan Gohman7f321562007-06-25 16:23:39 +00002134 }
2135 }
2136 }
2137 if (Ty->isFloatingPoint()) {
Chris Lattner01b3d732005-09-28 22:28:18 +00002138 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00002139 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Chris Lattner01b3d732005-09-28 22:28:18 +00002140 SDOperand Op2 = getValue(I.getOperand(1));
2141 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
2142 return;
2143 }
Dan Gohman7f321562007-06-25 16:23:39 +00002144 }
2145
2146 visitBinary(I, Ty->isFPOrFPVector() ? ISD::FSUB : ISD::SUB);
Chris Lattnerb9fccc42005-04-02 05:04:50 +00002147}
2148
Dan Gohman7f321562007-06-25 16:23:39 +00002149void SelectionDAGLowering::visitBinary(User &I, unsigned OpCode) {
Chris Lattner1c08c712005-01-07 07:47:53 +00002150 SDOperand Op1 = getValue(I.getOperand(0));
2151 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencer24d6da52007-01-21 00:29:26 +00002152
2153 setValue(&I, DAG.getNode(OpCode, Op1.getValueType(), Op1, Op2));
Reid Spencer1628cec2006-10-26 06:15:43 +00002154}
2155
Nate Begemane21ea612005-11-18 07:42:56 +00002156void SelectionDAGLowering::visitShift(User &I, unsigned Opcode) {
2157 SDOperand Op1 = getValue(I.getOperand(0));
2158 SDOperand Op2 = getValue(I.getOperand(1));
2159
Dan Gohman7f321562007-06-25 16:23:39 +00002160 if (MVT::getSizeInBits(TLI.getShiftAmountTy()) <
2161 MVT::getSizeInBits(Op2.getValueType()))
Reid Spencer832254e2007-02-02 02:16:23 +00002162 Op2 = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), Op2);
2163 else if (TLI.getShiftAmountTy() > Op2.getValueType())
2164 Op2 = DAG.getNode(ISD::ANY_EXTEND, TLI.getShiftAmountTy(), Op2);
Nate Begemane21ea612005-11-18 07:42:56 +00002165
Chris Lattner1c08c712005-01-07 07:47:53 +00002166 setValue(&I, DAG.getNode(Opcode, Op1.getValueType(), Op1, Op2));
2167}
2168
Reid Spencer45fb3f32006-11-20 01:22:35 +00002169void SelectionDAGLowering::visitICmp(User &I) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00002170 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
2171 if (ICmpInst *IC = dyn_cast<ICmpInst>(&I))
2172 predicate = IC->getPredicate();
2173 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
2174 predicate = ICmpInst::Predicate(IC->getPredicate());
2175 SDOperand Op1 = getValue(I.getOperand(0));
2176 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencer45fb3f32006-11-20 01:22:35 +00002177 ISD::CondCode Opcode;
Reid Spencere4d87aa2006-12-23 06:05:41 +00002178 switch (predicate) {
Reid Spencer45fb3f32006-11-20 01:22:35 +00002179 case ICmpInst::ICMP_EQ : Opcode = ISD::SETEQ; break;
2180 case ICmpInst::ICMP_NE : Opcode = ISD::SETNE; break;
2181 case ICmpInst::ICMP_UGT : Opcode = ISD::SETUGT; break;
2182 case ICmpInst::ICMP_UGE : Opcode = ISD::SETUGE; break;
2183 case ICmpInst::ICMP_ULT : Opcode = ISD::SETULT; break;
2184 case ICmpInst::ICMP_ULE : Opcode = ISD::SETULE; break;
2185 case ICmpInst::ICMP_SGT : Opcode = ISD::SETGT; break;
2186 case ICmpInst::ICMP_SGE : Opcode = ISD::SETGE; break;
2187 case ICmpInst::ICMP_SLT : Opcode = ISD::SETLT; break;
2188 case ICmpInst::ICMP_SLE : Opcode = ISD::SETLE; break;
2189 default:
2190 assert(!"Invalid ICmp predicate value");
2191 Opcode = ISD::SETEQ;
2192 break;
2193 }
2194 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Opcode));
2195}
2196
2197void SelectionDAGLowering::visitFCmp(User &I) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00002198 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
2199 if (FCmpInst *FC = dyn_cast<FCmpInst>(&I))
2200 predicate = FC->getPredicate();
2201 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
2202 predicate = FCmpInst::Predicate(FC->getPredicate());
Chris Lattner1c08c712005-01-07 07:47:53 +00002203 SDOperand Op1 = getValue(I.getOperand(0));
2204 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencere4d87aa2006-12-23 06:05:41 +00002205 ISD::CondCode Condition, FOC, FPC;
2206 switch (predicate) {
2207 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
2208 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
2209 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
2210 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
2211 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
2212 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
2213 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
2214 case FCmpInst::FCMP_ORD: FOC = ISD::SETEQ; FPC = ISD::SETO; break;
2215 case FCmpInst::FCMP_UNO: FOC = ISD::SETNE; FPC = ISD::SETUO; break;
2216 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
2217 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
2218 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
2219 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
2220 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
2221 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
2222 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
2223 default:
2224 assert(!"Invalid FCmp predicate value");
2225 FOC = FPC = ISD::SETFALSE;
2226 break;
2227 }
2228 if (FiniteOnlyFPMath())
2229 Condition = FOC;
2230 else
2231 Condition = FPC;
2232 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Condition));
Chris Lattner1c08c712005-01-07 07:47:53 +00002233}
2234
2235void SelectionDAGLowering::visitSelect(User &I) {
2236 SDOperand Cond = getValue(I.getOperand(0));
2237 SDOperand TrueVal = getValue(I.getOperand(1));
2238 SDOperand FalseVal = getValue(I.getOperand(2));
Dan Gohman7f321562007-06-25 16:23:39 +00002239 setValue(&I, DAG.getNode(ISD::SELECT, TrueVal.getValueType(), Cond,
2240 TrueVal, FalseVal));
Chris Lattner1c08c712005-01-07 07:47:53 +00002241}
2242
Reid Spencer3da59db2006-11-27 01:05:10 +00002243
2244void SelectionDAGLowering::visitTrunc(User &I) {
2245 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2246 SDOperand N = getValue(I.getOperand(0));
2247 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2248 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2249}
2250
2251void SelectionDAGLowering::visitZExt(User &I) {
2252 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2253 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2254 SDOperand N = getValue(I.getOperand(0));
2255 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2256 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2257}
2258
2259void SelectionDAGLowering::visitSExt(User &I) {
2260 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2261 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2262 SDOperand N = getValue(I.getOperand(0));
2263 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2264 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, DestVT, N));
2265}
2266
2267void SelectionDAGLowering::visitFPTrunc(User &I) {
2268 // FPTrunc is never a no-op cast, no need to check
2269 SDOperand N = getValue(I.getOperand(0));
2270 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Chris Lattner0bd48932008-01-17 07:00:52 +00002271 setValue(&I, DAG.getNode(ISD::FP_ROUND, DestVT, N, DAG.getIntPtrConstant(0)));
Reid Spencer3da59db2006-11-27 01:05:10 +00002272}
2273
2274void SelectionDAGLowering::visitFPExt(User &I){
2275 // FPTrunc is never a no-op cast, no need to check
2276 SDOperand N = getValue(I.getOperand(0));
2277 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2278 setValue(&I, DAG.getNode(ISD::FP_EXTEND, DestVT, N));
2279}
2280
2281void SelectionDAGLowering::visitFPToUI(User &I) {
2282 // FPToUI is never a no-op cast, no need to check
2283 SDOperand N = getValue(I.getOperand(0));
2284 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2285 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, DestVT, N));
2286}
2287
2288void SelectionDAGLowering::visitFPToSI(User &I) {
2289 // FPToSI is never a no-op cast, no need to check
2290 SDOperand N = getValue(I.getOperand(0));
2291 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2292 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, DestVT, N));
2293}
2294
2295void SelectionDAGLowering::visitUIToFP(User &I) {
2296 // UIToFP is never a no-op cast, no need to check
2297 SDOperand N = getValue(I.getOperand(0));
2298 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2299 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, DestVT, N));
2300}
2301
2302void SelectionDAGLowering::visitSIToFP(User &I){
2303 // UIToFP is never a no-op cast, no need to check
2304 SDOperand N = getValue(I.getOperand(0));
2305 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2306 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, DestVT, N));
2307}
2308
2309void SelectionDAGLowering::visitPtrToInt(User &I) {
2310 // What to do depends on the size of the integer and the size of the pointer.
2311 // We can either truncate, zero extend, or no-op, accordingly.
Chris Lattner1c08c712005-01-07 07:47:53 +00002312 SDOperand N = getValue(I.getOperand(0));
Chris Lattnere25ca692006-03-22 20:09:35 +00002313 MVT::ValueType SrcVT = N.getValueType();
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002314 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002315 SDOperand Result;
2316 if (MVT::getSizeInBits(DestVT) < MVT::getSizeInBits(SrcVT))
2317 Result = DAG.getNode(ISD::TRUNCATE, DestVT, N);
2318 else
2319 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2320 Result = DAG.getNode(ISD::ZERO_EXTEND, DestVT, N);
2321 setValue(&I, Result);
2322}
Chris Lattner1c08c712005-01-07 07:47:53 +00002323
Reid Spencer3da59db2006-11-27 01:05:10 +00002324void SelectionDAGLowering::visitIntToPtr(User &I) {
2325 // What to do depends on the size of the integer and the size of the pointer.
2326 // We can either truncate, zero extend, or no-op, accordingly.
2327 SDOperand N = getValue(I.getOperand(0));
2328 MVT::ValueType SrcVT = N.getValueType();
2329 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2330 if (MVT::getSizeInBits(DestVT) < MVT::getSizeInBits(SrcVT))
2331 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2332 else
2333 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2334 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2335}
2336
2337void SelectionDAGLowering::visitBitCast(User &I) {
2338 SDOperand N = getValue(I.getOperand(0));
2339 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002340
2341 // BitCast assures us that source and destination are the same size so this
2342 // is either a BIT_CONVERT or a no-op.
2343 if (DestVT != N.getValueType())
2344 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, DestVT, N)); // convert types
2345 else
2346 setValue(&I, N); // noop cast.
Chris Lattner1c08c712005-01-07 07:47:53 +00002347}
2348
Chris Lattner2bbd8102006-03-29 00:11:43 +00002349void SelectionDAGLowering::visitInsertElement(User &I) {
Chris Lattnerc7029802006-03-18 01:44:44 +00002350 SDOperand InVec = getValue(I.getOperand(0));
2351 SDOperand InVal = getValue(I.getOperand(1));
2352 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
2353 getValue(I.getOperand(2)));
2354
Dan Gohman7f321562007-06-25 16:23:39 +00002355 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT,
2356 TLI.getValueType(I.getType()),
2357 InVec, InVal, InIdx));
Chris Lattnerc7029802006-03-18 01:44:44 +00002358}
2359
Chris Lattner2bbd8102006-03-29 00:11:43 +00002360void SelectionDAGLowering::visitExtractElement(User &I) {
Chris Lattner384504c2006-03-21 20:44:12 +00002361 SDOperand InVec = getValue(I.getOperand(0));
2362 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
2363 getValue(I.getOperand(1)));
Dan Gohman7f321562007-06-25 16:23:39 +00002364 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT,
Chris Lattner384504c2006-03-21 20:44:12 +00002365 TLI.getValueType(I.getType()), InVec, InIdx));
2366}
Chris Lattnerc7029802006-03-18 01:44:44 +00002367
Chris Lattner3e104b12006-04-08 04:15:24 +00002368void SelectionDAGLowering::visitShuffleVector(User &I) {
2369 SDOperand V1 = getValue(I.getOperand(0));
2370 SDOperand V2 = getValue(I.getOperand(1));
2371 SDOperand Mask = getValue(I.getOperand(2));
2372
Dan Gohman7f321562007-06-25 16:23:39 +00002373 setValue(&I, DAG.getNode(ISD::VECTOR_SHUFFLE,
2374 TLI.getValueType(I.getType()),
2375 V1, V2, Mask));
Chris Lattner3e104b12006-04-08 04:15:24 +00002376}
2377
2378
Chris Lattner1c08c712005-01-07 07:47:53 +00002379void SelectionDAGLowering::visitGetElementPtr(User &I) {
2380 SDOperand N = getValue(I.getOperand(0));
2381 const Type *Ty = I.getOperand(0)->getType();
Chris Lattner1c08c712005-01-07 07:47:53 +00002382
2383 for (GetElementPtrInst::op_iterator OI = I.op_begin()+1, E = I.op_end();
2384 OI != E; ++OI) {
2385 Value *Idx = *OI;
Chris Lattnerc88d8e92005-12-05 07:10:48 +00002386 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
Reid Spencerb83eb642006-10-20 07:07:24 +00002387 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
Chris Lattner1c08c712005-01-07 07:47:53 +00002388 if (Field) {
2389 // N = N + Offset
Chris Lattnerb1919e22007-02-10 19:55:17 +00002390 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Chris Lattner1c08c712005-01-07 07:47:53 +00002391 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
Chris Lattner0bd48932008-01-17 07:00:52 +00002392 DAG.getIntPtrConstant(Offset));
Chris Lattner1c08c712005-01-07 07:47:53 +00002393 }
2394 Ty = StTy->getElementType(Field);
2395 } else {
2396 Ty = cast<SequentialType>(Ty)->getElementType();
Chris Lattner7cc47772005-01-07 21:56:57 +00002397
Chris Lattner7c0104b2005-11-09 04:45:33 +00002398 // If this is a constant subscript, handle it quickly.
2399 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Reid Spencerb83eb642006-10-20 07:07:24 +00002400 if (CI->getZExtValue() == 0) continue;
Reid Spencer47857812006-12-31 05:55:36 +00002401 uint64_t Offs =
Dale Johannesena7ac2bd2007-10-01 23:08:35 +00002402 TD->getABITypeSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Chris Lattner0bd48932008-01-17 07:00:52 +00002403 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
2404 DAG.getIntPtrConstant(Offs));
Chris Lattner7c0104b2005-11-09 04:45:33 +00002405 continue;
Chris Lattner1c08c712005-01-07 07:47:53 +00002406 }
Chris Lattner7c0104b2005-11-09 04:45:33 +00002407
2408 // N = N + Idx * ElementSize;
Dale Johannesena7ac2bd2007-10-01 23:08:35 +00002409 uint64_t ElementSize = TD->getABITypeSize(Ty);
Chris Lattner7c0104b2005-11-09 04:45:33 +00002410 SDOperand IdxN = getValue(Idx);
2411
2412 // If the index is smaller or larger than intptr_t, truncate or extend
2413 // it.
2414 if (IdxN.getValueType() < N.getValueType()) {
Reid Spencer47857812006-12-31 05:55:36 +00002415 IdxN = DAG.getNode(ISD::SIGN_EXTEND, N.getValueType(), IdxN);
Chris Lattner7c0104b2005-11-09 04:45:33 +00002416 } else if (IdxN.getValueType() > N.getValueType())
2417 IdxN = DAG.getNode(ISD::TRUNCATE, N.getValueType(), IdxN);
2418
2419 // If this is a multiply by a power of two, turn it into a shl
2420 // immediately. This is a very common case.
2421 if (isPowerOf2_64(ElementSize)) {
2422 unsigned Amt = Log2_64(ElementSize);
2423 IdxN = DAG.getNode(ISD::SHL, N.getValueType(), IdxN,
Chris Lattner6b2d6962005-11-09 16:50:40 +00002424 DAG.getConstant(Amt, TLI.getShiftAmountTy()));
Chris Lattner7c0104b2005-11-09 04:45:33 +00002425 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
2426 continue;
2427 }
2428
Chris Lattner0bd48932008-01-17 07:00:52 +00002429 SDOperand Scale = DAG.getIntPtrConstant(ElementSize);
Chris Lattner7c0104b2005-11-09 04:45:33 +00002430 IdxN = DAG.getNode(ISD::MUL, N.getValueType(), IdxN, Scale);
2431 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
Chris Lattner1c08c712005-01-07 07:47:53 +00002432 }
2433 }
2434 setValue(&I, N);
2435}
2436
2437void SelectionDAGLowering::visitAlloca(AllocaInst &I) {
2438 // If this is a fixed sized alloca in the entry block of the function,
2439 // allocate it statically on the stack.
2440 if (FuncInfo.StaticAllocaMap.count(&I))
2441 return; // getValue will auto-populate this.
2442
2443 const Type *Ty = I.getAllocatedType();
Duncan Sands514ab342007-11-01 20:53:16 +00002444 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Chris Lattner58092e32007-01-20 22:35:55 +00002445 unsigned Align =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +00002446 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
Chris Lattner58092e32007-01-20 22:35:55 +00002447 I.getAlignment());
Chris Lattner1c08c712005-01-07 07:47:53 +00002448
2449 SDOperand AllocSize = getValue(I.getArraySize());
Chris Lattner68cd65e2005-01-22 23:04:37 +00002450 MVT::ValueType IntPtr = TLI.getPointerTy();
2451 if (IntPtr < AllocSize.getValueType())
2452 AllocSize = DAG.getNode(ISD::TRUNCATE, IntPtr, AllocSize);
2453 else if (IntPtr > AllocSize.getValueType())
2454 AllocSize = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, AllocSize);
Chris Lattner1c08c712005-01-07 07:47:53 +00002455
Chris Lattner68cd65e2005-01-22 23:04:37 +00002456 AllocSize = DAG.getNode(ISD::MUL, IntPtr, AllocSize,
Chris Lattner0bd48932008-01-17 07:00:52 +00002457 DAG.getIntPtrConstant(TySize));
Chris Lattner1c08c712005-01-07 07:47:53 +00002458
Evan Cheng45157792007-08-16 23:46:29 +00002459 // Handle alignment. If the requested alignment is less than or equal to
2460 // the stack alignment, ignore it. If the size is greater than or equal to
2461 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Chris Lattner1c08c712005-01-07 07:47:53 +00002462 unsigned StackAlign =
2463 TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
Evan Cheng45157792007-08-16 23:46:29 +00002464 if (Align <= StackAlign)
Chris Lattner1c08c712005-01-07 07:47:53 +00002465 Align = 0;
Evan Cheng45157792007-08-16 23:46:29 +00002466
2467 // Round the size of the allocation up to the stack alignment size
2468 // by add SA-1 to the size.
2469 AllocSize = DAG.getNode(ISD::ADD, AllocSize.getValueType(), AllocSize,
Chris Lattner0bd48932008-01-17 07:00:52 +00002470 DAG.getIntPtrConstant(StackAlign-1));
Evan Cheng45157792007-08-16 23:46:29 +00002471 // Mask out the low bits for alignment purposes.
2472 AllocSize = DAG.getNode(ISD::AND, AllocSize.getValueType(), AllocSize,
Chris Lattner0bd48932008-01-17 07:00:52 +00002473 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
Chris Lattner1c08c712005-01-07 07:47:53 +00002474
Chris Lattner0bd48932008-01-17 07:00:52 +00002475 SDOperand Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002476 const MVT::ValueType *VTs = DAG.getNodeValueTypes(AllocSize.getValueType(),
2477 MVT::Other);
2478 SDOperand DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, VTs, 2, Ops, 3);
Chris Lattner0da331f2007-02-04 01:31:47 +00002479 setValue(&I, DSA);
2480 DAG.setRoot(DSA.getValue(1));
Chris Lattner1c08c712005-01-07 07:47:53 +00002481
2482 // Inform the Frame Information that we have just allocated a variable-sized
2483 // object.
2484 CurMBB->getParent()->getFrameInfo()->CreateVariableSizedObject();
2485}
2486
Chris Lattner1c08c712005-01-07 07:47:53 +00002487void SelectionDAGLowering::visitLoad(LoadInst &I) {
2488 SDOperand Ptr = getValue(I.getOperand(0));
Misha Brukmanedf128a2005-04-21 22:36:52 +00002489
Chris Lattnerd3948112005-01-17 22:19:26 +00002490 SDOperand Root;
2491 if (I.isVolatile())
2492 Root = getRoot();
2493 else {
2494 // Do not serialize non-volatile loads against each other.
2495 Root = DAG.getRoot();
2496 }
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002497
Evan Cheng466685d2006-10-09 20:57:25 +00002498 setValue(&I, getLoadFrom(I.getType(), Ptr, I.getOperand(0),
Christopher Lamb95c218a2007-04-22 23:15:30 +00002499 Root, I.isVolatile(), I.getAlignment()));
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002500}
2501
2502SDOperand SelectionDAGLowering::getLoadFrom(const Type *Ty, SDOperand Ptr,
Evan Cheng466685d2006-10-09 20:57:25 +00002503 const Value *SV, SDOperand Root,
Christopher Lamb95c218a2007-04-22 23:15:30 +00002504 bool isVolatile,
2505 unsigned Alignment) {
Dan Gohman7f321562007-06-25 16:23:39 +00002506 SDOperand L =
2507 DAG.getLoad(TLI.getValueType(Ty), Root, Ptr, SV, 0,
2508 isVolatile, Alignment);
Chris Lattnerd3948112005-01-17 22:19:26 +00002509
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002510 if (isVolatile)
Chris Lattnerd3948112005-01-17 22:19:26 +00002511 DAG.setRoot(L.getValue(1));
2512 else
2513 PendingLoads.push_back(L.getValue(1));
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002514
2515 return L;
Chris Lattner1c08c712005-01-07 07:47:53 +00002516}
2517
2518
2519void SelectionDAGLowering::visitStore(StoreInst &I) {
2520 Value *SrcV = I.getOperand(0);
2521 SDOperand Src = getValue(SrcV);
2522 SDOperand Ptr = getValue(I.getOperand(1));
Evan Cheng0b4f80e2006-12-20 01:27:29 +00002523 DAG.setRoot(DAG.getStore(getRoot(), Src, Ptr, I.getOperand(1), 0,
Christopher Lamb95c218a2007-04-22 23:15:30 +00002524 I.isVolatile(), I.getAlignment()));
Chris Lattner1c08c712005-01-07 07:47:53 +00002525}
2526
Chris Lattner0eade312006-03-24 02:22:33 +00002527/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2528/// node.
2529void SelectionDAGLowering::visitTargetIntrinsic(CallInst &I,
2530 unsigned Intrinsic) {
Duncan Sandsa3355ff2007-12-03 20:06:50 +00002531 bool HasChain = !I.doesNotAccessMemory();
2532 bool OnlyLoad = HasChain && I.onlyReadsMemory();
2533
Chris Lattner0eade312006-03-24 02:22:33 +00002534 // Build the operand list.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002535 SmallVector<SDOperand, 8> Ops;
Chris Lattnere58a7802006-04-02 03:41:14 +00002536 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2537 if (OnlyLoad) {
2538 // We don't need to serialize loads against other loads.
2539 Ops.push_back(DAG.getRoot());
2540 } else {
2541 Ops.push_back(getRoot());
2542 }
2543 }
Chris Lattner0eade312006-03-24 02:22:33 +00002544
2545 // Add the intrinsic ID as an integer operand.
2546 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
2547
2548 // Add all operands of the call to the operand list.
2549 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
2550 SDOperand Op = getValue(I.getOperand(i));
Chris Lattner0eade312006-03-24 02:22:33 +00002551 assert(TLI.isTypeLegal(Op.getValueType()) &&
2552 "Intrinsic uses a non-legal type?");
2553 Ops.push_back(Op);
2554 }
2555
2556 std::vector<MVT::ValueType> VTs;
2557 if (I.getType() != Type::VoidTy) {
2558 MVT::ValueType VT = TLI.getValueType(I.getType());
Dan Gohman7f321562007-06-25 16:23:39 +00002559 if (MVT::isVector(VT)) {
Reid Spencer9d6565a2007-02-15 02:26:10 +00002560 const VectorType *DestTy = cast<VectorType>(I.getType());
Chris Lattner0eade312006-03-24 02:22:33 +00002561 MVT::ValueType EltVT = TLI.getValueType(DestTy->getElementType());
2562
2563 VT = MVT::getVectorType(EltVT, DestTy->getNumElements());
2564 assert(VT != MVT::Other && "Intrinsic uses a non-legal type?");
2565 }
2566
2567 assert(TLI.isTypeLegal(VT) && "Intrinsic uses a non-legal type?");
2568 VTs.push_back(VT);
2569 }
2570 if (HasChain)
2571 VTs.push_back(MVT::Other);
2572
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002573 const MVT::ValueType *VTList = DAG.getNodeValueTypes(VTs);
2574
Chris Lattner0eade312006-03-24 02:22:33 +00002575 // Create the node.
Chris Lattner48b61a72006-03-28 00:40:33 +00002576 SDOperand Result;
2577 if (!HasChain)
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002578 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VTList, VTs.size(),
2579 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00002580 else if (I.getType() != Type::VoidTy)
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002581 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, VTList, VTs.size(),
2582 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00002583 else
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002584 Result = DAG.getNode(ISD::INTRINSIC_VOID, VTList, VTs.size(),
2585 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00002586
Chris Lattnere58a7802006-04-02 03:41:14 +00002587 if (HasChain) {
2588 SDOperand Chain = Result.getValue(Result.Val->getNumValues()-1);
2589 if (OnlyLoad)
2590 PendingLoads.push_back(Chain);
2591 else
2592 DAG.setRoot(Chain);
2593 }
Chris Lattner0eade312006-03-24 02:22:33 +00002594 if (I.getType() != Type::VoidTy) {
Reid Spencer9d6565a2007-02-15 02:26:10 +00002595 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Dan Gohman7f321562007-06-25 16:23:39 +00002596 MVT::ValueType VT = TLI.getValueType(PTy);
2597 Result = DAG.getNode(ISD::BIT_CONVERT, VT, Result);
Chris Lattner0eade312006-03-24 02:22:33 +00002598 }
2599 setValue(&I, Result);
2600 }
2601}
2602
Duncan Sandsb4fd45e2007-07-06 09:10:03 +00002603/// ExtractTypeInfo - Returns the type info, possibly bitcast, encoded in V.
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002604static GlobalVariable *ExtractTypeInfo (Value *V) {
Duncan Sandsb4fd45e2007-07-06 09:10:03 +00002605 V = IntrinsicInst::StripPointerCasts(V);
2606 GlobalVariable *GV = dyn_cast<GlobalVariable>(V);
Anton Korobeynikov4c71dfe2008-02-20 11:10:28 +00002607 assert ((GV || isa<ConstantPointerNull>(V)) &&
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002608 "TypeInfo must be a global variable or NULL");
2609 return GV;
2610}
2611
Duncan Sandsf4070822007-06-15 19:04:19 +00002612/// addCatchInfo - Extract the personality and type infos from an eh.selector
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002613/// call, and add them to the specified machine basic block.
Duncan Sandsf4070822007-06-15 19:04:19 +00002614static void addCatchInfo(CallInst &I, MachineModuleInfo *MMI,
2615 MachineBasicBlock *MBB) {
2616 // Inform the MachineModuleInfo of the personality for this landing pad.
2617 ConstantExpr *CE = cast<ConstantExpr>(I.getOperand(2));
2618 assert(CE->getOpcode() == Instruction::BitCast &&
2619 isa<Function>(CE->getOperand(0)) &&
2620 "Personality should be a function");
2621 MMI->addPersonality(MBB, cast<Function>(CE->getOperand(0)));
2622
2623 // Gather all the type infos for this landing pad and pass them along to
2624 // MachineModuleInfo.
2625 std::vector<GlobalVariable *> TyInfo;
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002626 unsigned N = I.getNumOperands();
2627
2628 for (unsigned i = N - 1; i > 2; --i) {
2629 if (ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(i))) {
2630 unsigned FilterLength = CI->getZExtValue();
Duncan Sands6590b042007-08-27 15:47:50 +00002631 unsigned FirstCatch = i + FilterLength + !FilterLength;
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002632 assert (FirstCatch <= N && "Invalid filter length");
2633
2634 if (FirstCatch < N) {
2635 TyInfo.reserve(N - FirstCatch);
2636 for (unsigned j = FirstCatch; j < N; ++j)
2637 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
2638 MMI->addCatchTypeInfo(MBB, TyInfo);
2639 TyInfo.clear();
2640 }
2641
Duncan Sands6590b042007-08-27 15:47:50 +00002642 if (!FilterLength) {
2643 // Cleanup.
2644 MMI->addCleanup(MBB);
2645 } else {
2646 // Filter.
2647 TyInfo.reserve(FilterLength - 1);
2648 for (unsigned j = i + 1; j < FirstCatch; ++j)
2649 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
2650 MMI->addFilterTypeInfo(MBB, TyInfo);
2651 TyInfo.clear();
2652 }
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002653
2654 N = i;
2655 }
Duncan Sandsf4070822007-06-15 19:04:19 +00002656 }
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002657
2658 if (N > 3) {
2659 TyInfo.reserve(N - 3);
2660 for (unsigned j = 3; j < N; ++j)
2661 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
Duncan Sandsf4070822007-06-15 19:04:19 +00002662 MMI->addCatchTypeInfo(MBB, TyInfo);
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002663 }
Duncan Sandsf4070822007-06-15 19:04:19 +00002664}
2665
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002666/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
2667/// we want to emit this as a call to a named external function, return the name
2668/// otherwise lower it and return null.
2669const char *
2670SelectionDAGLowering::visitIntrinsicCall(CallInst &I, unsigned Intrinsic) {
2671 switch (Intrinsic) {
Chris Lattner0eade312006-03-24 02:22:33 +00002672 default:
2673 // By default, turn this into a target intrinsic node.
2674 visitTargetIntrinsic(I, Intrinsic);
2675 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002676 case Intrinsic::vastart: visitVAStart(I); return 0;
2677 case Intrinsic::vaend: visitVAEnd(I); return 0;
2678 case Intrinsic::vacopy: visitVACopy(I); return 0;
Nate Begemanbcc5f362007-01-29 22:58:52 +00002679 case Intrinsic::returnaddress:
2680 setValue(&I, DAG.getNode(ISD::RETURNADDR, TLI.getPointerTy(),
2681 getValue(I.getOperand(1))));
2682 return 0;
2683 case Intrinsic::frameaddress:
2684 setValue(&I, DAG.getNode(ISD::FRAMEADDR, TLI.getPointerTy(),
2685 getValue(I.getOperand(1))));
2686 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002687 case Intrinsic::setjmp:
Anton Korobeynikovd27a2582006-12-10 23:12:42 +00002688 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002689 break;
2690 case Intrinsic::longjmp:
Anton Korobeynikovd27a2582006-12-10 23:12:42 +00002691 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002692 break;
Chris Lattner03dd4652006-03-03 00:00:25 +00002693 case Intrinsic::memcpy_i32:
2694 case Intrinsic::memcpy_i64:
2695 visitMemIntrinsic(I, ISD::MEMCPY);
2696 return 0;
2697 case Intrinsic::memset_i32:
2698 case Intrinsic::memset_i64:
2699 visitMemIntrinsic(I, ISD::MEMSET);
2700 return 0;
2701 case Intrinsic::memmove_i32:
2702 case Intrinsic::memmove_i64:
2703 visitMemIntrinsic(I, ISD::MEMMOVE);
2704 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002705
Chris Lattner86cb6432005-12-13 17:40:33 +00002706 case Intrinsic::dbg_stoppoint: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002707 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002708 DbgStopPointInst &SPI = cast<DbgStopPointInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002709 if (MMI && SPI.getContext() && MMI->Verify(SPI.getContext())) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002710 SDOperand Ops[5];
Chris Lattner36ce6912005-11-29 06:21:05 +00002711
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002712 Ops[0] = getRoot();
2713 Ops[1] = getValue(SPI.getLineValue());
2714 Ops[2] = getValue(SPI.getColumnValue());
Chris Lattner36ce6912005-11-29 06:21:05 +00002715
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002716 DebugInfoDesc *DD = MMI->getDescFor(SPI.getContext());
Jim Laskeyce72b172006-02-11 01:01:30 +00002717 assert(DD && "Not a debug information descriptor");
Jim Laskey43970fe2006-03-23 18:06:46 +00002718 CompileUnitDesc *CompileUnit = cast<CompileUnitDesc>(DD);
2719
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002720 Ops[3] = DAG.getString(CompileUnit->getFileName());
2721 Ops[4] = DAG.getString(CompileUnit->getDirectory());
Jim Laskeyce72b172006-02-11 01:01:30 +00002722
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002723 DAG.setRoot(DAG.getNode(ISD::LOCATION, MVT::Other, Ops, 5));
Chris Lattner86cb6432005-12-13 17:40:33 +00002724 }
Jim Laskey43970fe2006-03-23 18:06:46 +00002725
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002726 return 0;
Chris Lattner36ce6912005-11-29 06:21:05 +00002727 }
Jim Laskey43970fe2006-03-23 18:06:46 +00002728 case Intrinsic::dbg_region_start: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002729 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002730 DbgRegionStartInst &RSI = cast<DbgRegionStartInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002731 if (MMI && RSI.getContext() && MMI->Verify(RSI.getContext())) {
2732 unsigned LabelID = MMI->RecordRegionStart(RSI.getContext());
Jim Laskey1ee29252007-01-26 14:34:52 +00002733 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
Evan Chengbb81d972008-01-31 09:59:15 +00002734 DAG.getConstant(LabelID, MVT::i32),
2735 DAG.getConstant(0, MVT::i32)));
Jim Laskey43970fe2006-03-23 18:06:46 +00002736 }
2737
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002738 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002739 }
2740 case Intrinsic::dbg_region_end: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002741 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002742 DbgRegionEndInst &REI = cast<DbgRegionEndInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002743 if (MMI && REI.getContext() && MMI->Verify(REI.getContext())) {
2744 unsigned LabelID = MMI->RecordRegionEnd(REI.getContext());
Evan Chengbb81d972008-01-31 09:59:15 +00002745 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
2746 DAG.getConstant(LabelID, MVT::i32),
2747 DAG.getConstant(0, MVT::i32)));
Jim Laskey43970fe2006-03-23 18:06:46 +00002748 }
2749
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002750 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002751 }
2752 case Intrinsic::dbg_func_start: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002753 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Evan Cheng1b08bbc2008-02-01 09:10:45 +00002754 if (!MMI) return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002755 DbgFuncStartInst &FSI = cast<DbgFuncStartInst>(I);
Evan Cheng1b08bbc2008-02-01 09:10:45 +00002756 Value *SP = FSI.getSubprogram();
2757 if (SP && MMI->Verify(SP)) {
2758 // llvm.dbg.func.start implicitly defines a dbg_stoppoint which is
2759 // what (most?) gdb expects.
2760 DebugInfoDesc *DD = MMI->getDescFor(SP);
2761 assert(DD && "Not a debug information descriptor");
2762 SubprogramDesc *Subprogram = cast<SubprogramDesc>(DD);
2763 const CompileUnitDesc *CompileUnit = Subprogram->getFile();
2764 unsigned SrcFile = MMI->RecordSource(CompileUnit->getDirectory(),
2765 CompileUnit->getFileName());
2766 // Record the source line but does create a label. It will be emitted
2767 // at asm emission time.
2768 MMI->RecordSourceLine(Subprogram->getLine(), 0, SrcFile);
Jim Laskey43970fe2006-03-23 18:06:46 +00002769 }
2770
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002771 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002772 }
2773 case Intrinsic::dbg_declare: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002774 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002775 DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Evan Chenga844bde2008-02-02 04:07:54 +00002776 Value *Variable = DI.getVariable();
2777 if (MMI && Variable && MMI->Verify(Variable))
2778 DAG.setRoot(DAG.getNode(ISD::DECLARE, MVT::Other, getRoot(),
2779 getValue(DI.getAddress()), getValue(Variable)));
Jim Laskey43970fe2006-03-23 18:06:46 +00002780 return 0;
2781 }
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002782
Jim Laskeyb180aa12007-02-21 22:53:45 +00002783 case Intrinsic::eh_exception: {
Evan Chenge47c3332007-06-27 18:45:32 +00002784 if (ExceptionHandling) {
Duncan Sands90291952007-07-06 09:18:59 +00002785 if (!CurMBB->isLandingPad()) {
2786 // FIXME: Mark exception register as live in. Hack for PR1508.
2787 unsigned Reg = TLI.getExceptionAddressRegister();
2788 if (Reg) CurMBB->addLiveIn(Reg);
2789 }
Jim Laskey735b6f82007-02-22 15:38:06 +00002790 // Insert the EXCEPTIONADDR instruction.
2791 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
2792 SDOperand Ops[1];
2793 Ops[0] = DAG.getRoot();
2794 SDOperand Op = DAG.getNode(ISD::EXCEPTIONADDR, VTs, Ops, 1);
2795 setValue(&I, Op);
2796 DAG.setRoot(Op.getValue(1));
Jim Laskey7a1de982007-02-24 09:45:44 +00002797 } else {
Jim Laskey64ce0ca2007-02-28 18:37:04 +00002798 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
Jim Laskey735b6f82007-02-22 15:38:06 +00002799 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00002800 return 0;
2801 }
2802
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002803 case Intrinsic::eh_selector_i32:
2804 case Intrinsic::eh_selector_i64: {
Jim Laskeyb180aa12007-02-21 22:53:45 +00002805 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002806 MVT::ValueType VT = (Intrinsic == Intrinsic::eh_selector_i32 ?
2807 MVT::i32 : MVT::i64);
2808
Duncan Sandsf4070822007-06-15 19:04:19 +00002809 if (ExceptionHandling && MMI) {
2810 if (CurMBB->isLandingPad())
2811 addCatchInfo(I, MMI, CurMBB);
Evan Chenge47c3332007-06-27 18:45:32 +00002812 else {
Duncan Sandsf4070822007-06-15 19:04:19 +00002813#ifndef NDEBUG
Duncan Sandsf4070822007-06-15 19:04:19 +00002814 FuncInfo.CatchInfoLost.insert(&I);
2815#endif
Duncan Sands90291952007-07-06 09:18:59 +00002816 // FIXME: Mark exception selector register as live in. Hack for PR1508.
2817 unsigned Reg = TLI.getExceptionSelectorRegister();
2818 if (Reg) CurMBB->addLiveIn(Reg);
Evan Chenge47c3332007-06-27 18:45:32 +00002819 }
Jim Laskey735b6f82007-02-22 15:38:06 +00002820
2821 // Insert the EHSELECTION instruction.
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002822 SDVTList VTs = DAG.getVTList(VT, MVT::Other);
Jim Laskey735b6f82007-02-22 15:38:06 +00002823 SDOperand Ops[2];
2824 Ops[0] = getValue(I.getOperand(1));
2825 Ops[1] = getRoot();
2826 SDOperand Op = DAG.getNode(ISD::EHSELECTION, VTs, Ops, 2);
2827 setValue(&I, Op);
2828 DAG.setRoot(Op.getValue(1));
Jim Laskey7a1de982007-02-24 09:45:44 +00002829 } else {
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002830 setValue(&I, DAG.getConstant(0, VT));
Jim Laskey735b6f82007-02-22 15:38:06 +00002831 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00002832
2833 return 0;
2834 }
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002835
2836 case Intrinsic::eh_typeid_for_i32:
2837 case Intrinsic::eh_typeid_for_i64: {
Jim Laskeyb180aa12007-02-21 22:53:45 +00002838 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002839 MVT::ValueType VT = (Intrinsic == Intrinsic::eh_typeid_for_i32 ?
2840 MVT::i32 : MVT::i64);
Jim Laskeyb180aa12007-02-21 22:53:45 +00002841
Jim Laskey735b6f82007-02-22 15:38:06 +00002842 if (MMI) {
2843 // Find the type id for the given typeinfo.
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002844 GlobalVariable *GV = ExtractTypeInfo(I.getOperand(1));
Duncan Sands3b346362007-05-04 17:12:26 +00002845
Jim Laskey735b6f82007-02-22 15:38:06 +00002846 unsigned TypeID = MMI->getTypeIDFor(GV);
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002847 setValue(&I, DAG.getConstant(TypeID, VT));
Jim Laskey7a1de982007-02-24 09:45:44 +00002848 } else {
Duncan Sandsf664e412007-07-06 14:46:23 +00002849 // Return something different to eh_selector.
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002850 setValue(&I, DAG.getConstant(1, VT));
Jim Laskey735b6f82007-02-22 15:38:06 +00002851 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00002852
2853 return 0;
2854 }
2855
Anton Korobeynikov2365f512007-07-14 14:06:15 +00002856 case Intrinsic::eh_return: {
2857 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
2858
2859 if (MMI && ExceptionHandling) {
2860 MMI->setCallsEHReturn(true);
2861 DAG.setRoot(DAG.getNode(ISD::EH_RETURN,
2862 MVT::Other,
2863 getRoot(),
2864 getValue(I.getOperand(1)),
2865 getValue(I.getOperand(2))));
2866 } else {
2867 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
2868 }
2869
2870 return 0;
2871 }
2872
2873 case Intrinsic::eh_unwind_init: {
2874 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
2875 MMI->setCallsUnwindInit(true);
2876 }
2877
2878 return 0;
2879 }
2880
2881 case Intrinsic::eh_dwarf_cfa: {
2882 if (ExceptionHandling) {
2883 MVT::ValueType VT = getValue(I.getOperand(1)).getValueType();
Anton Korobeynikov2f597bd2007-08-23 07:21:06 +00002884 SDOperand CfaArg;
2885 if (MVT::getSizeInBits(VT) > MVT::getSizeInBits(TLI.getPointerTy()))
2886 CfaArg = DAG.getNode(ISD::TRUNCATE,
2887 TLI.getPointerTy(), getValue(I.getOperand(1)));
2888 else
2889 CfaArg = DAG.getNode(ISD::SIGN_EXTEND,
2890 TLI.getPointerTy(), getValue(I.getOperand(1)));
2891
Anton Korobeynikov2365f512007-07-14 14:06:15 +00002892 SDOperand Offset = DAG.getNode(ISD::ADD,
2893 TLI.getPointerTy(),
2894 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET,
Anton Korobeynikov2f597bd2007-08-23 07:21:06 +00002895 TLI.getPointerTy()),
2896 CfaArg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00002897 setValue(&I, DAG.getNode(ISD::ADD,
2898 TLI.getPointerTy(),
2899 DAG.getNode(ISD::FRAMEADDR,
2900 TLI.getPointerTy(),
2901 DAG.getConstant(0,
2902 TLI.getPointerTy())),
2903 Offset));
2904 } else {
2905 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
2906 }
2907
2908 return 0;
2909 }
2910
Dale Johannesen9ab7fb32007-10-02 17:43:59 +00002911 case Intrinsic::sqrt:
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002912 setValue(&I, DAG.getNode(ISD::FSQRT,
2913 getValue(I.getOperand(1)).getValueType(),
2914 getValue(I.getOperand(1))));
2915 return 0;
Dale Johannesen9ab7fb32007-10-02 17:43:59 +00002916 case Intrinsic::powi:
Chris Lattner6ddf8ed2006-09-09 06:03:30 +00002917 setValue(&I, DAG.getNode(ISD::FPOWI,
2918 getValue(I.getOperand(1)).getValueType(),
2919 getValue(I.getOperand(1)),
2920 getValue(I.getOperand(2))));
2921 return 0;
Dan Gohmanac9385a2007-10-12 00:01:22 +00002922 case Intrinsic::sin:
2923 setValue(&I, DAG.getNode(ISD::FSIN,
2924 getValue(I.getOperand(1)).getValueType(),
2925 getValue(I.getOperand(1))));
2926 return 0;
2927 case Intrinsic::cos:
2928 setValue(&I, DAG.getNode(ISD::FCOS,
2929 getValue(I.getOperand(1)).getValueType(),
2930 getValue(I.getOperand(1))));
2931 return 0;
2932 case Intrinsic::pow:
2933 setValue(&I, DAG.getNode(ISD::FPOW,
2934 getValue(I.getOperand(1)).getValueType(),
2935 getValue(I.getOperand(1)),
2936 getValue(I.getOperand(2))));
2937 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002938 case Intrinsic::pcmarker: {
2939 SDOperand Tmp = getValue(I.getOperand(1));
2940 DAG.setRoot(DAG.getNode(ISD::PCMARKER, MVT::Other, getRoot(), Tmp));
2941 return 0;
2942 }
Andrew Lenharth8b91c772005-11-11 22:48:54 +00002943 case Intrinsic::readcyclecounter: {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002944 SDOperand Op = getRoot();
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002945 SDOperand Tmp = DAG.getNode(ISD::READCYCLECOUNTER,
2946 DAG.getNodeValueTypes(MVT::i64, MVT::Other), 2,
2947 &Op, 1);
Andrew Lenharth8b91c772005-11-11 22:48:54 +00002948 setValue(&I, Tmp);
2949 DAG.setRoot(Tmp.getValue(1));
Andrew Lenharth51b8d542005-11-11 16:47:30 +00002950 return 0;
Andrew Lenharth8b91c772005-11-11 22:48:54 +00002951 }
Chris Lattnerc6eb6d72007-04-10 03:20:39 +00002952 case Intrinsic::part_select: {
Reid Spencer3f108cb2007-04-05 01:20:18 +00002953 // Currently not implemented: just abort
Reid Spencerf75b8742007-04-12 02:48:46 +00002954 assert(0 && "part_select intrinsic not implemented");
2955 abort();
2956 }
2957 case Intrinsic::part_set: {
2958 // Currently not implemented: just abort
2959 assert(0 && "part_set intrinsic not implemented");
Reid Spencer3f108cb2007-04-05 01:20:18 +00002960 abort();
Reid Spenceraddd11d2007-04-04 23:48:25 +00002961 }
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002962 case Intrinsic::bswap:
Nate Begemand88fc032006-01-14 03:14:10 +00002963 setValue(&I, DAG.getNode(ISD::BSWAP,
2964 getValue(I.getOperand(1)).getValueType(),
2965 getValue(I.getOperand(1))));
2966 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002967 case Intrinsic::cttz: {
2968 SDOperand Arg = getValue(I.getOperand(1));
2969 MVT::ValueType Ty = Arg.getValueType();
2970 SDOperand result = DAG.getNode(ISD::CTTZ, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002971 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002972 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002973 }
2974 case Intrinsic::ctlz: {
2975 SDOperand Arg = getValue(I.getOperand(1));
2976 MVT::ValueType Ty = Arg.getValueType();
2977 SDOperand result = DAG.getNode(ISD::CTLZ, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002978 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002979 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002980 }
2981 case Intrinsic::ctpop: {
2982 SDOperand Arg = getValue(I.getOperand(1));
2983 MVT::ValueType Ty = Arg.getValueType();
2984 SDOperand result = DAG.getNode(ISD::CTPOP, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002985 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002986 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002987 }
Chris Lattner140d53c2006-01-13 02:50:02 +00002988 case Intrinsic::stacksave: {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002989 SDOperand Op = getRoot();
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002990 SDOperand Tmp = DAG.getNode(ISD::STACKSAVE,
2991 DAG.getNodeValueTypes(TLI.getPointerTy(), MVT::Other), 2, &Op, 1);
Chris Lattner140d53c2006-01-13 02:50:02 +00002992 setValue(&I, Tmp);
2993 DAG.setRoot(Tmp.getValue(1));
2994 return 0;
2995 }
Chris Lattner39a17dd2006-01-23 05:22:07 +00002996 case Intrinsic::stackrestore: {
2997 SDOperand Tmp = getValue(I.getOperand(1));
2998 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, MVT::Other, getRoot(), Tmp));
Chris Lattner140d53c2006-01-13 02:50:02 +00002999 return 0;
Chris Lattner39a17dd2006-01-23 05:22:07 +00003000 }
Tanya Lattner24e5aad2007-06-15 22:26:58 +00003001 case Intrinsic::var_annotation:
3002 // Discard annotate attributes
3003 return 0;
Duncan Sands36397f52007-07-27 12:58:54 +00003004
Duncan Sands36397f52007-07-27 12:58:54 +00003005 case Intrinsic::init_trampoline: {
3006 const Function *F =
3007 cast<Function>(IntrinsicInst::StripPointerCasts(I.getOperand(2)));
3008
3009 SDOperand Ops[6];
3010 Ops[0] = getRoot();
3011 Ops[1] = getValue(I.getOperand(1));
3012 Ops[2] = getValue(I.getOperand(2));
3013 Ops[3] = getValue(I.getOperand(3));
3014 Ops[4] = DAG.getSrcValue(I.getOperand(1));
3015 Ops[5] = DAG.getSrcValue(F);
3016
Duncan Sandsf7331b32007-09-11 14:10:23 +00003017 SDOperand Tmp = DAG.getNode(ISD::TRAMPOLINE,
3018 DAG.getNodeValueTypes(TLI.getPointerTy(),
3019 MVT::Other), 2,
3020 Ops, 6);
3021
3022 setValue(&I, Tmp);
3023 DAG.setRoot(Tmp.getValue(1));
Duncan Sands36397f52007-07-27 12:58:54 +00003024 return 0;
3025 }
Gordon Henriksence224772008-01-07 01:30:38 +00003026
3027 case Intrinsic::gcroot:
3028 if (GCI) {
3029 Value *Alloca = I.getOperand(1);
3030 Constant *TypeMap = cast<Constant>(I.getOperand(2));
3031
3032 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).Val);
3033 GCI->addStackRoot(FI->getIndex(), TypeMap);
3034 }
3035 return 0;
3036
3037 case Intrinsic::gcread:
3038 case Intrinsic::gcwrite:
3039 assert(0 && "Collector failed to lower gcread/gcwrite intrinsics!");
3040 return 0;
3041
Anton Korobeynikov917c2a62007-11-15 23:25:33 +00003042 case Intrinsic::flt_rounds: {
Dan Gohman1a024862008-01-31 00:41:03 +00003043 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, MVT::i32));
Anton Korobeynikov917c2a62007-11-15 23:25:33 +00003044 return 0;
3045 }
Anton Korobeynikov66fac792008-01-15 07:02:33 +00003046
3047 case Intrinsic::trap: {
3048 DAG.setRoot(DAG.getNode(ISD::TRAP, MVT::Other, getRoot()));
3049 return 0;
3050 }
Evan Cheng27b7db52008-03-08 00:58:38 +00003051 case Intrinsic::prefetch: {
3052 SDOperand Ops[4];
3053 Ops[0] = getRoot();
3054 Ops[1] = getValue(I.getOperand(1));
3055 Ops[2] = getValue(I.getOperand(2));
3056 Ops[3] = getValue(I.getOperand(3));
3057 DAG.setRoot(DAG.getNode(ISD::PREFETCH, MVT::Other, &Ops[0], 4));
3058 return 0;
3059 }
3060
Andrew Lenharth22c5c1b2008-02-16 01:24:58 +00003061 case Intrinsic::memory_barrier: {
3062 SDOperand Ops[6];
3063 Ops[0] = getRoot();
3064 for (int x = 1; x < 6; ++x)
3065 Ops[x] = getValue(I.getOperand(x));
3066
3067 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, MVT::Other, &Ops[0], 6));
3068 return 0;
3069 }
Andrew Lenharthab0b9492008-02-21 06:45:13 +00003070 case Intrinsic::atomic_lcs: {
3071 SDOperand Root = getRoot();
3072 SDOperand O3 = getValue(I.getOperand(3));
3073 SDOperand L = DAG.getAtomic(ISD::ATOMIC_LCS, Root,
3074 getValue(I.getOperand(1)),
3075 getValue(I.getOperand(2)),
3076 O3, O3.getValueType());
3077 setValue(&I, L);
3078 DAG.setRoot(L.getValue(1));
3079 return 0;
3080 }
3081 case Intrinsic::atomic_las: {
3082 SDOperand Root = getRoot();
3083 SDOperand O2 = getValue(I.getOperand(2));
3084 SDOperand L = DAG.getAtomic(ISD::ATOMIC_LAS, Root,
3085 getValue(I.getOperand(1)),
3086 O2, O2.getValueType());
3087 setValue(&I, L);
3088 DAG.setRoot(L.getValue(1));
3089 return 0;
3090 }
3091 case Intrinsic::atomic_swap: {
3092 SDOperand Root = getRoot();
3093 SDOperand O2 = getValue(I.getOperand(2));
3094 SDOperand L = DAG.getAtomic(ISD::ATOMIC_SWAP, Root,
3095 getValue(I.getOperand(1)),
3096 O2, O2.getValueType());
3097 setValue(&I, L);
3098 DAG.setRoot(L.getValue(1));
3099 return 0;
3100 }
3101
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003102 }
3103}
3104
3105
Duncan Sands6f74b482007-12-19 09:48:52 +00003106void SelectionDAGLowering::LowerCallTo(CallSite CS, SDOperand Callee,
Jim Laskey1da20a72007-02-23 21:45:01 +00003107 bool IsTailCall,
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003108 MachineBasicBlock *LandingPad) {
Duncan Sands6f74b482007-12-19 09:48:52 +00003109 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
Jim Laskey735b6f82007-02-22 15:38:06 +00003110 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003111 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
3112 unsigned BeginLabel = 0, EndLabel = 0;
Duncan Sands6f74b482007-12-19 09:48:52 +00003113
Jim Laskey735b6f82007-02-22 15:38:06 +00003114 TargetLowering::ArgListTy Args;
3115 TargetLowering::ArgListEntry Entry;
Duncan Sands6f74b482007-12-19 09:48:52 +00003116 Args.reserve(CS.arg_size());
3117 for (CallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
3118 i != e; ++i) {
3119 SDOperand ArgNode = getValue(*i);
3120 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
Duncan Sands4fee7032007-05-07 20:49:28 +00003121
Duncan Sands6f74b482007-12-19 09:48:52 +00003122 unsigned attrInd = i - CS.arg_begin() + 1;
3123 Entry.isSExt = CS.paramHasAttr(attrInd, ParamAttr::SExt);
3124 Entry.isZExt = CS.paramHasAttr(attrInd, ParamAttr::ZExt);
3125 Entry.isInReg = CS.paramHasAttr(attrInd, ParamAttr::InReg);
3126 Entry.isSRet = CS.paramHasAttr(attrInd, ParamAttr::StructRet);
3127 Entry.isNest = CS.paramHasAttr(attrInd, ParamAttr::Nest);
3128 Entry.isByVal = CS.paramHasAttr(attrInd, ParamAttr::ByVal);
Dale Johannesen08e78b12008-02-22 17:49:45 +00003129 Entry.Alignment = CS.getParamAlignment(attrInd);
Jim Laskey735b6f82007-02-22 15:38:06 +00003130 Args.push_back(Entry);
3131 }
3132
Duncan Sands481dc722007-12-19 07:36:31 +00003133 bool MarkTryRange = LandingPad ||
3134 // C++ requires special handling of 'nounwind' calls.
Duncan Sands6f74b482007-12-19 09:48:52 +00003135 (CS.doesNotThrow());
Duncan Sands481dc722007-12-19 07:36:31 +00003136
3137 if (MarkTryRange && ExceptionHandling && MMI) {
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003138 // Insert a label before the invoke call to mark the try range. This can be
3139 // used to detect deletion of the invoke via the MachineModuleInfo.
3140 BeginLabel = MMI->NextLabelID();
3141 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
Evan Chengbb81d972008-01-31 09:59:15 +00003142 DAG.getConstant(BeginLabel, MVT::i32),
3143 DAG.getConstant(1, MVT::i32)));
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003144 }
Duncan Sands6f74b482007-12-19 09:48:52 +00003145
Jim Laskey735b6f82007-02-22 15:38:06 +00003146 std::pair<SDOperand,SDOperand> Result =
Duncan Sands6f74b482007-12-19 09:48:52 +00003147 TLI.LowerCallTo(getRoot(), CS.getType(),
3148 CS.paramHasAttr(0, ParamAttr::SExt),
Duncan Sands00fee652008-02-14 17:28:50 +00003149 CS.paramHasAttr(0, ParamAttr::ZExt),
Duncan Sands6f74b482007-12-19 09:48:52 +00003150 FTy->isVarArg(), CS.getCallingConv(), IsTailCall,
Jim Laskey735b6f82007-02-22 15:38:06 +00003151 Callee, Args, DAG);
Duncan Sands6f74b482007-12-19 09:48:52 +00003152 if (CS.getType() != Type::VoidTy)
3153 setValue(CS.getInstruction(), Result.first);
Jim Laskey735b6f82007-02-22 15:38:06 +00003154 DAG.setRoot(Result.second);
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003155
Duncan Sands481dc722007-12-19 07:36:31 +00003156 if (MarkTryRange && ExceptionHandling && MMI) {
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003157 // Insert a label at the end of the invoke call to mark the try range. This
3158 // can be used to detect deletion of the invoke via the MachineModuleInfo.
3159 EndLabel = MMI->NextLabelID();
3160 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
Evan Chengbb81d972008-01-31 09:59:15 +00003161 DAG.getConstant(EndLabel, MVT::i32),
3162 DAG.getConstant(1, MVT::i32)));
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003163
Duncan Sands6f74b482007-12-19 09:48:52 +00003164 // Inform MachineModuleInfo of range.
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003165 MMI->addInvoke(LandingPad, BeginLabel, EndLabel);
3166 }
Jim Laskey735b6f82007-02-22 15:38:06 +00003167}
3168
3169
Chris Lattner1c08c712005-01-07 07:47:53 +00003170void SelectionDAGLowering::visitCall(CallInst &I) {
Chris Lattner64e14b12005-01-08 22:48:57 +00003171 const char *RenameFn = 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003172 if (Function *F = I.getCalledFunction()) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003173 if (F->isDeclaration()) {
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003174 if (unsigned IID = F->getIntrinsicID()) {
3175 RenameFn = visitIntrinsicCall(I, IID);
3176 if (!RenameFn)
3177 return;
Chris Lattner87b51bc2007-09-10 21:15:22 +00003178 }
3179 }
3180
3181 // Check for well-known libc/libm calls. If the function is internal, it
3182 // can't be a library call.
3183 unsigned NameLen = F->getNameLen();
3184 if (!F->hasInternalLinkage() && NameLen) {
3185 const char *NameStr = F->getNameStart();
3186 if (NameStr[0] == 'c' &&
3187 ((NameLen == 8 && !strcmp(NameStr, "copysign")) ||
3188 (NameLen == 9 && !strcmp(NameStr, "copysignf")))) {
3189 if (I.getNumOperands() == 3 && // Basic sanity checks.
3190 I.getOperand(1)->getType()->isFloatingPoint() &&
3191 I.getType() == I.getOperand(1)->getType() &&
3192 I.getType() == I.getOperand(2)->getType()) {
3193 SDOperand LHS = getValue(I.getOperand(1));
3194 SDOperand RHS = getValue(I.getOperand(2));
3195 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, LHS.getValueType(),
3196 LHS, RHS));
3197 return;
3198 }
3199 } else if (NameStr[0] == 'f' &&
3200 ((NameLen == 4 && !strcmp(NameStr, "fabs")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003201 (NameLen == 5 && !strcmp(NameStr, "fabsf")) ||
3202 (NameLen == 5 && !strcmp(NameStr, "fabsl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003203 if (I.getNumOperands() == 2 && // Basic sanity checks.
3204 I.getOperand(1)->getType()->isFloatingPoint() &&
3205 I.getType() == I.getOperand(1)->getType()) {
3206 SDOperand Tmp = getValue(I.getOperand(1));
3207 setValue(&I, DAG.getNode(ISD::FABS, Tmp.getValueType(), Tmp));
3208 return;
3209 }
3210 } else if (NameStr[0] == 's' &&
3211 ((NameLen == 3 && !strcmp(NameStr, "sin")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003212 (NameLen == 4 && !strcmp(NameStr, "sinf")) ||
3213 (NameLen == 4 && !strcmp(NameStr, "sinl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003214 if (I.getNumOperands() == 2 && // Basic sanity checks.
3215 I.getOperand(1)->getType()->isFloatingPoint() &&
3216 I.getType() == I.getOperand(1)->getType()) {
3217 SDOperand Tmp = getValue(I.getOperand(1));
3218 setValue(&I, DAG.getNode(ISD::FSIN, Tmp.getValueType(), Tmp));
3219 return;
3220 }
3221 } else if (NameStr[0] == 'c' &&
3222 ((NameLen == 3 && !strcmp(NameStr, "cos")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003223 (NameLen == 4 && !strcmp(NameStr, "cosf")) ||
3224 (NameLen == 4 && !strcmp(NameStr, "cosl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003225 if (I.getNumOperands() == 2 && // Basic sanity checks.
3226 I.getOperand(1)->getType()->isFloatingPoint() &&
3227 I.getType() == I.getOperand(1)->getType()) {
3228 SDOperand Tmp = getValue(I.getOperand(1));
3229 setValue(&I, DAG.getNode(ISD::FCOS, Tmp.getValueType(), Tmp));
3230 return;
Chris Lattnerf76e7dc2005-04-30 04:43:14 +00003231 }
Chris Lattner1ca85d52005-05-14 13:56:55 +00003232 }
Chris Lattner87b51bc2007-09-10 21:15:22 +00003233 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00003234 } else if (isa<InlineAsm>(I.getOperand(0))) {
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003235 visitInlineAsm(&I);
Chris Lattnerce7518c2006-01-26 22:24:51 +00003236 return;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003237 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00003238
Chris Lattner64e14b12005-01-08 22:48:57 +00003239 SDOperand Callee;
3240 if (!RenameFn)
3241 Callee = getValue(I.getOperand(0));
3242 else
3243 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003244
Duncan Sands6f74b482007-12-19 09:48:52 +00003245 LowerCallTo(&I, Callee, I.isTailCall());
Chris Lattner1c08c712005-01-07 07:47:53 +00003246}
3247
Jim Laskey735b6f82007-02-22 15:38:06 +00003248
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003249/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
3250/// this value and returns the result as a ValueVT value. This uses
3251/// Chain/Flag as the input and updates them for the output Chain/Flag.
3252/// If the Flag pointer is NULL, no flag is used.
3253SDOperand RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
3254 SDOperand &Chain, SDOperand *Flag)const{
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003255 // Copy the legal parts from the registers.
3256 unsigned NumParts = Regs.size();
3257 SmallVector<SDOperand, 8> Parts(NumParts);
Dan Gohman27a70be2007-07-02 16:18:06 +00003258 for (unsigned i = 0; i != NumParts; ++i) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003259 SDOperand Part = Flag ?
3260 DAG.getCopyFromReg(Chain, Regs[i], RegVT, *Flag) :
3261 DAG.getCopyFromReg(Chain, Regs[i], RegVT);
3262 Chain = Part.getValue(1);
3263 if (Flag)
3264 *Flag = Part.getValue(2);
3265 Parts[i] = Part;
Chris Lattnercf752aa2006-06-08 18:22:48 +00003266 }
Chris Lattner5df99b32007-03-25 05:00:54 +00003267
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003268 // Assemble the legal parts into the final value.
Chris Lattner4c55c632008-03-09 20:04:36 +00003269 return getCopyFromParts(DAG, &Parts[0], NumParts, RegVT, ValueVT);
Chris Lattner864635a2006-02-22 22:37:12 +00003270}
3271
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003272/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
3273/// specified value into the registers specified by this object. This uses
3274/// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003275/// If the Flag pointer is NULL, no flag is used.
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003276void RegsForValue::getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003277 SDOperand &Chain, SDOperand *Flag) const {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003278 // Get the list of the values's legal parts.
3279 unsigned NumParts = Regs.size();
3280 SmallVector<SDOperand, 8> Parts(NumParts);
Dan Gohman532dc2e2007-07-09 20:59:04 +00003281 getCopyToParts(DAG, Val, &Parts[0], NumParts, RegVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003282
3283 // Copy the parts into the registers.
Dan Gohman27a70be2007-07-02 16:18:06 +00003284 for (unsigned i = 0; i != NumParts; ++i) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003285 SDOperand Part = Flag ?
Dan Gohman532dc2e2007-07-09 20:59:04 +00003286 DAG.getCopyToReg(Chain, Regs[i], Parts[i], *Flag) :
3287 DAG.getCopyToReg(Chain, Regs[i], Parts[i]);
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003288 Chain = Part.getValue(0);
3289 if (Flag)
3290 *Flag = Part.getValue(1);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003291 }
3292}
Chris Lattner864635a2006-02-22 22:37:12 +00003293
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003294/// AddInlineAsmOperands - Add this value to the specified inlineasm node
3295/// operand list. This adds the code marker and includes the number of
3296/// values added into it.
3297void RegsForValue::AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattner9f6637d2006-02-23 20:06:57 +00003298 std::vector<SDOperand> &Ops) const {
Chris Lattner4b993b12007-04-09 00:33:58 +00003299 MVT::ValueType IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
3300 Ops.push_back(DAG.getTargetConstant(Code | (Regs.size() << 3), IntPtrTy));
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003301 for (unsigned i = 0, e = Regs.size(); i != e; ++i)
3302 Ops.push_back(DAG.getRegister(Regs[i], RegVT));
3303}
Chris Lattner864635a2006-02-22 22:37:12 +00003304
3305/// isAllocatableRegister - If the specified register is safe to allocate,
3306/// i.e. it isn't a stack pointer or some other special register, return the
3307/// register class for the register. Otherwise, return null.
3308static const TargetRegisterClass *
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003309isAllocatableRegister(unsigned Reg, MachineFunction &MF,
Dan Gohman6f0d0242008-02-10 18:45:23 +00003310 const TargetLowering &TLI,
3311 const TargetRegisterInfo *TRI) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003312 MVT::ValueType FoundVT = MVT::Other;
3313 const TargetRegisterClass *FoundRC = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +00003314 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
3315 E = TRI->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003316 MVT::ValueType ThisVT = MVT::Other;
3317
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003318 const TargetRegisterClass *RC = *RCI;
3319 // If none of the the value types for this register class are valid, we
3320 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003321 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
3322 I != E; ++I) {
3323 if (TLI.isTypeLegal(*I)) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003324 // If we have already found this register in a different register class,
3325 // choose the one with the largest VT specified. For example, on
3326 // PowerPC, we favor f64 register classes over f32.
3327 if (FoundVT == MVT::Other ||
3328 MVT::getSizeInBits(FoundVT) < MVT::getSizeInBits(*I)) {
3329 ThisVT = *I;
3330 break;
3331 }
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003332 }
3333 }
3334
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003335 if (ThisVT == MVT::Other) continue;
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003336
Chris Lattner864635a2006-02-22 22:37:12 +00003337 // NOTE: This isn't ideal. In particular, this might allocate the
3338 // frame pointer in functions that need it (due to them not being taken
3339 // out of allocation, because a variable sized allocation hasn't been seen
3340 // yet). This is a slight code pessimization, but should still work.
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003341 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
3342 E = RC->allocation_order_end(MF); I != E; ++I)
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003343 if (*I == Reg) {
3344 // We found a matching register class. Keep looking at others in case
3345 // we find one with larger registers that this physreg is also in.
3346 FoundRC = RC;
3347 FoundVT = ThisVT;
3348 break;
3349 }
Chris Lattner4e4b5762006-02-01 18:59:47 +00003350 }
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003351 return FoundRC;
Chris Lattner864635a2006-02-22 22:37:12 +00003352}
3353
Chris Lattner4e4b5762006-02-01 18:59:47 +00003354
Chris Lattner0c583402007-04-28 20:49:53 +00003355namespace {
3356/// AsmOperandInfo - This contains information for each constraint that we are
3357/// lowering.
Evan Cheng5c807602008-02-26 02:33:44 +00003358struct SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
3359 /// CallOperand - If this is the result output operand or a clobber
3360 /// this is null, otherwise it is the incoming operand to the CallInst.
3361 /// This gets modified as the asm is processed.
Chris Lattner0c583402007-04-28 20:49:53 +00003362 SDOperand CallOperand;
Evan Cheng5c807602008-02-26 02:33:44 +00003363
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003364 /// AssignedRegs - If this is a register or register class operand, this
3365 /// contains the set of register corresponding to the operand.
3366 RegsForValue AssignedRegs;
3367
Evan Cheng5c807602008-02-26 02:33:44 +00003368 SDISelAsmOperandInfo(const InlineAsm::ConstraintInfo &info)
3369 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
Chris Lattner0c583402007-04-28 20:49:53 +00003370 }
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003371
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003372 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
3373 /// busy in OutputRegs/InputRegs.
3374 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
3375 std::set<unsigned> &OutputRegs,
Chris Lattner7cbeb242008-02-21 04:55:52 +00003376 std::set<unsigned> &InputRegs,
3377 const TargetRegisterInfo &TRI) const {
3378 if (isOutReg) {
3379 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
3380 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
3381 }
3382 if (isInReg) {
3383 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
3384 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
3385 }
3386 }
3387
3388private:
3389 /// MarkRegAndAliases - Mark the specified register and all aliases in the
3390 /// specified set.
3391 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
3392 const TargetRegisterInfo &TRI) {
3393 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
3394 Regs.insert(Reg);
3395 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
3396 for (; *Aliases; ++Aliases)
3397 Regs.insert(*Aliases);
3398 }
Chris Lattner0c583402007-04-28 20:49:53 +00003399};
3400} // end anon namespace.
Chris Lattner864635a2006-02-22 22:37:12 +00003401
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003402
Chris Lattner0fe71e92008-02-21 19:43:13 +00003403/// GetRegistersForValue - Assign registers (virtual or physical) for the
3404/// specified operand. We prefer to assign virtual registers, to allow the
3405/// register allocator handle the assignment process. However, if the asm uses
3406/// features that we can't model on machineinstrs, we have SDISel do the
3407/// allocation. This produces generally horrible, but correct, code.
3408///
3409/// OpInfo describes the operand.
3410/// HasEarlyClobber is true if there are any early clobber constraints (=&r)
3411/// or any explicitly clobbered registers.
3412/// Input and OutputRegs are the set of already allocated physical registers.
3413///
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003414void SelectionDAGLowering::
Evan Cheng5c807602008-02-26 02:33:44 +00003415GetRegistersForValue(SDISelAsmOperandInfo &OpInfo, bool HasEarlyClobber,
Chris Lattnerbf996f12007-04-30 17:29:31 +00003416 std::set<unsigned> &OutputRegs,
3417 std::set<unsigned> &InputRegs) {
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003418 // Compute whether this value requires an input register, an output register,
3419 // or both.
3420 bool isOutReg = false;
3421 bool isInReg = false;
3422 switch (OpInfo.Type) {
3423 case InlineAsm::isOutput:
3424 isOutReg = true;
3425
3426 // If this is an early-clobber output, or if there is an input
3427 // constraint that matches this, we need to reserve the input register
3428 // so no other inputs allocate to it.
3429 isInReg = OpInfo.isEarlyClobber || OpInfo.hasMatchingInput;
3430 break;
3431 case InlineAsm::isInput:
3432 isInReg = true;
3433 isOutReg = false;
3434 break;
3435 case InlineAsm::isClobber:
3436 isOutReg = true;
3437 isInReg = true;
3438 break;
3439 }
3440
3441
3442 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerbf996f12007-04-30 17:29:31 +00003443 std::vector<unsigned> Regs;
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003444
3445 // If this is a constraint for a single physreg, or a constraint for a
3446 // register class, find it.
3447 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
3448 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
3449 OpInfo.ConstraintVT);
Chris Lattnerbf996f12007-04-30 17:29:31 +00003450
3451 unsigned NumRegs = 1;
3452 if (OpInfo.ConstraintVT != MVT::Other)
Dan Gohmanb9f10192007-06-21 14:42:22 +00003453 NumRegs = TLI.getNumRegisters(OpInfo.ConstraintVT);
Chris Lattnerbf996f12007-04-30 17:29:31 +00003454 MVT::ValueType RegVT;
3455 MVT::ValueType ValueVT = OpInfo.ConstraintVT;
3456
Chris Lattnerbf996f12007-04-30 17:29:31 +00003457
3458 // If this is a constraint for a specific physical register, like {r17},
3459 // assign it now.
3460 if (PhysReg.first) {
3461 if (OpInfo.ConstraintVT == MVT::Other)
3462 ValueVT = *PhysReg.second->vt_begin();
3463
3464 // Get the actual register value type. This is important, because the user
3465 // may have asked for (e.g.) the AX register in i32 type. We need to
3466 // remember that AX is actually i16 to get the right extension.
3467 RegVT = *PhysReg.second->vt_begin();
3468
3469 // This is a explicit reference to a physical register.
3470 Regs.push_back(PhysReg.first);
3471
3472 // If this is an expanded reference, add the rest of the regs to Regs.
3473 if (NumRegs != 1) {
3474 TargetRegisterClass::iterator I = PhysReg.second->begin();
3475 TargetRegisterClass::iterator E = PhysReg.second->end();
3476 for (; *I != PhysReg.first; ++I)
3477 assert(I != E && "Didn't find reg!");
3478
3479 // Already added the first reg.
3480 --NumRegs; ++I;
3481 for (; NumRegs; --NumRegs, ++I) {
3482 assert(I != E && "Ran out of registers to allocate!");
3483 Regs.push_back(*I);
3484 }
3485 }
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003486 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Chris Lattner7cbeb242008-02-21 04:55:52 +00003487 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
3488 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003489 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003490 }
3491
3492 // Otherwise, if this was a reference to an LLVM register class, create vregs
3493 // for this reference.
3494 std::vector<unsigned> RegClassRegs;
Chris Lattnerc2c28fc2007-06-15 19:11:01 +00003495 const TargetRegisterClass *RC = PhysReg.second;
3496 if (RC) {
Chris Lattnerbf996f12007-04-30 17:29:31 +00003497 // If this is an early clobber or tied register, our regalloc doesn't know
3498 // how to maintain the constraint. If it isn't, go ahead and create vreg
3499 // and let the regalloc do the right thing.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003500 if (!OpInfo.hasMatchingInput && !OpInfo.isEarlyClobber &&
3501 // If there is some other early clobber and this is an input register,
3502 // then we are forced to pre-allocate the input reg so it doesn't
3503 // conflict with the earlyclobber.
3504 !(OpInfo.Type == InlineAsm::isInput && HasEarlyClobber)) {
Chris Lattnerbf996f12007-04-30 17:29:31 +00003505 RegVT = *PhysReg.second->vt_begin();
3506
3507 if (OpInfo.ConstraintVT == MVT::Other)
3508 ValueVT = RegVT;
3509
3510 // Create the appropriate number of virtual registers.
Chris Lattner84bc5422007-12-31 04:13:23 +00003511 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Chris Lattnerbf996f12007-04-30 17:29:31 +00003512 for (; NumRegs; --NumRegs)
Chris Lattner84bc5422007-12-31 04:13:23 +00003513 Regs.push_back(RegInfo.createVirtualRegister(PhysReg.second));
Chris Lattnerbf996f12007-04-30 17:29:31 +00003514
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003515 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003516 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003517 }
3518
3519 // Otherwise, we can't allocate it. Let the code below figure out how to
3520 // maintain these constraints.
3521 RegClassRegs.assign(PhysReg.second->begin(), PhysReg.second->end());
3522
3523 } else {
3524 // This is a reference to a register class that doesn't directly correspond
3525 // to an LLVM register class. Allocate NumRegs consecutive, available,
3526 // registers from the class.
3527 RegClassRegs = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
3528 OpInfo.ConstraintVT);
3529 }
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003530
Dan Gohman6f0d0242008-02-10 18:45:23 +00003531 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
Chris Lattnerbf996f12007-04-30 17:29:31 +00003532 unsigned NumAllocated = 0;
3533 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
3534 unsigned Reg = RegClassRegs[i];
3535 // See if this register is available.
3536 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
3537 (isInReg && InputRegs.count(Reg))) { // Already used.
3538 // Make sure we find consecutive registers.
3539 NumAllocated = 0;
3540 continue;
3541 }
3542
3543 // Check to see if this register is allocatable (i.e. don't give out the
3544 // stack pointer).
Chris Lattnerc2c28fc2007-06-15 19:11:01 +00003545 if (RC == 0) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00003546 RC = isAllocatableRegister(Reg, MF, TLI, TRI);
Chris Lattnerc2c28fc2007-06-15 19:11:01 +00003547 if (!RC) { // Couldn't allocate this register.
3548 // Reset NumAllocated to make sure we return consecutive registers.
3549 NumAllocated = 0;
3550 continue;
3551 }
Chris Lattnerbf996f12007-04-30 17:29:31 +00003552 }
3553
3554 // Okay, this register is good, we can use it.
3555 ++NumAllocated;
3556
3557 // If we allocated enough consecutive registers, succeed.
3558 if (NumAllocated == NumRegs) {
3559 unsigned RegStart = (i-NumAllocated)+1;
3560 unsigned RegEnd = i+1;
3561 // Mark all of the allocated registers used.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003562 for (unsigned i = RegStart; i != RegEnd; ++i)
3563 Regs.push_back(RegClassRegs[i]);
Chris Lattnerbf996f12007-04-30 17:29:31 +00003564
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003565 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
3566 OpInfo.ConstraintVT);
Chris Lattner7cbeb242008-02-21 04:55:52 +00003567 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003568 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003569 }
3570 }
3571
3572 // Otherwise, we couldn't allocate enough registers for this.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003573 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003574}
3575
3576
Chris Lattnerce7518c2006-01-26 22:24:51 +00003577/// visitInlineAsm - Handle a call to an InlineAsm object.
3578///
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003579void SelectionDAGLowering::visitInlineAsm(CallSite CS) {
3580 InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Chris Lattnerce7518c2006-01-26 22:24:51 +00003581
Chris Lattner0c583402007-04-28 20:49:53 +00003582 /// ConstraintOperands - Information about all of the constraints.
Evan Cheng5c807602008-02-26 02:33:44 +00003583 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
Chris Lattnerce7518c2006-01-26 22:24:51 +00003584
3585 SDOperand Chain = getRoot();
3586 SDOperand Flag;
3587
Chris Lattner4e4b5762006-02-01 18:59:47 +00003588 std::set<unsigned> OutputRegs, InputRegs;
Chris Lattner1efa40f2006-02-22 00:56:39 +00003589
Chris Lattner0c583402007-04-28 20:49:53 +00003590 // Do a prepass over the constraints, canonicalizing them, and building up the
3591 // ConstraintOperands list.
3592 std::vector<InlineAsm::ConstraintInfo>
3593 ConstraintInfos = IA->ParseConstraints();
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003594
3595 // SawEarlyClobber - Keep track of whether we saw an earlyclobber output
3596 // constraint. If so, we can't let the register allocator allocate any input
3597 // registers, because it will not know to avoid the earlyclobbered output reg.
3598 bool SawEarlyClobber = false;
3599
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003600 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
Chris Lattner0c583402007-04-28 20:49:53 +00003601 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
Evan Cheng5c807602008-02-26 02:33:44 +00003602 ConstraintOperands.push_back(SDISelAsmOperandInfo(ConstraintInfos[i]));
3603 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Chris Lattner0c583402007-04-28 20:49:53 +00003604
Chris Lattner0c583402007-04-28 20:49:53 +00003605 MVT::ValueType OpVT = MVT::Other;
3606
3607 // Compute the value type for each operand.
3608 switch (OpInfo.Type) {
Chris Lattner1efa40f2006-02-22 00:56:39 +00003609 case InlineAsm::isOutput:
Chris Lattner0c583402007-04-28 20:49:53 +00003610 if (!OpInfo.isIndirect) {
3611 // The return value of the call is this value. As such, there is no
3612 // corresponding argument.
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003613 assert(CS.getType() != Type::VoidTy && "Bad inline asm!");
3614 OpVT = TLI.getValueType(CS.getType());
Chris Lattner1efa40f2006-02-22 00:56:39 +00003615 } else {
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003616 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
Chris Lattner1efa40f2006-02-22 00:56:39 +00003617 }
3618 break;
3619 case InlineAsm::isInput:
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003620 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
Chris Lattner1efa40f2006-02-22 00:56:39 +00003621 break;
3622 case InlineAsm::isClobber:
Chris Lattner0c583402007-04-28 20:49:53 +00003623 // Nothing to do.
Chris Lattner1efa40f2006-02-22 00:56:39 +00003624 break;
3625 }
Chris Lattner1efa40f2006-02-22 00:56:39 +00003626
Chris Lattner0c583402007-04-28 20:49:53 +00003627 // If this is an input or an indirect output, process the call argument.
Dale Johanneseneb57ea72007-11-05 21:20:28 +00003628 // BasicBlocks are labels, currently appearing only in asm's.
Chris Lattner0c583402007-04-28 20:49:53 +00003629 if (OpInfo.CallOperandVal) {
Dale Johanneseneb57ea72007-11-05 21:20:28 +00003630 if (isa<BasicBlock>(OpInfo.CallOperandVal))
3631 OpInfo.CallOperand =
Dale Johannesenba2a0b92008-01-29 02:21:21 +00003632 DAG.getBasicBlock(FuncInfo.MBBMap[cast<BasicBlock>(
3633 OpInfo.CallOperandVal)]);
Dale Johanneseneb57ea72007-11-05 21:20:28 +00003634 else {
3635 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
3636 const Type *OpTy = OpInfo.CallOperandVal->getType();
3637 // If this is an indirect operand, the operand is a pointer to the
3638 // accessed type.
3639 if (OpInfo.isIndirect)
3640 OpTy = cast<PointerType>(OpTy)->getElementType();
3641
3642 // If OpTy is not a first-class value, it may be a struct/union that we
3643 // can tile with integers.
3644 if (!OpTy->isFirstClassType() && OpTy->isSized()) {
3645 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
3646 switch (BitSize) {
3647 default: break;
3648 case 1:
3649 case 8:
3650 case 16:
3651 case 32:
3652 case 64:
3653 OpTy = IntegerType::get(BitSize);
3654 break;
3655 }
Chris Lattner6995cf62007-04-29 18:58:03 +00003656 }
Dale Johanneseneb57ea72007-11-05 21:20:28 +00003657
3658 OpVT = TLI.getValueType(OpTy, true);
Chris Lattner0c583402007-04-28 20:49:53 +00003659 }
3660 }
3661
3662 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a600be2007-04-28 21:01:43 +00003663
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003664 // Compute the constraint code and ConstraintType to use.
3665 OpInfo.ComputeConstraintToUse(TLI);
Chris Lattner0c583402007-04-28 20:49:53 +00003666
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003667 // Keep track of whether we see an earlyclobber.
3668 SawEarlyClobber |= OpInfo.isEarlyClobber;
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003669
Chris Lattner0fe71e92008-02-21 19:43:13 +00003670 // If we see a clobber of a register, it is an early clobber.
Chris Lattner69e6a8d2008-02-21 20:54:31 +00003671 if (!SawEarlyClobber &&
3672 OpInfo.Type == InlineAsm::isClobber &&
3673 OpInfo.ConstraintType == TargetLowering::C_Register) {
3674 // Note that we want to ignore things that we don't trick here, like
3675 // dirflag, fpsr, flags, etc.
3676 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
3677 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
3678 OpInfo.ConstraintVT);
3679 if (PhysReg.first || PhysReg.second) {
3680 // This is a register we know of.
3681 SawEarlyClobber = true;
3682 }
3683 }
Chris Lattner0fe71e92008-02-21 19:43:13 +00003684
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003685 // If this is a memory input, and if the operand is not indirect, do what we
3686 // need to to provide an address for the memory input.
3687 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
3688 !OpInfo.isIndirect) {
3689 assert(OpInfo.Type == InlineAsm::isInput &&
3690 "Can only indirectify direct input operands!");
3691
3692 // Memory operands really want the address of the value. If we don't have
3693 // an indirect input, put it in the constpool if we can, otherwise spill
3694 // it to a stack slot.
3695
3696 // If the operand is a float, integer, or vector constant, spill to a
3697 // constant pool entry to get its address.
3698 Value *OpVal = OpInfo.CallOperandVal;
3699 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
3700 isa<ConstantVector>(OpVal)) {
3701 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
3702 TLI.getPointerTy());
3703 } else {
3704 // Otherwise, create a stack slot and emit a store to it before the
3705 // asm.
3706 const Type *Ty = OpVal->getType();
Duncan Sands514ab342007-11-01 20:53:16 +00003707 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003708 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
3709 MachineFunction &MF = DAG.getMachineFunction();
3710 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align);
3711 SDOperand StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
3712 Chain = DAG.getStore(Chain, OpInfo.CallOperand, StackSlot, NULL, 0);
3713 OpInfo.CallOperand = StackSlot;
3714 }
3715
3716 // There is no longer a Value* corresponding to this operand.
3717 OpInfo.CallOperandVal = 0;
3718 // It is now an indirect operand.
3719 OpInfo.isIndirect = true;
3720 }
3721
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003722 // If this constraint is for a specific register, allocate it before
3723 // anything else.
3724 if (OpInfo.ConstraintType == TargetLowering::C_Register)
3725 GetRegistersForValue(OpInfo, SawEarlyClobber, OutputRegs, InputRegs);
Chris Lattner0c583402007-04-28 20:49:53 +00003726 }
Chris Lattner0c583402007-04-28 20:49:53 +00003727 ConstraintInfos.clear();
3728
3729
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003730 // Second pass - Loop over all of the operands, assigning virtual or physregs
3731 // to registerclass operands.
3732 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Evan Cheng5c807602008-02-26 02:33:44 +00003733 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003734
3735 // C_Register operands have already been allocated, Other/Memory don't need
3736 // to be.
3737 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
3738 GetRegistersForValue(OpInfo, SawEarlyClobber, OutputRegs, InputRegs);
3739 }
3740
Chris Lattner0c583402007-04-28 20:49:53 +00003741 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
3742 std::vector<SDOperand> AsmNodeOperands;
3743 AsmNodeOperands.push_back(SDOperand()); // reserve space for input chain
3744 AsmNodeOperands.push_back(
3745 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(), MVT::Other));
3746
Chris Lattner2cc2f662006-02-01 01:28:23 +00003747
Chris Lattner0f0b7d42006-02-21 23:12:12 +00003748 // Loop over all of the inputs, copying the operand values into the
3749 // appropriate registers and processing the output regs.
Chris Lattner864635a2006-02-22 22:37:12 +00003750 RegsForValue RetValRegs;
Chris Lattner0f0b7d42006-02-21 23:12:12 +00003751
Chris Lattner0c583402007-04-28 20:49:53 +00003752 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
3753 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
3754
3755 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Evan Cheng5c807602008-02-26 02:33:44 +00003756 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Chris Lattner1efa40f2006-02-22 00:56:39 +00003757
Chris Lattner0c583402007-04-28 20:49:53 +00003758 switch (OpInfo.Type) {
Chris Lattner2cc2f662006-02-01 01:28:23 +00003759 case InlineAsm::isOutput: {
Chris Lattnerc83994e2007-04-28 21:03:16 +00003760 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
3761 OpInfo.ConstraintType != TargetLowering::C_Register) {
Chris Lattnerf2f3cd52007-04-28 06:08:13 +00003762 // Memory output, or 'other' output (e.g. 'X' constraint).
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003763 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
Chris Lattner22873462006-02-27 23:45:39 +00003764
Chris Lattner22873462006-02-27 23:45:39 +00003765 // Add information to the INLINEASM node to know about this output.
3766 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00003767 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3768 TLI.getPointerTy()));
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003769 AsmNodeOperands.push_back(OpInfo.CallOperand);
Chris Lattner22873462006-02-27 23:45:39 +00003770 break;
3771 }
3772
Chris Lattner2a600be2007-04-28 21:01:43 +00003773 // Otherwise, this is a register or register class output.
Chris Lattner22873462006-02-27 23:45:39 +00003774
Chris Lattner864635a2006-02-22 22:37:12 +00003775 // Copy the output from the appropriate register. Find a register that
Chris Lattner1efa40f2006-02-22 00:56:39 +00003776 // we can use.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003777 if (OpInfo.AssignedRegs.Regs.empty()) {
Bill Wendling832171c2006-12-07 20:04:42 +00003778 cerr << "Couldn't allocate output reg for contraint '"
Chris Lattner0c583402007-04-28 20:49:53 +00003779 << OpInfo.ConstraintCode << "'!\n";
Chris Lattnerd03f1582006-10-31 07:33:13 +00003780 exit(1);
3781 }
Chris Lattner1efa40f2006-02-22 00:56:39 +00003782
Chris Lattner0c583402007-04-28 20:49:53 +00003783 if (!OpInfo.isIndirect) {
3784 // This is the result value of the call.
Chris Lattner864635a2006-02-22 22:37:12 +00003785 assert(RetValRegs.Regs.empty() &&
Chris Lattner2cc2f662006-02-01 01:28:23 +00003786 "Cannot have multiple output constraints yet!");
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003787 assert(CS.getType() != Type::VoidTy && "Bad inline asm!");
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003788 RetValRegs = OpInfo.AssignedRegs;
Chris Lattner2cc2f662006-02-01 01:28:23 +00003789 } else {
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003790 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
Chris Lattner0c583402007-04-28 20:49:53 +00003791 OpInfo.CallOperandVal));
Chris Lattner2cc2f662006-02-01 01:28:23 +00003792 }
Chris Lattner6656dd12006-01-31 02:03:41 +00003793
3794 // Add information to the INLINEASM node to know that this register is
3795 // set.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003796 OpInfo.AssignedRegs.AddInlineAsmOperands(2 /*REGDEF*/, DAG,
3797 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00003798 break;
3799 }
3800 case InlineAsm::isInput: {
Chris Lattner0c583402007-04-28 20:49:53 +00003801 SDOperand InOperandVal = OpInfo.CallOperand;
Chris Lattner3d81fee2006-02-04 02:16:44 +00003802
Chris Lattner0c583402007-04-28 20:49:53 +00003803 if (isdigit(OpInfo.ConstraintCode[0])) { // Matching constraint?
Chris Lattner2223aea2006-02-02 00:25:23 +00003804 // If this is required to match an output register we have already set,
3805 // just use its register.
Chris Lattner0c583402007-04-28 20:49:53 +00003806 unsigned OperandNo = atoi(OpInfo.ConstraintCode.c_str());
Chris Lattner3d81fee2006-02-04 02:16:44 +00003807
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003808 // Scan until we find the definition we already emitted of this operand.
3809 // When we find it, create a RegsForValue operand.
3810 unsigned CurOp = 2; // The first operand.
3811 for (; OperandNo; --OperandNo) {
3812 // Advance to the next operand.
3813 unsigned NumOps =
3814 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattnera15cf702006-07-20 19:02:21 +00003815 assert(((NumOps & 7) == 2 /*REGDEF*/ ||
3816 (NumOps & 7) == 4 /*MEM*/) &&
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003817 "Skipped past definitions?");
3818 CurOp += (NumOps>>3)+1;
3819 }
3820
3821 unsigned NumOps =
3822 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattner527fae12007-02-01 01:21:12 +00003823 if ((NumOps & 7) == 2 /*REGDEF*/) {
3824 // Add NumOps>>3 registers to MatchedRegs.
3825 RegsForValue MatchedRegs;
3826 MatchedRegs.ValueVT = InOperandVal.getValueType();
3827 MatchedRegs.RegVT = AsmNodeOperands[CurOp+1].getValueType();
3828 for (unsigned i = 0, e = NumOps>>3; i != e; ++i) {
3829 unsigned Reg =
3830 cast<RegisterSDNode>(AsmNodeOperands[++CurOp])->getReg();
3831 MatchedRegs.Regs.push_back(Reg);
3832 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003833
Chris Lattner527fae12007-02-01 01:21:12 +00003834 // Use the produced MatchedRegs object to
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003835 MatchedRegs.getCopyToRegs(InOperandVal, DAG, Chain, &Flag);
Chris Lattner527fae12007-02-01 01:21:12 +00003836 MatchedRegs.AddInlineAsmOperands(1 /*REGUSE*/, DAG, AsmNodeOperands);
3837 break;
3838 } else {
3839 assert((NumOps & 7) == 4/*MEM*/ && "Unknown matching constraint!");
Chris Lattnerf9853bc2008-02-21 05:27:19 +00003840 assert((NumOps >> 3) == 1 && "Unexpected number of operands");
3841 // Add information to the INLINEASM node to know about this input.
3842 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
3843 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3844 TLI.getPointerTy()));
3845 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
3846 break;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003847 }
Chris Lattner2223aea2006-02-02 00:25:23 +00003848 }
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003849
Chris Lattner2a600be2007-04-28 21:01:43 +00003850 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Chris Lattner0c583402007-04-28 20:49:53 +00003851 assert(!OpInfo.isIndirect &&
Chris Lattner44b2c502007-04-28 06:42:38 +00003852 "Don't know how to handle indirect other inputs yet!");
3853
Chris Lattner48884cd2007-08-25 00:47:38 +00003854 std::vector<SDOperand> Ops;
3855 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
3856 Ops, DAG);
3857 if (Ops.empty()) {
Bill Wendling832171c2006-12-07 20:04:42 +00003858 cerr << "Invalid operand for inline asm constraint '"
Chris Lattner0c583402007-04-28 20:49:53 +00003859 << OpInfo.ConstraintCode << "'!\n";
Chris Lattner53069fb2006-10-31 19:41:18 +00003860 exit(1);
3861 }
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003862
3863 // Add information to the INLINEASM node to know about this input.
Chris Lattner48884cd2007-08-25 00:47:38 +00003864 unsigned ResOpType = 3 /*IMM*/ | (Ops.size() << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00003865 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3866 TLI.getPointerTy()));
Chris Lattner48884cd2007-08-25 00:47:38 +00003867 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003868 break;
Chris Lattner2a600be2007-04-28 21:01:43 +00003869 } else if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003870 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Chris Lattner44b2c502007-04-28 06:42:38 +00003871 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
3872 "Memory operands expect pointer values");
3873
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003874 // Add information to the INLINEASM node to know about this input.
3875 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00003876 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3877 TLI.getPointerTy()));
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003878 AsmNodeOperands.push_back(InOperandVal);
3879 break;
3880 }
3881
Chris Lattner2a600be2007-04-28 21:01:43 +00003882 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
3883 OpInfo.ConstraintType == TargetLowering::C_Register) &&
3884 "Unknown constraint type!");
Chris Lattner0c583402007-04-28 20:49:53 +00003885 assert(!OpInfo.isIndirect &&
Chris Lattner44b2c502007-04-28 06:42:38 +00003886 "Don't know how to handle indirect register inputs yet!");
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003887
3888 // Copy the input into the appropriate registers.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003889 assert(!OpInfo.AssignedRegs.Regs.empty() &&
3890 "Couldn't allocate input reg!");
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003891
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003892 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, Chain, &Flag);
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003893
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003894 OpInfo.AssignedRegs.AddInlineAsmOperands(1/*REGUSE*/, DAG,
3895 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00003896 break;
3897 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003898 case InlineAsm::isClobber: {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003899 // Add the clobbered value to the operand list, so that the register
3900 // allocator is aware that the physreg got clobbered.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003901 if (!OpInfo.AssignedRegs.Regs.empty())
3902 OpInfo.AssignedRegs.AddInlineAsmOperands(2/*REGDEF*/, DAG,
3903 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00003904 break;
3905 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003906 }
Chris Lattner6656dd12006-01-31 02:03:41 +00003907 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00003908
3909 // Finish up input operands.
3910 AsmNodeOperands[0] = Chain;
3911 if (Flag.Val) AsmNodeOperands.push_back(Flag);
3912
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00003913 Chain = DAG.getNode(ISD::INLINEASM,
3914 DAG.getNodeValueTypes(MVT::Other, MVT::Flag), 2,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003915 &AsmNodeOperands[0], AsmNodeOperands.size());
Chris Lattnerce7518c2006-01-26 22:24:51 +00003916 Flag = Chain.getValue(1);
3917
Chris Lattner6656dd12006-01-31 02:03:41 +00003918 // If this asm returns a register value, copy the result from that register
3919 // and set it as the value of the call.
Chris Lattner3a508c92007-04-12 06:00:20 +00003920 if (!RetValRegs.Regs.empty()) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003921 SDOperand Val = RetValRegs.getCopyFromRegs(DAG, Chain, &Flag);
Chris Lattner3a508c92007-04-12 06:00:20 +00003922
3923 // If the result of the inline asm is a vector, it may have the wrong
3924 // width/num elts. Make sure to convert it to the right type with
Dan Gohman7f321562007-06-25 16:23:39 +00003925 // bit_convert.
3926 if (MVT::isVector(Val.getValueType())) {
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003927 const VectorType *VTy = cast<VectorType>(CS.getType());
Dan Gohman7f321562007-06-25 16:23:39 +00003928 MVT::ValueType DesiredVT = TLI.getValueType(VTy);
Chris Lattner3a508c92007-04-12 06:00:20 +00003929
Dan Gohman7f321562007-06-25 16:23:39 +00003930 Val = DAG.getNode(ISD::BIT_CONVERT, DesiredVT, Val);
Chris Lattner3a508c92007-04-12 06:00:20 +00003931 }
3932
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003933 setValue(CS.getInstruction(), Val);
Chris Lattner3a508c92007-04-12 06:00:20 +00003934 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00003935
Chris Lattner6656dd12006-01-31 02:03:41 +00003936 std::vector<std::pair<SDOperand, Value*> > StoresToEmit;
3937
3938 // Process indirect outputs, first output all of the flagged copies out of
3939 // physregs.
3940 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
Chris Lattner864635a2006-02-22 22:37:12 +00003941 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Chris Lattner6656dd12006-01-31 02:03:41 +00003942 Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003943 SDOperand OutVal = OutRegs.getCopyFromRegs(DAG, Chain, &Flag);
Chris Lattner864635a2006-02-22 22:37:12 +00003944 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
Chris Lattner6656dd12006-01-31 02:03:41 +00003945 }
3946
3947 // Emit the non-flagged stores from the physregs.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003948 SmallVector<SDOperand, 8> OutChains;
Chris Lattner6656dd12006-01-31 02:03:41 +00003949 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i)
Chris Lattner0c583402007-04-28 20:49:53 +00003950 OutChains.push_back(DAG.getStore(Chain, StoresToEmit[i].first,
Chris Lattner6656dd12006-01-31 02:03:41 +00003951 getValue(StoresToEmit[i].second),
Evan Cheng8b2794a2006-10-13 21:14:26 +00003952 StoresToEmit[i].second, 0));
Chris Lattner6656dd12006-01-31 02:03:41 +00003953 if (!OutChains.empty())
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003954 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
3955 &OutChains[0], OutChains.size());
Chris Lattnerce7518c2006-01-26 22:24:51 +00003956 DAG.setRoot(Chain);
3957}
3958
3959
Chris Lattner1c08c712005-01-07 07:47:53 +00003960void SelectionDAGLowering::visitMalloc(MallocInst &I) {
3961 SDOperand Src = getValue(I.getOperand(0));
3962
3963 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattner68cd65e2005-01-22 23:04:37 +00003964
3965 if (IntPtr < Src.getValueType())
3966 Src = DAG.getNode(ISD::TRUNCATE, IntPtr, Src);
3967 else if (IntPtr > Src.getValueType())
3968 Src = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, Src);
Chris Lattner1c08c712005-01-07 07:47:53 +00003969
3970 // Scale the source by the type size.
Duncan Sands514ab342007-11-01 20:53:16 +00003971 uint64_t ElementSize = TD->getABITypeSize(I.getType()->getElementType());
Chris Lattner1c08c712005-01-07 07:47:53 +00003972 Src = DAG.getNode(ISD::MUL, Src.getValueType(),
Chris Lattner0bd48932008-01-17 07:00:52 +00003973 Src, DAG.getIntPtrConstant(ElementSize));
Chris Lattner1c08c712005-01-07 07:47:53 +00003974
Reid Spencer47857812006-12-31 05:55:36 +00003975 TargetLowering::ArgListTy Args;
3976 TargetLowering::ArgListEntry Entry;
3977 Entry.Node = Src;
3978 Entry.Ty = TLI.getTargetData()->getIntPtrType();
Reid Spencer47857812006-12-31 05:55:36 +00003979 Args.push_back(Entry);
Chris Lattnercf5734d2005-01-08 19:26:18 +00003980
3981 std::pair<SDOperand,SDOperand> Result =
Duncan Sands00fee652008-02-14 17:28:50 +00003982 TLI.LowerCallTo(getRoot(), I.getType(), false, false, false, CallingConv::C,
3983 true, DAG.getExternalSymbol("malloc", IntPtr), Args, DAG);
Chris Lattnercf5734d2005-01-08 19:26:18 +00003984 setValue(&I, Result.first); // Pointers always fit in registers
3985 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00003986}
3987
3988void SelectionDAGLowering::visitFree(FreeInst &I) {
Reid Spencer47857812006-12-31 05:55:36 +00003989 TargetLowering::ArgListTy Args;
3990 TargetLowering::ArgListEntry Entry;
3991 Entry.Node = getValue(I.getOperand(0));
3992 Entry.Ty = TLI.getTargetData()->getIntPtrType();
Reid Spencer47857812006-12-31 05:55:36 +00003993 Args.push_back(Entry);
Chris Lattner1c08c712005-01-07 07:47:53 +00003994 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattnercf5734d2005-01-08 19:26:18 +00003995 std::pair<SDOperand,SDOperand> Result =
Duncan Sands00fee652008-02-14 17:28:50 +00003996 TLI.LowerCallTo(getRoot(), Type::VoidTy, false, false, false,
3997 CallingConv::C, true,
Chris Lattnercf5734d2005-01-08 19:26:18 +00003998 DAG.getExternalSymbol("free", IntPtr), Args, DAG);
3999 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00004000}
4001
Evan Chengff9b3732008-01-30 18:18:23 +00004002// EmitInstrWithCustomInserter - This method should be implemented by targets
4003// that mark instructions with the 'usesCustomDAGSchedInserter' flag. These
Chris Lattner025c39b2005-08-26 20:54:47 +00004004// instructions are special in various ways, which require special support to
4005// insert. The specified MachineInstr is created but not inserted into any
4006// basic blocks, and the scheduler passes ownership of it to this method.
Evan Chengff9b3732008-01-30 18:18:23 +00004007MachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Chris Lattner025c39b2005-08-26 20:54:47 +00004008 MachineBasicBlock *MBB) {
Bill Wendling832171c2006-12-07 20:04:42 +00004009 cerr << "If a target marks an instruction with "
4010 << "'usesCustomDAGSchedInserter', it must implement "
Evan Chengff9b3732008-01-30 18:18:23 +00004011 << "TargetLowering::EmitInstrWithCustomInserter!\n";
Chris Lattner025c39b2005-08-26 20:54:47 +00004012 abort();
4013 return 0;
4014}
4015
Chris Lattner39ae3622005-01-09 00:00:49 +00004016void SelectionDAGLowering::visitVAStart(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004017 DAG.setRoot(DAG.getNode(ISD::VASTART, MVT::Other, getRoot(),
4018 getValue(I.getOperand(1)),
4019 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner39ae3622005-01-09 00:00:49 +00004020}
4021
4022void SelectionDAGLowering::visitVAArg(VAArgInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004023 SDOperand V = DAG.getVAArg(TLI.getValueType(I.getType()), getRoot(),
4024 getValue(I.getOperand(0)),
4025 DAG.getSrcValue(I.getOperand(0)));
4026 setValue(&I, V);
4027 DAG.setRoot(V.getValue(1));
Chris Lattner1c08c712005-01-07 07:47:53 +00004028}
4029
4030void SelectionDAGLowering::visitVAEnd(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004031 DAG.setRoot(DAG.getNode(ISD::VAEND, MVT::Other, getRoot(),
4032 getValue(I.getOperand(1)),
4033 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner1c08c712005-01-07 07:47:53 +00004034}
4035
4036void SelectionDAGLowering::visitVACopy(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004037 DAG.setRoot(DAG.getNode(ISD::VACOPY, MVT::Other, getRoot(),
4038 getValue(I.getOperand(1)),
4039 getValue(I.getOperand(2)),
4040 DAG.getSrcValue(I.getOperand(1)),
4041 DAG.getSrcValue(I.getOperand(2))));
Chris Lattner1c08c712005-01-07 07:47:53 +00004042}
4043
Chris Lattnerfdfded52006-04-12 16:20:43 +00004044/// TargetLowering::LowerArguments - This is the default LowerArguments
4045/// implementation, which just inserts a FORMAL_ARGUMENTS node. FIXME: When all
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004046/// targets are migrated to using FORMAL_ARGUMENTS, this hook should be
4047/// integrated into SDISel.
Chris Lattnerfdfded52006-04-12 16:20:43 +00004048std::vector<SDOperand>
4049TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
4050 // Add CC# and isVararg as operands to the FORMAL_ARGUMENTS node.
4051 std::vector<SDOperand> Ops;
Chris Lattner8c0c10c2006-05-16 06:45:34 +00004052 Ops.push_back(DAG.getRoot());
Chris Lattnerfdfded52006-04-12 16:20:43 +00004053 Ops.push_back(DAG.getConstant(F.getCallingConv(), getPointerTy()));
4054 Ops.push_back(DAG.getConstant(F.isVarArg(), getPointerTy()));
4055
4056 // Add one result value for each formal argument.
4057 std::vector<MVT::ValueType> RetVals;
Anton Korobeynikov6aa279d2007-01-28 18:01:49 +00004058 unsigned j = 1;
Anton Korobeynikovac2b2cf2007-01-28 16:04:40 +00004059 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end();
4060 I != E; ++I, ++j) {
Chris Lattnerfdfded52006-04-12 16:20:43 +00004061 MVT::ValueType VT = getValueType(I->getType());
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004062 unsigned Flags = ISD::ParamFlags::NoFlagSet;
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00004063 unsigned OriginalAlignment =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +00004064 getTargetData()->getABITypeAlignment(I->getType());
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00004065
Chris Lattnerddf53e42007-02-26 02:56:58 +00004066 // FIXME: Distinguish between a formal with no [sz]ext attribute from one
4067 // that is zero extended!
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004068 if (F.paramHasAttr(j, ParamAttr::ZExt))
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004069 Flags &= ~(ISD::ParamFlags::SExt);
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004070 if (F.paramHasAttr(j, ParamAttr::SExt))
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004071 Flags |= ISD::ParamFlags::SExt;
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004072 if (F.paramHasAttr(j, ParamAttr::InReg))
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004073 Flags |= ISD::ParamFlags::InReg;
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004074 if (F.paramHasAttr(j, ParamAttr::StructRet))
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004075 Flags |= ISD::ParamFlags::StructReturn;
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004076 if (F.paramHasAttr(j, ParamAttr::ByVal)) {
Rafael Espindola1aa7efb2007-07-06 10:57:03 +00004077 Flags |= ISD::ParamFlags::ByVal;
Rafael Espindola594d37e2007-08-10 14:44:42 +00004078 const PointerType *Ty = cast<PointerType>(I->getType());
Duncan Sandsa41d7192008-01-13 21:19:59 +00004079 const Type *ElementTy = Ty->getElementType();
Evan Cheng3ae05432008-01-24 00:22:01 +00004080 unsigned FrameAlign = Log2_32(getByValTypeAlignment(ElementTy));
Duncan Sandsa41d7192008-01-13 21:19:59 +00004081 unsigned FrameSize = getTargetData()->getABITypeSize(ElementTy);
Dale Johannesen08e78b12008-02-22 17:49:45 +00004082 // For ByVal, alignment should be passed from FE. BE will guess if
4083 // this info is not there but there are cases it cannot get right.
4084 if (F.getParamAlignment(j))
4085 FrameAlign = Log2_32(F.getParamAlignment(j));
Duncan Sandsa41d7192008-01-13 21:19:59 +00004086 Flags |= (FrameAlign << ISD::ParamFlags::ByValAlignOffs);
4087 Flags |= (FrameSize << ISD::ParamFlags::ByValSizeOffs);
Rafael Espindola594d37e2007-08-10 14:44:42 +00004088 }
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004089 if (F.paramHasAttr(j, ParamAttr::Nest))
Duncan Sands36397f52007-07-27 12:58:54 +00004090 Flags |= ISD::ParamFlags::Nest;
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004091 Flags |= (OriginalAlignment << ISD::ParamFlags::OrigAlignmentOffs);
Duncan Sandsb988bac2008-02-11 20:58:28 +00004092
4093 MVT::ValueType RegisterVT = getRegisterType(VT);
4094 unsigned NumRegs = getNumRegisters(VT);
4095 for (unsigned i = 0; i != NumRegs; ++i) {
4096 RetVals.push_back(RegisterVT);
4097 // if it isn't first piece, alignment must be 1
4098 if (i > 0)
4099 Flags = (Flags & (~ISD::ParamFlags::OrigAlignment)) |
4100 (1 << ISD::ParamFlags::OrigAlignmentOffs);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00004101 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004102 }
Chris Lattnerfdfded52006-04-12 16:20:43 +00004103 }
Evan Cheng3b0d2862006-04-25 23:03:35 +00004104
Chris Lattner8c0c10c2006-05-16 06:45:34 +00004105 RetVals.push_back(MVT::Other);
Chris Lattnerfdfded52006-04-12 16:20:43 +00004106
4107 // Create the node.
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00004108 SDNode *Result = DAG.getNode(ISD::FORMAL_ARGUMENTS,
Chris Lattner86ca3ca2008-02-13 07:39:09 +00004109 DAG.getVTList(&RetVals[0], RetVals.size()),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004110 &Ops[0], Ops.size()).Val;
Chris Lattner86ca3ca2008-02-13 07:39:09 +00004111
4112 // Prelower FORMAL_ARGUMENTS. This isn't required for functionality, but
4113 // allows exposing the loads that may be part of the argument access to the
4114 // first DAGCombiner pass.
4115 SDOperand TmpRes = LowerOperation(SDOperand(Result, 0), DAG);
4116
4117 // The number of results should match up, except that the lowered one may have
4118 // an extra flag result.
4119 assert((Result->getNumValues() == TmpRes.Val->getNumValues() ||
4120 (Result->getNumValues()+1 == TmpRes.Val->getNumValues() &&
4121 TmpRes.getValue(Result->getNumValues()).getValueType() == MVT::Flag))
4122 && "Lowering produced unexpected number of results!");
4123 Result = TmpRes.Val;
4124
Dan Gohman27a70be2007-07-02 16:18:06 +00004125 unsigned NumArgRegs = Result->getNumValues() - 1;
4126 DAG.setRoot(SDOperand(Result, NumArgRegs));
Chris Lattnerfdfded52006-04-12 16:20:43 +00004127
4128 // Set up the return result vector.
4129 Ops.clear();
4130 unsigned i = 0;
Reid Spencer47857812006-12-31 05:55:36 +00004131 unsigned Idx = 1;
4132 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
4133 ++I, ++Idx) {
Chris Lattnerfdfded52006-04-12 16:20:43 +00004134 MVT::ValueType VT = getValueType(I->getType());
Duncan Sandsb988bac2008-02-11 20:58:28 +00004135 MVT::ValueType PartVT = getRegisterType(VT);
4136
4137 unsigned NumParts = getNumRegisters(VT);
4138 SmallVector<SDOperand, 4> Parts(NumParts);
4139 for (unsigned j = 0; j != NumParts; ++j)
4140 Parts[j] = SDOperand(Result, i++);
4141
4142 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4143 if (F.paramHasAttr(Idx, ParamAttr::SExt))
4144 AssertOp = ISD::AssertSext;
4145 else if (F.paramHasAttr(Idx, ParamAttr::ZExt))
4146 AssertOp = ISD::AssertZext;
4147
4148 Ops.push_back(getCopyFromParts(DAG, &Parts[0], NumParts, PartVT, VT,
Chris Lattner4468c1f2008-03-09 09:38:46 +00004149 AssertOp));
Chris Lattnerfdfded52006-04-12 16:20:43 +00004150 }
Dan Gohman27a70be2007-07-02 16:18:06 +00004151 assert(i == NumArgRegs && "Argument register count mismatch!");
Chris Lattnerfdfded52006-04-12 16:20:43 +00004152 return Ops;
4153}
4154
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004155
4156/// TargetLowering::LowerCallTo - This is the default LowerCallTo
4157/// implementation, which just inserts an ISD::CALL node, which is later custom
4158/// lowered by the target to something concrete. FIXME: When all targets are
4159/// migrated to using ISD::CALL, this hook should be integrated into SDISel.
4160std::pair<SDOperand, SDOperand>
Duncan Sands00fee652008-02-14 17:28:50 +00004161TargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy,
4162 bool RetSExt, bool RetZExt, bool isVarArg,
4163 unsigned CallingConv, bool isTailCall,
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004164 SDOperand Callee,
4165 ArgListTy &Args, SelectionDAG &DAG) {
Chris Lattnerbe384162006-08-16 22:57:46 +00004166 SmallVector<SDOperand, 32> Ops;
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004167 Ops.push_back(Chain); // Op#0 - Chain
4168 Ops.push_back(DAG.getConstant(CallingConv, getPointerTy())); // Op#1 - CC
4169 Ops.push_back(DAG.getConstant(isVarArg, getPointerTy())); // Op#2 - VarArg
4170 Ops.push_back(DAG.getConstant(isTailCall, getPointerTy())); // Op#3 - Tail
4171 Ops.push_back(Callee);
4172
4173 // Handle all of the outgoing arguments.
4174 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Reid Spencer47857812006-12-31 05:55:36 +00004175 MVT::ValueType VT = getValueType(Args[i].Ty);
4176 SDOperand Op = Args[i].Node;
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004177 unsigned Flags = ISD::ParamFlags::NoFlagSet;
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00004178 unsigned OriginalAlignment =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +00004179 getTargetData()->getABITypeAlignment(Args[i].Ty);
Anton Korobeynikov0db79d82007-03-06 06:10:33 +00004180
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004181 if (Args[i].isSExt)
4182 Flags |= ISD::ParamFlags::SExt;
4183 if (Args[i].isZExt)
4184 Flags |= ISD::ParamFlags::ZExt;
Anton Korobeynikov0db79d82007-03-06 06:10:33 +00004185 if (Args[i].isInReg)
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004186 Flags |= ISD::ParamFlags::InReg;
Anton Korobeynikov0db79d82007-03-06 06:10:33 +00004187 if (Args[i].isSRet)
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004188 Flags |= ISD::ParamFlags::StructReturn;
Rafael Espindola21485be2007-08-20 15:18:24 +00004189 if (Args[i].isByVal) {
4190 Flags |= ISD::ParamFlags::ByVal;
4191 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
Duncan Sandsa41d7192008-01-13 21:19:59 +00004192 const Type *ElementTy = Ty->getElementType();
Evan Cheng3ae05432008-01-24 00:22:01 +00004193 unsigned FrameAlign = Log2_32(getByValTypeAlignment(ElementTy));
Duncan Sandsa41d7192008-01-13 21:19:59 +00004194 unsigned FrameSize = getTargetData()->getABITypeSize(ElementTy);
Dale Johannesen08e78b12008-02-22 17:49:45 +00004195 // For ByVal, alignment should come from FE. BE will guess if this
4196 // info is not there but there are cases it cannot get right.
4197 if (Args[i].Alignment)
4198 FrameAlign = Log2_32(Args[i].Alignment);
Duncan Sandsa41d7192008-01-13 21:19:59 +00004199 Flags |= (FrameAlign << ISD::ParamFlags::ByValAlignOffs);
4200 Flags |= (FrameSize << ISD::ParamFlags::ByValSizeOffs);
Rafael Espindola21485be2007-08-20 15:18:24 +00004201 }
Duncan Sands36397f52007-07-27 12:58:54 +00004202 if (Args[i].isNest)
4203 Flags |= ISD::ParamFlags::Nest;
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004204 Flags |= OriginalAlignment << ISD::ParamFlags::OrigAlignmentOffs;
Dan Gohman27a70be2007-07-02 16:18:06 +00004205
Duncan Sandsb988bac2008-02-11 20:58:28 +00004206 MVT::ValueType PartVT = getRegisterType(VT);
4207 unsigned NumParts = getNumRegisters(VT);
4208 SmallVector<SDOperand, 4> Parts(NumParts);
4209 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
4210
4211 if (Args[i].isSExt)
4212 ExtendKind = ISD::SIGN_EXTEND;
4213 else if (Args[i].isZExt)
4214 ExtendKind = ISD::ZERO_EXTEND;
4215
4216 getCopyToParts(DAG, Op, &Parts[0], NumParts, PartVT, ExtendKind);
4217
4218 for (unsigned i = 0; i != NumParts; ++i) {
4219 // if it isn't first piece, alignment must be 1
4220 unsigned MyFlags = Flags;
4221 if (i != 0)
4222 MyFlags = (MyFlags & (~ISD::ParamFlags::OrigAlignment)) |
4223 (1 << ISD::ParamFlags::OrigAlignmentOffs);
4224
4225 Ops.push_back(Parts[i]);
4226 Ops.push_back(DAG.getConstant(MyFlags, MVT::i32));
Dan Gohman27a70be2007-07-02 16:18:06 +00004227 }
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004228 }
4229
4230 // Figure out the result value types.
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004231 MVT::ValueType VT = getValueType(RetTy);
4232 MVT::ValueType RegisterVT = getRegisterType(VT);
4233 unsigned NumRegs = getNumRegisters(VT);
4234 SmallVector<MVT::ValueType, 4> RetTys(NumRegs);
4235 for (unsigned i = 0; i != NumRegs; ++i)
4236 RetTys[i] = RegisterVT;
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004237
4238 RetTys.push_back(MVT::Other); // Always has a chain.
4239
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004240 // Create the CALL node.
Chris Lattnerbe384162006-08-16 22:57:46 +00004241 SDOperand Res = DAG.getNode(ISD::CALL,
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004242 DAG.getVTList(&RetTys[0], NumRegs + 1),
Chris Lattnerbe384162006-08-16 22:57:46 +00004243 &Ops[0], Ops.size());
Chris Lattnerb15e4952007-08-02 18:08:16 +00004244 Chain = Res.getValue(NumRegs);
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004245
4246 // Gather up the call result into a single value.
4247 if (RetTy != Type::VoidTy) {
Duncan Sands00fee652008-02-14 17:28:50 +00004248 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4249
4250 if (RetSExt)
4251 AssertOp = ISD::AssertSext;
4252 else if (RetZExt)
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004253 AssertOp = ISD::AssertZext;
Duncan Sands00fee652008-02-14 17:28:50 +00004254
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004255 SmallVector<SDOperand, 4> Results(NumRegs);
4256 for (unsigned i = 0; i != NumRegs; ++i)
4257 Results[i] = Res.getValue(i);
Duncan Sands00fee652008-02-14 17:28:50 +00004258 Res = getCopyFromParts(DAG, &Results[0], NumRegs, RegisterVT, VT,
Chris Lattner4468c1f2008-03-09 09:38:46 +00004259 AssertOp);
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004260 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004261
4262 return std::make_pair(Res, Chain);
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004263}
4264
Chris Lattner50381b62005-05-14 05:50:48 +00004265SDOperand TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner171453a2005-01-16 07:28:41 +00004266 assert(0 && "LowerOperation not implemented for this target!");
4267 abort();
Misha Brukmand3f03e42005-02-17 21:39:27 +00004268 return SDOperand();
Chris Lattner171453a2005-01-16 07:28:41 +00004269}
4270
Nate Begeman0aed7842006-01-28 03:14:31 +00004271SDOperand TargetLowering::CustomPromoteOperation(SDOperand Op,
4272 SelectionDAG &DAG) {
4273 assert(0 && "CustomPromoteOperation not implemented for this target!");
4274 abort();
4275 return SDOperand();
4276}
4277
Evan Cheng74d0aa92006-02-15 21:59:04 +00004278/// getMemsetValue - Vectorized representation of the memset value
Evan Cheng1db92f92006-02-14 08:22:34 +00004279/// operand.
4280static SDOperand getMemsetValue(SDOperand Value, MVT::ValueType VT,
Evan Chenga47876d2006-02-15 22:12:35 +00004281 SelectionDAG &DAG) {
Evan Cheng1db92f92006-02-14 08:22:34 +00004282 MVT::ValueType CurVT = VT;
4283 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Value)) {
4284 uint64_t Val = C->getValue() & 255;
4285 unsigned Shift = 8;
4286 while (CurVT != MVT::i8) {
4287 Val = (Val << Shift) | Val;
4288 Shift <<= 1;
4289 CurVT = (MVT::ValueType)((unsigned)CurVT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00004290 }
4291 return DAG.getConstant(Val, VT);
4292 } else {
4293 Value = DAG.getNode(ISD::ZERO_EXTEND, VT, Value);
4294 unsigned Shift = 8;
4295 while (CurVT != MVT::i8) {
4296 Value =
4297 DAG.getNode(ISD::OR, VT,
4298 DAG.getNode(ISD::SHL, VT, Value,
4299 DAG.getConstant(Shift, MVT::i8)), Value);
4300 Shift <<= 1;
4301 CurVT = (MVT::ValueType)((unsigned)CurVT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00004302 }
4303
4304 return Value;
4305 }
4306}
4307
Evan Cheng74d0aa92006-02-15 21:59:04 +00004308/// getMemsetStringVal - Similar to getMemsetValue. Except this is only
4309/// used when a memcpy is turned into a memset when the source is a constant
4310/// string ptr.
4311static SDOperand getMemsetStringVal(MVT::ValueType VT,
4312 SelectionDAG &DAG, TargetLowering &TLI,
4313 std::string &Str, unsigned Offset) {
Evan Cheng74d0aa92006-02-15 21:59:04 +00004314 uint64_t Val = 0;
Dan Gohmanb55757e2007-05-18 17:52:13 +00004315 unsigned MSB = MVT::getSizeInBits(VT) / 8;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004316 if (TLI.isLittleEndian())
4317 Offset = Offset + MSB - 1;
4318 for (unsigned i = 0; i != MSB; ++i) {
Evan Chenga5a57d62006-11-29 01:38:07 +00004319 Val = (Val << 8) | (unsigned char)Str[Offset];
Evan Cheng74d0aa92006-02-15 21:59:04 +00004320 Offset += TLI.isLittleEndian() ? -1 : 1;
4321 }
4322 return DAG.getConstant(Val, VT);
4323}
4324
Evan Cheng1db92f92006-02-14 08:22:34 +00004325/// getMemBasePlusOffset - Returns base and offset node for the
4326static SDOperand getMemBasePlusOffset(SDOperand Base, unsigned Offset,
4327 SelectionDAG &DAG, TargetLowering &TLI) {
4328 MVT::ValueType VT = Base.getValueType();
4329 return DAG.getNode(ISD::ADD, VT, Base, DAG.getConstant(Offset, VT));
4330}
4331
Evan Chengc4f8eee2006-02-14 20:12:38 +00004332/// MeetsMaxMemopRequirement - Determines if the number of memory ops required
Evan Cheng80e89d72006-02-14 09:11:59 +00004333/// to replace the memset / memcpy is below the threshold. It also returns the
4334/// types of the sequence of memory ops to perform memset / memcpy.
Evan Chengc4f8eee2006-02-14 20:12:38 +00004335static bool MeetsMaxMemopRequirement(std::vector<MVT::ValueType> &MemOps,
4336 unsigned Limit, uint64_t Size,
4337 unsigned Align, TargetLowering &TLI) {
Evan Cheng1db92f92006-02-14 08:22:34 +00004338 MVT::ValueType VT;
4339
4340 if (TLI.allowsUnalignedMemoryAccesses()) {
4341 VT = MVT::i64;
4342 } else {
4343 switch (Align & 7) {
4344 case 0:
4345 VT = MVT::i64;
4346 break;
4347 case 4:
4348 VT = MVT::i32;
4349 break;
4350 case 2:
4351 VT = MVT::i16;
4352 break;
4353 default:
4354 VT = MVT::i8;
4355 break;
4356 }
4357 }
4358
Evan Cheng80e89d72006-02-14 09:11:59 +00004359 MVT::ValueType LVT = MVT::i64;
4360 while (!TLI.isTypeLegal(LVT))
4361 LVT = (MVT::ValueType)((unsigned)LVT - 1);
4362 assert(MVT::isInteger(LVT));
Evan Cheng1db92f92006-02-14 08:22:34 +00004363
Evan Cheng80e89d72006-02-14 09:11:59 +00004364 if (VT > LVT)
4365 VT = LVT;
4366
Evan Chengdea72452006-02-14 23:05:54 +00004367 unsigned NumMemOps = 0;
Evan Cheng1db92f92006-02-14 08:22:34 +00004368 while (Size != 0) {
Dan Gohmanb55757e2007-05-18 17:52:13 +00004369 unsigned VTSize = MVT::getSizeInBits(VT) / 8;
Evan Cheng1db92f92006-02-14 08:22:34 +00004370 while (VTSize > Size) {
4371 VT = (MVT::ValueType)((unsigned)VT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00004372 VTSize >>= 1;
4373 }
Evan Cheng80e89d72006-02-14 09:11:59 +00004374 assert(MVT::isInteger(VT));
4375
4376 if (++NumMemOps > Limit)
4377 return false;
Evan Cheng1db92f92006-02-14 08:22:34 +00004378 MemOps.push_back(VT);
4379 Size -= VTSize;
4380 }
Evan Cheng80e89d72006-02-14 09:11:59 +00004381
4382 return true;
Evan Cheng1db92f92006-02-14 08:22:34 +00004383}
4384
Chris Lattner7041ee32005-01-11 05:56:49 +00004385void SelectionDAGLowering::visitMemIntrinsic(CallInst &I, unsigned Op) {
Evan Cheng1db92f92006-02-14 08:22:34 +00004386 SDOperand Op1 = getValue(I.getOperand(1));
4387 SDOperand Op2 = getValue(I.getOperand(2));
4388 SDOperand Op3 = getValue(I.getOperand(3));
4389 SDOperand Op4 = getValue(I.getOperand(4));
4390 unsigned Align = (unsigned)cast<ConstantSDNode>(Op4)->getValue();
4391 if (Align == 0) Align = 1;
4392
Dan Gohman5f43f922007-08-27 16:26:13 +00004393 // If the source and destination are known to not be aliases, we can
4394 // lower memmove as memcpy.
4395 if (Op == ISD::MEMMOVE) {
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00004396 uint64_t Size = -1ULL;
Dan Gohman5f43f922007-08-27 16:26:13 +00004397 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
4398 Size = C->getValue();
4399 if (AA.alias(I.getOperand(1), Size, I.getOperand(2), Size) ==
4400 AliasAnalysis::NoAlias)
4401 Op = ISD::MEMCPY;
4402 }
4403
Evan Cheng1db92f92006-02-14 08:22:34 +00004404 if (ConstantSDNode *Size = dyn_cast<ConstantSDNode>(Op3)) {
4405 std::vector<MVT::ValueType> MemOps;
Evan Cheng1db92f92006-02-14 08:22:34 +00004406
4407 // Expand memset / memcpy to a series of load / store ops
4408 // if the size operand falls below a certain threshold.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004409 SmallVector<SDOperand, 8> OutChains;
Evan Cheng1db92f92006-02-14 08:22:34 +00004410 switch (Op) {
Evan Chengac940ab2006-02-14 19:45:56 +00004411 default: break; // Do nothing for now.
Evan Cheng1db92f92006-02-14 08:22:34 +00004412 case ISD::MEMSET: {
Evan Chengc4f8eee2006-02-14 20:12:38 +00004413 if (MeetsMaxMemopRequirement(MemOps, TLI.getMaxStoresPerMemset(),
4414 Size->getValue(), Align, TLI)) {
Evan Cheng80e89d72006-02-14 09:11:59 +00004415 unsigned NumMemOps = MemOps.size();
Evan Cheng1db92f92006-02-14 08:22:34 +00004416 unsigned Offset = 0;
4417 for (unsigned i = 0; i < NumMemOps; i++) {
4418 MVT::ValueType VT = MemOps[i];
Dan Gohmanb55757e2007-05-18 17:52:13 +00004419 unsigned VTSize = MVT::getSizeInBits(VT) / 8;
Evan Chenga47876d2006-02-15 22:12:35 +00004420 SDOperand Value = getMemsetValue(Op2, VT, DAG);
Evan Cheng786225a2006-10-05 23:01:46 +00004421 SDOperand Store = DAG.getStore(getRoot(), Value,
Chris Lattner864635a2006-02-22 22:37:12 +00004422 getMemBasePlusOffset(Op1, Offset, DAG, TLI),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004423 I.getOperand(1), Offset);
Evan Chengc080d6f2006-02-15 01:54:51 +00004424 OutChains.push_back(Store);
Evan Cheng1db92f92006-02-14 08:22:34 +00004425 Offset += VTSize;
4426 }
Evan Cheng1db92f92006-02-14 08:22:34 +00004427 }
Evan Chengc080d6f2006-02-15 01:54:51 +00004428 break;
Evan Cheng1db92f92006-02-14 08:22:34 +00004429 }
Evan Chengc080d6f2006-02-15 01:54:51 +00004430 case ISD::MEMCPY: {
4431 if (MeetsMaxMemopRequirement(MemOps, TLI.getMaxStoresPerMemcpy(),
4432 Size->getValue(), Align, TLI)) {
4433 unsigned NumMemOps = MemOps.size();
Evan Chengcffbb512006-02-16 23:11:42 +00004434 unsigned SrcOff = 0, DstOff = 0, SrcDelta = 0;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004435 GlobalAddressSDNode *G = NULL;
4436 std::string Str;
Evan Chengcffbb512006-02-16 23:11:42 +00004437 bool CopyFromStr = false;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004438
4439 if (Op2.getOpcode() == ISD::GlobalAddress)
4440 G = cast<GlobalAddressSDNode>(Op2);
4441 else if (Op2.getOpcode() == ISD::ADD &&
4442 Op2.getOperand(0).getOpcode() == ISD::GlobalAddress &&
4443 Op2.getOperand(1).getOpcode() == ISD::Constant) {
4444 G = cast<GlobalAddressSDNode>(Op2.getOperand(0));
Evan Chengcffbb512006-02-16 23:11:42 +00004445 SrcDelta = cast<ConstantSDNode>(Op2.getOperand(1))->getValue();
Evan Cheng74d0aa92006-02-15 21:59:04 +00004446 }
4447 if (G) {
4448 GlobalVariable *GV = dyn_cast<GlobalVariable>(G->getGlobal());
Evan Chengf3e486e2006-11-29 01:58:12 +00004449 if (GV && GV->isConstant()) {
Evan Cheng09371032006-03-10 23:52:03 +00004450 Str = GV->getStringValue(false);
Evan Chengcffbb512006-02-16 23:11:42 +00004451 if (!Str.empty()) {
4452 CopyFromStr = true;
4453 SrcOff += SrcDelta;
4454 }
4455 }
Evan Cheng74d0aa92006-02-15 21:59:04 +00004456 }
4457
Evan Chengc080d6f2006-02-15 01:54:51 +00004458 for (unsigned i = 0; i < NumMemOps; i++) {
4459 MVT::ValueType VT = MemOps[i];
Dan Gohmanb55757e2007-05-18 17:52:13 +00004460 unsigned VTSize = MVT::getSizeInBits(VT) / 8;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004461 SDOperand Value, Chain, Store;
4462
Evan Chengcffbb512006-02-16 23:11:42 +00004463 if (CopyFromStr) {
Evan Cheng74d0aa92006-02-15 21:59:04 +00004464 Value = getMemsetStringVal(VT, DAG, TLI, Str, SrcOff);
4465 Chain = getRoot();
4466 Store =
Evan Cheng786225a2006-10-05 23:01:46 +00004467 DAG.getStore(Chain, Value,
4468 getMemBasePlusOffset(Op1, DstOff, DAG, TLI),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004469 I.getOperand(1), DstOff);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004470 } else {
4471 Value = DAG.getLoad(VT, getRoot(),
Bill Wendling984e9862007-10-26 20:24:42 +00004472 getMemBasePlusOffset(Op2, SrcOff, DAG, TLI),
4473 I.getOperand(2), SrcOff, false, Align);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004474 Chain = Value.getValue(1);
4475 Store =
Evan Cheng786225a2006-10-05 23:01:46 +00004476 DAG.getStore(Chain, Value,
4477 getMemBasePlusOffset(Op1, DstOff, DAG, TLI),
Bill Wendling984e9862007-10-26 20:24:42 +00004478 I.getOperand(1), DstOff, false, Align);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004479 }
Evan Chengc080d6f2006-02-15 01:54:51 +00004480 OutChains.push_back(Store);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004481 SrcOff += VTSize;
4482 DstOff += VTSize;
Evan Chengc080d6f2006-02-15 01:54:51 +00004483 }
4484 }
4485 break;
4486 }
4487 }
4488
4489 if (!OutChains.empty()) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004490 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other,
4491 &OutChains[0], OutChains.size()));
Evan Chengc080d6f2006-02-15 01:54:51 +00004492 return;
Evan Cheng1db92f92006-02-14 08:22:34 +00004493 }
4494 }
4495
Rafael Espindola5c0d6ed2007-10-19 10:41:11 +00004496 SDOperand AlwaysInline = DAG.getConstant(0, MVT::i1);
4497 SDOperand Node;
4498 switch(Op) {
4499 default:
4500 assert(0 && "Unknown Op");
4501 case ISD::MEMCPY:
4502 Node = DAG.getMemcpy(getRoot(), Op1, Op2, Op3, Op4, AlwaysInline);
4503 break;
4504 case ISD::MEMMOVE:
4505 Node = DAG.getMemmove(getRoot(), Op1, Op2, Op3, Op4, AlwaysInline);
4506 break;
4507 case ISD::MEMSET:
4508 Node = DAG.getMemset(getRoot(), Op1, Op2, Op3, Op4, AlwaysInline);
4509 break;
4510 }
4511 DAG.setRoot(Node);
Chris Lattner1c08c712005-01-07 07:47:53 +00004512}
4513
Chris Lattner7041ee32005-01-11 05:56:49 +00004514//===----------------------------------------------------------------------===//
4515// SelectionDAGISel code
4516//===----------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +00004517
4518unsigned SelectionDAGISel::MakeReg(MVT::ValueType VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +00004519 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +00004520}
4521
Chris Lattner495a0b52005-08-17 06:37:43 +00004522void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Jim Laskeyc7c3f112006-10-16 20:52:31 +00004523 AU.addRequired<AliasAnalysis>();
Gordon Henriksence224772008-01-07 01:30:38 +00004524 AU.addRequired<CollectorModuleMetadata>();
Chris Lattnerc8d288f2007-03-31 04:18:03 +00004525 AU.setPreservesAll();
Chris Lattner495a0b52005-08-17 06:37:43 +00004526}
Chris Lattner1c08c712005-01-07 07:47:53 +00004527
Chris Lattnerc88d8e92005-12-05 07:10:48 +00004528
Chris Lattnerbad7f482006-10-28 19:22:10 +00004529
Chris Lattner1c08c712005-01-07 07:47:53 +00004530bool SelectionDAGISel::runOnFunction(Function &Fn) {
Dan Gohman5f43f922007-08-27 16:26:13 +00004531 // Get alias analysis for load/store combining.
4532 AA = &getAnalysis<AliasAnalysis>();
4533
Chris Lattner1c08c712005-01-07 07:47:53 +00004534 MachineFunction &MF = MachineFunction::construct(&Fn, TLI.getTargetMachine());
Gordon Henriksence224772008-01-07 01:30:38 +00004535 if (MF.getFunction()->hasCollector())
4536 GCI = &getAnalysis<CollectorModuleMetadata>().get(*MF.getFunction());
4537 else
4538 GCI = 0;
Chris Lattner84bc5422007-12-31 04:13:23 +00004539 RegInfo = &MF.getRegInfo();
Bill Wendling832171c2006-12-07 20:04:42 +00004540 DOUT << "\n\n\n=== " << Fn.getName() << "\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004541
4542 FunctionLoweringInfo FuncInfo(TLI, Fn, MF);
4543
Duncan Sandsea632432007-06-13 16:53:21 +00004544 if (ExceptionHandling)
4545 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
4546 if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator()))
4547 // Mark landing pad.
4548 FuncInfo.MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad();
Duncan Sands9fac0b52007-06-06 10:05:18 +00004549
4550 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
Chris Lattner1c08c712005-01-07 07:47:53 +00004551 SelectBasicBlock(I, MF, FuncInfo);
Misha Brukmanedf128a2005-04-21 22:36:52 +00004552
Evan Chengad2070c2007-02-10 02:43:39 +00004553 // Add function live-ins to entry block live-in set.
4554 BasicBlock *EntryBB = &Fn.getEntryBlock();
4555 BB = FuncInfo.MBBMap[EntryBB];
Chris Lattner84bc5422007-12-31 04:13:23 +00004556 if (!RegInfo->livein_empty())
4557 for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(),
4558 E = RegInfo->livein_end(); I != E; ++I)
Evan Chengad2070c2007-02-10 02:43:39 +00004559 BB->addLiveIn(I->first);
4560
Duncan Sandsf4070822007-06-15 19:04:19 +00004561#ifndef NDEBUG
4562 assert(FuncInfo.CatchInfoFound.size() == FuncInfo.CatchInfoLost.size() &&
4563 "Not all catch info was assigned to a landing pad!");
4564#endif
4565
Chris Lattner1c08c712005-01-07 07:47:53 +00004566 return true;
4567}
4568
Chris Lattner571e4342006-10-27 21:36:01 +00004569SDOperand SelectionDAGLowering::CopyValueToVirtualRegister(Value *V,
4570 unsigned Reg) {
4571 SDOperand Op = getValue(V);
Chris Lattner18c2f132005-01-13 20:50:02 +00004572 assert((Op.getOpcode() != ISD::CopyFromReg ||
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004573 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
Chris Lattner18c2f132005-01-13 20:50:02 +00004574 "Copy from a reg to the same reg!");
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004575
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004576 MVT::ValueType SrcVT = Op.getValueType();
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004577 MVT::ValueType RegisterVT = TLI.getRegisterType(SrcVT);
4578 unsigned NumRegs = TLI.getNumRegisters(SrcVT);
4579 SmallVector<SDOperand, 8> Regs(NumRegs);
4580 SmallVector<SDOperand, 8> Chains(NumRegs);
4581
4582 // Copy the value by legal parts into sequential virtual registers.
Dan Gohman532dc2e2007-07-09 20:59:04 +00004583 getCopyToParts(DAG, Op, &Regs[0], NumRegs, RegisterVT);
Dan Gohman27a70be2007-07-02 16:18:06 +00004584 for (unsigned i = 0; i != NumRegs; ++i)
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004585 Chains[i] = DAG.getCopyToReg(getRoot(), Reg + i, Regs[i]);
4586 return DAG.getNode(ISD::TokenFactor, MVT::Other, &Chains[0], NumRegs);
Chris Lattner1c08c712005-01-07 07:47:53 +00004587}
4588
Chris Lattner068a81e2005-01-17 17:15:02 +00004589void SelectionDAGISel::
Evan Cheng15699fc2007-02-10 01:08:18 +00004590LowerArguments(BasicBlock *LLVMBB, SelectionDAGLowering &SDL,
Chris Lattner068a81e2005-01-17 17:15:02 +00004591 std::vector<SDOperand> &UnorderedChains) {
4592 // If this is the entry block, emit arguments.
Evan Cheng15699fc2007-02-10 01:08:18 +00004593 Function &F = *LLVMBB->getParent();
Chris Lattner0afa8e32005-01-17 17:55:19 +00004594 FunctionLoweringInfo &FuncInfo = SDL.FuncInfo;
Chris Lattnerbf209482005-10-30 19:42:35 +00004595 SDOperand OldRoot = SDL.DAG.getRoot();
4596 std::vector<SDOperand> Args = TLI.LowerArguments(F, SDL.DAG);
Chris Lattner068a81e2005-01-17 17:15:02 +00004597
Chris Lattnerbf209482005-10-30 19:42:35 +00004598 unsigned a = 0;
4599 for (Function::arg_iterator AI = F.arg_begin(), E = F.arg_end();
4600 AI != E; ++AI, ++a)
4601 if (!AI->use_empty()) {
4602 SDL.setValue(AI, Args[a]);
Evan Chengf7179bb2006-04-27 08:29:42 +00004603
Chris Lattnerbf209482005-10-30 19:42:35 +00004604 // If this argument is live outside of the entry block, insert a copy from
4605 // whereever we got it to the vreg that other BB's will reference it as.
Chris Lattner251db182007-02-25 18:40:32 +00004606 DenseMap<const Value*, unsigned>::iterator VMI=FuncInfo.ValueMap.find(AI);
4607 if (VMI != FuncInfo.ValueMap.end()) {
4608 SDOperand Copy = SDL.CopyValueToVirtualRegister(AI, VMI->second);
Chris Lattnerbf209482005-10-30 19:42:35 +00004609 UnorderedChains.push_back(Copy);
4610 }
Chris Lattner0afa8e32005-01-17 17:55:19 +00004611 }
Chris Lattnerbf209482005-10-30 19:42:35 +00004612
Chris Lattnerbf209482005-10-30 19:42:35 +00004613 // Finally, if the target has anything special to do, allow it to do so.
Chris Lattner96645412006-05-16 06:10:58 +00004614 // FIXME: this should insert code into the DAG!
Chris Lattnerbf209482005-10-30 19:42:35 +00004615 EmitFunctionEntryCode(F, SDL.DAG.getMachineFunction());
Chris Lattner068a81e2005-01-17 17:15:02 +00004616}
4617
Duncan Sandsf4070822007-06-15 19:04:19 +00004618static void copyCatchInfo(BasicBlock *SrcBB, BasicBlock *DestBB,
4619 MachineModuleInfo *MMI, FunctionLoweringInfo &FLI) {
Duncan Sandsf4070822007-06-15 19:04:19 +00004620 for (BasicBlock::iterator I = SrcBB->begin(), E = --SrcBB->end(); I != E; ++I)
Duncan Sandscf26d7c2007-07-04 20:52:51 +00004621 if (isSelector(I)) {
Duncan Sandsf4070822007-06-15 19:04:19 +00004622 // Apply the catch info to DestBB.
4623 addCatchInfo(cast<CallInst>(*I), MMI, FLI.MBBMap[DestBB]);
4624#ifndef NDEBUG
Duncan Sands560a7372007-11-15 09:54:37 +00004625 if (!FLI.MBBMap[SrcBB]->isLandingPad())
4626 FLI.CatchInfoFound.insert(I);
Duncan Sandsf4070822007-06-15 19:04:19 +00004627#endif
4628 }
4629}
4630
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004631/// CheckDAGForTailCallsAndFixThem - This Function looks for CALL nodes in the
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00004632/// DAG and fixes their tailcall attribute operand.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004633static void CheckDAGForTailCallsAndFixThem(SelectionDAG &DAG,
4634 TargetLowering& TLI) {
4635 SDNode * Ret = NULL;
4636 SDOperand Terminator = DAG.getRoot();
4637
4638 // Find RET node.
4639 if (Terminator.getOpcode() == ISD::RET) {
4640 Ret = Terminator.Val;
4641 }
4642
4643 // Fix tail call attribute of CALL nodes.
4644 for (SelectionDAG::allnodes_iterator BE = DAG.allnodes_begin(),
4645 BI = prior(DAG.allnodes_end()); BI != BE; --BI) {
4646 if (BI->getOpcode() == ISD::CALL) {
4647 SDOperand OpRet(Ret, 0);
4648 SDOperand OpCall(static_cast<SDNode*>(BI), 0);
4649 bool isMarkedTailCall =
4650 cast<ConstantSDNode>(OpCall.getOperand(3))->getValue() != 0;
4651 // If CALL node has tail call attribute set to true and the call is not
4652 // eligible (no RET or the target rejects) the attribute is fixed to
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00004653 // false. The TargetLowering::IsEligibleForTailCallOptimization function
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004654 // must correctly identify tail call optimizable calls.
4655 if (isMarkedTailCall &&
4656 (Ret==NULL ||
4657 !TLI.IsEligibleForTailCallOptimization(OpCall, OpRet, DAG))) {
4658 SmallVector<SDOperand, 32> Ops;
4659 unsigned idx=0;
4660 for(SDNode::op_iterator I =OpCall.Val->op_begin(),
4661 E=OpCall.Val->op_end(); I!=E; I++, idx++) {
4662 if (idx!=3)
4663 Ops.push_back(*I);
4664 else
4665 Ops.push_back(DAG.getConstant(false, TLI.getPointerTy()));
4666 }
4667 DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size());
4668 }
4669 }
4670 }
4671}
4672
Chris Lattner1c08c712005-01-07 07:47:53 +00004673void SelectionDAGISel::BuildSelectionDAG(SelectionDAG &DAG, BasicBlock *LLVMBB,
4674 std::vector<std::pair<MachineInstr*, unsigned> > &PHINodesToUpdate,
Nate Begemanf15485a2006-03-27 01:32:24 +00004675 FunctionLoweringInfo &FuncInfo) {
Gordon Henriksence224772008-01-07 01:30:38 +00004676 SelectionDAGLowering SDL(DAG, TLI, *AA, FuncInfo, GCI);
Chris Lattnerddb870b2005-01-13 17:59:43 +00004677
4678 std::vector<SDOperand> UnorderedChains;
Misha Brukmanedf128a2005-04-21 22:36:52 +00004679
Chris Lattnerbf209482005-10-30 19:42:35 +00004680 // Lower any arguments needed in this block if this is the entry block.
Dan Gohmanecb7a772007-03-22 16:38:57 +00004681 if (LLVMBB == &LLVMBB->getParent()->getEntryBlock())
Chris Lattnerbf209482005-10-30 19:42:35 +00004682 LowerArguments(LLVMBB, SDL, UnorderedChains);
Chris Lattner1c08c712005-01-07 07:47:53 +00004683
4684 BB = FuncInfo.MBBMap[LLVMBB];
4685 SDL.setCurrentBasicBlock(BB);
4686
Duncan Sandsf4070822007-06-15 19:04:19 +00004687 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Duncan Sands9fac0b52007-06-06 10:05:18 +00004688
Duncan Sandsf4070822007-06-15 19:04:19 +00004689 if (ExceptionHandling && MMI && BB->isLandingPad()) {
4690 // Add a label to mark the beginning of the landing pad. Deletion of the
4691 // landing pad can thus be detected via the MachineModuleInfo.
4692 unsigned LabelID = MMI->addLandingPad(BB);
4693 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, DAG.getEntryNode(),
Evan Chengbb81d972008-01-31 09:59:15 +00004694 DAG.getConstant(LabelID, MVT::i32),
4695 DAG.getConstant(1, MVT::i32)));
Duncan Sandsf4070822007-06-15 19:04:19 +00004696
Evan Chenge47c3332007-06-27 18:45:32 +00004697 // Mark exception register as live in.
4698 unsigned Reg = TLI.getExceptionAddressRegister();
4699 if (Reg) BB->addLiveIn(Reg);
4700
4701 // Mark exception selector register as live in.
4702 Reg = TLI.getExceptionSelectorRegister();
4703 if (Reg) BB->addLiveIn(Reg);
4704
Duncan Sandsf4070822007-06-15 19:04:19 +00004705 // FIXME: Hack around an exception handling flaw (PR1508): the personality
4706 // function and list of typeids logically belong to the invoke (or, if you
4707 // like, the basic block containing the invoke), and need to be associated
4708 // with it in the dwarf exception handling tables. Currently however the
Duncan Sandscf26d7c2007-07-04 20:52:51 +00004709 // information is provided by an intrinsic (eh.selector) that can be moved
4710 // to unexpected places by the optimizers: if the unwind edge is critical,
4711 // then breaking it can result in the intrinsics being in the successor of
4712 // the landing pad, not the landing pad itself. This results in exceptions
4713 // not being caught because no typeids are associated with the invoke.
4714 // This may not be the only way things can go wrong, but it is the only way
4715 // we try to work around for the moment.
Duncan Sandsf4070822007-06-15 19:04:19 +00004716 BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
4717
4718 if (Br && Br->isUnconditional()) { // Critical edge?
4719 BasicBlock::iterator I, E;
4720 for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
Duncan Sandscf26d7c2007-07-04 20:52:51 +00004721 if (isSelector(I))
Duncan Sandsf4070822007-06-15 19:04:19 +00004722 break;
4723
4724 if (I == E)
4725 // No catch info found - try to extract some from the successor.
4726 copyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, FuncInfo);
Duncan Sands9fac0b52007-06-06 10:05:18 +00004727 }
4728 }
4729
Chris Lattner1c08c712005-01-07 07:47:53 +00004730 // Lower all of the non-terminator instructions.
4731 for (BasicBlock::iterator I = LLVMBB->begin(), E = --LLVMBB->end();
4732 I != E; ++I)
4733 SDL.visit(*I);
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004734
Chris Lattner1c08c712005-01-07 07:47:53 +00004735 // Ensure that all instructions which are used outside of their defining
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004736 // blocks are available as virtual registers. Invoke is handled elsewhere.
Chris Lattner1c08c712005-01-07 07:47:53 +00004737 for (BasicBlock::iterator I = LLVMBB->begin(), E = LLVMBB->end(); I != E;++I)
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004738 if (!I->use_empty() && !isa<PHINode>(I) && !isa<InvokeInst>(I)) {
Chris Lattner9f24ad72007-02-04 01:35:11 +00004739 DenseMap<const Value*, unsigned>::iterator VMI =FuncInfo.ValueMap.find(I);
Chris Lattner1c08c712005-01-07 07:47:53 +00004740 if (VMI != FuncInfo.ValueMap.end())
Chris Lattnerddb870b2005-01-13 17:59:43 +00004741 UnorderedChains.push_back(
Chris Lattner571e4342006-10-27 21:36:01 +00004742 SDL.CopyValueToVirtualRegister(I, VMI->second));
Chris Lattner1c08c712005-01-07 07:47:53 +00004743 }
4744
4745 // Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
4746 // ensure constants are generated when needed. Remember the virtual registers
4747 // that need to be added to the Machine PHI nodes as input. We cannot just
4748 // directly add them, because expansion might result in multiple MBB's for one
4749 // BB. As such, the start of the BB might correspond to a different MBB than
4750 // the end.
Misha Brukmanedf128a2005-04-21 22:36:52 +00004751 //
Chris Lattner8c494ab2006-10-27 23:50:33 +00004752 TerminatorInst *TI = LLVMBB->getTerminator();
Chris Lattner1c08c712005-01-07 07:47:53 +00004753
4754 // Emit constants only once even if used by multiple PHI nodes.
4755 std::map<Constant*, unsigned> ConstantsOut;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004756
Chris Lattner8c494ab2006-10-27 23:50:33 +00004757 // Vector bool would be better, but vector<bool> is really slow.
4758 std::vector<unsigned char> SuccsHandled;
4759 if (TI->getNumSuccessors())
4760 SuccsHandled.resize(BB->getParent()->getNumBlockIDs());
4761
Dan Gohman532dc2e2007-07-09 20:59:04 +00004762 // Check successor nodes' PHI nodes that expect a constant to be available
4763 // from this block.
Chris Lattner1c08c712005-01-07 07:47:53 +00004764 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
4765 BasicBlock *SuccBB = TI->getSuccessor(succ);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004766 if (!isa<PHINode>(SuccBB->begin())) continue;
Chris Lattner8c494ab2006-10-27 23:50:33 +00004767 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004768
Chris Lattner8c494ab2006-10-27 23:50:33 +00004769 // If this terminator has multiple identical successors (common for
4770 // switches), only handle each succ once.
4771 unsigned SuccMBBNo = SuccMBB->getNumber();
4772 if (SuccsHandled[SuccMBBNo]) continue;
4773 SuccsHandled[SuccMBBNo] = true;
4774
4775 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Chris Lattner1c08c712005-01-07 07:47:53 +00004776 PHINode *PN;
4777
4778 // At this point we know that there is a 1-1 correspondence between LLVM PHI
4779 // nodes and Machine PHI nodes, but the incoming operands have not been
4780 // emitted yet.
4781 for (BasicBlock::iterator I = SuccBB->begin();
Chris Lattner8c494ab2006-10-27 23:50:33 +00004782 (PN = dyn_cast<PHINode>(I)); ++I) {
4783 // Ignore dead phi's.
4784 if (PN->use_empty()) continue;
4785
4786 unsigned Reg;
4787 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Chris Lattner3f7927c2006-11-29 01:12:32 +00004788
Chris Lattner8c494ab2006-10-27 23:50:33 +00004789 if (Constant *C = dyn_cast<Constant>(PHIOp)) {
4790 unsigned &RegOut = ConstantsOut[C];
4791 if (RegOut == 0) {
4792 RegOut = FuncInfo.CreateRegForValue(C);
4793 UnorderedChains.push_back(
4794 SDL.CopyValueToVirtualRegister(C, RegOut));
Chris Lattner1c08c712005-01-07 07:47:53 +00004795 }
Chris Lattner8c494ab2006-10-27 23:50:33 +00004796 Reg = RegOut;
4797 } else {
4798 Reg = FuncInfo.ValueMap[PHIOp];
4799 if (Reg == 0) {
4800 assert(isa<AllocaInst>(PHIOp) &&
4801 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
4802 "Didn't codegen value into a register!??");
4803 Reg = FuncInfo.CreateRegForValue(PHIOp);
4804 UnorderedChains.push_back(
4805 SDL.CopyValueToVirtualRegister(PHIOp, Reg));
Chris Lattner7e021512006-03-31 02:12:18 +00004806 }
Chris Lattner1c08c712005-01-07 07:47:53 +00004807 }
Chris Lattner8c494ab2006-10-27 23:50:33 +00004808
4809 // Remember that this register needs to added to the machine PHI node as
4810 // the input for this MBB.
4811 MVT::ValueType VT = TLI.getValueType(PN->getType());
Dan Gohman7f321562007-06-25 16:23:39 +00004812 unsigned NumRegisters = TLI.getNumRegisters(VT);
Dan Gohmanb9f10192007-06-21 14:42:22 +00004813 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Chris Lattner8c494ab2006-10-27 23:50:33 +00004814 PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
4815 }
Chris Lattner1c08c712005-01-07 07:47:53 +00004816 }
4817 ConstantsOut.clear();
4818
Chris Lattnerddb870b2005-01-13 17:59:43 +00004819 // Turn all of the unordered chains into one factored node.
Chris Lattner5a6c6d92005-01-13 19:53:14 +00004820 if (!UnorderedChains.empty()) {
Chris Lattner7436b572005-11-09 05:03:03 +00004821 SDOperand Root = SDL.getRoot();
4822 if (Root.getOpcode() != ISD::EntryToken) {
4823 unsigned i = 0, e = UnorderedChains.size();
4824 for (; i != e; ++i) {
4825 assert(UnorderedChains[i].Val->getNumOperands() > 1);
4826 if (UnorderedChains[i].Val->getOperand(0) == Root)
4827 break; // Don't add the root if we already indirectly depend on it.
4828 }
4829
4830 if (i == e)
4831 UnorderedChains.push_back(Root);
4832 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004833 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other,
4834 &UnorderedChains[0], UnorderedChains.size()));
Chris Lattnerddb870b2005-01-13 17:59:43 +00004835 }
4836
Chris Lattner1c08c712005-01-07 07:47:53 +00004837 // Lower the terminator after the copies are emitted.
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004838 SDL.visit(*LLVMBB->getTerminator());
Chris Lattnera651cf62005-01-17 19:43:36 +00004839
Nate Begemanf15485a2006-03-27 01:32:24 +00004840 // Copy over any CaseBlock records that may now exist due to SwitchInst
Nate Begeman37efe672006-04-22 18:53:45 +00004841 // lowering, as well as any jump table information.
Nate Begemanf15485a2006-03-27 01:32:24 +00004842 SwitchCases.clear();
4843 SwitchCases = SDL.SwitchCases;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004844 JTCases.clear();
4845 JTCases = SDL.JTCases;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004846 BitTestCases.clear();
4847 BitTestCases = SDL.BitTestCases;
4848
Chris Lattnera651cf62005-01-17 19:43:36 +00004849 // Make sure the root of the DAG is up-to-date.
4850 DAG.setRoot(SDL.getRoot());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004851
4852 // Check whether calls in this block are real tail calls. Fix up CALL nodes
4853 // with correct tailcall attribute so that the target can rely on the tailcall
4854 // attribute indicating whether the call is really eligible for tail call
4855 // optimization.
4856 CheckDAGForTailCallsAndFixThem(DAG, TLI);
Chris Lattner1c08c712005-01-07 07:47:53 +00004857}
4858
Nate Begemanf15485a2006-03-27 01:32:24 +00004859void SelectionDAGISel::CodeGenAndEmitDAG(SelectionDAG &DAG) {
Dan Gohman417e11b2007-10-08 15:12:17 +00004860 DOUT << "Lowered selection DAG:\n";
4861 DEBUG(DAG.dump());
4862
Chris Lattneraf21d552005-10-10 16:47:10 +00004863 // Run the DAG combiner in pre-legalize mode.
Dan Gohman5f43f922007-08-27 16:26:13 +00004864 DAG.Combine(false, *AA);
Nate Begeman2300f552005-09-07 00:15:36 +00004865
Dan Gohman417e11b2007-10-08 15:12:17 +00004866 DOUT << "Optimized lowered selection DAG:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004867 DEBUG(DAG.dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00004868
Chris Lattner1c08c712005-01-07 07:47:53 +00004869 // Second step, hack on the DAG until it only uses operations and types that
4870 // the target supports.
Chris Lattner01d029b2007-10-15 06:10:22 +00004871#if 0 // Enable this some day.
4872 DAG.LegalizeTypes();
4873 // Someday even later, enable a dag combine pass here.
4874#endif
Chris Lattnerac9dc082005-01-23 04:36:26 +00004875 DAG.Legalize();
Nate Begemanf15485a2006-03-27 01:32:24 +00004876
Bill Wendling832171c2006-12-07 20:04:42 +00004877 DOUT << "Legalized selection DAG:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004878 DEBUG(DAG.dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00004879
Chris Lattneraf21d552005-10-10 16:47:10 +00004880 // Run the DAG combiner in post-legalize mode.
Dan Gohman5f43f922007-08-27 16:26:13 +00004881 DAG.Combine(true, *AA);
Nate Begeman2300f552005-09-07 00:15:36 +00004882
Dan Gohman417e11b2007-10-08 15:12:17 +00004883 DOUT << "Optimized legalized selection DAG:\n";
4884 DEBUG(DAG.dump());
4885
Evan Chenga9c20912006-01-21 02:32:06 +00004886 if (ViewISelDAGs) DAG.viewGraph();
Evan Cheng552c4a82006-04-28 02:09:19 +00004887
Chris Lattnera33ef482005-03-30 01:10:47 +00004888 // Third, instruction select all of the operations to machine code, adding the
4889 // code to the MachineBasicBlock.
Chris Lattner1c08c712005-01-07 07:47:53 +00004890 InstructionSelectBasicBlock(DAG);
Nate Begemanf15485a2006-03-27 01:32:24 +00004891
Bill Wendling832171c2006-12-07 20:04:42 +00004892 DOUT << "Selected machine code:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004893 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00004894}
Chris Lattner1c08c712005-01-07 07:47:53 +00004895
Nate Begemanf15485a2006-03-27 01:32:24 +00004896void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB, MachineFunction &MF,
4897 FunctionLoweringInfo &FuncInfo) {
4898 std::vector<std::pair<MachineInstr*, unsigned> > PHINodesToUpdate;
4899 {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00004900 SelectionDAG DAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
Nate Begemanf15485a2006-03-27 01:32:24 +00004901 CurDAG = &DAG;
4902
4903 // First step, lower LLVM code to some DAG. This DAG may use operations and
4904 // types that are not supported by the target.
4905 BuildSelectionDAG(DAG, LLVMBB, PHINodesToUpdate, FuncInfo);
4906
4907 // Second step, emit the lowered DAG as machine code.
4908 CodeGenAndEmitDAG(DAG);
4909 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004910
4911 DOUT << "Total amount of phi nodes to update: "
4912 << PHINodesToUpdate.size() << "\n";
4913 DEBUG(for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i)
4914 DOUT << "Node " << i << " : (" << PHINodesToUpdate[i].first
4915 << ", " << PHINodesToUpdate[i].second << ")\n";);
Nate Begemanf15485a2006-03-27 01:32:24 +00004916
Chris Lattnera33ef482005-03-30 01:10:47 +00004917 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner1c08c712005-01-07 07:47:53 +00004918 // PHI nodes in successors.
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004919 if (SwitchCases.empty() && JTCases.empty() && BitTestCases.empty()) {
Nate Begemanf15485a2006-03-27 01:32:24 +00004920 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
4921 MachineInstr *PHI = PHINodesToUpdate[i].first;
4922 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4923 "This is not a machine PHI node that we are updating!");
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00004924 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[i].second,
4925 false));
4926 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begemanf15485a2006-03-27 01:32:24 +00004927 }
4928 return;
Chris Lattner1c08c712005-01-07 07:47:53 +00004929 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004930
4931 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i) {
4932 // Lower header first, if it wasn't already lowered
4933 if (!BitTestCases[i].Emitted) {
4934 SelectionDAG HSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4935 CurDAG = &HSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00004936 SelectionDAGLowering HSDL(HSDAG, TLI, *AA, FuncInfo, GCI);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004937 // Set the current basic block to the mbb we wish to insert the code into
4938 BB = BitTestCases[i].Parent;
4939 HSDL.setCurrentBasicBlock(BB);
4940 // Emit the code
4941 HSDL.visitBitTestHeader(BitTestCases[i]);
4942 HSDAG.setRoot(HSDL.getRoot());
4943 CodeGenAndEmitDAG(HSDAG);
4944 }
4945
4946 for (unsigned j = 0, ej = BitTestCases[i].Cases.size(); j != ej; ++j) {
4947 SelectionDAG BSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4948 CurDAG = &BSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00004949 SelectionDAGLowering BSDL(BSDAG, TLI, *AA, FuncInfo, GCI);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004950 // Set the current basic block to the mbb we wish to insert the code into
4951 BB = BitTestCases[i].Cases[j].ThisBB;
4952 BSDL.setCurrentBasicBlock(BB);
4953 // Emit the code
4954 if (j+1 != ej)
4955 BSDL.visitBitTestCase(BitTestCases[i].Cases[j+1].ThisBB,
4956 BitTestCases[i].Reg,
4957 BitTestCases[i].Cases[j]);
4958 else
4959 BSDL.visitBitTestCase(BitTestCases[i].Default,
4960 BitTestCases[i].Reg,
4961 BitTestCases[i].Cases[j]);
4962
4963
4964 BSDAG.setRoot(BSDL.getRoot());
4965 CodeGenAndEmitDAG(BSDAG);
4966 }
4967
4968 // Update PHI Nodes
4969 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
4970 MachineInstr *PHI = PHINodesToUpdate[pi].first;
4971 MachineBasicBlock *PHIBB = PHI->getParent();
4972 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4973 "This is not a machine PHI node that we are updating!");
4974 // This is "default" BB. We have two jumps to it. From "header" BB and
4975 // from last "case" BB.
4976 if (PHIBB == BitTestCases[i].Default) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00004977 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
4978 false));
4979 PHI->addOperand(MachineOperand::CreateMBB(BitTestCases[i].Parent));
4980 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
4981 false));
4982 PHI->addOperand(MachineOperand::CreateMBB(BitTestCases[i].Cases.
4983 back().ThisBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004984 }
4985 // One of "cases" BB.
4986 for (unsigned j = 0, ej = BitTestCases[i].Cases.size(); j != ej; ++j) {
4987 MachineBasicBlock* cBB = BitTestCases[i].Cases[j].ThisBB;
4988 if (cBB->succ_end() !=
4989 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00004990 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
4991 false));
4992 PHI->addOperand(MachineOperand::CreateMBB(cBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004993 }
4994 }
4995 }
4996 }
4997
Nate Begeman9453eea2006-04-23 06:26:20 +00004998 // If the JumpTable record is filled in, then we need to emit a jump table.
4999 // Updating the PHI nodes is tricky in this case, since we need to determine
5000 // whether the PHI is a successor of the range check MBB or the jump table MBB
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005001 for (unsigned i = 0, e = JTCases.size(); i != e; ++i) {
5002 // Lower header first, if it wasn't already lowered
5003 if (!JTCases[i].first.Emitted) {
5004 SelectionDAG HSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
5005 CurDAG = &HSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00005006 SelectionDAGLowering HSDL(HSDAG, TLI, *AA, FuncInfo, GCI);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005007 // Set the current basic block to the mbb we wish to insert the code into
5008 BB = JTCases[i].first.HeaderBB;
5009 HSDL.setCurrentBasicBlock(BB);
5010 // Emit the code
5011 HSDL.visitJumpTableHeader(JTCases[i].second, JTCases[i].first);
5012 HSDAG.setRoot(HSDL.getRoot());
5013 CodeGenAndEmitDAG(HSDAG);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005014 }
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005015
5016 SelectionDAG JSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
5017 CurDAG = &JSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00005018 SelectionDAGLowering JSDL(JSDAG, TLI, *AA, FuncInfo, GCI);
Nate Begeman37efe672006-04-22 18:53:45 +00005019 // Set the current basic block to the mbb we wish to insert the code into
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005020 BB = JTCases[i].second.MBB;
5021 JSDL.setCurrentBasicBlock(BB);
Nate Begeman37efe672006-04-22 18:53:45 +00005022 // Emit the code
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005023 JSDL.visitJumpTable(JTCases[i].second);
5024 JSDAG.setRoot(JSDL.getRoot());
5025 CodeGenAndEmitDAG(JSDAG);
5026
Nate Begeman37efe672006-04-22 18:53:45 +00005027 // Update PHI Nodes
5028 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
5029 MachineInstr *PHI = PHINodesToUpdate[pi].first;
5030 MachineBasicBlock *PHIBB = PHI->getParent();
5031 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
5032 "This is not a machine PHI node that we are updating!");
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005033 // "default" BB. We can go there only from header BB.
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005034 if (PHIBB == JTCases[i].second.Default) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005035 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5036 false));
5037 PHI->addOperand(MachineOperand::CreateMBB(JTCases[i].first.HeaderBB));
Nate Begemanf4360a42006-05-03 03:48:02 +00005038 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005039 // JT BB. Just iterate over successors here
Nate Begemanf4360a42006-05-03 03:48:02 +00005040 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005041 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5042 false));
5043 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begeman37efe672006-04-22 18:53:45 +00005044 }
5045 }
Nate Begeman37efe672006-04-22 18:53:45 +00005046 }
5047
Chris Lattnerb2e806e2006-10-22 23:00:53 +00005048 // If the switch block involved a branch to one of the actual successors, we
5049 // need to update PHI nodes in that block.
5050 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
5051 MachineInstr *PHI = PHINodesToUpdate[i].first;
5052 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
5053 "This is not a machine PHI node that we are updating!");
5054 if (BB->isSuccessor(PHI->getParent())) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005055 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[i].second,
5056 false));
5057 PHI->addOperand(MachineOperand::CreateMBB(BB));
Chris Lattnerb2e806e2006-10-22 23:00:53 +00005058 }
5059 }
5060
Nate Begemanf15485a2006-03-27 01:32:24 +00005061 // If we generated any switch lowering information, build and codegen any
5062 // additional DAGs necessary.
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005063 for (unsigned i = 0, e = SwitchCases.size(); i != e; ++i) {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00005064 SelectionDAG SDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
Nate Begemanf15485a2006-03-27 01:32:24 +00005065 CurDAG = &SDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00005066 SelectionDAGLowering SDL(SDAG, TLI, *AA, FuncInfo, GCI);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005067
Nate Begemanf15485a2006-03-27 01:32:24 +00005068 // Set the current basic block to the mbb we wish to insert the code into
5069 BB = SwitchCases[i].ThisBB;
5070 SDL.setCurrentBasicBlock(BB);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005071
Nate Begemanf15485a2006-03-27 01:32:24 +00005072 // Emit the code
5073 SDL.visitSwitchCase(SwitchCases[i]);
5074 SDAG.setRoot(SDL.getRoot());
5075 CodeGenAndEmitDAG(SDAG);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005076
5077 // Handle any PHI nodes in successors of this chunk, as if we were coming
5078 // from the original BB before switch expansion. Note that PHI nodes can
5079 // occur multiple times in PHINodesToUpdate. We have to be very careful to
5080 // handle them the right number of times.
Chris Lattner57ab6592006-10-24 17:57:59 +00005081 while ((BB = SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005082 for (MachineBasicBlock::iterator Phi = BB->begin();
5083 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
5084 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
5085 for (unsigned pn = 0; ; ++pn) {
5086 assert(pn != PHINodesToUpdate.size() && "Didn't find PHI entry!");
5087 if (PHINodesToUpdate[pn].first == Phi) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005088 Phi->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pn].
5089 second, false));
5090 Phi->addOperand(MachineOperand::CreateMBB(SwitchCases[i].ThisBB));
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005091 break;
5092 }
5093 }
Nate Begemanf15485a2006-03-27 01:32:24 +00005094 }
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005095
5096 // Don't process RHS if same block as LHS.
Chris Lattner57ab6592006-10-24 17:57:59 +00005097 if (BB == SwitchCases[i].FalseBB)
5098 SwitchCases[i].FalseBB = 0;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005099
5100 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Chris Lattner24525952006-10-24 18:07:37 +00005101 SwitchCases[i].TrueBB = SwitchCases[i].FalseBB;
Chris Lattner57ab6592006-10-24 17:57:59 +00005102 SwitchCases[i].FalseBB = 0;
Nate Begemanf15485a2006-03-27 01:32:24 +00005103 }
Chris Lattner57ab6592006-10-24 17:57:59 +00005104 assert(SwitchCases[i].TrueBB == 0 && SwitchCases[i].FalseBB == 0);
Chris Lattnera33ef482005-03-30 01:10:47 +00005105 }
Chris Lattner1c08c712005-01-07 07:47:53 +00005106}
Evan Chenga9c20912006-01-21 02:32:06 +00005107
Jim Laskey13ec7022006-08-01 14:21:23 +00005108
Evan Chenga9c20912006-01-21 02:32:06 +00005109//===----------------------------------------------------------------------===//
5110/// ScheduleAndEmitDAG - Pick a safe ordering and emit instructions for each
5111/// target node in the graph.
5112void SelectionDAGISel::ScheduleAndEmitDAG(SelectionDAG &DAG) {
5113 if (ViewSchedDAGs) DAG.viewGraph();
Evan Cheng4ef10862006-01-23 07:01:07 +00005114
Jim Laskeyeb577ba2006-08-02 12:30:23 +00005115 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Jim Laskey13ec7022006-08-01 14:21:23 +00005116
5117 if (!Ctor) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00005118 Ctor = ISHeuristic;
Jim Laskey9373beb2006-08-01 19:14:14 +00005119 RegisterScheduler::setDefault(Ctor);
Evan Cheng4ef10862006-01-23 07:01:07 +00005120 }
Jim Laskey13ec7022006-08-01 14:21:23 +00005121
Jim Laskey9ff542f2006-08-01 18:29:48 +00005122 ScheduleDAG *SL = Ctor(this, &DAG, BB);
Chris Lattnera3818e62006-01-21 19:12:11 +00005123 BB = SL->Run();
Dan Gohman3e1a7ae2007-08-28 20:32:58 +00005124
5125 if (ViewSUnitDAGs) SL->viewGraph();
5126
Evan Chengcccf1232006-02-04 06:49:00 +00005127 delete SL;
Evan Chenga9c20912006-01-21 02:32:06 +00005128}
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005129
Chris Lattner03fc53c2006-03-06 00:22:00 +00005130
Jim Laskey9ff542f2006-08-01 18:29:48 +00005131HazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
5132 return new HazardRecognizer();
5133}
5134
Chris Lattner75548062006-10-11 03:58:02 +00005135//===----------------------------------------------------------------------===//
5136// Helper functions used by the generated instruction selector.
5137//===----------------------------------------------------------------------===//
5138// Calls to these methods are generated by tblgen.
5139
5140/// CheckAndMask - The isel is trying to match something like (and X, 255). If
5141/// the dag combiner simplified the 255, we still want to match. RHS is the
5142/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
5143/// specified in the .td file (e.g. 255).
5144bool SelectionDAGISel::CheckAndMask(SDOperand LHS, ConstantSDNode *RHS,
Dan Gohmandc9b3d02007-07-24 23:00:27 +00005145 int64_t DesiredMaskS) const {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005146 const APInt &ActualMask = RHS->getAPIntValue();
5147 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00005148
5149 // If the actual mask exactly matches, success!
5150 if (ActualMask == DesiredMask)
5151 return true;
5152
5153 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005154 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00005155 return false;
5156
5157 // Otherwise, the DAG Combiner may have proven that the value coming in is
5158 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005159 APInt NeededMask = DesiredMask & ~ActualMask;
Dan Gohmanea859be2007-06-22 14:59:07 +00005160 if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
Chris Lattner75548062006-10-11 03:58:02 +00005161 return true;
5162
5163 // TODO: check to see if missing bits are just not demanded.
5164
5165 // Otherwise, this pattern doesn't match.
5166 return false;
5167}
5168
5169/// CheckOrMask - The isel is trying to match something like (or X, 255). If
5170/// the dag combiner simplified the 255, we still want to match. RHS is the
5171/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
5172/// specified in the .td file (e.g. 255).
5173bool SelectionDAGISel::CheckOrMask(SDOperand LHS, ConstantSDNode *RHS,
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005174 int64_t DesiredMaskS) const {
5175 const APInt &ActualMask = RHS->getAPIntValue();
5176 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00005177
5178 // If the actual mask exactly matches, success!
5179 if (ActualMask == DesiredMask)
5180 return true;
5181
5182 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005183 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00005184 return false;
5185
5186 // Otherwise, the DAG Combiner may have proven that the value coming in is
5187 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005188 APInt NeededMask = DesiredMask & ~ActualMask;
Chris Lattner75548062006-10-11 03:58:02 +00005189
Dan Gohman2e68b6f2008-02-25 21:11:39 +00005190 APInt KnownZero, KnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +00005191 CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
Chris Lattner75548062006-10-11 03:58:02 +00005192
5193 // If all the missing bits in the or are already known to be set, match!
5194 if ((NeededMask & KnownOne) == NeededMask)
5195 return true;
5196
5197 // TODO: check to see if missing bits are just not demanded.
5198
5199 // Otherwise, this pattern doesn't match.
5200 return false;
5201}
5202
Jim Laskey9ff542f2006-08-01 18:29:48 +00005203
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005204/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
5205/// by tblgen. Others should not call it.
5206void SelectionDAGISel::
5207SelectInlineAsmMemoryOperands(std::vector<SDOperand> &Ops, SelectionDAG &DAG) {
5208 std::vector<SDOperand> InOps;
5209 std::swap(InOps, Ops);
5210
5211 Ops.push_back(InOps[0]); // input chain.
5212 Ops.push_back(InOps[1]); // input asm string.
5213
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005214 unsigned i = 2, e = InOps.size();
5215 if (InOps[e-1].getValueType() == MVT::Flag)
5216 --e; // Don't process a flag operand if it is here.
5217
5218 while (i != e) {
5219 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getValue();
5220 if ((Flags & 7) != 4 /*MEM*/) {
5221 // Just skip over this operand, copying the operands verbatim.
5222 Ops.insert(Ops.end(), InOps.begin()+i, InOps.begin()+i+(Flags >> 3) + 1);
5223 i += (Flags >> 3) + 1;
5224 } else {
5225 assert((Flags >> 3) == 1 && "Memory operand with multiple values?");
5226 // Otherwise, this is a memory operand. Ask the target to select it.
5227 std::vector<SDOperand> SelOps;
5228 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps, DAG)) {
Bill Wendling832171c2006-12-07 20:04:42 +00005229 cerr << "Could not match memory address. Inline asm failure!\n";
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005230 exit(1);
5231 }
5232
5233 // Add this to the output node.
Chris Lattner4b993b12007-04-09 00:33:58 +00005234 MVT::ValueType IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattner36d43962006-12-16 21:14:48 +00005235 Ops.push_back(DAG.getTargetConstant(4/*MEM*/ | (SelOps.size() << 3),
Chris Lattner4b993b12007-04-09 00:33:58 +00005236 IntPtrTy));
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005237 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
5238 i += 2;
5239 }
5240 }
5241
5242 // Add the flag input back if present.
5243 if (e != InOps.size())
5244 Ops.push_back(InOps.back());
5245}
Devang Patel794fd752007-05-01 21:15:47 +00005246
Devang Patel19974732007-05-03 01:11:54 +00005247char SelectionDAGISel::ID = 0;